xref: /qemu/target/sh4/helper.c (revision a47dddd7348d3e75ad650ef5e2ca9c3b13a600ac)
1fdf9b3e8Sbellard /*
2fdf9b3e8Sbellard  *  SH4 emulation
3fdf9b3e8Sbellard  *
4fdf9b3e8Sbellard  *  Copyright (c) 2005 Samuel Tardieu
5fdf9b3e8Sbellard  *
6fdf9b3e8Sbellard  * This library is free software; you can redistribute it and/or
7fdf9b3e8Sbellard  * modify it under the terms of the GNU Lesser General Public
8fdf9b3e8Sbellard  * License as published by the Free Software Foundation; either
9fdf9b3e8Sbellard  * version 2 of the License, or (at your option) any later version.
10fdf9b3e8Sbellard  *
11fdf9b3e8Sbellard  * This library is distributed in the hope that it will be useful,
12fdf9b3e8Sbellard  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fdf9b3e8Sbellard  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14fdf9b3e8Sbellard  * Lesser General Public License for more details.
15fdf9b3e8Sbellard  *
16fdf9b3e8Sbellard  * You should have received a copy of the GNU Lesser General Public
178167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18fdf9b3e8Sbellard  */
19fdf9b3e8Sbellard #include <stdarg.h>
20fdf9b3e8Sbellard #include <stdlib.h>
21fdf9b3e8Sbellard #include <stdio.h>
22fdf9b3e8Sbellard #include <string.h>
23fdf9b3e8Sbellard #include <inttypes.h>
24fdf9b3e8Sbellard #include <signal.h>
25fdf9b3e8Sbellard 
26fdf9b3e8Sbellard #include "cpu.h"
27b279e5efSBenoît Canet 
28b279e5efSBenoît Canet #if !defined(CONFIG_USER_ONLY)
290d09e41aSPaolo Bonzini #include "hw/sh4/sh_intc.h"
30b279e5efSBenoît Canet #endif
31fdf9b3e8Sbellard 
32355fb23dSpbrook #if defined(CONFIG_USER_ONLY)
33355fb23dSpbrook 
3497a8ea5aSAndreas Färber void superh_cpu_do_interrupt(CPUState *cs)
35355fb23dSpbrook {
3627103424SAndreas Färber     cs->exception_index = -1;
37355fb23dSpbrook }
38355fb23dSpbrook 
397510454eSAndreas Färber int superh_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int rw,
4097b348e7SBlue Swirl                                 int mmu_idx)
41355fb23dSpbrook {
427510454eSAndreas Färber     SuperHCPU *cpu = SUPERH_CPU(cs);
437510454eSAndreas Färber     CPUSH4State *env = &cpu->env;
447510454eSAndreas Färber 
45355fb23dSpbrook     env->tea = address;
4627103424SAndreas Färber     cs->exception_index = -1;
47355fb23dSpbrook     switch (rw) {
48355fb23dSpbrook     case 0:
4927103424SAndreas Färber         cs->exception_index = 0x0a0;
50355fb23dSpbrook         break;
51355fb23dSpbrook     case 1:
5227103424SAndreas Färber         cs->exception_index = 0x0c0;
53355fb23dSpbrook         break;
54cf7055bdSaurel32     case 2:
5527103424SAndreas Färber         cs->exception_index = 0x0a0;
56cf7055bdSaurel32         break;
57355fb23dSpbrook     }
58355fb23dSpbrook     return 1;
59355fb23dSpbrook }
60355fb23dSpbrook 
613c1adf12Sedgar_igl int cpu_sh4_is_cached(CPUSH4State * env, target_ulong addr)
623c1adf12Sedgar_igl {
633c1adf12Sedgar_igl     /* For user mode, only U0 area is cachable. */
64679dee3cSedgar_igl     return !(addr & 0x80000000);
653c1adf12Sedgar_igl }
663c1adf12Sedgar_igl 
67355fb23dSpbrook #else /* !CONFIG_USER_ONLY */
68355fb23dSpbrook 
69fdf9b3e8Sbellard #define MMU_OK                   0
70fdf9b3e8Sbellard #define MMU_ITLB_MISS            (-1)
71fdf9b3e8Sbellard #define MMU_ITLB_MULTIPLE        (-2)
72fdf9b3e8Sbellard #define MMU_ITLB_VIOLATION       (-3)
73fdf9b3e8Sbellard #define MMU_DTLB_MISS_READ       (-4)
74fdf9b3e8Sbellard #define MMU_DTLB_MISS_WRITE      (-5)
75fdf9b3e8Sbellard #define MMU_DTLB_INITIAL_WRITE   (-6)
76fdf9b3e8Sbellard #define MMU_DTLB_VIOLATION_READ  (-7)
77fdf9b3e8Sbellard #define MMU_DTLB_VIOLATION_WRITE (-8)
78fdf9b3e8Sbellard #define MMU_DTLB_MULTIPLE        (-9)
79fdf9b3e8Sbellard #define MMU_DTLB_MISS            (-10)
80cf7055bdSaurel32 #define MMU_IADDR_ERROR          (-11)
81cf7055bdSaurel32 #define MMU_DADDR_ERROR_READ     (-12)
82cf7055bdSaurel32 #define MMU_DADDR_ERROR_WRITE    (-13)
83fdf9b3e8Sbellard 
8497a8ea5aSAndreas Färber void superh_cpu_do_interrupt(CPUState *cs)
85fdf9b3e8Sbellard {
8697a8ea5aSAndreas Färber     SuperHCPU *cpu = SUPERH_CPU(cs);
8797a8ea5aSAndreas Färber     CPUSH4State *env = &cpu->env;
88259186a7SAndreas Färber     int do_irq = cs->interrupt_request & CPU_INTERRUPT_HARD;
8927103424SAndreas Färber     int do_exp, irq_vector = cs->exception_index;
90e96e2044Sths 
91e96e2044Sths     /* prioritize exceptions over interrupts */
92e96e2044Sths 
9327103424SAndreas Färber     do_exp = cs->exception_index != -1;
9427103424SAndreas Färber     do_irq = do_irq && (cs->exception_index == -1);
95e96e2044Sths 
96e96e2044Sths     if (env->sr & SR_BL) {
9727103424SAndreas Färber         if (do_exp && cs->exception_index != 0x1e0) {
9827103424SAndreas Färber             cs->exception_index = 0x000; /* masked exception -> reset */
99e96e2044Sths         }
100efac4154SAurelien Jarno         if (do_irq && !env->in_sleep) {
101e96e2044Sths             return; /* masked */
102e96e2044Sths         }
103e96e2044Sths     }
104efac4154SAurelien Jarno     env->in_sleep = 0;
105e96e2044Sths 
106e96e2044Sths     if (do_irq) {
107e96e2044Sths         irq_vector = sh_intc_get_pending_vector(env->intc_handle,
108e96e2044Sths 						(env->sr >> 4) & 0xf);
109e96e2044Sths         if (irq_vector == -1) {
110e96e2044Sths             return; /* masked */
111e96e2044Sths 	}
112e96e2044Sths     }
113e96e2044Sths 
1148fec2b8cSaliguori     if (qemu_loglevel_mask(CPU_LOG_INT)) {
115fdf9b3e8Sbellard 	const char *expname;
11627103424SAndreas Färber         switch (cs->exception_index) {
117fdf9b3e8Sbellard 	case 0x0e0:
118fdf9b3e8Sbellard 	    expname = "addr_error";
119fdf9b3e8Sbellard 	    break;
120fdf9b3e8Sbellard 	case 0x040:
121fdf9b3e8Sbellard 	    expname = "tlb_miss";
122fdf9b3e8Sbellard 	    break;
123fdf9b3e8Sbellard 	case 0x0a0:
124fdf9b3e8Sbellard 	    expname = "tlb_violation";
125fdf9b3e8Sbellard 	    break;
126fdf9b3e8Sbellard 	case 0x180:
127fdf9b3e8Sbellard 	    expname = "illegal_instruction";
128fdf9b3e8Sbellard 	    break;
129fdf9b3e8Sbellard 	case 0x1a0:
130fdf9b3e8Sbellard 	    expname = "slot_illegal_instruction";
131fdf9b3e8Sbellard 	    break;
132fdf9b3e8Sbellard 	case 0x800:
133fdf9b3e8Sbellard 	    expname = "fpu_disable";
134fdf9b3e8Sbellard 	    break;
135fdf9b3e8Sbellard 	case 0x820:
136fdf9b3e8Sbellard 	    expname = "slot_fpu";
137fdf9b3e8Sbellard 	    break;
138fdf9b3e8Sbellard 	case 0x100:
139fdf9b3e8Sbellard 	    expname = "data_write";
140fdf9b3e8Sbellard 	    break;
141fdf9b3e8Sbellard 	case 0x060:
142fdf9b3e8Sbellard 	    expname = "dtlb_miss_write";
143fdf9b3e8Sbellard 	    break;
144fdf9b3e8Sbellard 	case 0x0c0:
145fdf9b3e8Sbellard 	    expname = "dtlb_violation_write";
146fdf9b3e8Sbellard 	    break;
147fdf9b3e8Sbellard 	case 0x120:
148fdf9b3e8Sbellard 	    expname = "fpu_exception";
149fdf9b3e8Sbellard 	    break;
150fdf9b3e8Sbellard 	case 0x080:
151fdf9b3e8Sbellard 	    expname = "initial_page_write";
152fdf9b3e8Sbellard 	    break;
153fdf9b3e8Sbellard 	case 0x160:
154fdf9b3e8Sbellard 	    expname = "trapa";
155fdf9b3e8Sbellard 	    break;
156fdf9b3e8Sbellard 	default:
157e96e2044Sths             expname = do_irq ? "interrupt" : "???";
158fdf9b3e8Sbellard             break;
159fdf9b3e8Sbellard 	}
16093fcfe39Saliguori 	qemu_log("exception 0x%03x [%s] raised\n",
161e96e2044Sths 		  irq_vector, expname);
162a0762859SAndreas Färber         log_cpu_state(cs, 0);
163fdf9b3e8Sbellard     }
164fdf9b3e8Sbellard 
165fdf9b3e8Sbellard     env->ssr = env->sr;
166e96e2044Sths     env->spc = env->pc;
167fdf9b3e8Sbellard     env->sgr = env->gregs[15];
168fdf9b3e8Sbellard     env->sr |= SR_BL | SR_MD | SR_RB;
169fdf9b3e8Sbellard 
170274a9e70Saurel32     if (env->flags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL)) {
171274a9e70Saurel32         /* Branch instruction should be executed again before delay slot. */
172274a9e70Saurel32 	env->spc -= 2;
173274a9e70Saurel32 	/* Clear flags for exception/interrupt routine. */
174274a9e70Saurel32 	env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL | DELAY_SLOT_TRUE);
175274a9e70Saurel32     }
176274a9e70Saurel32     if (env->flags & DELAY_SLOT_CLEARME)
177274a9e70Saurel32         env->flags = 0;
178274a9e70Saurel32 
179e96e2044Sths     if (do_exp) {
18027103424SAndreas Färber         env->expevt = cs->exception_index;
18127103424SAndreas Färber         switch (cs->exception_index) {
182e96e2044Sths         case 0x000:
183e96e2044Sths         case 0x020:
184fdf9b3e8Sbellard         case 0x140:
185e96e2044Sths             env->sr &= ~SR_FD;
186e96e2044Sths             env->sr |= 0xf << 4; /* IMASK */
187fdf9b3e8Sbellard             env->pc = 0xa0000000;
188fdf9b3e8Sbellard             break;
189e96e2044Sths         case 0x040:
190e96e2044Sths         case 0x060:
191e96e2044Sths             env->pc = env->vbr + 0x400;
192e96e2044Sths             break;
193e96e2044Sths         case 0x160:
194e96e2044Sths             env->spc += 2; /* special case for TRAPA */
195e96e2044Sths             /* fall through */
196fdf9b3e8Sbellard         default:
197fdf9b3e8Sbellard             env->pc = env->vbr + 0x100;
198fdf9b3e8Sbellard             break;
199fdf9b3e8Sbellard         }
200e96e2044Sths         return;
201e96e2044Sths     }
202e96e2044Sths 
203e96e2044Sths     if (do_irq) {
204e96e2044Sths         env->intevt = irq_vector;
205e96e2044Sths         env->pc = env->vbr + 0x600;
206e96e2044Sths         return;
207e96e2044Sths     }
208fdf9b3e8Sbellard }
209fdf9b3e8Sbellard 
21073e5716cSAndreas Färber static void update_itlb_use(CPUSH4State * env, int itlbnb)
211fdf9b3e8Sbellard {
212fdf9b3e8Sbellard     uint8_t or_mask = 0, and_mask = (uint8_t) - 1;
213fdf9b3e8Sbellard 
214fdf9b3e8Sbellard     switch (itlbnb) {
215fdf9b3e8Sbellard     case 0:
216ea2b542aSaurel32 	and_mask = 0x1f;
217fdf9b3e8Sbellard 	break;
218fdf9b3e8Sbellard     case 1:
219fdf9b3e8Sbellard 	and_mask = 0xe7;
220fdf9b3e8Sbellard 	or_mask = 0x80;
221fdf9b3e8Sbellard 	break;
222fdf9b3e8Sbellard     case 2:
223fdf9b3e8Sbellard 	and_mask = 0xfb;
224fdf9b3e8Sbellard 	or_mask = 0x50;
225fdf9b3e8Sbellard 	break;
226fdf9b3e8Sbellard     case 3:
227fdf9b3e8Sbellard 	or_mask = 0x2c;
228fdf9b3e8Sbellard 	break;
229fdf9b3e8Sbellard     }
230fdf9b3e8Sbellard 
231ea2b542aSaurel32     env->mmucr &= (and_mask << 24) | 0x00ffffff;
232fdf9b3e8Sbellard     env->mmucr |= (or_mask << 24);
233fdf9b3e8Sbellard }
234fdf9b3e8Sbellard 
23573e5716cSAndreas Färber static int itlb_replacement(CPUSH4State * env)
236fdf9b3e8Sbellard {
237a47dddd7SAndreas Färber     SuperHCPU *cpu = sh_env_get_cpu(env);
238a47dddd7SAndreas Färber 
239a47dddd7SAndreas Färber     if ((env->mmucr & 0xe0000000) == 0xe0000000) {
240fdf9b3e8Sbellard 	return 0;
241a47dddd7SAndreas Färber     }
242a47dddd7SAndreas Färber     if ((env->mmucr & 0x98000000) == 0x18000000) {
243fdf9b3e8Sbellard 	return 1;
244a47dddd7SAndreas Färber     }
245a47dddd7SAndreas Färber     if ((env->mmucr & 0x54000000) == 0x04000000) {
246fdf9b3e8Sbellard 	return 2;
247a47dddd7SAndreas Färber     }
248a47dddd7SAndreas Färber     if ((env->mmucr & 0x2c000000) == 0x00000000) {
249fdf9b3e8Sbellard 	return 3;
250a47dddd7SAndreas Färber     }
251a47dddd7SAndreas Färber     cpu_abort(CPU(cpu), "Unhandled itlb_replacement");
252fdf9b3e8Sbellard }
253fdf9b3e8Sbellard 
254fdf9b3e8Sbellard /* Find the corresponding entry in the right TLB
255fdf9b3e8Sbellard    Return entry, MMU_DTLB_MISS or MMU_DTLB_MULTIPLE
256fdf9b3e8Sbellard */
25773e5716cSAndreas Färber static int find_tlb_entry(CPUSH4State * env, target_ulong address,
258fdf9b3e8Sbellard 			  tlb_t * entries, uint8_t nbtlb, int use_asid)
259fdf9b3e8Sbellard {
260fdf9b3e8Sbellard     int match = MMU_DTLB_MISS;
261fdf9b3e8Sbellard     uint32_t start, end;
262fdf9b3e8Sbellard     uint8_t asid;
263fdf9b3e8Sbellard     int i;
264fdf9b3e8Sbellard 
265fdf9b3e8Sbellard     asid = env->pteh & 0xff;
266fdf9b3e8Sbellard 
267fdf9b3e8Sbellard     for (i = 0; i < nbtlb; i++) {
268fdf9b3e8Sbellard 	if (!entries[i].v)
269fdf9b3e8Sbellard 	    continue;		/* Invalid entry */
270eeda6778Saurel32 	if (!entries[i].sh && use_asid && entries[i].asid != asid)
271fdf9b3e8Sbellard 	    continue;		/* Bad ASID */
272fdf9b3e8Sbellard 	start = (entries[i].vpn << 10) & ~(entries[i].size - 1);
273fdf9b3e8Sbellard 	end = start + entries[i].size - 1;
274fdf9b3e8Sbellard 	if (address >= start && address <= end) {	/* Match */
275ea2b542aSaurel32 	    if (match != MMU_DTLB_MISS)
276fdf9b3e8Sbellard 		return MMU_DTLB_MULTIPLE;	/* Multiple match */
277fdf9b3e8Sbellard 	    match = i;
278fdf9b3e8Sbellard 	}
279fdf9b3e8Sbellard     }
280fdf9b3e8Sbellard     return match;
281fdf9b3e8Sbellard }
282fdf9b3e8Sbellard 
28373e5716cSAndreas Färber static void increment_urc(CPUSH4State * env)
28429e179bcSaurel32 {
28529e179bcSaurel32     uint8_t urb, urc;
28629e179bcSaurel32 
28729e179bcSaurel32     /* Increment URC */
28829e179bcSaurel32     urb = ((env->mmucr) >> 18) & 0x3f;
28929e179bcSaurel32     urc = ((env->mmucr) >> 10) & 0x3f;
29029e179bcSaurel32     urc++;
291927e3a4eSaurel32     if ((urb > 0 && urc > urb) || urc > (UTLB_SIZE - 1))
29229e179bcSaurel32 	urc = 0;
29329e179bcSaurel32     env->mmucr = (env->mmucr & 0xffff03ff) | (urc << 10);
29429e179bcSaurel32 }
29529e179bcSaurel32 
296829a4927SAurelien Jarno /* Copy and utlb entry into itlb
297829a4927SAurelien Jarno    Return entry
298fdf9b3e8Sbellard */
29973e5716cSAndreas Färber static int copy_utlb_entry_itlb(CPUSH4State *env, int utlb)
300fdf9b3e8Sbellard {
301829a4927SAurelien Jarno     int itlb;
302fdf9b3e8Sbellard 
30306afe2c8Saurel32     tlb_t * ientry;
304829a4927SAurelien Jarno     itlb = itlb_replacement(env);
305829a4927SAurelien Jarno     ientry = &env->itlb[itlb];
30606afe2c8Saurel32     if (ientry->v) {
30706afe2c8Saurel32         tlb_flush_page(env, ientry->vpn << 10);
30806afe2c8Saurel32     }
309829a4927SAurelien Jarno     *ientry = env->utlb[utlb];
310829a4927SAurelien Jarno     update_itlb_use(env, itlb);
311829a4927SAurelien Jarno     return itlb;
312829a4927SAurelien Jarno }
313829a4927SAurelien Jarno 
314829a4927SAurelien Jarno /* Find itlb entry
315829a4927SAurelien Jarno    Return entry, MMU_ITLB_MISS, MMU_ITLB_MULTIPLE or MMU_DTLB_MULTIPLE
316829a4927SAurelien Jarno */
31773e5716cSAndreas Färber static int find_itlb_entry(CPUSH4State * env, target_ulong address,
318829a4927SAurelien Jarno                            int use_asid)
319829a4927SAurelien Jarno {
320829a4927SAurelien Jarno     int e;
321829a4927SAurelien Jarno 
322829a4927SAurelien Jarno     e = find_tlb_entry(env, address, env->itlb, ITLB_SIZE, use_asid);
323829a4927SAurelien Jarno     if (e == MMU_DTLB_MULTIPLE) {
324829a4927SAurelien Jarno 	e = MMU_ITLB_MULTIPLE;
325829a4927SAurelien Jarno     } else if (e == MMU_DTLB_MISS) {
326ea2b542aSaurel32 	e = MMU_ITLB_MISS;
327829a4927SAurelien Jarno     } else if (e >= 0) {
328fdf9b3e8Sbellard 	update_itlb_use(env, e);
329829a4927SAurelien Jarno     }
330fdf9b3e8Sbellard     return e;
331fdf9b3e8Sbellard }
332fdf9b3e8Sbellard 
333fdf9b3e8Sbellard /* Find utlb entry
334fdf9b3e8Sbellard    Return entry, MMU_DTLB_MISS, MMU_DTLB_MULTIPLE */
33573e5716cSAndreas Färber static int find_utlb_entry(CPUSH4State * env, target_ulong address, int use_asid)
336fdf9b3e8Sbellard {
33729e179bcSaurel32     /* per utlb access */
33829e179bcSaurel32     increment_urc(env);
339fdf9b3e8Sbellard 
340fdf9b3e8Sbellard     /* Return entry */
341fdf9b3e8Sbellard     return find_tlb_entry(env, address, env->utlb, UTLB_SIZE, use_asid);
342fdf9b3e8Sbellard }
343fdf9b3e8Sbellard 
344fdf9b3e8Sbellard /* Match address against MMU
345fdf9b3e8Sbellard    Return MMU_OK, MMU_DTLB_MISS_READ, MMU_DTLB_MISS_WRITE,
346fdf9b3e8Sbellard    MMU_DTLB_INITIAL_WRITE, MMU_DTLB_VIOLATION_READ,
347fdf9b3e8Sbellard    MMU_DTLB_VIOLATION_WRITE, MMU_ITLB_MISS,
348cf7055bdSaurel32    MMU_ITLB_MULTIPLE, MMU_ITLB_VIOLATION,
349cf7055bdSaurel32    MMU_IADDR_ERROR, MMU_DADDR_ERROR_READ, MMU_DADDR_ERROR_WRITE.
350fdf9b3e8Sbellard */
35173e5716cSAndreas Färber static int get_mmu_address(CPUSH4State * env, target_ulong * physical,
352fdf9b3e8Sbellard 			   int *prot, target_ulong address,
353fdf9b3e8Sbellard 			   int rw, int access_type)
354fdf9b3e8Sbellard {
355cf7055bdSaurel32     int use_asid, n;
356fdf9b3e8Sbellard     tlb_t *matching = NULL;
357fdf9b3e8Sbellard 
35806afe2c8Saurel32     use_asid = (env->mmucr & MMUCR_SV) == 0 || (env->sr & SR_MD) == 0;
359fdf9b3e8Sbellard 
360cf7055bdSaurel32     if (rw == 2) {
361829a4927SAurelien Jarno         n = find_itlb_entry(env, address, use_asid);
362fdf9b3e8Sbellard 	if (n >= 0) {
363fdf9b3e8Sbellard 	    matching = &env->itlb[n];
3644d1e4ff6SAurelien Jarno 	    if (!(env->sr & SR_MD) && !(matching->pr & 2))
365fdf9b3e8Sbellard 		n = MMU_ITLB_VIOLATION;
366fdf9b3e8Sbellard 	    else
3675a25cc2bSAurelien Jarno 		*prot = PAGE_EXEC;
368829a4927SAurelien Jarno         } else {
369829a4927SAurelien Jarno             n = find_utlb_entry(env, address, use_asid);
370829a4927SAurelien Jarno             if (n >= 0) {
371829a4927SAurelien Jarno                 n = copy_utlb_entry_itlb(env, n);
372829a4927SAurelien Jarno                 matching = &env->itlb[n];
373829a4927SAurelien Jarno                 if (!(env->sr & SR_MD) && !(matching->pr & 2)) {
374829a4927SAurelien Jarno                       n = MMU_ITLB_VIOLATION;
375829a4927SAurelien Jarno                 } else {
376829a4927SAurelien Jarno                     *prot = PAGE_READ | PAGE_EXEC;
377829a4927SAurelien Jarno                     if ((matching->pr & 1) && matching->d) {
378829a4927SAurelien Jarno                         *prot |= PAGE_WRITE;
379829a4927SAurelien Jarno                     }
380829a4927SAurelien Jarno                 }
381829a4927SAurelien Jarno             } else if (n == MMU_DTLB_MULTIPLE) {
382829a4927SAurelien Jarno                 n = MMU_ITLB_MULTIPLE;
383829a4927SAurelien Jarno             } else if (n == MMU_DTLB_MISS) {
384829a4927SAurelien Jarno                 n = MMU_ITLB_MISS;
385829a4927SAurelien Jarno             }
386fdf9b3e8Sbellard 	}
387fdf9b3e8Sbellard     } else {
388fdf9b3e8Sbellard 	n = find_utlb_entry(env, address, use_asid);
389fdf9b3e8Sbellard 	if (n >= 0) {
390fdf9b3e8Sbellard 	    matching = &env->utlb[n];
391628b61a0SAurelien Jarno             if (!(env->sr & SR_MD) && !(matching->pr & 2)) {
392cf7055bdSaurel32                 n = (rw == 1) ? MMU_DTLB_VIOLATION_WRITE :
393fdf9b3e8Sbellard                     MMU_DTLB_VIOLATION_READ;
394628b61a0SAurelien Jarno             } else if ((rw == 1) && !(matching->pr & 1)) {
395fdf9b3e8Sbellard                 n = MMU_DTLB_VIOLATION_WRITE;
3960c16e71eSAurelien Jarno             } else if ((rw == 1) && !matching->d) {
397628b61a0SAurelien Jarno                 n = MMU_DTLB_INITIAL_WRITE;
398628b61a0SAurelien Jarno             } else {
399fdf9b3e8Sbellard                 *prot = PAGE_READ;
400628b61a0SAurelien Jarno                 if ((matching->pr & 1) && matching->d) {
401628b61a0SAurelien Jarno                     *prot |= PAGE_WRITE;
402628b61a0SAurelien Jarno                 }
403fdf9b3e8Sbellard             }
404fdf9b3e8Sbellard 	} else if (n == MMU_DTLB_MISS) {
405cf7055bdSaurel32 	    n = (rw == 1) ? MMU_DTLB_MISS_WRITE :
406fdf9b3e8Sbellard 		MMU_DTLB_MISS_READ;
407fdf9b3e8Sbellard 	}
408fdf9b3e8Sbellard     }
409fdf9b3e8Sbellard     if (n >= 0) {
410628b61a0SAurelien Jarno 	n = MMU_OK;
411fdf9b3e8Sbellard 	*physical = ((matching->ppn << 10) & ~(matching->size - 1)) |
412fdf9b3e8Sbellard 	    (address & (matching->size - 1));
413fdf9b3e8Sbellard     }
414fdf9b3e8Sbellard     return n;
415fdf9b3e8Sbellard }
416fdf9b3e8Sbellard 
41773e5716cSAndreas Färber static int get_physical_address(CPUSH4State * env, target_ulong * physical,
418fdf9b3e8Sbellard                                 int *prot, target_ulong address,
419fdf9b3e8Sbellard                                 int rw, int access_type)
420fdf9b3e8Sbellard {
421fdf9b3e8Sbellard     /* P1, P2 and P4 areas do not use translation */
422fdf9b3e8Sbellard     if ((address >= 0x80000000 && address < 0xc0000000) ||
423fdf9b3e8Sbellard 	address >= 0xe0000000) {
424fdf9b3e8Sbellard 	if (!(env->sr & SR_MD)
42503e3b61eSAurelien Jarno 	    && (address < 0xe0000000 || address >= 0xe4000000)) {
426fdf9b3e8Sbellard 	    /* Unauthorized access in user mode (only store queues are available) */
427fdf9b3e8Sbellard 	    fprintf(stderr, "Unauthorized access\n");
428cf7055bdSaurel32 	    if (rw == 0)
429cf7055bdSaurel32 		return MMU_DADDR_ERROR_READ;
430cf7055bdSaurel32 	    else if (rw == 1)
431cf7055bdSaurel32 		return MMU_DADDR_ERROR_WRITE;
432cf7055bdSaurel32 	    else
433cf7055bdSaurel32 		return MMU_IADDR_ERROR;
434fdf9b3e8Sbellard 	}
43529e179bcSaurel32 	if (address >= 0x80000000 && address < 0xc0000000) {
43629e179bcSaurel32 	    /* Mask upper 3 bits for P1 and P2 areas */
43729e179bcSaurel32 	    *physical = address & 0x1fffffff;
43829e179bcSaurel32 	} else {
43929e179bcSaurel32 	    *physical = address;
44029e179bcSaurel32 	}
4415a25cc2bSAurelien Jarno 	*prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
442fdf9b3e8Sbellard 	return MMU_OK;
443fdf9b3e8Sbellard     }
444fdf9b3e8Sbellard 
445fdf9b3e8Sbellard     /* If MMU is disabled, return the corresponding physical page */
4460c16e71eSAurelien Jarno     if (!(env->mmucr & MMUCR_AT)) {
447fdf9b3e8Sbellard 	*physical = address & 0x1FFFFFFF;
4485a25cc2bSAurelien Jarno 	*prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
449fdf9b3e8Sbellard 	return MMU_OK;
450fdf9b3e8Sbellard     }
451fdf9b3e8Sbellard 
452fdf9b3e8Sbellard     /* We need to resort to the MMU */
453fdf9b3e8Sbellard     return get_mmu_address(env, physical, prot, address, rw, access_type);
454fdf9b3e8Sbellard }
455fdf9b3e8Sbellard 
4567510454eSAndreas Färber int superh_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int rw,
45797b348e7SBlue Swirl                                 int mmu_idx)
458fdf9b3e8Sbellard {
4597510454eSAndreas Färber     SuperHCPU *cpu = SUPERH_CPU(cs);
4607510454eSAndreas Färber     CPUSH4State *env = &cpu->env;
4610f3f1ec7SAurelien Jarno     target_ulong physical;
462fdf9b3e8Sbellard     int prot, ret, access_type;
463fdf9b3e8Sbellard 
464fdf9b3e8Sbellard     access_type = ACCESS_INT;
465fdf9b3e8Sbellard     ret =
466fdf9b3e8Sbellard 	get_physical_address(env, &physical, &prot, address, rw,
467fdf9b3e8Sbellard 			     access_type);
468fdf9b3e8Sbellard 
469fdf9b3e8Sbellard     if (ret != MMU_OK) {
470fdf9b3e8Sbellard 	env->tea = address;
471e3f114f7SAlexandre Courbot 	if (ret != MMU_DTLB_MULTIPLE && ret != MMU_ITLB_MULTIPLE) {
472e3f114f7SAlexandre Courbot 	    env->pteh = (env->pteh & PTEH_ASID_MASK) |
473e3f114f7SAlexandre Courbot 		    (address & PTEH_VPN_MASK);
474e3f114f7SAlexandre Courbot 	}
475fdf9b3e8Sbellard 	switch (ret) {
476fdf9b3e8Sbellard 	case MMU_ITLB_MISS:
477fdf9b3e8Sbellard 	case MMU_DTLB_MISS_READ:
47827103424SAndreas Färber             cs->exception_index = 0x040;
479fdf9b3e8Sbellard 	    break;
480fdf9b3e8Sbellard 	case MMU_DTLB_MULTIPLE:
481fdf9b3e8Sbellard 	case MMU_ITLB_MULTIPLE:
48227103424SAndreas Färber             cs->exception_index = 0x140;
483fdf9b3e8Sbellard 	    break;
484fdf9b3e8Sbellard 	case MMU_ITLB_VIOLATION:
48527103424SAndreas Färber             cs->exception_index = 0x0a0;
486fdf9b3e8Sbellard 	    break;
487fdf9b3e8Sbellard 	case MMU_DTLB_MISS_WRITE:
48827103424SAndreas Färber             cs->exception_index = 0x060;
489fdf9b3e8Sbellard 	    break;
490fdf9b3e8Sbellard 	case MMU_DTLB_INITIAL_WRITE:
49127103424SAndreas Färber             cs->exception_index = 0x080;
492fdf9b3e8Sbellard 	    break;
493fdf9b3e8Sbellard 	case MMU_DTLB_VIOLATION_READ:
49427103424SAndreas Färber             cs->exception_index = 0x0a0;
495fdf9b3e8Sbellard 	    break;
496fdf9b3e8Sbellard 	case MMU_DTLB_VIOLATION_WRITE:
49727103424SAndreas Färber             cs->exception_index = 0x0c0;
498fdf9b3e8Sbellard 	    break;
499cf7055bdSaurel32 	case MMU_IADDR_ERROR:
500cf7055bdSaurel32 	case MMU_DADDR_ERROR_READ:
50127103424SAndreas Färber             cs->exception_index = 0x0e0;
502cf7055bdSaurel32 	    break;
503cf7055bdSaurel32 	case MMU_DADDR_ERROR_WRITE:
50427103424SAndreas Färber             cs->exception_index = 0x100;
505cf7055bdSaurel32 	    break;
506fdf9b3e8Sbellard 	default:
507a47dddd7SAndreas Färber             cpu_abort(cs, "Unhandled MMU fault");
508fdf9b3e8Sbellard 	}
509fdf9b3e8Sbellard 	return 1;
510fdf9b3e8Sbellard     }
511fdf9b3e8Sbellard 
5120f3f1ec7SAurelien Jarno     address &= TARGET_PAGE_MASK;
5130f3f1ec7SAurelien Jarno     physical &= TARGET_PAGE_MASK;
514fdf9b3e8Sbellard 
515d4c430a8SPaul Brook     tlb_set_page(env, address, physical, prot, mmu_idx, TARGET_PAGE_SIZE);
516d4c430a8SPaul Brook     return 0;
517fdf9b3e8Sbellard }
518355fb23dSpbrook 
51900b941e5SAndreas Färber hwaddr superh_cpu_get_phys_page_debug(CPUState *cs, vaddr addr)
520355fb23dSpbrook {
52100b941e5SAndreas Färber     SuperHCPU *cpu = SUPERH_CPU(cs);
522355fb23dSpbrook     target_ulong physical;
523355fb23dSpbrook     int prot;
524355fb23dSpbrook 
52500b941e5SAndreas Färber     get_physical_address(&cpu->env, &physical, &prot, addr, 0, 0);
526355fb23dSpbrook     return physical;
527355fb23dSpbrook }
528355fb23dSpbrook 
529ef7ec1c1Saurel32 void cpu_load_tlb(CPUSH4State * env)
530ea2b542aSaurel32 {
531a47dddd7SAndreas Färber     SuperHCPU *cpu = sh_env_get_cpu(env);
532ea2b542aSaurel32     int n = cpu_mmucr_urc(env->mmucr);
533ea2b542aSaurel32     tlb_t * entry = &env->utlb[n];
534ea2b542aSaurel32 
53506afe2c8Saurel32     if (entry->v) {
53606afe2c8Saurel32         /* Overwriting valid entry in utlb. */
53706afe2c8Saurel32         target_ulong address = entry->vpn << 10;
53806afe2c8Saurel32 	tlb_flush_page(env, address);
53906afe2c8Saurel32     }
54006afe2c8Saurel32 
541ea2b542aSaurel32     /* Take values into cpu status from registers. */
542ea2b542aSaurel32     entry->asid = (uint8_t)cpu_pteh_asid(env->pteh);
543ea2b542aSaurel32     entry->vpn  = cpu_pteh_vpn(env->pteh);
544ea2b542aSaurel32     entry->v    = (uint8_t)cpu_ptel_v(env->ptel);
545ea2b542aSaurel32     entry->ppn  = cpu_ptel_ppn(env->ptel);
546ea2b542aSaurel32     entry->sz   = (uint8_t)cpu_ptel_sz(env->ptel);
547ea2b542aSaurel32     switch (entry->sz) {
548ea2b542aSaurel32     case 0: /* 00 */
549ea2b542aSaurel32         entry->size = 1024; /* 1K */
550ea2b542aSaurel32         break;
551ea2b542aSaurel32     case 1: /* 01 */
552ea2b542aSaurel32         entry->size = 1024 * 4; /* 4K */
553ea2b542aSaurel32         break;
554ea2b542aSaurel32     case 2: /* 10 */
555ea2b542aSaurel32         entry->size = 1024 * 64; /* 64K */
556ea2b542aSaurel32         break;
557ea2b542aSaurel32     case 3: /* 11 */
558ea2b542aSaurel32         entry->size = 1024 * 1024; /* 1M */
559ea2b542aSaurel32         break;
560ea2b542aSaurel32     default:
561a47dddd7SAndreas Färber         cpu_abort(CPU(cpu), "Unhandled load_tlb");
562ea2b542aSaurel32         break;
563ea2b542aSaurel32     }
564ea2b542aSaurel32     entry->sh   = (uint8_t)cpu_ptel_sh(env->ptel);
565ea2b542aSaurel32     entry->c    = (uint8_t)cpu_ptel_c(env->ptel);
566ea2b542aSaurel32     entry->pr   = (uint8_t)cpu_ptel_pr(env->ptel);
567ea2b542aSaurel32     entry->d    = (uint8_t)cpu_ptel_d(env->ptel);
568ea2b542aSaurel32     entry->wt   = (uint8_t)cpu_ptel_wt(env->ptel);
569ea2b542aSaurel32     entry->sa   = (uint8_t)cpu_ptea_sa(env->ptea);
570ea2b542aSaurel32     entry->tc   = (uint8_t)cpu_ptea_tc(env->ptea);
571ea2b542aSaurel32 }
572ea2b542aSaurel32 
573e0bcb9caSAurelien Jarno  void cpu_sh4_invalidate_tlb(CPUSH4State *s)
574e0bcb9caSAurelien Jarno {
575e0bcb9caSAurelien Jarno     int i;
576e0bcb9caSAurelien Jarno 
577e0bcb9caSAurelien Jarno     /* UTLB */
578e0bcb9caSAurelien Jarno     for (i = 0; i < UTLB_SIZE; i++) {
579e0bcb9caSAurelien Jarno         tlb_t * entry = &s->utlb[i];
580e0bcb9caSAurelien Jarno         entry->v = 0;
581e0bcb9caSAurelien Jarno     }
582e0bcb9caSAurelien Jarno     /* ITLB */
583e40a67beSAlexandre Courbot     for (i = 0; i < ITLB_SIZE; i++) {
584e40a67beSAlexandre Courbot         tlb_t * entry = &s->itlb[i];
585e0bcb9caSAurelien Jarno         entry->v = 0;
586e0bcb9caSAurelien Jarno     }
587e0bcb9caSAurelien Jarno 
588e0bcb9caSAurelien Jarno     tlb_flush(s, 1);
589e0bcb9caSAurelien Jarno }
590e0bcb9caSAurelien Jarno 
591bc656a29SAurelien Jarno uint32_t cpu_sh4_read_mmaped_itlb_addr(CPUSH4State *s,
592a8170e5eSAvi Kivity                                        hwaddr addr)
593bc656a29SAurelien Jarno {
594bc656a29SAurelien Jarno     int index = (addr & 0x00000300) >> 8;
595bc656a29SAurelien Jarno     tlb_t * entry = &s->itlb[index];
596bc656a29SAurelien Jarno 
597bc656a29SAurelien Jarno     return (entry->vpn  << 10) |
598bc656a29SAurelien Jarno            (entry->v    <<  8) |
599bc656a29SAurelien Jarno            (entry->asid);
600bc656a29SAurelien Jarno }
601bc656a29SAurelien Jarno 
602a8170e5eSAvi Kivity void cpu_sh4_write_mmaped_itlb_addr(CPUSH4State *s, hwaddr addr,
603c0f809c4SAurelien Jarno 				    uint32_t mem_value)
604c0f809c4SAurelien Jarno {
605c0f809c4SAurelien Jarno     uint32_t vpn = (mem_value & 0xfffffc00) >> 10;
606c0f809c4SAurelien Jarno     uint8_t v = (uint8_t)((mem_value & 0x00000100) >> 8);
607c0f809c4SAurelien Jarno     uint8_t asid = (uint8_t)(mem_value & 0x000000ff);
608c0f809c4SAurelien Jarno 
6099f97309aSAurelien Jarno     int index = (addr & 0x00000300) >> 8;
610c0f809c4SAurelien Jarno     tlb_t * entry = &s->itlb[index];
611c0f809c4SAurelien Jarno     if (entry->v) {
612c0f809c4SAurelien Jarno         /* Overwriting valid entry in itlb. */
613c0f809c4SAurelien Jarno         target_ulong address = entry->vpn << 10;
614c0f809c4SAurelien Jarno         tlb_flush_page(s, address);
615c0f809c4SAurelien Jarno     }
616c0f809c4SAurelien Jarno     entry->asid = asid;
617c0f809c4SAurelien Jarno     entry->vpn = vpn;
618c0f809c4SAurelien Jarno     entry->v = v;
619c0f809c4SAurelien Jarno }
620c0f809c4SAurelien Jarno 
621bc656a29SAurelien Jarno uint32_t cpu_sh4_read_mmaped_itlb_data(CPUSH4State *s,
622a8170e5eSAvi Kivity                                        hwaddr addr)
623bc656a29SAurelien Jarno {
624bc656a29SAurelien Jarno     int array = (addr & 0x00800000) >> 23;
625bc656a29SAurelien Jarno     int index = (addr & 0x00000300) >> 8;
626bc656a29SAurelien Jarno     tlb_t * entry = &s->itlb[index];
627bc656a29SAurelien Jarno 
628bc656a29SAurelien Jarno     if (array == 0) {
629bc656a29SAurelien Jarno         /* ITLB Data Array 1 */
630bc656a29SAurelien Jarno         return (entry->ppn << 10) |
631bc656a29SAurelien Jarno                (entry->v   <<  8) |
632bc656a29SAurelien Jarno                (entry->pr  <<  5) |
633bc656a29SAurelien Jarno                ((entry->sz & 1) <<  6) |
634bc656a29SAurelien Jarno                ((entry->sz & 2) <<  4) |
635bc656a29SAurelien Jarno                (entry->c   <<  3) |
636bc656a29SAurelien Jarno                (entry->sh  <<  1);
637bc656a29SAurelien Jarno     } else {
638bc656a29SAurelien Jarno         /* ITLB Data Array 2 */
639bc656a29SAurelien Jarno         return (entry->tc << 1) |
640bc656a29SAurelien Jarno                (entry->sa);
641bc656a29SAurelien Jarno     }
642bc656a29SAurelien Jarno }
643bc656a29SAurelien Jarno 
644a8170e5eSAvi Kivity void cpu_sh4_write_mmaped_itlb_data(CPUSH4State *s, hwaddr addr,
6459f97309aSAurelien Jarno                                     uint32_t mem_value)
6469f97309aSAurelien Jarno {
6479f97309aSAurelien Jarno     int array = (addr & 0x00800000) >> 23;
6489f97309aSAurelien Jarno     int index = (addr & 0x00000300) >> 8;
6499f97309aSAurelien Jarno     tlb_t * entry = &s->itlb[index];
6509f97309aSAurelien Jarno 
6519f97309aSAurelien Jarno     if (array == 0) {
6529f97309aSAurelien Jarno         /* ITLB Data Array 1 */
6539f97309aSAurelien Jarno         if (entry->v) {
6549f97309aSAurelien Jarno             /* Overwriting valid entry in utlb. */
6559f97309aSAurelien Jarno             target_ulong address = entry->vpn << 10;
6569f97309aSAurelien Jarno             tlb_flush_page(s, address);
6579f97309aSAurelien Jarno         }
6589f97309aSAurelien Jarno         entry->ppn = (mem_value & 0x1ffffc00) >> 10;
6599f97309aSAurelien Jarno         entry->v   = (mem_value & 0x00000100) >> 8;
6609f97309aSAurelien Jarno         entry->sz  = (mem_value & 0x00000080) >> 6 |
6619f97309aSAurelien Jarno                      (mem_value & 0x00000010) >> 4;
6629f97309aSAurelien Jarno         entry->pr  = (mem_value & 0x00000040) >> 5;
6639f97309aSAurelien Jarno         entry->c   = (mem_value & 0x00000008) >> 3;
6649f97309aSAurelien Jarno         entry->sh  = (mem_value & 0x00000002) >> 1;
6659f97309aSAurelien Jarno     } else {
6669f97309aSAurelien Jarno         /* ITLB Data Array 2 */
6679f97309aSAurelien Jarno         entry->tc  = (mem_value & 0x00000008) >> 3;
6689f97309aSAurelien Jarno         entry->sa  = (mem_value & 0x00000007);
6699f97309aSAurelien Jarno     }
6709f97309aSAurelien Jarno }
6719f97309aSAurelien Jarno 
672bc656a29SAurelien Jarno uint32_t cpu_sh4_read_mmaped_utlb_addr(CPUSH4State *s,
673a8170e5eSAvi Kivity                                        hwaddr addr)
674bc656a29SAurelien Jarno {
675bc656a29SAurelien Jarno     int index = (addr & 0x00003f00) >> 8;
676bc656a29SAurelien Jarno     tlb_t * entry = &s->utlb[index];
677bc656a29SAurelien Jarno 
678bc656a29SAurelien Jarno     increment_urc(s); /* per utlb access */
679bc656a29SAurelien Jarno 
680bc656a29SAurelien Jarno     return (entry->vpn  << 10) |
681bc656a29SAurelien Jarno            (entry->v    <<  8) |
682bc656a29SAurelien Jarno            (entry->asid);
683bc656a29SAurelien Jarno }
684bc656a29SAurelien Jarno 
685a8170e5eSAvi Kivity void cpu_sh4_write_mmaped_utlb_addr(CPUSH4State *s, hwaddr addr,
68629e179bcSaurel32 				    uint32_t mem_value)
68729e179bcSaurel32 {
68829e179bcSaurel32     int associate = addr & 0x0000080;
68929e179bcSaurel32     uint32_t vpn = (mem_value & 0xfffffc00) >> 10;
69029e179bcSaurel32     uint8_t d = (uint8_t)((mem_value & 0x00000200) >> 9);
69129e179bcSaurel32     uint8_t v = (uint8_t)((mem_value & 0x00000100) >> 8);
69229e179bcSaurel32     uint8_t asid = (uint8_t)(mem_value & 0x000000ff);
693eeda6778Saurel32     int use_asid = (s->mmucr & MMUCR_SV) == 0 || (s->sr & SR_MD) == 0;
69429e179bcSaurel32 
69529e179bcSaurel32     if (associate) {
69629e179bcSaurel32         int i;
69729e179bcSaurel32 	tlb_t * utlb_match_entry = NULL;
69829e179bcSaurel32 	int needs_tlb_flush = 0;
69929e179bcSaurel32 
70029e179bcSaurel32 	/* search UTLB */
70129e179bcSaurel32 	for (i = 0; i < UTLB_SIZE; i++) {
70229e179bcSaurel32             tlb_t * entry = &s->utlb[i];
70329e179bcSaurel32             if (!entry->v)
70429e179bcSaurel32 	        continue;
70529e179bcSaurel32 
706eeda6778Saurel32             if (entry->vpn == vpn
707eeda6778Saurel32                 && (!use_asid || entry->asid == asid || entry->sh)) {
70829e179bcSaurel32 	        if (utlb_match_entry) {
70927103424SAndreas Färber                     CPUState *cs = CPU(sh_env_get_cpu(s));
71027103424SAndreas Färber 
71129e179bcSaurel32 		    /* Multiple TLB Exception */
71227103424SAndreas Färber                     cs->exception_index = 0x140;
71329e179bcSaurel32 		    s->tea = addr;
71429e179bcSaurel32 		    break;
71529e179bcSaurel32 	        }
71629e179bcSaurel32 		if (entry->v && !v)
71729e179bcSaurel32 		    needs_tlb_flush = 1;
71829e179bcSaurel32 		entry->v = v;
71929e179bcSaurel32 		entry->d = d;
72029e179bcSaurel32 	        utlb_match_entry = entry;
72129e179bcSaurel32 	    }
72229e179bcSaurel32 	    increment_urc(s); /* per utlb access */
72329e179bcSaurel32 	}
72429e179bcSaurel32 
72529e179bcSaurel32 	/* search ITLB */
72629e179bcSaurel32 	for (i = 0; i < ITLB_SIZE; i++) {
72729e179bcSaurel32             tlb_t * entry = &s->itlb[i];
728eeda6778Saurel32             if (entry->vpn == vpn
729eeda6778Saurel32                 && (!use_asid || entry->asid == asid || entry->sh)) {
73029e179bcSaurel32 	        if (entry->v && !v)
73129e179bcSaurel32 		    needs_tlb_flush = 1;
73229e179bcSaurel32 	        if (utlb_match_entry)
73329e179bcSaurel32 		    *entry = *utlb_match_entry;
73429e179bcSaurel32 	        else
73529e179bcSaurel32 		    entry->v = v;
73629e179bcSaurel32 		break;
73729e179bcSaurel32 	    }
73829e179bcSaurel32 	}
73929e179bcSaurel32 
74029e179bcSaurel32 	if (needs_tlb_flush)
74129e179bcSaurel32 	    tlb_flush_page(s, vpn << 10);
74229e179bcSaurel32 
74329e179bcSaurel32     } else {
74429e179bcSaurel32         int index = (addr & 0x00003f00) >> 8;
74529e179bcSaurel32         tlb_t * entry = &s->utlb[index];
74629e179bcSaurel32 	if (entry->v) {
74729e179bcSaurel32 	    /* Overwriting valid entry in utlb. */
74829e179bcSaurel32             target_ulong address = entry->vpn << 10;
74929e179bcSaurel32 	    tlb_flush_page(s, address);
75029e179bcSaurel32 	}
75129e179bcSaurel32 	entry->asid = asid;
75229e179bcSaurel32 	entry->vpn = vpn;
75329e179bcSaurel32 	entry->d = d;
75429e179bcSaurel32 	entry->v = v;
75529e179bcSaurel32 	increment_urc(s);
75629e179bcSaurel32     }
75729e179bcSaurel32 }
75829e179bcSaurel32 
759bc656a29SAurelien Jarno uint32_t cpu_sh4_read_mmaped_utlb_data(CPUSH4State *s,
760a8170e5eSAvi Kivity                                        hwaddr addr)
761bc656a29SAurelien Jarno {
762bc656a29SAurelien Jarno     int array = (addr & 0x00800000) >> 23;
763bc656a29SAurelien Jarno     int index = (addr & 0x00003f00) >> 8;
764bc656a29SAurelien Jarno     tlb_t * entry = &s->utlb[index];
765bc656a29SAurelien Jarno 
766bc656a29SAurelien Jarno     increment_urc(s); /* per utlb access */
767bc656a29SAurelien Jarno 
768bc656a29SAurelien Jarno     if (array == 0) {
769bc656a29SAurelien Jarno         /* ITLB Data Array 1 */
770bc656a29SAurelien Jarno         return (entry->ppn << 10) |
771bc656a29SAurelien Jarno                (entry->v   <<  8) |
772bc656a29SAurelien Jarno                (entry->pr  <<  5) |
773bc656a29SAurelien Jarno                ((entry->sz & 1) <<  6) |
774bc656a29SAurelien Jarno                ((entry->sz & 2) <<  4) |
775bc656a29SAurelien Jarno                (entry->c   <<  3) |
776bc656a29SAurelien Jarno                (entry->d   <<  2) |
777bc656a29SAurelien Jarno                (entry->sh  <<  1) |
778bc656a29SAurelien Jarno                (entry->wt);
779bc656a29SAurelien Jarno     } else {
780bc656a29SAurelien Jarno         /* ITLB Data Array 2 */
781bc656a29SAurelien Jarno         return (entry->tc << 1) |
782bc656a29SAurelien Jarno                (entry->sa);
783bc656a29SAurelien Jarno     }
784bc656a29SAurelien Jarno }
785bc656a29SAurelien Jarno 
786a8170e5eSAvi Kivity void cpu_sh4_write_mmaped_utlb_data(CPUSH4State *s, hwaddr addr,
7879f97309aSAurelien Jarno                                     uint32_t mem_value)
7889f97309aSAurelien Jarno {
7899f97309aSAurelien Jarno     int array = (addr & 0x00800000) >> 23;
7909f97309aSAurelien Jarno     int index = (addr & 0x00003f00) >> 8;
7919f97309aSAurelien Jarno     tlb_t * entry = &s->utlb[index];
7929f97309aSAurelien Jarno 
7939f97309aSAurelien Jarno     increment_urc(s); /* per utlb access */
7949f97309aSAurelien Jarno 
7959f97309aSAurelien Jarno     if (array == 0) {
7969f97309aSAurelien Jarno         /* UTLB Data Array 1 */
7979f97309aSAurelien Jarno         if (entry->v) {
7989f97309aSAurelien Jarno             /* Overwriting valid entry in utlb. */
7999f97309aSAurelien Jarno             target_ulong address = entry->vpn << 10;
8009f97309aSAurelien Jarno             tlb_flush_page(s, address);
8019f97309aSAurelien Jarno         }
8029f97309aSAurelien Jarno         entry->ppn = (mem_value & 0x1ffffc00) >> 10;
8039f97309aSAurelien Jarno         entry->v   = (mem_value & 0x00000100) >> 8;
8049f97309aSAurelien Jarno         entry->sz  = (mem_value & 0x00000080) >> 6 |
8059f97309aSAurelien Jarno                      (mem_value & 0x00000010) >> 4;
8069f97309aSAurelien Jarno         entry->pr  = (mem_value & 0x00000060) >> 5;
8079f97309aSAurelien Jarno         entry->c   = (mem_value & 0x00000008) >> 3;
8089f97309aSAurelien Jarno         entry->d   = (mem_value & 0x00000004) >> 2;
8099f97309aSAurelien Jarno         entry->sh  = (mem_value & 0x00000002) >> 1;
8109f97309aSAurelien Jarno         entry->wt  = (mem_value & 0x00000001);
8119f97309aSAurelien Jarno     } else {
8129f97309aSAurelien Jarno         /* UTLB Data Array 2 */
8139f97309aSAurelien Jarno         entry->tc = (mem_value & 0x00000008) >> 3;
8149f97309aSAurelien Jarno         entry->sa = (mem_value & 0x00000007);
8159f97309aSAurelien Jarno     }
8169f97309aSAurelien Jarno }
8179f97309aSAurelien Jarno 
818852d481fSedgar_igl int cpu_sh4_is_cached(CPUSH4State * env, target_ulong addr)
819852d481fSedgar_igl {
820852d481fSedgar_igl     int n;
821852d481fSedgar_igl     int use_asid = (env->mmucr & MMUCR_SV) == 0 || (env->sr & SR_MD) == 0;
822852d481fSedgar_igl 
823852d481fSedgar_igl     /* check area */
824852d481fSedgar_igl     if (env->sr & SR_MD) {
825852d481fSedgar_igl         /* For previledged mode, P2 and P4 area is not cachable. */
826852d481fSedgar_igl         if ((0xA0000000 <= addr && addr < 0xC0000000) || 0xE0000000 <= addr)
827852d481fSedgar_igl             return 0;
828852d481fSedgar_igl     } else {
829852d481fSedgar_igl         /* For user mode, only U0 area is cachable. */
830852d481fSedgar_igl         if (0x80000000 <= addr)
831852d481fSedgar_igl             return 0;
832852d481fSedgar_igl     }
833852d481fSedgar_igl 
834852d481fSedgar_igl     /*
835852d481fSedgar_igl      * TODO : Evaluate CCR and check if the cache is on or off.
836852d481fSedgar_igl      *        Now CCR is not in CPUSH4State, but in SH7750State.
8374abf79a4SDong Xu Wang      *        When you move the ccr into CPUSH4State, the code will be
838852d481fSedgar_igl      *        as follows.
839852d481fSedgar_igl      */
840852d481fSedgar_igl #if 0
841852d481fSedgar_igl     /* check if operand cache is enabled or not. */
842852d481fSedgar_igl     if (!(env->ccr & 1))
843852d481fSedgar_igl         return 0;
844852d481fSedgar_igl #endif
845852d481fSedgar_igl 
846852d481fSedgar_igl     /* if MMU is off, no check for TLB. */
847852d481fSedgar_igl     if (env->mmucr & MMUCR_AT)
848852d481fSedgar_igl         return 1;
849852d481fSedgar_igl 
850852d481fSedgar_igl     /* check TLB */
851852d481fSedgar_igl     n = find_tlb_entry(env, addr, env->itlb, ITLB_SIZE, use_asid);
852852d481fSedgar_igl     if (n >= 0)
853852d481fSedgar_igl         return env->itlb[n].c;
854852d481fSedgar_igl 
855852d481fSedgar_igl     n = find_tlb_entry(env, addr, env->utlb, UTLB_SIZE, use_asid);
856852d481fSedgar_igl     if (n >= 0)
857852d481fSedgar_igl         return env->utlb[n].c;
858852d481fSedgar_igl 
859852d481fSedgar_igl     return 0;
860852d481fSedgar_igl }
861852d481fSedgar_igl 
862355fb23dSpbrook #endif
863