xref: /qemu/target/sh4/helper.c (revision 97a8ea5a3ae7938cb54fd4dc19d3a413024bc6c0)
1fdf9b3e8Sbellard /*
2fdf9b3e8Sbellard  *  SH4 emulation
3fdf9b3e8Sbellard  *
4fdf9b3e8Sbellard  *  Copyright (c) 2005 Samuel Tardieu
5fdf9b3e8Sbellard  *
6fdf9b3e8Sbellard  * This library is free software; you can redistribute it and/or
7fdf9b3e8Sbellard  * modify it under the terms of the GNU Lesser General Public
8fdf9b3e8Sbellard  * License as published by the Free Software Foundation; either
9fdf9b3e8Sbellard  * version 2 of the License, or (at your option) any later version.
10fdf9b3e8Sbellard  *
11fdf9b3e8Sbellard  * This library is distributed in the hope that it will be useful,
12fdf9b3e8Sbellard  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fdf9b3e8Sbellard  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14fdf9b3e8Sbellard  * Lesser General Public License for more details.
15fdf9b3e8Sbellard  *
16fdf9b3e8Sbellard  * You should have received a copy of the GNU Lesser General Public
178167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18fdf9b3e8Sbellard  */
19fdf9b3e8Sbellard #include <stdarg.h>
20fdf9b3e8Sbellard #include <stdlib.h>
21fdf9b3e8Sbellard #include <stdio.h>
22fdf9b3e8Sbellard #include <string.h>
23fdf9b3e8Sbellard #include <inttypes.h>
24fdf9b3e8Sbellard #include <signal.h>
25fdf9b3e8Sbellard 
26fdf9b3e8Sbellard #include "cpu.h"
27b279e5efSBenoît Canet 
28b279e5efSBenoît Canet #if !defined(CONFIG_USER_ONLY)
29e96e2044Sths #include "hw/sh_intc.h"
30b279e5efSBenoît Canet #endif
31fdf9b3e8Sbellard 
32355fb23dSpbrook #if defined(CONFIG_USER_ONLY)
33355fb23dSpbrook 
3497a8ea5aSAndreas Färber void superh_cpu_do_interrupt(CPUState *cs)
35355fb23dSpbrook {
3697a8ea5aSAndreas Färber     SuperHCPU *cpu = SUPERH_CPU(cs);
3797a8ea5aSAndreas Färber     CPUSH4State *env = &cpu->env;
3897a8ea5aSAndreas Färber 
39355fb23dSpbrook     env->exception_index = -1;
40355fb23dSpbrook }
41355fb23dSpbrook 
4273e5716cSAndreas Färber int cpu_sh4_handle_mmu_fault(CPUSH4State * env, target_ulong address, int rw,
4397b348e7SBlue Swirl                              int mmu_idx)
44355fb23dSpbrook {
45355fb23dSpbrook     env->tea = address;
46ee0dc6d3SBlue Swirl     env->exception_index = -1;
47355fb23dSpbrook     switch (rw) {
48355fb23dSpbrook     case 0:
49355fb23dSpbrook         env->exception_index = 0x0a0;
50355fb23dSpbrook         break;
51355fb23dSpbrook     case 1:
52355fb23dSpbrook         env->exception_index = 0x0c0;
53355fb23dSpbrook         break;
54cf7055bdSaurel32     case 2:
55cf7055bdSaurel32         env->exception_index = 0x0a0;
56cf7055bdSaurel32         break;
57355fb23dSpbrook     }
58355fb23dSpbrook     return 1;
59355fb23dSpbrook }
60355fb23dSpbrook 
613c1adf12Sedgar_igl int cpu_sh4_is_cached(CPUSH4State * env, target_ulong addr)
623c1adf12Sedgar_igl {
633c1adf12Sedgar_igl     /* For user mode, only U0 area is cachable. */
64679dee3cSedgar_igl     return !(addr & 0x80000000);
653c1adf12Sedgar_igl }
663c1adf12Sedgar_igl 
67355fb23dSpbrook #else /* !CONFIG_USER_ONLY */
68355fb23dSpbrook 
69fdf9b3e8Sbellard #define MMU_OK                   0
70fdf9b3e8Sbellard #define MMU_ITLB_MISS            (-1)
71fdf9b3e8Sbellard #define MMU_ITLB_MULTIPLE        (-2)
72fdf9b3e8Sbellard #define MMU_ITLB_VIOLATION       (-3)
73fdf9b3e8Sbellard #define MMU_DTLB_MISS_READ       (-4)
74fdf9b3e8Sbellard #define MMU_DTLB_MISS_WRITE      (-5)
75fdf9b3e8Sbellard #define MMU_DTLB_INITIAL_WRITE   (-6)
76fdf9b3e8Sbellard #define MMU_DTLB_VIOLATION_READ  (-7)
77fdf9b3e8Sbellard #define MMU_DTLB_VIOLATION_WRITE (-8)
78fdf9b3e8Sbellard #define MMU_DTLB_MULTIPLE        (-9)
79fdf9b3e8Sbellard #define MMU_DTLB_MISS            (-10)
80cf7055bdSaurel32 #define MMU_IADDR_ERROR          (-11)
81cf7055bdSaurel32 #define MMU_DADDR_ERROR_READ     (-12)
82cf7055bdSaurel32 #define MMU_DADDR_ERROR_WRITE    (-13)
83fdf9b3e8Sbellard 
8497a8ea5aSAndreas Färber void superh_cpu_do_interrupt(CPUState *cs)
85fdf9b3e8Sbellard {
8697a8ea5aSAndreas Färber     SuperHCPU *cpu = SUPERH_CPU(cs);
8797a8ea5aSAndreas Färber     CPUSH4State *env = &cpu->env;
88259186a7SAndreas Färber     int do_irq = cs->interrupt_request & CPU_INTERRUPT_HARD;
89e96e2044Sths     int do_exp, irq_vector = env->exception_index;
90e96e2044Sths 
91e96e2044Sths     /* prioritize exceptions over interrupts */
92e96e2044Sths 
93e96e2044Sths     do_exp = env->exception_index != -1;
94e96e2044Sths     do_irq = do_irq && (env->exception_index == -1);
95e96e2044Sths 
96e96e2044Sths     if (env->sr & SR_BL) {
97e96e2044Sths         if (do_exp && env->exception_index != 0x1e0) {
98e96e2044Sths             env->exception_index = 0x000; /* masked exception -> reset */
99e96e2044Sths         }
100efac4154SAurelien Jarno         if (do_irq && !env->in_sleep) {
101e96e2044Sths             return; /* masked */
102e96e2044Sths         }
103e96e2044Sths     }
104efac4154SAurelien Jarno     env->in_sleep = 0;
105e96e2044Sths 
106e96e2044Sths     if (do_irq) {
107e96e2044Sths         irq_vector = sh_intc_get_pending_vector(env->intc_handle,
108e96e2044Sths 						(env->sr >> 4) & 0xf);
109e96e2044Sths         if (irq_vector == -1) {
110e96e2044Sths             return; /* masked */
111e96e2044Sths 	}
112e96e2044Sths     }
113e96e2044Sths 
1148fec2b8cSaliguori     if (qemu_loglevel_mask(CPU_LOG_INT)) {
115fdf9b3e8Sbellard 	const char *expname;
116fdf9b3e8Sbellard 	switch (env->exception_index) {
117fdf9b3e8Sbellard 	case 0x0e0:
118fdf9b3e8Sbellard 	    expname = "addr_error";
119fdf9b3e8Sbellard 	    break;
120fdf9b3e8Sbellard 	case 0x040:
121fdf9b3e8Sbellard 	    expname = "tlb_miss";
122fdf9b3e8Sbellard 	    break;
123fdf9b3e8Sbellard 	case 0x0a0:
124fdf9b3e8Sbellard 	    expname = "tlb_violation";
125fdf9b3e8Sbellard 	    break;
126fdf9b3e8Sbellard 	case 0x180:
127fdf9b3e8Sbellard 	    expname = "illegal_instruction";
128fdf9b3e8Sbellard 	    break;
129fdf9b3e8Sbellard 	case 0x1a0:
130fdf9b3e8Sbellard 	    expname = "slot_illegal_instruction";
131fdf9b3e8Sbellard 	    break;
132fdf9b3e8Sbellard 	case 0x800:
133fdf9b3e8Sbellard 	    expname = "fpu_disable";
134fdf9b3e8Sbellard 	    break;
135fdf9b3e8Sbellard 	case 0x820:
136fdf9b3e8Sbellard 	    expname = "slot_fpu";
137fdf9b3e8Sbellard 	    break;
138fdf9b3e8Sbellard 	case 0x100:
139fdf9b3e8Sbellard 	    expname = "data_write";
140fdf9b3e8Sbellard 	    break;
141fdf9b3e8Sbellard 	case 0x060:
142fdf9b3e8Sbellard 	    expname = "dtlb_miss_write";
143fdf9b3e8Sbellard 	    break;
144fdf9b3e8Sbellard 	case 0x0c0:
145fdf9b3e8Sbellard 	    expname = "dtlb_violation_write";
146fdf9b3e8Sbellard 	    break;
147fdf9b3e8Sbellard 	case 0x120:
148fdf9b3e8Sbellard 	    expname = "fpu_exception";
149fdf9b3e8Sbellard 	    break;
150fdf9b3e8Sbellard 	case 0x080:
151fdf9b3e8Sbellard 	    expname = "initial_page_write";
152fdf9b3e8Sbellard 	    break;
153fdf9b3e8Sbellard 	case 0x160:
154fdf9b3e8Sbellard 	    expname = "trapa";
155fdf9b3e8Sbellard 	    break;
156fdf9b3e8Sbellard 	default:
157e96e2044Sths             expname = do_irq ? "interrupt" : "???";
158fdf9b3e8Sbellard             break;
159fdf9b3e8Sbellard 	}
16093fcfe39Saliguori 	qemu_log("exception 0x%03x [%s] raised\n",
161e96e2044Sths 		  irq_vector, expname);
16293fcfe39Saliguori 	log_cpu_state(env, 0);
163fdf9b3e8Sbellard     }
164fdf9b3e8Sbellard 
165fdf9b3e8Sbellard     env->ssr = env->sr;
166e96e2044Sths     env->spc = env->pc;
167fdf9b3e8Sbellard     env->sgr = env->gregs[15];
168fdf9b3e8Sbellard     env->sr |= SR_BL | SR_MD | SR_RB;
169fdf9b3e8Sbellard 
170274a9e70Saurel32     if (env->flags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL)) {
171274a9e70Saurel32         /* Branch instruction should be executed again before delay slot. */
172274a9e70Saurel32 	env->spc -= 2;
173274a9e70Saurel32 	/* Clear flags for exception/interrupt routine. */
174274a9e70Saurel32 	env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL | DELAY_SLOT_TRUE);
175274a9e70Saurel32     }
176274a9e70Saurel32     if (env->flags & DELAY_SLOT_CLEARME)
177274a9e70Saurel32         env->flags = 0;
178274a9e70Saurel32 
179e96e2044Sths     if (do_exp) {
180e96e2044Sths         env->expevt = env->exception_index;
181fdf9b3e8Sbellard         switch (env->exception_index) {
182e96e2044Sths         case 0x000:
183e96e2044Sths         case 0x020:
184fdf9b3e8Sbellard         case 0x140:
185e96e2044Sths             env->sr &= ~SR_FD;
186e96e2044Sths             env->sr |= 0xf << 4; /* IMASK */
187fdf9b3e8Sbellard             env->pc = 0xa0000000;
188fdf9b3e8Sbellard             break;
189e96e2044Sths         case 0x040:
190e96e2044Sths         case 0x060:
191e96e2044Sths             env->pc = env->vbr + 0x400;
192e96e2044Sths             break;
193e96e2044Sths         case 0x160:
194e96e2044Sths             env->spc += 2; /* special case for TRAPA */
195e96e2044Sths             /* fall through */
196fdf9b3e8Sbellard         default:
197fdf9b3e8Sbellard             env->pc = env->vbr + 0x100;
198fdf9b3e8Sbellard             break;
199fdf9b3e8Sbellard         }
200e96e2044Sths         return;
201e96e2044Sths     }
202e96e2044Sths 
203e96e2044Sths     if (do_irq) {
204e96e2044Sths         env->intevt = irq_vector;
205e96e2044Sths         env->pc = env->vbr + 0x600;
206e96e2044Sths         return;
207e96e2044Sths     }
208fdf9b3e8Sbellard }
209fdf9b3e8Sbellard 
21073e5716cSAndreas Färber static void update_itlb_use(CPUSH4State * env, int itlbnb)
211fdf9b3e8Sbellard {
212fdf9b3e8Sbellard     uint8_t or_mask = 0, and_mask = (uint8_t) - 1;
213fdf9b3e8Sbellard 
214fdf9b3e8Sbellard     switch (itlbnb) {
215fdf9b3e8Sbellard     case 0:
216ea2b542aSaurel32 	and_mask = 0x1f;
217fdf9b3e8Sbellard 	break;
218fdf9b3e8Sbellard     case 1:
219fdf9b3e8Sbellard 	and_mask = 0xe7;
220fdf9b3e8Sbellard 	or_mask = 0x80;
221fdf9b3e8Sbellard 	break;
222fdf9b3e8Sbellard     case 2:
223fdf9b3e8Sbellard 	and_mask = 0xfb;
224fdf9b3e8Sbellard 	or_mask = 0x50;
225fdf9b3e8Sbellard 	break;
226fdf9b3e8Sbellard     case 3:
227fdf9b3e8Sbellard 	or_mask = 0x2c;
228fdf9b3e8Sbellard 	break;
229fdf9b3e8Sbellard     }
230fdf9b3e8Sbellard 
231ea2b542aSaurel32     env->mmucr &= (and_mask << 24) | 0x00ffffff;
232fdf9b3e8Sbellard     env->mmucr |= (or_mask << 24);
233fdf9b3e8Sbellard }
234fdf9b3e8Sbellard 
23573e5716cSAndreas Färber static int itlb_replacement(CPUSH4State * env)
236fdf9b3e8Sbellard {
237fdf9b3e8Sbellard     if ((env->mmucr & 0xe0000000) == 0xe0000000)
238fdf9b3e8Sbellard 	return 0;
239ea2b542aSaurel32     if ((env->mmucr & 0x98000000) == 0x18000000)
240fdf9b3e8Sbellard 	return 1;
241fdf9b3e8Sbellard     if ((env->mmucr & 0x54000000) == 0x04000000)
242fdf9b3e8Sbellard 	return 2;
243fdf9b3e8Sbellard     if ((env->mmucr & 0x2c000000) == 0x00000000)
244fdf9b3e8Sbellard 	return 3;
24543dc2a64SBlue Swirl     cpu_abort(env, "Unhandled itlb_replacement");
246fdf9b3e8Sbellard }
247fdf9b3e8Sbellard 
248fdf9b3e8Sbellard /* Find the corresponding entry in the right TLB
249fdf9b3e8Sbellard    Return entry, MMU_DTLB_MISS or MMU_DTLB_MULTIPLE
250fdf9b3e8Sbellard */
25173e5716cSAndreas Färber static int find_tlb_entry(CPUSH4State * env, target_ulong address,
252fdf9b3e8Sbellard 			  tlb_t * entries, uint8_t nbtlb, int use_asid)
253fdf9b3e8Sbellard {
254fdf9b3e8Sbellard     int match = MMU_DTLB_MISS;
255fdf9b3e8Sbellard     uint32_t start, end;
256fdf9b3e8Sbellard     uint8_t asid;
257fdf9b3e8Sbellard     int i;
258fdf9b3e8Sbellard 
259fdf9b3e8Sbellard     asid = env->pteh & 0xff;
260fdf9b3e8Sbellard 
261fdf9b3e8Sbellard     for (i = 0; i < nbtlb; i++) {
262fdf9b3e8Sbellard 	if (!entries[i].v)
263fdf9b3e8Sbellard 	    continue;		/* Invalid entry */
264eeda6778Saurel32 	if (!entries[i].sh && use_asid && entries[i].asid != asid)
265fdf9b3e8Sbellard 	    continue;		/* Bad ASID */
266fdf9b3e8Sbellard 	start = (entries[i].vpn << 10) & ~(entries[i].size - 1);
267fdf9b3e8Sbellard 	end = start + entries[i].size - 1;
268fdf9b3e8Sbellard 	if (address >= start && address <= end) {	/* Match */
269ea2b542aSaurel32 	    if (match != MMU_DTLB_MISS)
270fdf9b3e8Sbellard 		return MMU_DTLB_MULTIPLE;	/* Multiple match */
271fdf9b3e8Sbellard 	    match = i;
272fdf9b3e8Sbellard 	}
273fdf9b3e8Sbellard     }
274fdf9b3e8Sbellard     return match;
275fdf9b3e8Sbellard }
276fdf9b3e8Sbellard 
27773e5716cSAndreas Färber static void increment_urc(CPUSH4State * env)
27829e179bcSaurel32 {
27929e179bcSaurel32     uint8_t urb, urc;
28029e179bcSaurel32 
28129e179bcSaurel32     /* Increment URC */
28229e179bcSaurel32     urb = ((env->mmucr) >> 18) & 0x3f;
28329e179bcSaurel32     urc = ((env->mmucr) >> 10) & 0x3f;
28429e179bcSaurel32     urc++;
285927e3a4eSaurel32     if ((urb > 0 && urc > urb) || urc > (UTLB_SIZE - 1))
28629e179bcSaurel32 	urc = 0;
28729e179bcSaurel32     env->mmucr = (env->mmucr & 0xffff03ff) | (urc << 10);
28829e179bcSaurel32 }
28929e179bcSaurel32 
290829a4927SAurelien Jarno /* Copy and utlb entry into itlb
291829a4927SAurelien Jarno    Return entry
292fdf9b3e8Sbellard */
29373e5716cSAndreas Färber static int copy_utlb_entry_itlb(CPUSH4State *env, int utlb)
294fdf9b3e8Sbellard {
295829a4927SAurelien Jarno     int itlb;
296fdf9b3e8Sbellard 
29706afe2c8Saurel32     tlb_t * ientry;
298829a4927SAurelien Jarno     itlb = itlb_replacement(env);
299829a4927SAurelien Jarno     ientry = &env->itlb[itlb];
30006afe2c8Saurel32     if (ientry->v) {
30106afe2c8Saurel32         tlb_flush_page(env, ientry->vpn << 10);
30206afe2c8Saurel32     }
303829a4927SAurelien Jarno     *ientry = env->utlb[utlb];
304829a4927SAurelien Jarno     update_itlb_use(env, itlb);
305829a4927SAurelien Jarno     return itlb;
306829a4927SAurelien Jarno }
307829a4927SAurelien Jarno 
308829a4927SAurelien Jarno /* Find itlb entry
309829a4927SAurelien Jarno    Return entry, MMU_ITLB_MISS, MMU_ITLB_MULTIPLE or MMU_DTLB_MULTIPLE
310829a4927SAurelien Jarno */
31173e5716cSAndreas Färber static int find_itlb_entry(CPUSH4State * env, target_ulong address,
312829a4927SAurelien Jarno                            int use_asid)
313829a4927SAurelien Jarno {
314829a4927SAurelien Jarno     int e;
315829a4927SAurelien Jarno 
316829a4927SAurelien Jarno     e = find_tlb_entry(env, address, env->itlb, ITLB_SIZE, use_asid);
317829a4927SAurelien Jarno     if (e == MMU_DTLB_MULTIPLE) {
318829a4927SAurelien Jarno 	e = MMU_ITLB_MULTIPLE;
319829a4927SAurelien Jarno     } else if (e == MMU_DTLB_MISS) {
320ea2b542aSaurel32 	e = MMU_ITLB_MISS;
321829a4927SAurelien Jarno     } else if (e >= 0) {
322fdf9b3e8Sbellard 	update_itlb_use(env, e);
323829a4927SAurelien Jarno     }
324fdf9b3e8Sbellard     return e;
325fdf9b3e8Sbellard }
326fdf9b3e8Sbellard 
327fdf9b3e8Sbellard /* Find utlb entry
328fdf9b3e8Sbellard    Return entry, MMU_DTLB_MISS, MMU_DTLB_MULTIPLE */
32973e5716cSAndreas Färber static int find_utlb_entry(CPUSH4State * env, target_ulong address, int use_asid)
330fdf9b3e8Sbellard {
33129e179bcSaurel32     /* per utlb access */
33229e179bcSaurel32     increment_urc(env);
333fdf9b3e8Sbellard 
334fdf9b3e8Sbellard     /* Return entry */
335fdf9b3e8Sbellard     return find_tlb_entry(env, address, env->utlb, UTLB_SIZE, use_asid);
336fdf9b3e8Sbellard }
337fdf9b3e8Sbellard 
338fdf9b3e8Sbellard /* Match address against MMU
339fdf9b3e8Sbellard    Return MMU_OK, MMU_DTLB_MISS_READ, MMU_DTLB_MISS_WRITE,
340fdf9b3e8Sbellard    MMU_DTLB_INITIAL_WRITE, MMU_DTLB_VIOLATION_READ,
341fdf9b3e8Sbellard    MMU_DTLB_VIOLATION_WRITE, MMU_ITLB_MISS,
342cf7055bdSaurel32    MMU_ITLB_MULTIPLE, MMU_ITLB_VIOLATION,
343cf7055bdSaurel32    MMU_IADDR_ERROR, MMU_DADDR_ERROR_READ, MMU_DADDR_ERROR_WRITE.
344fdf9b3e8Sbellard */
34573e5716cSAndreas Färber static int get_mmu_address(CPUSH4State * env, target_ulong * physical,
346fdf9b3e8Sbellard 			   int *prot, target_ulong address,
347fdf9b3e8Sbellard 			   int rw, int access_type)
348fdf9b3e8Sbellard {
349cf7055bdSaurel32     int use_asid, n;
350fdf9b3e8Sbellard     tlb_t *matching = NULL;
351fdf9b3e8Sbellard 
35206afe2c8Saurel32     use_asid = (env->mmucr & MMUCR_SV) == 0 || (env->sr & SR_MD) == 0;
353fdf9b3e8Sbellard 
354cf7055bdSaurel32     if (rw == 2) {
355829a4927SAurelien Jarno         n = find_itlb_entry(env, address, use_asid);
356fdf9b3e8Sbellard 	if (n >= 0) {
357fdf9b3e8Sbellard 	    matching = &env->itlb[n];
3584d1e4ff6SAurelien Jarno 	    if (!(env->sr & SR_MD) && !(matching->pr & 2))
359fdf9b3e8Sbellard 		n = MMU_ITLB_VIOLATION;
360fdf9b3e8Sbellard 	    else
3615a25cc2bSAurelien Jarno 		*prot = PAGE_EXEC;
362829a4927SAurelien Jarno         } else {
363829a4927SAurelien Jarno             n = find_utlb_entry(env, address, use_asid);
364829a4927SAurelien Jarno             if (n >= 0) {
365829a4927SAurelien Jarno                 n = copy_utlb_entry_itlb(env, n);
366829a4927SAurelien Jarno                 matching = &env->itlb[n];
367829a4927SAurelien Jarno                 if (!(env->sr & SR_MD) && !(matching->pr & 2)) {
368829a4927SAurelien Jarno                       n = MMU_ITLB_VIOLATION;
369829a4927SAurelien Jarno                 } else {
370829a4927SAurelien Jarno                     *prot = PAGE_READ | PAGE_EXEC;
371829a4927SAurelien Jarno                     if ((matching->pr & 1) && matching->d) {
372829a4927SAurelien Jarno                         *prot |= PAGE_WRITE;
373829a4927SAurelien Jarno                     }
374829a4927SAurelien Jarno                 }
375829a4927SAurelien Jarno             } else if (n == MMU_DTLB_MULTIPLE) {
376829a4927SAurelien Jarno                 n = MMU_ITLB_MULTIPLE;
377829a4927SAurelien Jarno             } else if (n == MMU_DTLB_MISS) {
378829a4927SAurelien Jarno                 n = MMU_ITLB_MISS;
379829a4927SAurelien Jarno             }
380fdf9b3e8Sbellard 	}
381fdf9b3e8Sbellard     } else {
382fdf9b3e8Sbellard 	n = find_utlb_entry(env, address, use_asid);
383fdf9b3e8Sbellard 	if (n >= 0) {
384fdf9b3e8Sbellard 	    matching = &env->utlb[n];
385628b61a0SAurelien Jarno             if (!(env->sr & SR_MD) && !(matching->pr & 2)) {
386cf7055bdSaurel32                 n = (rw == 1) ? MMU_DTLB_VIOLATION_WRITE :
387fdf9b3e8Sbellard                     MMU_DTLB_VIOLATION_READ;
388628b61a0SAurelien Jarno             } else if ((rw == 1) && !(matching->pr & 1)) {
389fdf9b3e8Sbellard                 n = MMU_DTLB_VIOLATION_WRITE;
3900c16e71eSAurelien Jarno             } else if ((rw == 1) && !matching->d) {
391628b61a0SAurelien Jarno                 n = MMU_DTLB_INITIAL_WRITE;
392628b61a0SAurelien Jarno             } else {
393fdf9b3e8Sbellard                 *prot = PAGE_READ;
394628b61a0SAurelien Jarno                 if ((matching->pr & 1) && matching->d) {
395628b61a0SAurelien Jarno                     *prot |= PAGE_WRITE;
396628b61a0SAurelien Jarno                 }
397fdf9b3e8Sbellard             }
398fdf9b3e8Sbellard 	} else if (n == MMU_DTLB_MISS) {
399cf7055bdSaurel32 	    n = (rw == 1) ? MMU_DTLB_MISS_WRITE :
400fdf9b3e8Sbellard 		MMU_DTLB_MISS_READ;
401fdf9b3e8Sbellard 	}
402fdf9b3e8Sbellard     }
403fdf9b3e8Sbellard     if (n >= 0) {
404628b61a0SAurelien Jarno 	n = MMU_OK;
405fdf9b3e8Sbellard 	*physical = ((matching->ppn << 10) & ~(matching->size - 1)) |
406fdf9b3e8Sbellard 	    (address & (matching->size - 1));
407fdf9b3e8Sbellard     }
408fdf9b3e8Sbellard     return n;
409fdf9b3e8Sbellard }
410fdf9b3e8Sbellard 
41173e5716cSAndreas Färber static int get_physical_address(CPUSH4State * env, target_ulong * physical,
412fdf9b3e8Sbellard                                 int *prot, target_ulong address,
413fdf9b3e8Sbellard                                 int rw, int access_type)
414fdf9b3e8Sbellard {
415fdf9b3e8Sbellard     /* P1, P2 and P4 areas do not use translation */
416fdf9b3e8Sbellard     if ((address >= 0x80000000 && address < 0xc0000000) ||
417fdf9b3e8Sbellard 	address >= 0xe0000000) {
418fdf9b3e8Sbellard 	if (!(env->sr & SR_MD)
41903e3b61eSAurelien Jarno 	    && (address < 0xe0000000 || address >= 0xe4000000)) {
420fdf9b3e8Sbellard 	    /* Unauthorized access in user mode (only store queues are available) */
421fdf9b3e8Sbellard 	    fprintf(stderr, "Unauthorized access\n");
422cf7055bdSaurel32 	    if (rw == 0)
423cf7055bdSaurel32 		return MMU_DADDR_ERROR_READ;
424cf7055bdSaurel32 	    else if (rw == 1)
425cf7055bdSaurel32 		return MMU_DADDR_ERROR_WRITE;
426cf7055bdSaurel32 	    else
427cf7055bdSaurel32 		return MMU_IADDR_ERROR;
428fdf9b3e8Sbellard 	}
42929e179bcSaurel32 	if (address >= 0x80000000 && address < 0xc0000000) {
43029e179bcSaurel32 	    /* Mask upper 3 bits for P1 and P2 areas */
43129e179bcSaurel32 	    *physical = address & 0x1fffffff;
43229e179bcSaurel32 	} else {
43329e179bcSaurel32 	    *physical = address;
43429e179bcSaurel32 	}
4355a25cc2bSAurelien Jarno 	*prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
436fdf9b3e8Sbellard 	return MMU_OK;
437fdf9b3e8Sbellard     }
438fdf9b3e8Sbellard 
439fdf9b3e8Sbellard     /* If MMU is disabled, return the corresponding physical page */
4400c16e71eSAurelien Jarno     if (!(env->mmucr & MMUCR_AT)) {
441fdf9b3e8Sbellard 	*physical = address & 0x1FFFFFFF;
4425a25cc2bSAurelien Jarno 	*prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
443fdf9b3e8Sbellard 	return MMU_OK;
444fdf9b3e8Sbellard     }
445fdf9b3e8Sbellard 
446fdf9b3e8Sbellard     /* We need to resort to the MMU */
447fdf9b3e8Sbellard     return get_mmu_address(env, physical, prot, address, rw, access_type);
448fdf9b3e8Sbellard }
449fdf9b3e8Sbellard 
45073e5716cSAndreas Färber int cpu_sh4_handle_mmu_fault(CPUSH4State * env, target_ulong address, int rw,
45197b348e7SBlue Swirl                              int mmu_idx)
452fdf9b3e8Sbellard {
4530f3f1ec7SAurelien Jarno     target_ulong physical;
454fdf9b3e8Sbellard     int prot, ret, access_type;
455fdf9b3e8Sbellard 
456fdf9b3e8Sbellard     access_type = ACCESS_INT;
457fdf9b3e8Sbellard     ret =
458fdf9b3e8Sbellard 	get_physical_address(env, &physical, &prot, address, rw,
459fdf9b3e8Sbellard 			     access_type);
460fdf9b3e8Sbellard 
461fdf9b3e8Sbellard     if (ret != MMU_OK) {
462fdf9b3e8Sbellard 	env->tea = address;
463e3f114f7SAlexandre Courbot 	if (ret != MMU_DTLB_MULTIPLE && ret != MMU_ITLB_MULTIPLE) {
464e3f114f7SAlexandre Courbot 	    env->pteh = (env->pteh & PTEH_ASID_MASK) |
465e3f114f7SAlexandre Courbot 		    (address & PTEH_VPN_MASK);
466e3f114f7SAlexandre Courbot 	}
467fdf9b3e8Sbellard 	switch (ret) {
468fdf9b3e8Sbellard 	case MMU_ITLB_MISS:
469fdf9b3e8Sbellard 	case MMU_DTLB_MISS_READ:
470fdf9b3e8Sbellard 	    env->exception_index = 0x040;
471fdf9b3e8Sbellard 	    break;
472fdf9b3e8Sbellard 	case MMU_DTLB_MULTIPLE:
473fdf9b3e8Sbellard 	case MMU_ITLB_MULTIPLE:
474fdf9b3e8Sbellard 	    env->exception_index = 0x140;
475fdf9b3e8Sbellard 	    break;
476fdf9b3e8Sbellard 	case MMU_ITLB_VIOLATION:
477fdf9b3e8Sbellard 	    env->exception_index = 0x0a0;
478fdf9b3e8Sbellard 	    break;
479fdf9b3e8Sbellard 	case MMU_DTLB_MISS_WRITE:
480fdf9b3e8Sbellard 	    env->exception_index = 0x060;
481fdf9b3e8Sbellard 	    break;
482fdf9b3e8Sbellard 	case MMU_DTLB_INITIAL_WRITE:
483fdf9b3e8Sbellard 	    env->exception_index = 0x080;
484fdf9b3e8Sbellard 	    break;
485fdf9b3e8Sbellard 	case MMU_DTLB_VIOLATION_READ:
486fdf9b3e8Sbellard 	    env->exception_index = 0x0a0;
487fdf9b3e8Sbellard 	    break;
488fdf9b3e8Sbellard 	case MMU_DTLB_VIOLATION_WRITE:
489fdf9b3e8Sbellard 	    env->exception_index = 0x0c0;
490fdf9b3e8Sbellard 	    break;
491cf7055bdSaurel32 	case MMU_IADDR_ERROR:
492cf7055bdSaurel32 	case MMU_DADDR_ERROR_READ:
493bec43cc3SAlexandre Courbot 	    env->exception_index = 0x0e0;
494cf7055bdSaurel32 	    break;
495cf7055bdSaurel32 	case MMU_DADDR_ERROR_WRITE:
496cf7055bdSaurel32 	    env->exception_index = 0x100;
497cf7055bdSaurel32 	    break;
498fdf9b3e8Sbellard 	default:
49943dc2a64SBlue Swirl             cpu_abort(env, "Unhandled MMU fault");
500fdf9b3e8Sbellard 	}
501fdf9b3e8Sbellard 	return 1;
502fdf9b3e8Sbellard     }
503fdf9b3e8Sbellard 
5040f3f1ec7SAurelien Jarno     address &= TARGET_PAGE_MASK;
5050f3f1ec7SAurelien Jarno     physical &= TARGET_PAGE_MASK;
506fdf9b3e8Sbellard 
507d4c430a8SPaul Brook     tlb_set_page(env, address, physical, prot, mmu_idx, TARGET_PAGE_SIZE);
508d4c430a8SPaul Brook     return 0;
509fdf9b3e8Sbellard }
510355fb23dSpbrook 
511a8170e5eSAvi Kivity hwaddr cpu_get_phys_page_debug(CPUSH4State * env, target_ulong addr)
512355fb23dSpbrook {
513355fb23dSpbrook     target_ulong physical;
514355fb23dSpbrook     int prot;
515355fb23dSpbrook 
516cf7055bdSaurel32     get_physical_address(env, &physical, &prot, addr, 0, 0);
517355fb23dSpbrook     return physical;
518355fb23dSpbrook }
519355fb23dSpbrook 
520ef7ec1c1Saurel32 void cpu_load_tlb(CPUSH4State * env)
521ea2b542aSaurel32 {
522ea2b542aSaurel32     int n = cpu_mmucr_urc(env->mmucr);
523ea2b542aSaurel32     tlb_t * entry = &env->utlb[n];
524ea2b542aSaurel32 
52506afe2c8Saurel32     if (entry->v) {
52606afe2c8Saurel32         /* Overwriting valid entry in utlb. */
52706afe2c8Saurel32         target_ulong address = entry->vpn << 10;
52806afe2c8Saurel32 	tlb_flush_page(env, address);
52906afe2c8Saurel32     }
53006afe2c8Saurel32 
531ea2b542aSaurel32     /* Take values into cpu status from registers. */
532ea2b542aSaurel32     entry->asid = (uint8_t)cpu_pteh_asid(env->pteh);
533ea2b542aSaurel32     entry->vpn  = cpu_pteh_vpn(env->pteh);
534ea2b542aSaurel32     entry->v    = (uint8_t)cpu_ptel_v(env->ptel);
535ea2b542aSaurel32     entry->ppn  = cpu_ptel_ppn(env->ptel);
536ea2b542aSaurel32     entry->sz   = (uint8_t)cpu_ptel_sz(env->ptel);
537ea2b542aSaurel32     switch (entry->sz) {
538ea2b542aSaurel32     case 0: /* 00 */
539ea2b542aSaurel32         entry->size = 1024; /* 1K */
540ea2b542aSaurel32         break;
541ea2b542aSaurel32     case 1: /* 01 */
542ea2b542aSaurel32         entry->size = 1024 * 4; /* 4K */
543ea2b542aSaurel32         break;
544ea2b542aSaurel32     case 2: /* 10 */
545ea2b542aSaurel32         entry->size = 1024 * 64; /* 64K */
546ea2b542aSaurel32         break;
547ea2b542aSaurel32     case 3: /* 11 */
548ea2b542aSaurel32         entry->size = 1024 * 1024; /* 1M */
549ea2b542aSaurel32         break;
550ea2b542aSaurel32     default:
55143dc2a64SBlue Swirl         cpu_abort(env, "Unhandled load_tlb");
552ea2b542aSaurel32         break;
553ea2b542aSaurel32     }
554ea2b542aSaurel32     entry->sh   = (uint8_t)cpu_ptel_sh(env->ptel);
555ea2b542aSaurel32     entry->c    = (uint8_t)cpu_ptel_c(env->ptel);
556ea2b542aSaurel32     entry->pr   = (uint8_t)cpu_ptel_pr(env->ptel);
557ea2b542aSaurel32     entry->d    = (uint8_t)cpu_ptel_d(env->ptel);
558ea2b542aSaurel32     entry->wt   = (uint8_t)cpu_ptel_wt(env->ptel);
559ea2b542aSaurel32     entry->sa   = (uint8_t)cpu_ptea_sa(env->ptea);
560ea2b542aSaurel32     entry->tc   = (uint8_t)cpu_ptea_tc(env->ptea);
561ea2b542aSaurel32 }
562ea2b542aSaurel32 
563e0bcb9caSAurelien Jarno  void cpu_sh4_invalidate_tlb(CPUSH4State *s)
564e0bcb9caSAurelien Jarno {
565e0bcb9caSAurelien Jarno     int i;
566e0bcb9caSAurelien Jarno 
567e0bcb9caSAurelien Jarno     /* UTLB */
568e0bcb9caSAurelien Jarno     for (i = 0; i < UTLB_SIZE; i++) {
569e0bcb9caSAurelien Jarno         tlb_t * entry = &s->utlb[i];
570e0bcb9caSAurelien Jarno         entry->v = 0;
571e0bcb9caSAurelien Jarno     }
572e0bcb9caSAurelien Jarno     /* ITLB */
573e40a67beSAlexandre Courbot     for (i = 0; i < ITLB_SIZE; i++) {
574e40a67beSAlexandre Courbot         tlb_t * entry = &s->itlb[i];
575e0bcb9caSAurelien Jarno         entry->v = 0;
576e0bcb9caSAurelien Jarno     }
577e0bcb9caSAurelien Jarno 
578e0bcb9caSAurelien Jarno     tlb_flush(s, 1);
579e0bcb9caSAurelien Jarno }
580e0bcb9caSAurelien Jarno 
581bc656a29SAurelien Jarno uint32_t cpu_sh4_read_mmaped_itlb_addr(CPUSH4State *s,
582a8170e5eSAvi Kivity                                        hwaddr addr)
583bc656a29SAurelien Jarno {
584bc656a29SAurelien Jarno     int index = (addr & 0x00000300) >> 8;
585bc656a29SAurelien Jarno     tlb_t * entry = &s->itlb[index];
586bc656a29SAurelien Jarno 
587bc656a29SAurelien Jarno     return (entry->vpn  << 10) |
588bc656a29SAurelien Jarno            (entry->v    <<  8) |
589bc656a29SAurelien Jarno            (entry->asid);
590bc656a29SAurelien Jarno }
591bc656a29SAurelien Jarno 
592a8170e5eSAvi Kivity void cpu_sh4_write_mmaped_itlb_addr(CPUSH4State *s, hwaddr addr,
593c0f809c4SAurelien Jarno 				    uint32_t mem_value)
594c0f809c4SAurelien Jarno {
595c0f809c4SAurelien Jarno     uint32_t vpn = (mem_value & 0xfffffc00) >> 10;
596c0f809c4SAurelien Jarno     uint8_t v = (uint8_t)((mem_value & 0x00000100) >> 8);
597c0f809c4SAurelien Jarno     uint8_t asid = (uint8_t)(mem_value & 0x000000ff);
598c0f809c4SAurelien Jarno 
5999f97309aSAurelien Jarno     int index = (addr & 0x00000300) >> 8;
600c0f809c4SAurelien Jarno     tlb_t * entry = &s->itlb[index];
601c0f809c4SAurelien Jarno     if (entry->v) {
602c0f809c4SAurelien Jarno         /* Overwriting valid entry in itlb. */
603c0f809c4SAurelien Jarno         target_ulong address = entry->vpn << 10;
604c0f809c4SAurelien Jarno         tlb_flush_page(s, address);
605c0f809c4SAurelien Jarno     }
606c0f809c4SAurelien Jarno     entry->asid = asid;
607c0f809c4SAurelien Jarno     entry->vpn = vpn;
608c0f809c4SAurelien Jarno     entry->v = v;
609c0f809c4SAurelien Jarno }
610c0f809c4SAurelien Jarno 
611bc656a29SAurelien Jarno uint32_t cpu_sh4_read_mmaped_itlb_data(CPUSH4State *s,
612a8170e5eSAvi Kivity                                        hwaddr addr)
613bc656a29SAurelien Jarno {
614bc656a29SAurelien Jarno     int array = (addr & 0x00800000) >> 23;
615bc656a29SAurelien Jarno     int index = (addr & 0x00000300) >> 8;
616bc656a29SAurelien Jarno     tlb_t * entry = &s->itlb[index];
617bc656a29SAurelien Jarno 
618bc656a29SAurelien Jarno     if (array == 0) {
619bc656a29SAurelien Jarno         /* ITLB Data Array 1 */
620bc656a29SAurelien Jarno         return (entry->ppn << 10) |
621bc656a29SAurelien Jarno                (entry->v   <<  8) |
622bc656a29SAurelien Jarno                (entry->pr  <<  5) |
623bc656a29SAurelien Jarno                ((entry->sz & 1) <<  6) |
624bc656a29SAurelien Jarno                ((entry->sz & 2) <<  4) |
625bc656a29SAurelien Jarno                (entry->c   <<  3) |
626bc656a29SAurelien Jarno                (entry->sh  <<  1);
627bc656a29SAurelien Jarno     } else {
628bc656a29SAurelien Jarno         /* ITLB Data Array 2 */
629bc656a29SAurelien Jarno         return (entry->tc << 1) |
630bc656a29SAurelien Jarno                (entry->sa);
631bc656a29SAurelien Jarno     }
632bc656a29SAurelien Jarno }
633bc656a29SAurelien Jarno 
634a8170e5eSAvi Kivity void cpu_sh4_write_mmaped_itlb_data(CPUSH4State *s, hwaddr addr,
6359f97309aSAurelien Jarno                                     uint32_t mem_value)
6369f97309aSAurelien Jarno {
6379f97309aSAurelien Jarno     int array = (addr & 0x00800000) >> 23;
6389f97309aSAurelien Jarno     int index = (addr & 0x00000300) >> 8;
6399f97309aSAurelien Jarno     tlb_t * entry = &s->itlb[index];
6409f97309aSAurelien Jarno 
6419f97309aSAurelien Jarno     if (array == 0) {
6429f97309aSAurelien Jarno         /* ITLB Data Array 1 */
6439f97309aSAurelien Jarno         if (entry->v) {
6449f97309aSAurelien Jarno             /* Overwriting valid entry in utlb. */
6459f97309aSAurelien Jarno             target_ulong address = entry->vpn << 10;
6469f97309aSAurelien Jarno             tlb_flush_page(s, address);
6479f97309aSAurelien Jarno         }
6489f97309aSAurelien Jarno         entry->ppn = (mem_value & 0x1ffffc00) >> 10;
6499f97309aSAurelien Jarno         entry->v   = (mem_value & 0x00000100) >> 8;
6509f97309aSAurelien Jarno         entry->sz  = (mem_value & 0x00000080) >> 6 |
6519f97309aSAurelien Jarno                      (mem_value & 0x00000010) >> 4;
6529f97309aSAurelien Jarno         entry->pr  = (mem_value & 0x00000040) >> 5;
6539f97309aSAurelien Jarno         entry->c   = (mem_value & 0x00000008) >> 3;
6549f97309aSAurelien Jarno         entry->sh  = (mem_value & 0x00000002) >> 1;
6559f97309aSAurelien Jarno     } else {
6569f97309aSAurelien Jarno         /* ITLB Data Array 2 */
6579f97309aSAurelien Jarno         entry->tc  = (mem_value & 0x00000008) >> 3;
6589f97309aSAurelien Jarno         entry->sa  = (mem_value & 0x00000007);
6599f97309aSAurelien Jarno     }
6609f97309aSAurelien Jarno }
6619f97309aSAurelien Jarno 
662bc656a29SAurelien Jarno uint32_t cpu_sh4_read_mmaped_utlb_addr(CPUSH4State *s,
663a8170e5eSAvi Kivity                                        hwaddr addr)
664bc656a29SAurelien Jarno {
665bc656a29SAurelien Jarno     int index = (addr & 0x00003f00) >> 8;
666bc656a29SAurelien Jarno     tlb_t * entry = &s->utlb[index];
667bc656a29SAurelien Jarno 
668bc656a29SAurelien Jarno     increment_urc(s); /* per utlb access */
669bc656a29SAurelien Jarno 
670bc656a29SAurelien Jarno     return (entry->vpn  << 10) |
671bc656a29SAurelien Jarno            (entry->v    <<  8) |
672bc656a29SAurelien Jarno            (entry->asid);
673bc656a29SAurelien Jarno }
674bc656a29SAurelien Jarno 
675a8170e5eSAvi Kivity void cpu_sh4_write_mmaped_utlb_addr(CPUSH4State *s, hwaddr addr,
67629e179bcSaurel32 				    uint32_t mem_value)
67729e179bcSaurel32 {
67829e179bcSaurel32     int associate = addr & 0x0000080;
67929e179bcSaurel32     uint32_t vpn = (mem_value & 0xfffffc00) >> 10;
68029e179bcSaurel32     uint8_t d = (uint8_t)((mem_value & 0x00000200) >> 9);
68129e179bcSaurel32     uint8_t v = (uint8_t)((mem_value & 0x00000100) >> 8);
68229e179bcSaurel32     uint8_t asid = (uint8_t)(mem_value & 0x000000ff);
683eeda6778Saurel32     int use_asid = (s->mmucr & MMUCR_SV) == 0 || (s->sr & SR_MD) == 0;
68429e179bcSaurel32 
68529e179bcSaurel32     if (associate) {
68629e179bcSaurel32         int i;
68729e179bcSaurel32 	tlb_t * utlb_match_entry = NULL;
68829e179bcSaurel32 	int needs_tlb_flush = 0;
68929e179bcSaurel32 
69029e179bcSaurel32 	/* search UTLB */
69129e179bcSaurel32 	for (i = 0; i < UTLB_SIZE; i++) {
69229e179bcSaurel32             tlb_t * entry = &s->utlb[i];
69329e179bcSaurel32             if (!entry->v)
69429e179bcSaurel32 	        continue;
69529e179bcSaurel32 
696eeda6778Saurel32             if (entry->vpn == vpn
697eeda6778Saurel32                 && (!use_asid || entry->asid == asid || entry->sh)) {
69829e179bcSaurel32 	        if (utlb_match_entry) {
69929e179bcSaurel32 		    /* Multiple TLB Exception */
70029e179bcSaurel32 		    s->exception_index = 0x140;
70129e179bcSaurel32 		    s->tea = addr;
70229e179bcSaurel32 		    break;
70329e179bcSaurel32 	        }
70429e179bcSaurel32 		if (entry->v && !v)
70529e179bcSaurel32 		    needs_tlb_flush = 1;
70629e179bcSaurel32 		entry->v = v;
70729e179bcSaurel32 		entry->d = d;
70829e179bcSaurel32 	        utlb_match_entry = entry;
70929e179bcSaurel32 	    }
71029e179bcSaurel32 	    increment_urc(s); /* per utlb access */
71129e179bcSaurel32 	}
71229e179bcSaurel32 
71329e179bcSaurel32 	/* search ITLB */
71429e179bcSaurel32 	for (i = 0; i < ITLB_SIZE; i++) {
71529e179bcSaurel32             tlb_t * entry = &s->itlb[i];
716eeda6778Saurel32             if (entry->vpn == vpn
717eeda6778Saurel32                 && (!use_asid || entry->asid == asid || entry->sh)) {
71829e179bcSaurel32 	        if (entry->v && !v)
71929e179bcSaurel32 		    needs_tlb_flush = 1;
72029e179bcSaurel32 	        if (utlb_match_entry)
72129e179bcSaurel32 		    *entry = *utlb_match_entry;
72229e179bcSaurel32 	        else
72329e179bcSaurel32 		    entry->v = v;
72429e179bcSaurel32 		break;
72529e179bcSaurel32 	    }
72629e179bcSaurel32 	}
72729e179bcSaurel32 
72829e179bcSaurel32 	if (needs_tlb_flush)
72929e179bcSaurel32 	    tlb_flush_page(s, vpn << 10);
73029e179bcSaurel32 
73129e179bcSaurel32     } else {
73229e179bcSaurel32         int index = (addr & 0x00003f00) >> 8;
73329e179bcSaurel32         tlb_t * entry = &s->utlb[index];
73429e179bcSaurel32 	if (entry->v) {
73529e179bcSaurel32 	    /* Overwriting valid entry in utlb. */
73629e179bcSaurel32             target_ulong address = entry->vpn << 10;
73729e179bcSaurel32 	    tlb_flush_page(s, address);
73829e179bcSaurel32 	}
73929e179bcSaurel32 	entry->asid = asid;
74029e179bcSaurel32 	entry->vpn = vpn;
74129e179bcSaurel32 	entry->d = d;
74229e179bcSaurel32 	entry->v = v;
74329e179bcSaurel32 	increment_urc(s);
74429e179bcSaurel32     }
74529e179bcSaurel32 }
74629e179bcSaurel32 
747bc656a29SAurelien Jarno uint32_t cpu_sh4_read_mmaped_utlb_data(CPUSH4State *s,
748a8170e5eSAvi Kivity                                        hwaddr addr)
749bc656a29SAurelien Jarno {
750bc656a29SAurelien Jarno     int array = (addr & 0x00800000) >> 23;
751bc656a29SAurelien Jarno     int index = (addr & 0x00003f00) >> 8;
752bc656a29SAurelien Jarno     tlb_t * entry = &s->utlb[index];
753bc656a29SAurelien Jarno 
754bc656a29SAurelien Jarno     increment_urc(s); /* per utlb access */
755bc656a29SAurelien Jarno 
756bc656a29SAurelien Jarno     if (array == 0) {
757bc656a29SAurelien Jarno         /* ITLB Data Array 1 */
758bc656a29SAurelien Jarno         return (entry->ppn << 10) |
759bc656a29SAurelien Jarno                (entry->v   <<  8) |
760bc656a29SAurelien Jarno                (entry->pr  <<  5) |
761bc656a29SAurelien Jarno                ((entry->sz & 1) <<  6) |
762bc656a29SAurelien Jarno                ((entry->sz & 2) <<  4) |
763bc656a29SAurelien Jarno                (entry->c   <<  3) |
764bc656a29SAurelien Jarno                (entry->d   <<  2) |
765bc656a29SAurelien Jarno                (entry->sh  <<  1) |
766bc656a29SAurelien Jarno                (entry->wt);
767bc656a29SAurelien Jarno     } else {
768bc656a29SAurelien Jarno         /* ITLB Data Array 2 */
769bc656a29SAurelien Jarno         return (entry->tc << 1) |
770bc656a29SAurelien Jarno                (entry->sa);
771bc656a29SAurelien Jarno     }
772bc656a29SAurelien Jarno }
773bc656a29SAurelien Jarno 
774a8170e5eSAvi Kivity void cpu_sh4_write_mmaped_utlb_data(CPUSH4State *s, hwaddr addr,
7759f97309aSAurelien Jarno                                     uint32_t mem_value)
7769f97309aSAurelien Jarno {
7779f97309aSAurelien Jarno     int array = (addr & 0x00800000) >> 23;
7789f97309aSAurelien Jarno     int index = (addr & 0x00003f00) >> 8;
7799f97309aSAurelien Jarno     tlb_t * entry = &s->utlb[index];
7809f97309aSAurelien Jarno 
7819f97309aSAurelien Jarno     increment_urc(s); /* per utlb access */
7829f97309aSAurelien Jarno 
7839f97309aSAurelien Jarno     if (array == 0) {
7849f97309aSAurelien Jarno         /* UTLB Data Array 1 */
7859f97309aSAurelien Jarno         if (entry->v) {
7869f97309aSAurelien Jarno             /* Overwriting valid entry in utlb. */
7879f97309aSAurelien Jarno             target_ulong address = entry->vpn << 10;
7889f97309aSAurelien Jarno             tlb_flush_page(s, address);
7899f97309aSAurelien Jarno         }
7909f97309aSAurelien Jarno         entry->ppn = (mem_value & 0x1ffffc00) >> 10;
7919f97309aSAurelien Jarno         entry->v   = (mem_value & 0x00000100) >> 8;
7929f97309aSAurelien Jarno         entry->sz  = (mem_value & 0x00000080) >> 6 |
7939f97309aSAurelien Jarno                      (mem_value & 0x00000010) >> 4;
7949f97309aSAurelien Jarno         entry->pr  = (mem_value & 0x00000060) >> 5;
7959f97309aSAurelien Jarno         entry->c   = (mem_value & 0x00000008) >> 3;
7969f97309aSAurelien Jarno         entry->d   = (mem_value & 0x00000004) >> 2;
7979f97309aSAurelien Jarno         entry->sh  = (mem_value & 0x00000002) >> 1;
7989f97309aSAurelien Jarno         entry->wt  = (mem_value & 0x00000001);
7999f97309aSAurelien Jarno     } else {
8009f97309aSAurelien Jarno         /* UTLB Data Array 2 */
8019f97309aSAurelien Jarno         entry->tc = (mem_value & 0x00000008) >> 3;
8029f97309aSAurelien Jarno         entry->sa = (mem_value & 0x00000007);
8039f97309aSAurelien Jarno     }
8049f97309aSAurelien Jarno }
8059f97309aSAurelien Jarno 
806852d481fSedgar_igl int cpu_sh4_is_cached(CPUSH4State * env, target_ulong addr)
807852d481fSedgar_igl {
808852d481fSedgar_igl     int n;
809852d481fSedgar_igl     int use_asid = (env->mmucr & MMUCR_SV) == 0 || (env->sr & SR_MD) == 0;
810852d481fSedgar_igl 
811852d481fSedgar_igl     /* check area */
812852d481fSedgar_igl     if (env->sr & SR_MD) {
813852d481fSedgar_igl         /* For previledged mode, P2 and P4 area is not cachable. */
814852d481fSedgar_igl         if ((0xA0000000 <= addr && addr < 0xC0000000) || 0xE0000000 <= addr)
815852d481fSedgar_igl             return 0;
816852d481fSedgar_igl     } else {
817852d481fSedgar_igl         /* For user mode, only U0 area is cachable. */
818852d481fSedgar_igl         if (0x80000000 <= addr)
819852d481fSedgar_igl             return 0;
820852d481fSedgar_igl     }
821852d481fSedgar_igl 
822852d481fSedgar_igl     /*
823852d481fSedgar_igl      * TODO : Evaluate CCR and check if the cache is on or off.
824852d481fSedgar_igl      *        Now CCR is not in CPUSH4State, but in SH7750State.
8254abf79a4SDong Xu Wang      *        When you move the ccr into CPUSH4State, the code will be
826852d481fSedgar_igl      *        as follows.
827852d481fSedgar_igl      */
828852d481fSedgar_igl #if 0
829852d481fSedgar_igl     /* check if operand cache is enabled or not. */
830852d481fSedgar_igl     if (!(env->ccr & 1))
831852d481fSedgar_igl         return 0;
832852d481fSedgar_igl #endif
833852d481fSedgar_igl 
834852d481fSedgar_igl     /* if MMU is off, no check for TLB. */
835852d481fSedgar_igl     if (env->mmucr & MMUCR_AT)
836852d481fSedgar_igl         return 1;
837852d481fSedgar_igl 
838852d481fSedgar_igl     /* check TLB */
839852d481fSedgar_igl     n = find_tlb_entry(env, addr, env->itlb, ITLB_SIZE, use_asid);
840852d481fSedgar_igl     if (n >= 0)
841852d481fSedgar_igl         return env->itlb[n].c;
842852d481fSedgar_igl 
843852d481fSedgar_igl     n = find_tlb_entry(env, addr, env->utlb, UTLB_SIZE, use_asid);
844852d481fSedgar_igl     if (n >= 0)
845852d481fSedgar_igl         return env->utlb[n].c;
846852d481fSedgar_igl 
847852d481fSedgar_igl     return 0;
848852d481fSedgar_igl }
849852d481fSedgar_igl 
850355fb23dSpbrook #endif
851