xref: /qemu/target/s390x/helper.c (revision f875cb0c2180e182585dc00151e2cf74d20e7c8c)
110ec5117SAlexander Graf /*
210ec5117SAlexander Graf  *  S/390 helpers
310ec5117SAlexander Graf  *
410ec5117SAlexander Graf  *  Copyright (c) 2009 Ulrich Hecht
5d5a43964SAlexander Graf  *  Copyright (c) 2011 Alexander Graf
610ec5117SAlexander Graf  *
710ec5117SAlexander Graf  * This library is free software; you can redistribute it and/or
810ec5117SAlexander Graf  * modify it under the terms of the GNU Lesser General Public
910ec5117SAlexander Graf  * License as published by the Free Software Foundation; either
1010ec5117SAlexander Graf  * version 2 of the License, or (at your option) any later version.
1110ec5117SAlexander Graf  *
1210ec5117SAlexander Graf  * This library is distributed in the hope that it will be useful,
1310ec5117SAlexander Graf  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1410ec5117SAlexander Graf  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1510ec5117SAlexander Graf  * Lesser General Public License for more details.
1610ec5117SAlexander Graf  *
1710ec5117SAlexander Graf  * You should have received a copy of the GNU Lesser General Public
1870539e18SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1910ec5117SAlexander Graf  */
2010ec5117SAlexander Graf 
219615495aSPeter Maydell #include "qemu/osdep.h"
22da34e65cSMarkus Armbruster #include "qapi/error.h"
2310ec5117SAlexander Graf #include "cpu.h"
244e58b838SDavid Hildenbrand #include "internal.h"
25022c62cbSPaolo Bonzini #include "exec/gdbstub.h"
261de7afc9SPaolo Bonzini #include "qemu/timer.h"
2763c91552SPaolo Bonzini #include "exec/exec-all.h"
28bd3f16acSPaolo Bonzini #include "hw/s390x/ioinst.h"
2983f7f329SDavid Hildenbrand #include "sysemu/hw_accel.h"
30ef81522bSAlexander Graf #ifndef CONFIG_USER_ONLY
319c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
32ef81522bSAlexander Graf #endif
3310ec5117SAlexander Graf 
34d5a43964SAlexander Graf //#define DEBUG_S390
35d5a43964SAlexander Graf //#define DEBUG_S390_STDOUT
36d5a43964SAlexander Graf 
37d5a43964SAlexander Graf #ifdef DEBUG_S390
38d5a43964SAlexander Graf #ifdef DEBUG_S390_STDOUT
39d5a43964SAlexander Graf #define DPRINTF(fmt, ...) \
40d5a43964SAlexander Graf     do { fprintf(stderr, fmt, ## __VA_ARGS__); \
41013a2942SPaolo Bonzini          if (qemu_log_separate()) qemu_log(fmt, ##__VA_ARGS__); } while (0)
42d5a43964SAlexander Graf #else
43d5a43964SAlexander Graf #define DPRINTF(fmt, ...) \
44d5a43964SAlexander Graf     do { qemu_log(fmt, ## __VA_ARGS__); } while (0)
45d5a43964SAlexander Graf #endif
46d5a43964SAlexander Graf #else
47d5a43964SAlexander Graf #define DPRINTF(fmt, ...) \
48d5a43964SAlexander Graf     do { } while (0)
49d5a43964SAlexander Graf #endif
50d5a43964SAlexander Graf 
51d5a43964SAlexander Graf 
52d5a43964SAlexander Graf #ifndef CONFIG_USER_ONLY
538f22e0dfSAndreas Färber void s390x_tod_timer(void *opaque)
54d5a43964SAlexander Graf {
556482b0ffSDavid Hildenbrand     cpu_inject_clock_comparator((S390CPU *) opaque);
56d5a43964SAlexander Graf }
57d5a43964SAlexander Graf 
588f22e0dfSAndreas Färber void s390x_cpu_timer(void *opaque)
59d5a43964SAlexander Graf {
606482b0ffSDavid Hildenbrand     cpu_inject_cpu_timer((S390CPU *) opaque);
61d5a43964SAlexander Graf }
62d5a43964SAlexander Graf #endif
6310c339a0SAlexander Graf 
64524d18d8SDavid Hildenbrand S390CPU *s390x_new_cpu(const char *typename, uint32_t core_id, Error **errp)
6510ec5117SAlexander Graf {
66524d18d8SDavid Hildenbrand     S390CPU *cpu = S390_CPU(object_new(typename));
6796b1a8bbSMatthew Rosato     Error *err = NULL;
6896b1a8bbSMatthew Rosato 
69ca5c1457SDavid Hildenbrand     object_property_set_int(OBJECT(cpu), core_id, "core-id", &err);
7096b1a8bbSMatthew Rosato     if (err != NULL) {
7196b1a8bbSMatthew Rosato         goto out;
7296b1a8bbSMatthew Rosato     }
7396b1a8bbSMatthew Rosato     object_property_set_bool(OBJECT(cpu), true, "realized", &err);
7496b1a8bbSMatthew Rosato 
7596b1a8bbSMatthew Rosato out:
7696b1a8bbSMatthew Rosato     if (err) {
7796b1a8bbSMatthew Rosato         error_propagate(errp, err);
7896b1a8bbSMatthew Rosato         object_unref(OBJECT(cpu));
7996b1a8bbSMatthew Rosato         cpu = NULL;
8096b1a8bbSMatthew Rosato     }
8196b1a8bbSMatthew Rosato     return cpu;
8296b1a8bbSMatthew Rosato }
8396b1a8bbSMatthew Rosato 
84cded4014SThomas Huth #ifndef CONFIG_USER_ONLY
85d5a43964SAlexander Graf 
8600b941e5SAndreas Färber hwaddr s390_cpu_get_phys_page_debug(CPUState *cs, vaddr vaddr)
87d5a43964SAlexander Graf {
8800b941e5SAndreas Färber     S390CPU *cpu = S390_CPU(cs);
8900b941e5SAndreas Färber     CPUS390XState *env = &cpu->env;
90d5a43964SAlexander Graf     target_ulong raddr;
91e3e09d87SThomas Huth     int prot;
92d5a43964SAlexander Graf     uint64_t asc = env->psw.mask & PSW_MASK_ASC;
93d5a43964SAlexander Graf 
94d5a43964SAlexander Graf     /* 31-Bit mode */
95d5a43964SAlexander Graf     if (!(env->psw.mask & PSW_MASK_64)) {
96d5a43964SAlexander Graf         vaddr &= 0x7fffffff;
97d5a43964SAlexander Graf     }
98d5a43964SAlexander Graf 
99234779a2SDavid Hildenbrand     if (mmu_translate(env, vaddr, MMU_INST_FETCH, asc, &raddr, &prot, false)) {
100234779a2SDavid Hildenbrand         return -1;
101234779a2SDavid Hildenbrand     }
102d5a43964SAlexander Graf     return raddr;
103d5a43964SAlexander Graf }
104d5a43964SAlexander Graf 
105770a6379SDavid Hildenbrand hwaddr s390_cpu_get_phys_addr_debug(CPUState *cs, vaddr vaddr)
106770a6379SDavid Hildenbrand {
107770a6379SDavid Hildenbrand     hwaddr phys_addr;
108770a6379SDavid Hildenbrand     target_ulong page;
109770a6379SDavid Hildenbrand 
110770a6379SDavid Hildenbrand     page = vaddr & TARGET_PAGE_MASK;
111770a6379SDavid Hildenbrand     phys_addr = cpu_get_phys_page_debug(cs, page);
112770a6379SDavid Hildenbrand     phys_addr += (vaddr & ~TARGET_PAGE_MASK);
113770a6379SDavid Hildenbrand 
114770a6379SDavid Hildenbrand     return phys_addr;
115770a6379SDavid Hildenbrand }
116770a6379SDavid Hildenbrand 
11783f7f329SDavid Hildenbrand static inline bool is_special_wait_psw(uint64_t psw_addr)
11883f7f329SDavid Hildenbrand {
11983f7f329SDavid Hildenbrand     /* signal quiesce */
12083f7f329SDavid Hildenbrand     return psw_addr == 0xfffUL;
12183f7f329SDavid Hildenbrand }
12283f7f329SDavid Hildenbrand 
12383f7f329SDavid Hildenbrand void s390_handle_wait(S390CPU *cpu)
12483f7f329SDavid Hildenbrand {
12583f7f329SDavid Hildenbrand     if (s390_cpu_halt(cpu) == 0) {
12683f7f329SDavid Hildenbrand #ifndef CONFIG_USER_ONLY
12783f7f329SDavid Hildenbrand         if (is_special_wait_psw(cpu->env.psw.addr)) {
12883f7f329SDavid Hildenbrand             qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
12983f7f329SDavid Hildenbrand         } else {
13083f7f329SDavid Hildenbrand             qemu_system_guest_panicked(NULL);
13183f7f329SDavid Hildenbrand         }
13283f7f329SDavid Hildenbrand #endif
13383f7f329SDavid Hildenbrand     }
13483f7f329SDavid Hildenbrand }
13583f7f329SDavid Hildenbrand 
136a4e3ad19SAndreas Färber void load_psw(CPUS390XState *env, uint64_t mask, uint64_t addr)
137d5a43964SAlexander Graf {
138311918b9SAurelien Jarno     uint64_t old_mask = env->psw.mask;
139311918b9SAurelien Jarno 
140eb24f7c6SDavid Hildenbrand     env->psw.addr = addr;
141eb24f7c6SDavid Hildenbrand     env->psw.mask = mask;
1423f10341fSDavid Hildenbrand     if (tcg_enabled()) {
143eb24f7c6SDavid Hildenbrand         env->cc_op = (mask >> 44) & 3;
1443f10341fSDavid Hildenbrand     }
145eb24f7c6SDavid Hildenbrand 
146311918b9SAurelien Jarno     if ((old_mask ^ mask) & PSW_MASK_PER) {
147311918b9SAurelien Jarno         s390_cpu_recompute_watchpoints(CPU(s390_env_get_cpu(env)));
148311918b9SAurelien Jarno     }
149311918b9SAurelien Jarno 
150c6892047SDavid Hildenbrand     /* KVM will handle all WAITs and trigger a WAIT exit on disabled_wait */
151c6892047SDavid Hildenbrand     if (tcg_enabled() && (mask & PSW_MASK_WAIT)) {
15283f7f329SDavid Hildenbrand         s390_handle_wait(s390_env_get_cpu(env));
153ef81522bSAlexander Graf     }
154d5a43964SAlexander Graf }
155d5a43964SAlexander Graf 
156cded4014SThomas Huth uint64_t get_psw_mask(CPUS390XState *env)
157d5a43964SAlexander Graf {
1583f10341fSDavid Hildenbrand     uint64_t r = env->psw.mask;
159d5a43964SAlexander Graf 
1603f10341fSDavid Hildenbrand     if (tcg_enabled()) {
1613f10341fSDavid Hildenbrand         env->cc_op = calc_cc(env, env->cc_op, env->cc_src, env->cc_dst,
1623f10341fSDavid Hildenbrand                              env->cc_vr);
163d5a43964SAlexander Graf 
16451855ecfSRichard Henderson         r &= ~PSW_MASK_CC;
165d5a43964SAlexander Graf         assert(!(env->cc_op & ~3));
16651855ecfSRichard Henderson         r |= (uint64_t)env->cc_op << 44;
1673f10341fSDavid Hildenbrand     }
168d5a43964SAlexander Graf 
169d5a43964SAlexander Graf     return r;
170d5a43964SAlexander Graf }
171d5a43964SAlexander Graf 
172cded4014SThomas Huth LowCore *cpu_map_lowcore(CPUS390XState *env)
1734782a23bSCornelia Huck {
174a47dddd7SAndreas Färber     S390CPU *cpu = s390_env_get_cpu(env);
1754782a23bSCornelia Huck     LowCore *lowcore;
1764782a23bSCornelia Huck     hwaddr len = sizeof(LowCore);
1774782a23bSCornelia Huck 
1784782a23bSCornelia Huck     lowcore = cpu_physical_memory_map(env->psa, &len, 1);
1794782a23bSCornelia Huck 
1804782a23bSCornelia Huck     if (len < sizeof(LowCore)) {
181a47dddd7SAndreas Färber         cpu_abort(CPU(cpu), "Could not map lowcore\n");
1824782a23bSCornelia Huck     }
1834782a23bSCornelia Huck 
1844782a23bSCornelia Huck     return lowcore;
1854782a23bSCornelia Huck }
1864782a23bSCornelia Huck 
187cded4014SThomas Huth void cpu_unmap_lowcore(LowCore *lowcore)
1884782a23bSCornelia Huck {
1894782a23bSCornelia Huck     cpu_physical_memory_unmap(lowcore, sizeof(LowCore), 1, sizeof(LowCore));
1904782a23bSCornelia Huck }
1914782a23bSCornelia Huck 
1923f10341fSDavid Hildenbrand void do_restart_interrupt(CPUS390XState *env)
1933f10341fSDavid Hildenbrand {
1943f10341fSDavid Hildenbrand     uint64_t mask, addr;
1953f10341fSDavid Hildenbrand     LowCore *lowcore;
1963f10341fSDavid Hildenbrand 
1973f10341fSDavid Hildenbrand     lowcore = cpu_map_lowcore(env);
1983f10341fSDavid Hildenbrand 
1993f10341fSDavid Hildenbrand     lowcore->restart_old_psw.mask = cpu_to_be64(get_psw_mask(env));
2003f10341fSDavid Hildenbrand     lowcore->restart_old_psw.addr = cpu_to_be64(env->psw.addr);
2013f10341fSDavid Hildenbrand     mask = be64_to_cpu(lowcore->restart_new_psw.mask);
2023f10341fSDavid Hildenbrand     addr = be64_to_cpu(lowcore->restart_new_psw.addr);
2033f10341fSDavid Hildenbrand 
2043f10341fSDavid Hildenbrand     cpu_unmap_lowcore(lowcore);
2053f10341fSDavid Hildenbrand 
2063f10341fSDavid Hildenbrand     load_psw(env, mask, addr);
2073f10341fSDavid Hildenbrand }
2083f10341fSDavid Hildenbrand 
209311918b9SAurelien Jarno void s390_cpu_recompute_watchpoints(CPUState *cs)
210311918b9SAurelien Jarno {
211311918b9SAurelien Jarno     const int wp_flags = BP_CPU | BP_MEM_WRITE | BP_STOP_BEFORE_ACCESS;
212311918b9SAurelien Jarno     S390CPU *cpu = S390_CPU(cs);
213311918b9SAurelien Jarno     CPUS390XState *env = &cpu->env;
214311918b9SAurelien Jarno 
215311918b9SAurelien Jarno     /* We are called when the watchpoints have changed. First
216311918b9SAurelien Jarno        remove them all.  */
217311918b9SAurelien Jarno     cpu_watchpoint_remove_all(cs, BP_CPU);
218311918b9SAurelien Jarno 
219311918b9SAurelien Jarno     /* Return if PER is not enabled */
220311918b9SAurelien Jarno     if (!(env->psw.mask & PSW_MASK_PER)) {
221311918b9SAurelien Jarno         return;
222311918b9SAurelien Jarno     }
223311918b9SAurelien Jarno 
224311918b9SAurelien Jarno     /* Return if storage-alteration event is not enabled.  */
225311918b9SAurelien Jarno     if (!(env->cregs[9] & PER_CR9_EVENT_STORE)) {
226311918b9SAurelien Jarno         return;
227311918b9SAurelien Jarno     }
228311918b9SAurelien Jarno 
229311918b9SAurelien Jarno     if (env->cregs[10] == 0 && env->cregs[11] == -1LL) {
230311918b9SAurelien Jarno         /* We can't create a watchoint spanning the whole memory range, so
231311918b9SAurelien Jarno            split it in two parts.   */
232311918b9SAurelien Jarno         cpu_watchpoint_insert(cs, 0, 1ULL << 63, wp_flags, NULL);
233311918b9SAurelien Jarno         cpu_watchpoint_insert(cs, 1ULL << 63, 1ULL << 63, wp_flags, NULL);
234311918b9SAurelien Jarno     } else if (env->cregs[10] > env->cregs[11]) {
235311918b9SAurelien Jarno         /* The address range loops, create two watchpoints.  */
236311918b9SAurelien Jarno         cpu_watchpoint_insert(cs, env->cregs[10], -env->cregs[10],
237311918b9SAurelien Jarno                               wp_flags, NULL);
238311918b9SAurelien Jarno         cpu_watchpoint_insert(cs, 0, env->cregs[11] + 1, wp_flags, NULL);
239311918b9SAurelien Jarno 
240311918b9SAurelien Jarno     } else {
241311918b9SAurelien Jarno         /* Default case, create a single watchpoint.  */
242311918b9SAurelien Jarno         cpu_watchpoint_insert(cs, env->cregs[10],
243311918b9SAurelien Jarno                               env->cregs[11] - env->cregs[10] + 1,
244311918b9SAurelien Jarno                               wp_flags, NULL);
245311918b9SAurelien Jarno     }
246311918b9SAurelien Jarno }
247311918b9SAurelien Jarno 
248cf729baaSDavid Hildenbrand struct sigp_save_area {
249cf729baaSDavid Hildenbrand     uint64_t    fprs[16];                       /* 0x0000 */
250cf729baaSDavid Hildenbrand     uint64_t    grs[16];                        /* 0x0080 */
251cf729baaSDavid Hildenbrand     PSW         psw;                            /* 0x0100 */
252cf729baaSDavid Hildenbrand     uint8_t     pad_0x0110[0x0118 - 0x0110];    /* 0x0110 */
253cf729baaSDavid Hildenbrand     uint32_t    prefix;                         /* 0x0118 */
254cf729baaSDavid Hildenbrand     uint32_t    fpc;                            /* 0x011c */
255cf729baaSDavid Hildenbrand     uint8_t     pad_0x0120[0x0124 - 0x0120];    /* 0x0120 */
256cf729baaSDavid Hildenbrand     uint32_t    todpr;                          /* 0x0124 */
257cf729baaSDavid Hildenbrand     uint64_t    cputm;                          /* 0x0128 */
258cf729baaSDavid Hildenbrand     uint64_t    ckc;                            /* 0x0130 */
259cf729baaSDavid Hildenbrand     uint8_t     pad_0x0138[0x0140 - 0x0138];    /* 0x0138 */
260cf729baaSDavid Hildenbrand     uint32_t    ars[16];                        /* 0x0140 */
261cf729baaSDavid Hildenbrand     uint64_t    crs[16];                        /* 0x0384 */
262cf729baaSDavid Hildenbrand };
263cf729baaSDavid Hildenbrand QEMU_BUILD_BUG_ON(sizeof(struct sigp_save_area) != 512);
264cf729baaSDavid Hildenbrand 
265cf729baaSDavid Hildenbrand int s390_store_status(S390CPU *cpu, hwaddr addr, bool store_arch)
266cf729baaSDavid Hildenbrand {
267cf729baaSDavid Hildenbrand     static const uint8_t ar_id = 1;
268cf729baaSDavid Hildenbrand     struct sigp_save_area *sa;
269cf729baaSDavid Hildenbrand     hwaddr len = sizeof(*sa);
270cf729baaSDavid Hildenbrand     int i;
271cf729baaSDavid Hildenbrand 
272cf729baaSDavid Hildenbrand     sa = cpu_physical_memory_map(addr, &len, 1);
273cf729baaSDavid Hildenbrand     if (!sa) {
274cf729baaSDavid Hildenbrand         return -EFAULT;
275cf729baaSDavid Hildenbrand     }
276cf729baaSDavid Hildenbrand     if (len != sizeof(*sa)) {
277cf729baaSDavid Hildenbrand         cpu_physical_memory_unmap(sa, len, 1, 0);
278cf729baaSDavid Hildenbrand         return -EFAULT;
279cf729baaSDavid Hildenbrand     }
280cf729baaSDavid Hildenbrand 
281cf729baaSDavid Hildenbrand     if (store_arch) {
282cf729baaSDavid Hildenbrand         cpu_physical_memory_write(offsetof(LowCore, ar_access_id), &ar_id, 1);
283cf729baaSDavid Hildenbrand     }
284cf729baaSDavid Hildenbrand     for (i = 0; i < 16; ++i) {
285cf729baaSDavid Hildenbrand         sa->fprs[i] = cpu_to_be64(get_freg(&cpu->env, i)->ll);
286cf729baaSDavid Hildenbrand     }
287cf729baaSDavid Hildenbrand     for (i = 0; i < 16; ++i) {
288cf729baaSDavid Hildenbrand         sa->grs[i] = cpu_to_be64(cpu->env.regs[i]);
289cf729baaSDavid Hildenbrand     }
290cf729baaSDavid Hildenbrand     sa->psw.addr = cpu_to_be64(cpu->env.psw.addr);
291cf729baaSDavid Hildenbrand     sa->psw.mask = cpu_to_be64(get_psw_mask(&cpu->env));
292cf729baaSDavid Hildenbrand     sa->prefix = cpu_to_be32(cpu->env.psa);
293cf729baaSDavid Hildenbrand     sa->fpc = cpu_to_be32(cpu->env.fpc);
294cf729baaSDavid Hildenbrand     sa->todpr = cpu_to_be32(cpu->env.todpr);
295cf729baaSDavid Hildenbrand     sa->cputm = cpu_to_be64(cpu->env.cputm);
296cf729baaSDavid Hildenbrand     sa->ckc = cpu_to_be64(cpu->env.ckc >> 8);
297cf729baaSDavid Hildenbrand     for (i = 0; i < 16; ++i) {
298cf729baaSDavid Hildenbrand         sa->ars[i] = cpu_to_be32(cpu->env.aregs[i]);
299cf729baaSDavid Hildenbrand     }
300cf729baaSDavid Hildenbrand     for (i = 0; i < 16; ++i) {
301cf729baaSDavid Hildenbrand         sa->ars[i] = cpu_to_be64(cpu->env.cregs[i]);
302cf729baaSDavid Hildenbrand     }
303cf729baaSDavid Hildenbrand 
304cf729baaSDavid Hildenbrand     cpu_physical_memory_unmap(sa, len, 1, len);
305cf729baaSDavid Hildenbrand 
306cf729baaSDavid Hildenbrand     return 0;
307cf729baaSDavid Hildenbrand }
308*f875cb0cSDavid Hildenbrand 
309*f875cb0cSDavid Hildenbrand #define ADTL_GS_OFFSET   1024 /* offset of GS data in adtl save area */
310*f875cb0cSDavid Hildenbrand #define ADTL_GS_MIN_SIZE 2048 /* minimal size of adtl save area for GS */
311*f875cb0cSDavid Hildenbrand int s390_store_adtl_status(S390CPU *cpu, hwaddr addr, hwaddr len)
312*f875cb0cSDavid Hildenbrand {
313*f875cb0cSDavid Hildenbrand     hwaddr save = len;
314*f875cb0cSDavid Hildenbrand     void *mem;
315*f875cb0cSDavid Hildenbrand 
316*f875cb0cSDavid Hildenbrand     mem = cpu_physical_memory_map(addr, &save, 1);
317*f875cb0cSDavid Hildenbrand     if (!mem) {
318*f875cb0cSDavid Hildenbrand         return -EFAULT;
319*f875cb0cSDavid Hildenbrand     }
320*f875cb0cSDavid Hildenbrand     if (save != len) {
321*f875cb0cSDavid Hildenbrand         cpu_physical_memory_unmap(mem, len, 1, 0);
322*f875cb0cSDavid Hildenbrand         return -EFAULT;
323*f875cb0cSDavid Hildenbrand     }
324*f875cb0cSDavid Hildenbrand 
325*f875cb0cSDavid Hildenbrand     /* FIXME: as soon as TCG supports these features, convert cpu->be */
326*f875cb0cSDavid Hildenbrand     if (s390_has_feat(S390_FEAT_VECTOR)) {
327*f875cb0cSDavid Hildenbrand         memcpy(mem, &cpu->env.vregs, 512);
328*f875cb0cSDavid Hildenbrand     }
329*f875cb0cSDavid Hildenbrand     if (s390_has_feat(S390_FEAT_GUARDED_STORAGE) && len >= ADTL_GS_MIN_SIZE) {
330*f875cb0cSDavid Hildenbrand         memcpy(mem + ADTL_GS_OFFSET, &cpu->env.gscb, 32);
331*f875cb0cSDavid Hildenbrand     }
332*f875cb0cSDavid Hildenbrand 
333*f875cb0cSDavid Hildenbrand     cpu_physical_memory_unmap(mem, len, 1, len);
334*f875cb0cSDavid Hildenbrand 
335*f875cb0cSDavid Hildenbrand     return 0;
336*f875cb0cSDavid Hildenbrand }
337d5a43964SAlexander Graf #endif /* CONFIG_USER_ONLY */
338b5bd2e91SThomas Huth 
339b5bd2e91SThomas Huth void s390_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
340b5bd2e91SThomas Huth                          int flags)
341b5bd2e91SThomas Huth {
342b5bd2e91SThomas Huth     S390CPU *cpu = S390_CPU(cs);
343b5bd2e91SThomas Huth     CPUS390XState *env = &cpu->env;
344b5bd2e91SThomas Huth     int i;
345b5bd2e91SThomas Huth 
346b5bd2e91SThomas Huth     if (env->cc_op > 3) {
347b5bd2e91SThomas Huth         cpu_fprintf(f, "PSW=mask %016" PRIx64 " addr %016" PRIx64 " cc %15s\n",
348b5bd2e91SThomas Huth                     env->psw.mask, env->psw.addr, cc_name(env->cc_op));
349b5bd2e91SThomas Huth     } else {
350b5bd2e91SThomas Huth         cpu_fprintf(f, "PSW=mask %016" PRIx64 " addr %016" PRIx64 " cc %02x\n",
351b5bd2e91SThomas Huth                     env->psw.mask, env->psw.addr, env->cc_op);
352b5bd2e91SThomas Huth     }
353b5bd2e91SThomas Huth 
354b5bd2e91SThomas Huth     for (i = 0; i < 16; i++) {
355b5bd2e91SThomas Huth         cpu_fprintf(f, "R%02d=%016" PRIx64, i, env->regs[i]);
356b5bd2e91SThomas Huth         if ((i % 4) == 3) {
357b5bd2e91SThomas Huth             cpu_fprintf(f, "\n");
358b5bd2e91SThomas Huth         } else {
359b5bd2e91SThomas Huth             cpu_fprintf(f, " ");
360b5bd2e91SThomas Huth         }
361b5bd2e91SThomas Huth     }
362b5bd2e91SThomas Huth 
363b5bd2e91SThomas Huth     for (i = 0; i < 16; i++) {
364b5bd2e91SThomas Huth         cpu_fprintf(f, "F%02d=%016" PRIx64, i, get_freg(env, i)->ll);
365b5bd2e91SThomas Huth         if ((i % 4) == 3) {
366b5bd2e91SThomas Huth             cpu_fprintf(f, "\n");
367b5bd2e91SThomas Huth         } else {
368b5bd2e91SThomas Huth             cpu_fprintf(f, " ");
369b5bd2e91SThomas Huth         }
370b5bd2e91SThomas Huth     }
371b5bd2e91SThomas Huth 
372b5bd2e91SThomas Huth     for (i = 0; i < 32; i++) {
373b5bd2e91SThomas Huth         cpu_fprintf(f, "V%02d=%016" PRIx64 "%016" PRIx64, i,
374b5bd2e91SThomas Huth                     env->vregs[i][0].ll, env->vregs[i][1].ll);
375b5bd2e91SThomas Huth         cpu_fprintf(f, (i % 2) ? "\n" : " ");
376b5bd2e91SThomas Huth     }
377b5bd2e91SThomas Huth 
378b5bd2e91SThomas Huth #ifndef CONFIG_USER_ONLY
379b5bd2e91SThomas Huth     for (i = 0; i < 16; i++) {
380b5bd2e91SThomas Huth         cpu_fprintf(f, "C%02d=%016" PRIx64, i, env->cregs[i]);
381b5bd2e91SThomas Huth         if ((i % 4) == 3) {
382b5bd2e91SThomas Huth             cpu_fprintf(f, "\n");
383b5bd2e91SThomas Huth         } else {
384b5bd2e91SThomas Huth             cpu_fprintf(f, " ");
385b5bd2e91SThomas Huth         }
386b5bd2e91SThomas Huth     }
387b5bd2e91SThomas Huth #endif
388b5bd2e91SThomas Huth 
389b5bd2e91SThomas Huth #ifdef DEBUG_INLINE_BRANCHES
390b5bd2e91SThomas Huth     for (i = 0; i < CC_OP_MAX; i++) {
391b5bd2e91SThomas Huth         cpu_fprintf(f, "  %15s = %10ld\t%10ld\n", cc_name(i),
392b5bd2e91SThomas Huth                     inline_branch_miss[i], inline_branch_hit[i]);
393b5bd2e91SThomas Huth     }
394b5bd2e91SThomas Huth #endif
395b5bd2e91SThomas Huth 
396b5bd2e91SThomas Huth     cpu_fprintf(f, "\n");
397b5bd2e91SThomas Huth }
398c5340550SDavid Hildenbrand 
399c5340550SDavid Hildenbrand const char *cc_name(enum cc_op cc_op)
400c5340550SDavid Hildenbrand {
401c5340550SDavid Hildenbrand     static const char * const cc_names[] = {
402c5340550SDavid Hildenbrand         [CC_OP_CONST0]    = "CC_OP_CONST0",
403c5340550SDavid Hildenbrand         [CC_OP_CONST1]    = "CC_OP_CONST1",
404c5340550SDavid Hildenbrand         [CC_OP_CONST2]    = "CC_OP_CONST2",
405c5340550SDavid Hildenbrand         [CC_OP_CONST3]    = "CC_OP_CONST3",
406c5340550SDavid Hildenbrand         [CC_OP_DYNAMIC]   = "CC_OP_DYNAMIC",
407c5340550SDavid Hildenbrand         [CC_OP_STATIC]    = "CC_OP_STATIC",
408c5340550SDavid Hildenbrand         [CC_OP_NZ]        = "CC_OP_NZ",
409c5340550SDavid Hildenbrand         [CC_OP_LTGT_32]   = "CC_OP_LTGT_32",
410c5340550SDavid Hildenbrand         [CC_OP_LTGT_64]   = "CC_OP_LTGT_64",
411c5340550SDavid Hildenbrand         [CC_OP_LTUGTU_32] = "CC_OP_LTUGTU_32",
412c5340550SDavid Hildenbrand         [CC_OP_LTUGTU_64] = "CC_OP_LTUGTU_64",
413c5340550SDavid Hildenbrand         [CC_OP_LTGT0_32]  = "CC_OP_LTGT0_32",
414c5340550SDavid Hildenbrand         [CC_OP_LTGT0_64]  = "CC_OP_LTGT0_64",
415c5340550SDavid Hildenbrand         [CC_OP_ADD_64]    = "CC_OP_ADD_64",
416c5340550SDavid Hildenbrand         [CC_OP_ADDU_64]   = "CC_OP_ADDU_64",
417c5340550SDavid Hildenbrand         [CC_OP_ADDC_64]   = "CC_OP_ADDC_64",
418c5340550SDavid Hildenbrand         [CC_OP_SUB_64]    = "CC_OP_SUB_64",
419c5340550SDavid Hildenbrand         [CC_OP_SUBU_64]   = "CC_OP_SUBU_64",
420c5340550SDavid Hildenbrand         [CC_OP_SUBB_64]   = "CC_OP_SUBB_64",
421c5340550SDavid Hildenbrand         [CC_OP_ABS_64]    = "CC_OP_ABS_64",
422c5340550SDavid Hildenbrand         [CC_OP_NABS_64]   = "CC_OP_NABS_64",
423c5340550SDavid Hildenbrand         [CC_OP_ADD_32]    = "CC_OP_ADD_32",
424c5340550SDavid Hildenbrand         [CC_OP_ADDU_32]   = "CC_OP_ADDU_32",
425c5340550SDavid Hildenbrand         [CC_OP_ADDC_32]   = "CC_OP_ADDC_32",
426c5340550SDavid Hildenbrand         [CC_OP_SUB_32]    = "CC_OP_SUB_32",
427c5340550SDavid Hildenbrand         [CC_OP_SUBU_32]   = "CC_OP_SUBU_32",
428c5340550SDavid Hildenbrand         [CC_OP_SUBB_32]   = "CC_OP_SUBB_32",
429c5340550SDavid Hildenbrand         [CC_OP_ABS_32]    = "CC_OP_ABS_32",
430c5340550SDavid Hildenbrand         [CC_OP_NABS_32]   = "CC_OP_NABS_32",
431c5340550SDavid Hildenbrand         [CC_OP_COMP_32]   = "CC_OP_COMP_32",
432c5340550SDavid Hildenbrand         [CC_OP_COMP_64]   = "CC_OP_COMP_64",
433c5340550SDavid Hildenbrand         [CC_OP_TM_32]     = "CC_OP_TM_32",
434c5340550SDavid Hildenbrand         [CC_OP_TM_64]     = "CC_OP_TM_64",
435c5340550SDavid Hildenbrand         [CC_OP_NZ_F32]    = "CC_OP_NZ_F32",
436c5340550SDavid Hildenbrand         [CC_OP_NZ_F64]    = "CC_OP_NZ_F64",
437c5340550SDavid Hildenbrand         [CC_OP_NZ_F128]   = "CC_OP_NZ_F128",
438c5340550SDavid Hildenbrand         [CC_OP_ICM]       = "CC_OP_ICM",
439c5340550SDavid Hildenbrand         [CC_OP_SLA_32]    = "CC_OP_SLA_32",
440c5340550SDavid Hildenbrand         [CC_OP_SLA_64]    = "CC_OP_SLA_64",
441c5340550SDavid Hildenbrand         [CC_OP_FLOGR]     = "CC_OP_FLOGR",
442c5340550SDavid Hildenbrand     };
443c5340550SDavid Hildenbrand 
444c5340550SDavid Hildenbrand     return cc_names[cc_op];
445c5340550SDavid Hildenbrand }
446