110ec5117SAlexander Graf /* 210ec5117SAlexander Graf * S/390 helpers 310ec5117SAlexander Graf * 410ec5117SAlexander Graf * Copyright (c) 2009 Ulrich Hecht 5d5a43964SAlexander Graf * Copyright (c) 2011 Alexander Graf 610ec5117SAlexander Graf * 710ec5117SAlexander Graf * This library is free software; you can redistribute it and/or 810ec5117SAlexander Graf * modify it under the terms of the GNU Lesser General Public 910ec5117SAlexander Graf * License as published by the Free Software Foundation; either 1010ec5117SAlexander Graf * version 2 of the License, or (at your option) any later version. 1110ec5117SAlexander Graf * 1210ec5117SAlexander Graf * This library is distributed in the hope that it will be useful, 1310ec5117SAlexander Graf * but WITHOUT ANY WARRANTY; without even the implied warranty of 1410ec5117SAlexander Graf * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1510ec5117SAlexander Graf * Lesser General Public License for more details. 1610ec5117SAlexander Graf * 1710ec5117SAlexander Graf * You should have received a copy of the GNU Lesser General Public 1870539e18SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1910ec5117SAlexander Graf */ 2010ec5117SAlexander Graf 2110ec5117SAlexander Graf #include "cpu.h" 2210ec5117SAlexander Graf #include "gdbstub.h" 23d5a43964SAlexander Graf #include "qemu-timer.h" 24ef81522bSAlexander Graf #ifndef CONFIG_USER_ONLY 25ef81522bSAlexander Graf #include "sysemu.h" 26ef81522bSAlexander Graf #endif 2710ec5117SAlexander Graf 28d5a43964SAlexander Graf //#define DEBUG_S390 29d5a43964SAlexander Graf //#define DEBUG_S390_PTE 30d5a43964SAlexander Graf //#define DEBUG_S390_STDOUT 31d5a43964SAlexander Graf 32d5a43964SAlexander Graf #ifdef DEBUG_S390 33d5a43964SAlexander Graf #ifdef DEBUG_S390_STDOUT 34d5a43964SAlexander Graf #define DPRINTF(fmt, ...) \ 35d5a43964SAlexander Graf do { fprintf(stderr, fmt, ## __VA_ARGS__); \ 36d5a43964SAlexander Graf qemu_log(fmt, ##__VA_ARGS__); } while (0) 37d5a43964SAlexander Graf #else 38d5a43964SAlexander Graf #define DPRINTF(fmt, ...) \ 39d5a43964SAlexander Graf do { qemu_log(fmt, ## __VA_ARGS__); } while (0) 40d5a43964SAlexander Graf #endif 41d5a43964SAlexander Graf #else 42d5a43964SAlexander Graf #define DPRINTF(fmt, ...) \ 43d5a43964SAlexander Graf do { } while (0) 44d5a43964SAlexander Graf #endif 45d5a43964SAlexander Graf 46d5a43964SAlexander Graf #ifdef DEBUG_S390_PTE 47d5a43964SAlexander Graf #define PTE_DPRINTF DPRINTF 48d5a43964SAlexander Graf #else 49d5a43964SAlexander Graf #define PTE_DPRINTF(fmt, ...) \ 50d5a43964SAlexander Graf do { } while (0) 51d5a43964SAlexander Graf #endif 52d5a43964SAlexander Graf 53d5a43964SAlexander Graf #ifndef CONFIG_USER_ONLY 548f22e0dfSAndreas Färber void s390x_tod_timer(void *opaque) 55d5a43964SAlexander Graf { 56b8ba6799SAndreas Färber S390CPU *cpu = opaque; 57b8ba6799SAndreas Färber CPUS390XState *env = &cpu->env; 58d5a43964SAlexander Graf 59d5a43964SAlexander Graf env->pending_int |= INTERRUPT_TOD; 60d5a43964SAlexander Graf cpu_interrupt(env, CPU_INTERRUPT_HARD); 61d5a43964SAlexander Graf } 62d5a43964SAlexander Graf 638f22e0dfSAndreas Färber void s390x_cpu_timer(void *opaque) 64d5a43964SAlexander Graf { 65b8ba6799SAndreas Färber S390CPU *cpu = opaque; 66b8ba6799SAndreas Färber CPUS390XState *env = &cpu->env; 67d5a43964SAlexander Graf 68d5a43964SAlexander Graf env->pending_int |= INTERRUPT_CPUTIMER; 69d5a43964SAlexander Graf cpu_interrupt(env, CPU_INTERRUPT_HARD); 70d5a43964SAlexander Graf } 71d5a43964SAlexander Graf #endif 7210c339a0SAlexander Graf 7310ec5117SAlexander Graf CPUS390XState *cpu_s390x_init(const char *cpu_model) 7410ec5117SAlexander Graf { 7529e4bcb2SAndreas Färber S390CPU *cpu; 7610ec5117SAlexander Graf CPUS390XState *env; 7710ec5117SAlexander Graf static int inited = 0; 7810ec5117SAlexander Graf 7929e4bcb2SAndreas Färber cpu = S390_CPU(object_new(TYPE_S390_CPU)); 8029e4bcb2SAndreas Färber env = &cpu->env; 818f22e0dfSAndreas Färber 82d5ab9713SJan Kiszka if (tcg_enabled() && !inited) { 8310ec5117SAlexander Graf inited = 1; 84d5a43964SAlexander Graf s390x_translate_init(); 8510ec5117SAlexander Graf } 8610ec5117SAlexander Graf 8710ec5117SAlexander Graf env->cpu_model_str = cpu_model; 8810ec5117SAlexander Graf qemu_init_vcpu(env); 8910ec5117SAlexander Graf return env; 9010ec5117SAlexander Graf } 9110ec5117SAlexander Graf 92d5a43964SAlexander Graf #if defined(CONFIG_USER_ONLY) 93d5a43964SAlexander Graf 94a4e3ad19SAndreas Färber void do_interrupt (CPUS390XState *env) 95d5a43964SAlexander Graf { 96d5a43964SAlexander Graf env->exception_index = -1; 97d5a43964SAlexander Graf } 98d5a43964SAlexander Graf 99a4e3ad19SAndreas Färber int cpu_s390x_handle_mmu_fault (CPUS390XState *env, target_ulong address, int rw, 10097b348e7SBlue Swirl int mmu_idx) 101d5a43964SAlexander Graf { 10297b348e7SBlue Swirl /* fprintf(stderr,"%s: address 0x%lx rw %d mmu_idx %d\n", 10397b348e7SBlue Swirl __FUNCTION__, address, rw, mmu_idx); */ 104d5a43964SAlexander Graf env->exception_index = EXCP_ADDR; 105d5a43964SAlexander Graf env->__excp_addr = address; /* FIXME: find out how this works on a real machine */ 106d5a43964SAlexander Graf return 1; 107d5a43964SAlexander Graf } 108d5a43964SAlexander Graf 109d5a43964SAlexander Graf #endif /* CONFIG_USER_ONLY */ 110d5a43964SAlexander Graf 1111bba0dc9SAndreas Färber void cpu_state_reset(CPUS390XState *env) 11210ec5117SAlexander Graf { 1131ac1a749SAndreas Färber cpu_reset(ENV_GET_CPU(env)); 11410ec5117SAlexander Graf } 11510c339a0SAlexander Graf 11610c339a0SAlexander Graf #ifndef CONFIG_USER_ONLY 11710c339a0SAlexander Graf 118d5a43964SAlexander Graf /* Ensure to exit the TB after this call! */ 119a4e3ad19SAndreas Färber static void trigger_pgm_exception(CPUS390XState *env, uint32_t code, uint32_t ilc) 12010c339a0SAlexander Graf { 121d5a43964SAlexander Graf env->exception_index = EXCP_PGM; 122d5a43964SAlexander Graf env->int_pgm_code = code; 123d5a43964SAlexander Graf env->int_pgm_ilc = ilc; 124d5a43964SAlexander Graf } 12510c339a0SAlexander Graf 126a4e3ad19SAndreas Färber static int trans_bits(CPUS390XState *env, uint64_t mode) 127d5a43964SAlexander Graf { 128d5a43964SAlexander Graf int bits = 0; 12910c339a0SAlexander Graf 130d5a43964SAlexander Graf switch (mode) { 131d5a43964SAlexander Graf case PSW_ASC_PRIMARY: 132d5a43964SAlexander Graf bits = 1; 133d5a43964SAlexander Graf break; 134d5a43964SAlexander Graf case PSW_ASC_SECONDARY: 135d5a43964SAlexander Graf bits = 2; 136d5a43964SAlexander Graf break; 137d5a43964SAlexander Graf case PSW_ASC_HOME: 138d5a43964SAlexander Graf bits = 3; 139d5a43964SAlexander Graf break; 140d5a43964SAlexander Graf default: 141d5a43964SAlexander Graf cpu_abort(env, "unknown asc mode\n"); 142d5a43964SAlexander Graf break; 143d5a43964SAlexander Graf } 14410c339a0SAlexander Graf 145d5a43964SAlexander Graf return bits; 146d5a43964SAlexander Graf } 147d5a43964SAlexander Graf 148a4e3ad19SAndreas Färber static void trigger_prot_fault(CPUS390XState *env, target_ulong vaddr, uint64_t mode) 149d5a43964SAlexander Graf { 150d5a43964SAlexander Graf int ilc = ILC_LATER_INC_2; 151d5a43964SAlexander Graf int bits = trans_bits(env, mode) | 4; 152d5a43964SAlexander Graf 153d5a43964SAlexander Graf DPRINTF("%s: vaddr=%016" PRIx64 " bits=%d\n", __FUNCTION__, vaddr, bits); 154d5a43964SAlexander Graf 155d5a43964SAlexander Graf stq_phys(env->psa + offsetof(LowCore, trans_exc_code), vaddr | bits); 156d5a43964SAlexander Graf trigger_pgm_exception(env, PGM_PROTECTION, ilc); 157d5a43964SAlexander Graf } 158d5a43964SAlexander Graf 159a4e3ad19SAndreas Färber static void trigger_page_fault(CPUS390XState *env, target_ulong vaddr, uint32_t type, 160d5a43964SAlexander Graf uint64_t asc, int rw) 161d5a43964SAlexander Graf { 162d5a43964SAlexander Graf int ilc = ILC_LATER; 163d5a43964SAlexander Graf int bits = trans_bits(env, asc); 164d5a43964SAlexander Graf 165d5a43964SAlexander Graf if (rw == 2) { 166d5a43964SAlexander Graf /* code has is undefined ilc */ 167d5a43964SAlexander Graf ilc = 2; 168d5a43964SAlexander Graf } 169d5a43964SAlexander Graf 170d5a43964SAlexander Graf DPRINTF("%s: vaddr=%016" PRIx64 " bits=%d\n", __FUNCTION__, vaddr, bits); 171d5a43964SAlexander Graf 172d5a43964SAlexander Graf stq_phys(env->psa + offsetof(LowCore, trans_exc_code), vaddr | bits); 173d5a43964SAlexander Graf trigger_pgm_exception(env, type, ilc); 174d5a43964SAlexander Graf } 175d5a43964SAlexander Graf 176a4e3ad19SAndreas Färber static int mmu_translate_asce(CPUS390XState *env, target_ulong vaddr, uint64_t asc, 177d5a43964SAlexander Graf uint64_t asce, int level, target_ulong *raddr, 178d5a43964SAlexander Graf int *flags, int rw) 179d5a43964SAlexander Graf { 180d5a43964SAlexander Graf uint64_t offs = 0; 181d5a43964SAlexander Graf uint64_t origin; 182d5a43964SAlexander Graf uint64_t new_asce; 183d5a43964SAlexander Graf 184d5a43964SAlexander Graf PTE_DPRINTF("%s: 0x%" PRIx64 "\n", __FUNCTION__, asce); 185d5a43964SAlexander Graf 186d5a43964SAlexander Graf if (((level != _ASCE_TYPE_SEGMENT) && (asce & _REGION_ENTRY_INV)) || 187d5a43964SAlexander Graf ((level == _ASCE_TYPE_SEGMENT) && (asce & _SEGMENT_ENTRY_INV))) { 188d5a43964SAlexander Graf /* XXX different regions have different faults */ 189d5a43964SAlexander Graf DPRINTF("%s: invalid region\n", __FUNCTION__); 190d5a43964SAlexander Graf trigger_page_fault(env, vaddr, PGM_SEGMENT_TRANS, asc, rw); 191d5a43964SAlexander Graf return -1; 192d5a43964SAlexander Graf } 193d5a43964SAlexander Graf 194d5a43964SAlexander Graf if ((level <= _ASCE_TYPE_MASK) && ((asce & _ASCE_TYPE_MASK) != level)) { 195d5a43964SAlexander Graf trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw); 196d5a43964SAlexander Graf return -1; 197d5a43964SAlexander Graf } 198d5a43964SAlexander Graf 199d5a43964SAlexander Graf if (asce & _ASCE_REAL_SPACE) { 200d5a43964SAlexander Graf /* direct mapping */ 201d5a43964SAlexander Graf 202d5a43964SAlexander Graf *raddr = vaddr; 203d4c430a8SPaul Brook return 0; 20410c339a0SAlexander Graf } 205d5a43964SAlexander Graf 206d5a43964SAlexander Graf origin = asce & _ASCE_ORIGIN; 207d5a43964SAlexander Graf 208d5a43964SAlexander Graf switch (level) { 209d5a43964SAlexander Graf case _ASCE_TYPE_REGION1 + 4: 210d5a43964SAlexander Graf offs = (vaddr >> 50) & 0x3ff8; 211d5a43964SAlexander Graf break; 212d5a43964SAlexander Graf case _ASCE_TYPE_REGION1: 213d5a43964SAlexander Graf offs = (vaddr >> 39) & 0x3ff8; 214d5a43964SAlexander Graf break; 215d5a43964SAlexander Graf case _ASCE_TYPE_REGION2: 216d5a43964SAlexander Graf offs = (vaddr >> 28) & 0x3ff8; 217d5a43964SAlexander Graf break; 218d5a43964SAlexander Graf case _ASCE_TYPE_REGION3: 219d5a43964SAlexander Graf offs = (vaddr >> 17) & 0x3ff8; 220d5a43964SAlexander Graf break; 221d5a43964SAlexander Graf case _ASCE_TYPE_SEGMENT: 222d5a43964SAlexander Graf offs = (vaddr >> 9) & 0x07f8; 223d5a43964SAlexander Graf origin = asce & _SEGMENT_ENTRY_ORIGIN; 224d5a43964SAlexander Graf break; 225d5a43964SAlexander Graf } 226d5a43964SAlexander Graf 227d5a43964SAlexander Graf /* XXX region protection flags */ 228d5a43964SAlexander Graf /* *flags &= ~PAGE_WRITE */ 229d5a43964SAlexander Graf 230d5a43964SAlexander Graf new_asce = ldq_phys(origin + offs); 231d5a43964SAlexander Graf PTE_DPRINTF("%s: 0x%" PRIx64 " + 0x%" PRIx64 " => 0x%016" PRIx64 "\n", 232d5a43964SAlexander Graf __FUNCTION__, origin, offs, new_asce); 233d5a43964SAlexander Graf 234d5a43964SAlexander Graf if (level != _ASCE_TYPE_SEGMENT) { 235d5a43964SAlexander Graf /* yet another region */ 236d5a43964SAlexander Graf return mmu_translate_asce(env, vaddr, asc, new_asce, level - 4, raddr, 237d5a43964SAlexander Graf flags, rw); 238d5a43964SAlexander Graf } 239d5a43964SAlexander Graf 240d5a43964SAlexander Graf /* PTE */ 241d5a43964SAlexander Graf if (new_asce & _PAGE_INVALID) { 242d5a43964SAlexander Graf DPRINTF("%s: PTE=0x%" PRIx64 " invalid\n", __FUNCTION__, new_asce); 243d5a43964SAlexander Graf trigger_page_fault(env, vaddr, PGM_PAGE_TRANS, asc, rw); 244d5a43964SAlexander Graf return -1; 245d5a43964SAlexander Graf } 246d5a43964SAlexander Graf 247d5a43964SAlexander Graf if (new_asce & _PAGE_RO) { 248d5a43964SAlexander Graf *flags &= ~PAGE_WRITE; 249d5a43964SAlexander Graf } 250d5a43964SAlexander Graf 251d5a43964SAlexander Graf *raddr = new_asce & _ASCE_ORIGIN; 252d5a43964SAlexander Graf 253d5a43964SAlexander Graf PTE_DPRINTF("%s: PTE=0x%" PRIx64 "\n", __FUNCTION__, new_asce); 254d5a43964SAlexander Graf 255d5a43964SAlexander Graf return 0; 256d5a43964SAlexander Graf } 257d5a43964SAlexander Graf 258a4e3ad19SAndreas Färber static int mmu_translate_asc(CPUS390XState *env, target_ulong vaddr, uint64_t asc, 259d5a43964SAlexander Graf target_ulong *raddr, int *flags, int rw) 260d5a43964SAlexander Graf { 261d5a43964SAlexander Graf uint64_t asce = 0; 262d5a43964SAlexander Graf int level, new_level; 263d5a43964SAlexander Graf int r; 264d5a43964SAlexander Graf 265d5a43964SAlexander Graf switch (asc) { 266d5a43964SAlexander Graf case PSW_ASC_PRIMARY: 267d5a43964SAlexander Graf PTE_DPRINTF("%s: asc=primary\n", __FUNCTION__); 268d5a43964SAlexander Graf asce = env->cregs[1]; 269d5a43964SAlexander Graf break; 270d5a43964SAlexander Graf case PSW_ASC_SECONDARY: 271d5a43964SAlexander Graf PTE_DPRINTF("%s: asc=secondary\n", __FUNCTION__); 272d5a43964SAlexander Graf asce = env->cregs[7]; 273d5a43964SAlexander Graf break; 274d5a43964SAlexander Graf case PSW_ASC_HOME: 275d5a43964SAlexander Graf PTE_DPRINTF("%s: asc=home\n", __FUNCTION__); 276d5a43964SAlexander Graf asce = env->cregs[13]; 277d5a43964SAlexander Graf break; 278d5a43964SAlexander Graf } 279d5a43964SAlexander Graf 280d5a43964SAlexander Graf switch (asce & _ASCE_TYPE_MASK) { 281d5a43964SAlexander Graf case _ASCE_TYPE_REGION1: 282d5a43964SAlexander Graf break; 283d5a43964SAlexander Graf case _ASCE_TYPE_REGION2: 284d5a43964SAlexander Graf if (vaddr & 0xffe0000000000000ULL) { 285d5a43964SAlexander Graf DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64 286d5a43964SAlexander Graf " 0xffe0000000000000ULL\n", __FUNCTION__, 287d5a43964SAlexander Graf vaddr); 288d5a43964SAlexander Graf trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw); 289d5a43964SAlexander Graf return -1; 290d5a43964SAlexander Graf } 291d5a43964SAlexander Graf break; 292d5a43964SAlexander Graf case _ASCE_TYPE_REGION3: 293d5a43964SAlexander Graf if (vaddr & 0xfffffc0000000000ULL) { 294d5a43964SAlexander Graf DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64 295d5a43964SAlexander Graf " 0xfffffc0000000000ULL\n", __FUNCTION__, 296d5a43964SAlexander Graf vaddr); 297d5a43964SAlexander Graf trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw); 298d5a43964SAlexander Graf return -1; 299d5a43964SAlexander Graf } 300d5a43964SAlexander Graf break; 301d5a43964SAlexander Graf case _ASCE_TYPE_SEGMENT: 302d5a43964SAlexander Graf if (vaddr & 0xffffffff80000000ULL) { 303d5a43964SAlexander Graf DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64 304d5a43964SAlexander Graf " 0xffffffff80000000ULL\n", __FUNCTION__, 305d5a43964SAlexander Graf vaddr); 306d5a43964SAlexander Graf trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw); 307d5a43964SAlexander Graf return -1; 308d5a43964SAlexander Graf } 309d5a43964SAlexander Graf break; 310d5a43964SAlexander Graf } 311d5a43964SAlexander Graf 312d5a43964SAlexander Graf /* fake level above current */ 313d5a43964SAlexander Graf level = asce & _ASCE_TYPE_MASK; 314d5a43964SAlexander Graf new_level = level + 4; 315d5a43964SAlexander Graf asce = (asce & ~_ASCE_TYPE_MASK) | (new_level & _ASCE_TYPE_MASK); 316d5a43964SAlexander Graf 317d5a43964SAlexander Graf r = mmu_translate_asce(env, vaddr, asc, asce, new_level, raddr, flags, rw); 318d5a43964SAlexander Graf 319d5a43964SAlexander Graf if ((rw == 1) && !(*flags & PAGE_WRITE)) { 320d5a43964SAlexander Graf trigger_prot_fault(env, vaddr, asc); 321d5a43964SAlexander Graf return -1; 322d5a43964SAlexander Graf } 323d5a43964SAlexander Graf 324d5a43964SAlexander Graf return r; 325d5a43964SAlexander Graf } 326d5a43964SAlexander Graf 327a4e3ad19SAndreas Färber int mmu_translate(CPUS390XState *env, target_ulong vaddr, int rw, uint64_t asc, 328d5a43964SAlexander Graf target_ulong *raddr, int *flags) 329d5a43964SAlexander Graf { 330d5a43964SAlexander Graf int r = -1; 331b9959138SAlexander Graf uint8_t *sk; 332d5a43964SAlexander Graf 333d5a43964SAlexander Graf *flags = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 334d5a43964SAlexander Graf vaddr &= TARGET_PAGE_MASK; 335d5a43964SAlexander Graf 336d5a43964SAlexander Graf if (!(env->psw.mask & PSW_MASK_DAT)) { 337d5a43964SAlexander Graf *raddr = vaddr; 338d5a43964SAlexander Graf r = 0; 339d5a43964SAlexander Graf goto out; 340d5a43964SAlexander Graf } 341d5a43964SAlexander Graf 342d5a43964SAlexander Graf switch (asc) { 343d5a43964SAlexander Graf case PSW_ASC_PRIMARY: 344d5a43964SAlexander Graf case PSW_ASC_HOME: 345d5a43964SAlexander Graf r = mmu_translate_asc(env, vaddr, asc, raddr, flags, rw); 346d5a43964SAlexander Graf break; 347d5a43964SAlexander Graf case PSW_ASC_SECONDARY: 348d5a43964SAlexander Graf /* 349d5a43964SAlexander Graf * Instruction: Primary 350d5a43964SAlexander Graf * Data: Secondary 351d5a43964SAlexander Graf */ 352d5a43964SAlexander Graf if (rw == 2) { 353d5a43964SAlexander Graf r = mmu_translate_asc(env, vaddr, PSW_ASC_PRIMARY, raddr, flags, 354d5a43964SAlexander Graf rw); 355d5a43964SAlexander Graf *flags &= ~(PAGE_READ | PAGE_WRITE); 356d5a43964SAlexander Graf } else { 357d5a43964SAlexander Graf r = mmu_translate_asc(env, vaddr, PSW_ASC_SECONDARY, raddr, flags, 358d5a43964SAlexander Graf rw); 359d5a43964SAlexander Graf *flags &= ~(PAGE_EXEC); 360d5a43964SAlexander Graf } 361d5a43964SAlexander Graf break; 362d5a43964SAlexander Graf case PSW_ASC_ACCREG: 363d5a43964SAlexander Graf default: 364d5a43964SAlexander Graf hw_error("guest switched to unknown asc mode\n"); 365d5a43964SAlexander Graf break; 366d5a43964SAlexander Graf } 367d5a43964SAlexander Graf 368d5a43964SAlexander Graf out: 369d5a43964SAlexander Graf /* Convert real address -> absolute address */ 370d5a43964SAlexander Graf if (*raddr < 0x2000) { 371d5a43964SAlexander Graf *raddr = *raddr + env->psa; 372d5a43964SAlexander Graf } 373d5a43964SAlexander Graf 374b9959138SAlexander Graf if (*raddr <= ram_size) { 375b9959138SAlexander Graf sk = &env->storage_keys[*raddr / TARGET_PAGE_SIZE]; 376b9959138SAlexander Graf if (*flags & PAGE_READ) { 377b9959138SAlexander Graf *sk |= SK_R; 378b9959138SAlexander Graf } 379b9959138SAlexander Graf 380b9959138SAlexander Graf if (*flags & PAGE_WRITE) { 381b9959138SAlexander Graf *sk |= SK_C; 382b9959138SAlexander Graf } 383b9959138SAlexander Graf } 384b9959138SAlexander Graf 385d5a43964SAlexander Graf return r; 386d5a43964SAlexander Graf } 387d5a43964SAlexander Graf 388a4e3ad19SAndreas Färber int cpu_s390x_handle_mmu_fault (CPUS390XState *env, target_ulong _vaddr, int rw, 38997b348e7SBlue Swirl int mmu_idx) 390d5a43964SAlexander Graf { 391d5a43964SAlexander Graf uint64_t asc = env->psw.mask & PSW_MASK_ASC; 392d5a43964SAlexander Graf target_ulong vaddr, raddr; 393d5a43964SAlexander Graf int prot; 394d5a43964SAlexander Graf 39597b348e7SBlue Swirl DPRINTF("%s: address 0x%" PRIx64 " rw %d mmu_idx %d\n", 39697b348e7SBlue Swirl __FUNCTION__, _vaddr, rw, mmu_idx); 397d5a43964SAlexander Graf 398d5a43964SAlexander Graf _vaddr &= TARGET_PAGE_MASK; 399d5a43964SAlexander Graf vaddr = _vaddr; 400d5a43964SAlexander Graf 401d5a43964SAlexander Graf /* 31-Bit mode */ 402d5a43964SAlexander Graf if (!(env->psw.mask & PSW_MASK_64)) { 403d5a43964SAlexander Graf vaddr &= 0x7fffffff; 404d5a43964SAlexander Graf } 405d5a43964SAlexander Graf 406d5a43964SAlexander Graf if (mmu_translate(env, vaddr, rw, asc, &raddr, &prot)) { 407d5a43964SAlexander Graf /* Translation ended in exception */ 408d5a43964SAlexander Graf return 1; 409d5a43964SAlexander Graf } 410d5a43964SAlexander Graf 411d5a43964SAlexander Graf /* check out of RAM access */ 412d5a43964SAlexander Graf if (raddr > (ram_size + virtio_size)) { 413d5a43964SAlexander Graf DPRINTF("%s: aaddr %" PRIx64 " > ram_size %" PRIx64 "\n", __FUNCTION__, 414d5a43964SAlexander Graf (uint64_t)aaddr, (uint64_t)ram_size); 415d5a43964SAlexander Graf trigger_pgm_exception(env, PGM_ADDRESSING, ILC_LATER); 416d5a43964SAlexander Graf return 1; 417d5a43964SAlexander Graf } 418d5a43964SAlexander Graf 419d5a43964SAlexander Graf DPRINTF("%s: set tlb %" PRIx64 " -> %" PRIx64 " (%x)\n", __FUNCTION__, 420d5a43964SAlexander Graf (uint64_t)vaddr, (uint64_t)raddr, prot); 421d5a43964SAlexander Graf 422d5a43964SAlexander Graf tlb_set_page(env, _vaddr, raddr, prot, 423d5a43964SAlexander Graf mmu_idx, TARGET_PAGE_SIZE); 424d5a43964SAlexander Graf 425d5a43964SAlexander Graf return 0; 426d5a43964SAlexander Graf } 427d5a43964SAlexander Graf 428a4e3ad19SAndreas Färber target_phys_addr_t cpu_get_phys_page_debug(CPUS390XState *env, target_ulong vaddr) 429d5a43964SAlexander Graf { 430d5a43964SAlexander Graf target_ulong raddr; 431d5a43964SAlexander Graf int prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 432d5a43964SAlexander Graf int old_exc = env->exception_index; 433d5a43964SAlexander Graf uint64_t asc = env->psw.mask & PSW_MASK_ASC; 434d5a43964SAlexander Graf 435d5a43964SAlexander Graf /* 31-Bit mode */ 436d5a43964SAlexander Graf if (!(env->psw.mask & PSW_MASK_64)) { 437d5a43964SAlexander Graf vaddr &= 0x7fffffff; 438d5a43964SAlexander Graf } 439d5a43964SAlexander Graf 440d5a43964SAlexander Graf mmu_translate(env, vaddr, 2, asc, &raddr, &prot); 441d5a43964SAlexander Graf env->exception_index = old_exc; 442d5a43964SAlexander Graf 443d5a43964SAlexander Graf return raddr; 444d5a43964SAlexander Graf } 445d5a43964SAlexander Graf 446a4e3ad19SAndreas Färber void load_psw(CPUS390XState *env, uint64_t mask, uint64_t addr) 447d5a43964SAlexander Graf { 448d5a43964SAlexander Graf if (mask & PSW_MASK_WAIT) { 449ef81522bSAlexander Graf if (!(mask & (PSW_MASK_IO | PSW_MASK_EXT | PSW_MASK_MCHECK))) { 450ef81522bSAlexander Graf if (s390_del_running_cpu(env) == 0) { 451ef81522bSAlexander Graf #ifndef CONFIG_USER_ONLY 452ef81522bSAlexander Graf qemu_system_shutdown_request(); 453ef81522bSAlexander Graf #endif 454ef81522bSAlexander Graf } 455ef81522bSAlexander Graf } 456d5a43964SAlexander Graf env->halted = 1; 457d5a43964SAlexander Graf env->exception_index = EXCP_HLT; 458d5a43964SAlexander Graf } 459d5a43964SAlexander Graf 460d5a43964SAlexander Graf env->psw.addr = addr; 461d5a43964SAlexander Graf env->psw.mask = mask; 462d5a43964SAlexander Graf env->cc_op = (mask >> 13) & 3; 463d5a43964SAlexander Graf } 464d5a43964SAlexander Graf 465a4e3ad19SAndreas Färber static uint64_t get_psw_mask(CPUS390XState *env) 466d5a43964SAlexander Graf { 467d5a43964SAlexander Graf uint64_t r = env->psw.mask; 468d5a43964SAlexander Graf 469d5a43964SAlexander Graf env->cc_op = calc_cc(env, env->cc_op, env->cc_src, env->cc_dst, env->cc_vr); 470d5a43964SAlexander Graf 471d5a43964SAlexander Graf r &= ~(3ULL << 13); 472d5a43964SAlexander Graf assert(!(env->cc_op & ~3)); 473d5a43964SAlexander Graf r |= env->cc_op << 13; 474d5a43964SAlexander Graf 475d5a43964SAlexander Graf return r; 476d5a43964SAlexander Graf } 477d5a43964SAlexander Graf 478a4e3ad19SAndreas Färber static void do_svc_interrupt(CPUS390XState *env) 479d5a43964SAlexander Graf { 480d5a43964SAlexander Graf uint64_t mask, addr; 481d5a43964SAlexander Graf LowCore *lowcore; 482d5a43964SAlexander Graf target_phys_addr_t len = TARGET_PAGE_SIZE; 483d5a43964SAlexander Graf 484d5a43964SAlexander Graf lowcore = cpu_physical_memory_map(env->psa, &len, 1); 485d5a43964SAlexander Graf 486d5a43964SAlexander Graf lowcore->svc_code = cpu_to_be16(env->int_svc_code); 487d5a43964SAlexander Graf lowcore->svc_ilc = cpu_to_be16(env->int_svc_ilc); 488d5a43964SAlexander Graf lowcore->svc_old_psw.mask = cpu_to_be64(get_psw_mask(env)); 489d5a43964SAlexander Graf lowcore->svc_old_psw.addr = cpu_to_be64(env->psw.addr + (env->int_svc_ilc)); 490d5a43964SAlexander Graf mask = be64_to_cpu(lowcore->svc_new_psw.mask); 491d5a43964SAlexander Graf addr = be64_to_cpu(lowcore->svc_new_psw.addr); 492d5a43964SAlexander Graf 493d5a43964SAlexander Graf cpu_physical_memory_unmap(lowcore, len, 1, len); 494d5a43964SAlexander Graf 495d5a43964SAlexander Graf load_psw(env, mask, addr); 496d5a43964SAlexander Graf } 497d5a43964SAlexander Graf 498a4e3ad19SAndreas Färber static void do_program_interrupt(CPUS390XState *env) 499d5a43964SAlexander Graf { 500d5a43964SAlexander Graf uint64_t mask, addr; 501d5a43964SAlexander Graf LowCore *lowcore; 502d5a43964SAlexander Graf target_phys_addr_t len = TARGET_PAGE_SIZE; 503d5a43964SAlexander Graf int ilc = env->int_pgm_ilc; 504d5a43964SAlexander Graf 505d5a43964SAlexander Graf switch (ilc) { 506d5a43964SAlexander Graf case ILC_LATER: 507d5a43964SAlexander Graf ilc = get_ilc(ldub_code(env->psw.addr)); 508d5a43964SAlexander Graf break; 509d5a43964SAlexander Graf case ILC_LATER_INC: 510d5a43964SAlexander Graf ilc = get_ilc(ldub_code(env->psw.addr)); 511d5a43964SAlexander Graf env->psw.addr += ilc * 2; 512d5a43964SAlexander Graf break; 513d5a43964SAlexander Graf case ILC_LATER_INC_2: 514d5a43964SAlexander Graf ilc = get_ilc(ldub_code(env->psw.addr)) * 2; 515d5a43964SAlexander Graf env->psw.addr += ilc; 516d5a43964SAlexander Graf break; 517d5a43964SAlexander Graf } 518d5a43964SAlexander Graf 519d5a43964SAlexander Graf qemu_log("%s: code=0x%x ilc=%d\n", __FUNCTION__, env->int_pgm_code, ilc); 520d5a43964SAlexander Graf 521d5a43964SAlexander Graf lowcore = cpu_physical_memory_map(env->psa, &len, 1); 522d5a43964SAlexander Graf 523d5a43964SAlexander Graf lowcore->pgm_ilc = cpu_to_be16(ilc); 524d5a43964SAlexander Graf lowcore->pgm_code = cpu_to_be16(env->int_pgm_code); 525d5a43964SAlexander Graf lowcore->program_old_psw.mask = cpu_to_be64(get_psw_mask(env)); 526d5a43964SAlexander Graf lowcore->program_old_psw.addr = cpu_to_be64(env->psw.addr); 527d5a43964SAlexander Graf mask = be64_to_cpu(lowcore->program_new_psw.mask); 528d5a43964SAlexander Graf addr = be64_to_cpu(lowcore->program_new_psw.addr); 529d5a43964SAlexander Graf 530d5a43964SAlexander Graf cpu_physical_memory_unmap(lowcore, len, 1, len); 531d5a43964SAlexander Graf 532d5a43964SAlexander Graf DPRINTF("%s: %x %x %" PRIx64 " %" PRIx64 "\n", __FUNCTION__, 533d5a43964SAlexander Graf env->int_pgm_code, ilc, env->psw.mask, 534d5a43964SAlexander Graf env->psw.addr); 535d5a43964SAlexander Graf 536d5a43964SAlexander Graf load_psw(env, mask, addr); 537d5a43964SAlexander Graf } 538d5a43964SAlexander Graf 539d5a43964SAlexander Graf #define VIRTIO_SUBCODE_64 0x0D00 540d5a43964SAlexander Graf 541a4e3ad19SAndreas Färber static void do_ext_interrupt(CPUS390XState *env) 542d5a43964SAlexander Graf { 543d5a43964SAlexander Graf uint64_t mask, addr; 544d5a43964SAlexander Graf LowCore *lowcore; 545d5a43964SAlexander Graf target_phys_addr_t len = TARGET_PAGE_SIZE; 546d5a43964SAlexander Graf ExtQueue *q; 547d5a43964SAlexander Graf 548d5a43964SAlexander Graf if (!(env->psw.mask & PSW_MASK_EXT)) { 549d5a43964SAlexander Graf cpu_abort(env, "Ext int w/o ext mask\n"); 550d5a43964SAlexander Graf } 551d5a43964SAlexander Graf 552d5a43964SAlexander Graf if (env->ext_index < 0 || env->ext_index > MAX_EXT_QUEUE) { 553d5a43964SAlexander Graf cpu_abort(env, "Ext queue overrun: %d\n", env->ext_index); 554d5a43964SAlexander Graf } 555d5a43964SAlexander Graf 556d5a43964SAlexander Graf q = &env->ext_queue[env->ext_index]; 557d5a43964SAlexander Graf lowcore = cpu_physical_memory_map(env->psa, &len, 1); 558d5a43964SAlexander Graf 559d5a43964SAlexander Graf lowcore->ext_int_code = cpu_to_be16(q->code); 560d5a43964SAlexander Graf lowcore->ext_params = cpu_to_be32(q->param); 561d5a43964SAlexander Graf lowcore->ext_params2 = cpu_to_be64(q->param64); 562d5a43964SAlexander Graf lowcore->external_old_psw.mask = cpu_to_be64(get_psw_mask(env)); 563d5a43964SAlexander Graf lowcore->external_old_psw.addr = cpu_to_be64(env->psw.addr); 564d5a43964SAlexander Graf lowcore->cpu_addr = cpu_to_be16(env->cpu_num | VIRTIO_SUBCODE_64); 565d5a43964SAlexander Graf mask = be64_to_cpu(lowcore->external_new_psw.mask); 566d5a43964SAlexander Graf addr = be64_to_cpu(lowcore->external_new_psw.addr); 567d5a43964SAlexander Graf 568d5a43964SAlexander Graf cpu_physical_memory_unmap(lowcore, len, 1, len); 569d5a43964SAlexander Graf 570d5a43964SAlexander Graf env->ext_index--; 571d5a43964SAlexander Graf if (env->ext_index == -1) { 572d5a43964SAlexander Graf env->pending_int &= ~INTERRUPT_EXT; 573d5a43964SAlexander Graf } 574d5a43964SAlexander Graf 575d5a43964SAlexander Graf DPRINTF("%s: %" PRIx64 " %" PRIx64 "\n", __FUNCTION__, 576d5a43964SAlexander Graf env->psw.mask, env->psw.addr); 577d5a43964SAlexander Graf 578d5a43964SAlexander Graf load_psw(env, mask, addr); 579d5a43964SAlexander Graf } 5803110e292SAlexander Graf 581a4e3ad19SAndreas Färber void do_interrupt (CPUS390XState *env) 5823110e292SAlexander Graf { 583d5a43964SAlexander Graf qemu_log("%s: %d at pc=%" PRIx64 "\n", __FUNCTION__, env->exception_index, 584d5a43964SAlexander Graf env->psw.addr); 585d5a43964SAlexander Graf 586ef81522bSAlexander Graf s390_add_running_cpu(env); 587d5a43964SAlexander Graf /* handle external interrupts */ 588d5a43964SAlexander Graf if ((env->psw.mask & PSW_MASK_EXT) && 589d5a43964SAlexander Graf env->exception_index == -1) { 590d5a43964SAlexander Graf if (env->pending_int & INTERRUPT_EXT) { 591d5a43964SAlexander Graf /* code is already in env */ 592d5a43964SAlexander Graf env->exception_index = EXCP_EXT; 593d5a43964SAlexander Graf } else if (env->pending_int & INTERRUPT_TOD) { 594d5a43964SAlexander Graf cpu_inject_ext(env, 0x1004, 0, 0); 595d5a43964SAlexander Graf env->exception_index = EXCP_EXT; 596d5a43964SAlexander Graf env->pending_int &= ~INTERRUPT_EXT; 597d5a43964SAlexander Graf env->pending_int &= ~INTERRUPT_TOD; 598d5a43964SAlexander Graf } else if (env->pending_int & INTERRUPT_CPUTIMER) { 599d5a43964SAlexander Graf cpu_inject_ext(env, 0x1005, 0, 0); 600d5a43964SAlexander Graf env->exception_index = EXCP_EXT; 601d5a43964SAlexander Graf env->pending_int &= ~INTERRUPT_EXT; 602d5a43964SAlexander Graf env->pending_int &= ~INTERRUPT_TOD; 6033110e292SAlexander Graf } 604d5a43964SAlexander Graf } 605d5a43964SAlexander Graf 606d5a43964SAlexander Graf switch (env->exception_index) { 607d5a43964SAlexander Graf case EXCP_PGM: 608d5a43964SAlexander Graf do_program_interrupt(env); 609d5a43964SAlexander Graf break; 610d5a43964SAlexander Graf case EXCP_SVC: 611d5a43964SAlexander Graf do_svc_interrupt(env); 612d5a43964SAlexander Graf break; 613d5a43964SAlexander Graf case EXCP_EXT: 614d5a43964SAlexander Graf do_ext_interrupt(env); 615d5a43964SAlexander Graf break; 616d5a43964SAlexander Graf } 617d5a43964SAlexander Graf env->exception_index = -1; 618d5a43964SAlexander Graf 619d5a43964SAlexander Graf if (!env->pending_int) { 620d5a43964SAlexander Graf env->interrupt_request &= ~CPU_INTERRUPT_HARD; 621d5a43964SAlexander Graf } 622d5a43964SAlexander Graf } 623d5a43964SAlexander Graf 624d5a43964SAlexander Graf #endif /* CONFIG_USER_ONLY */ 625