xref: /qemu/target/s390x/helper.c (revision a8170e5e97ad17ca169c64ba87ae2f53850dab4c)
110ec5117SAlexander Graf /*
210ec5117SAlexander Graf  *  S/390 helpers
310ec5117SAlexander Graf  *
410ec5117SAlexander Graf  *  Copyright (c) 2009 Ulrich Hecht
5d5a43964SAlexander Graf  *  Copyright (c) 2011 Alexander Graf
610ec5117SAlexander Graf  *
710ec5117SAlexander Graf  * This library is free software; you can redistribute it and/or
810ec5117SAlexander Graf  * modify it under the terms of the GNU Lesser General Public
910ec5117SAlexander Graf  * License as published by the Free Software Foundation; either
1010ec5117SAlexander Graf  * version 2 of the License, or (at your option) any later version.
1110ec5117SAlexander Graf  *
1210ec5117SAlexander Graf  * This library is distributed in the hope that it will be useful,
1310ec5117SAlexander Graf  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1410ec5117SAlexander Graf  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1510ec5117SAlexander Graf  * Lesser General Public License for more details.
1610ec5117SAlexander Graf  *
1710ec5117SAlexander Graf  * You should have received a copy of the GNU Lesser General Public
1870539e18SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1910ec5117SAlexander Graf  */
2010ec5117SAlexander Graf 
2110ec5117SAlexander Graf #include "cpu.h"
2210ec5117SAlexander Graf #include "gdbstub.h"
23d5a43964SAlexander Graf #include "qemu-timer.h"
24ef81522bSAlexander Graf #ifndef CONFIG_USER_ONLY
25ef81522bSAlexander Graf #include "sysemu.h"
26ef81522bSAlexander Graf #endif
2710ec5117SAlexander Graf 
28d5a43964SAlexander Graf //#define DEBUG_S390
29d5a43964SAlexander Graf //#define DEBUG_S390_PTE
30d5a43964SAlexander Graf //#define DEBUG_S390_STDOUT
31d5a43964SAlexander Graf 
32d5a43964SAlexander Graf #ifdef DEBUG_S390
33d5a43964SAlexander Graf #ifdef DEBUG_S390_STDOUT
34d5a43964SAlexander Graf #define DPRINTF(fmt, ...) \
35d5a43964SAlexander Graf     do { fprintf(stderr, fmt, ## __VA_ARGS__); \
36d5a43964SAlexander Graf          qemu_log(fmt, ##__VA_ARGS__); } while (0)
37d5a43964SAlexander Graf #else
38d5a43964SAlexander Graf #define DPRINTF(fmt, ...) \
39d5a43964SAlexander Graf     do { qemu_log(fmt, ## __VA_ARGS__); } while (0)
40d5a43964SAlexander Graf #endif
41d5a43964SAlexander Graf #else
42d5a43964SAlexander Graf #define DPRINTF(fmt, ...) \
43d5a43964SAlexander Graf     do { } while (0)
44d5a43964SAlexander Graf #endif
45d5a43964SAlexander Graf 
46d5a43964SAlexander Graf #ifdef DEBUG_S390_PTE
47d5a43964SAlexander Graf #define PTE_DPRINTF DPRINTF
48d5a43964SAlexander Graf #else
49d5a43964SAlexander Graf #define PTE_DPRINTF(fmt, ...) \
50d5a43964SAlexander Graf     do { } while (0)
51d5a43964SAlexander Graf #endif
52d5a43964SAlexander Graf 
53d5a43964SAlexander Graf #ifndef CONFIG_USER_ONLY
548f22e0dfSAndreas Färber void s390x_tod_timer(void *opaque)
55d5a43964SAlexander Graf {
56b8ba6799SAndreas Färber     S390CPU *cpu = opaque;
57b8ba6799SAndreas Färber     CPUS390XState *env = &cpu->env;
58d5a43964SAlexander Graf 
59d5a43964SAlexander Graf     env->pending_int |= INTERRUPT_TOD;
60d5a43964SAlexander Graf     cpu_interrupt(env, CPU_INTERRUPT_HARD);
61d5a43964SAlexander Graf }
62d5a43964SAlexander Graf 
638f22e0dfSAndreas Färber void s390x_cpu_timer(void *opaque)
64d5a43964SAlexander Graf {
65b8ba6799SAndreas Färber     S390CPU *cpu = opaque;
66b8ba6799SAndreas Färber     CPUS390XState *env = &cpu->env;
67d5a43964SAlexander Graf 
68d5a43964SAlexander Graf     env->pending_int |= INTERRUPT_CPUTIMER;
69d5a43964SAlexander Graf     cpu_interrupt(env, CPU_INTERRUPT_HARD);
70d5a43964SAlexander Graf }
71d5a43964SAlexander Graf #endif
7210c339a0SAlexander Graf 
73564b863dSAndreas Färber S390CPU *cpu_s390x_init(const char *cpu_model)
7410ec5117SAlexander Graf {
7529e4bcb2SAndreas Färber     S390CPU *cpu;
7610ec5117SAlexander Graf     CPUS390XState *env;
7771e47088SBlue Swirl     static int inited;
7810ec5117SAlexander Graf 
7929e4bcb2SAndreas Färber     cpu = S390_CPU(object_new(TYPE_S390_CPU));
8029e4bcb2SAndreas Färber     env = &cpu->env;
818f22e0dfSAndreas Färber 
82d5ab9713SJan Kiszka     if (tcg_enabled() && !inited) {
8310ec5117SAlexander Graf         inited = 1;
84d5a43964SAlexander Graf         s390x_translate_init();
8510ec5117SAlexander Graf     }
8610ec5117SAlexander Graf 
8710ec5117SAlexander Graf     env->cpu_model_str = cpu_model;
8810ec5117SAlexander Graf     qemu_init_vcpu(env);
89564b863dSAndreas Färber     return cpu;
9010ec5117SAlexander Graf }
9110ec5117SAlexander Graf 
92d5a43964SAlexander Graf #if defined(CONFIG_USER_ONLY)
93d5a43964SAlexander Graf 
94a4e3ad19SAndreas Färber void do_interrupt(CPUS390XState *env)
95d5a43964SAlexander Graf {
96d5a43964SAlexander Graf     env->exception_index = -1;
97d5a43964SAlexander Graf }
98d5a43964SAlexander Graf 
9971e47088SBlue Swirl int cpu_s390x_handle_mmu_fault(CPUS390XState *env, target_ulong address,
10071e47088SBlue Swirl                                int rw, int mmu_idx)
101d5a43964SAlexander Graf {
10297b348e7SBlue Swirl     /* fprintf(stderr, "%s: address 0x%lx rw %d mmu_idx %d\n",
10371e47088SBlue Swirl        __func__, address, rw, mmu_idx); */
104d5a43964SAlexander Graf     env->exception_index = EXCP_ADDR;
10571e47088SBlue Swirl     /* FIXME: find out how this works on a real machine */
10671e47088SBlue Swirl     env->__excp_addr = address;
107d5a43964SAlexander Graf     return 1;
108d5a43964SAlexander Graf }
109d5a43964SAlexander Graf 
110b7e516ceSAndreas Färber #else /* !CONFIG_USER_ONLY */
11110c339a0SAlexander Graf 
112d5a43964SAlexander Graf /* Ensure to exit the TB after this call! */
11371e47088SBlue Swirl static void trigger_pgm_exception(CPUS390XState *env, uint32_t code,
11471e47088SBlue Swirl                                   uint32_t ilc)
11510c339a0SAlexander Graf {
116d5a43964SAlexander Graf     env->exception_index = EXCP_PGM;
117d5a43964SAlexander Graf     env->int_pgm_code = code;
118d5a43964SAlexander Graf     env->int_pgm_ilc = ilc;
119d5a43964SAlexander Graf }
12010c339a0SAlexander Graf 
121a4e3ad19SAndreas Färber static int trans_bits(CPUS390XState *env, uint64_t mode)
122d5a43964SAlexander Graf {
123d5a43964SAlexander Graf     int bits = 0;
12410c339a0SAlexander Graf 
125d5a43964SAlexander Graf     switch (mode) {
126d5a43964SAlexander Graf     case PSW_ASC_PRIMARY:
127d5a43964SAlexander Graf         bits = 1;
128d5a43964SAlexander Graf         break;
129d5a43964SAlexander Graf     case PSW_ASC_SECONDARY:
130d5a43964SAlexander Graf         bits = 2;
131d5a43964SAlexander Graf         break;
132d5a43964SAlexander Graf     case PSW_ASC_HOME:
133d5a43964SAlexander Graf         bits = 3;
134d5a43964SAlexander Graf         break;
135d5a43964SAlexander Graf     default:
136d5a43964SAlexander Graf         cpu_abort(env, "unknown asc mode\n");
137d5a43964SAlexander Graf         break;
138d5a43964SAlexander Graf     }
13910c339a0SAlexander Graf 
140d5a43964SAlexander Graf     return bits;
141d5a43964SAlexander Graf }
142d5a43964SAlexander Graf 
14371e47088SBlue Swirl static void trigger_prot_fault(CPUS390XState *env, target_ulong vaddr,
14471e47088SBlue Swirl                                uint64_t mode)
145d5a43964SAlexander Graf {
146d5a43964SAlexander Graf     int ilc = ILC_LATER_INC_2;
147d5a43964SAlexander Graf     int bits = trans_bits(env, mode) | 4;
148d5a43964SAlexander Graf 
14971e47088SBlue Swirl     DPRINTF("%s: vaddr=%016" PRIx64 " bits=%d\n", __func__, vaddr, bits);
150d5a43964SAlexander Graf 
151d5a43964SAlexander Graf     stq_phys(env->psa + offsetof(LowCore, trans_exc_code), vaddr | bits);
152d5a43964SAlexander Graf     trigger_pgm_exception(env, PGM_PROTECTION, ilc);
153d5a43964SAlexander Graf }
154d5a43964SAlexander Graf 
15571e47088SBlue Swirl static void trigger_page_fault(CPUS390XState *env, target_ulong vaddr,
15671e47088SBlue Swirl                                uint32_t type, uint64_t asc, int rw)
157d5a43964SAlexander Graf {
158d5a43964SAlexander Graf     int ilc = ILC_LATER;
159d5a43964SAlexander Graf     int bits = trans_bits(env, asc);
160d5a43964SAlexander Graf 
161d5a43964SAlexander Graf     if (rw == 2) {
162d5a43964SAlexander Graf         /* code has is undefined ilc */
163d5a43964SAlexander Graf         ilc = 2;
164d5a43964SAlexander Graf     }
165d5a43964SAlexander Graf 
16671e47088SBlue Swirl     DPRINTF("%s: vaddr=%016" PRIx64 " bits=%d\n", __func__, vaddr, bits);
167d5a43964SAlexander Graf 
168d5a43964SAlexander Graf     stq_phys(env->psa + offsetof(LowCore, trans_exc_code), vaddr | bits);
169d5a43964SAlexander Graf     trigger_pgm_exception(env, type, ilc);
170d5a43964SAlexander Graf }
171d5a43964SAlexander Graf 
17271e47088SBlue Swirl static int mmu_translate_asce(CPUS390XState *env, target_ulong vaddr,
17371e47088SBlue Swirl                               uint64_t asc, uint64_t asce, int level,
17471e47088SBlue Swirl                               target_ulong *raddr, int *flags, int rw)
175d5a43964SAlexander Graf {
176d5a43964SAlexander Graf     uint64_t offs = 0;
177d5a43964SAlexander Graf     uint64_t origin;
178d5a43964SAlexander Graf     uint64_t new_asce;
179d5a43964SAlexander Graf 
18071e47088SBlue Swirl     PTE_DPRINTF("%s: 0x%" PRIx64 "\n", __func__, asce);
181d5a43964SAlexander Graf 
182d5a43964SAlexander Graf     if (((level != _ASCE_TYPE_SEGMENT) && (asce & _REGION_ENTRY_INV)) ||
183d5a43964SAlexander Graf         ((level == _ASCE_TYPE_SEGMENT) && (asce & _SEGMENT_ENTRY_INV))) {
184d5a43964SAlexander Graf         /* XXX different regions have different faults */
18571e47088SBlue Swirl         DPRINTF("%s: invalid region\n", __func__);
186d5a43964SAlexander Graf         trigger_page_fault(env, vaddr, PGM_SEGMENT_TRANS, asc, rw);
187d5a43964SAlexander Graf         return -1;
188d5a43964SAlexander Graf     }
189d5a43964SAlexander Graf 
190d5a43964SAlexander Graf     if ((level <= _ASCE_TYPE_MASK) && ((asce & _ASCE_TYPE_MASK) != level)) {
191d5a43964SAlexander Graf         trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw);
192d5a43964SAlexander Graf         return -1;
193d5a43964SAlexander Graf     }
194d5a43964SAlexander Graf 
195d5a43964SAlexander Graf     if (asce & _ASCE_REAL_SPACE) {
196d5a43964SAlexander Graf         /* direct mapping */
197d5a43964SAlexander Graf 
198d5a43964SAlexander Graf         *raddr = vaddr;
199d4c430a8SPaul Brook         return 0;
20010c339a0SAlexander Graf     }
201d5a43964SAlexander Graf 
202d5a43964SAlexander Graf     origin = asce & _ASCE_ORIGIN;
203d5a43964SAlexander Graf 
204d5a43964SAlexander Graf     switch (level) {
205d5a43964SAlexander Graf     case _ASCE_TYPE_REGION1 + 4:
206d5a43964SAlexander Graf         offs = (vaddr >> 50) & 0x3ff8;
207d5a43964SAlexander Graf         break;
208d5a43964SAlexander Graf     case _ASCE_TYPE_REGION1:
209d5a43964SAlexander Graf         offs = (vaddr >> 39) & 0x3ff8;
210d5a43964SAlexander Graf         break;
211d5a43964SAlexander Graf     case _ASCE_TYPE_REGION2:
212d5a43964SAlexander Graf         offs = (vaddr >> 28) & 0x3ff8;
213d5a43964SAlexander Graf         break;
214d5a43964SAlexander Graf     case _ASCE_TYPE_REGION3:
215d5a43964SAlexander Graf         offs = (vaddr >> 17) & 0x3ff8;
216d5a43964SAlexander Graf         break;
217d5a43964SAlexander Graf     case _ASCE_TYPE_SEGMENT:
218d5a43964SAlexander Graf         offs = (vaddr >> 9) & 0x07f8;
219d5a43964SAlexander Graf         origin = asce & _SEGMENT_ENTRY_ORIGIN;
220d5a43964SAlexander Graf         break;
221d5a43964SAlexander Graf     }
222d5a43964SAlexander Graf 
223d5a43964SAlexander Graf     /* XXX region protection flags */
224d5a43964SAlexander Graf     /* *flags &= ~PAGE_WRITE */
225d5a43964SAlexander Graf 
226d5a43964SAlexander Graf     new_asce = ldq_phys(origin + offs);
227d5a43964SAlexander Graf     PTE_DPRINTF("%s: 0x%" PRIx64 " + 0x%" PRIx64 " => 0x%016" PRIx64 "\n",
22871e47088SBlue Swirl                 __func__, origin, offs, new_asce);
229d5a43964SAlexander Graf 
230d5a43964SAlexander Graf     if (level != _ASCE_TYPE_SEGMENT) {
231d5a43964SAlexander Graf         /* yet another region */
232d5a43964SAlexander Graf         return mmu_translate_asce(env, vaddr, asc, new_asce, level - 4, raddr,
233d5a43964SAlexander Graf                                   flags, rw);
234d5a43964SAlexander Graf     }
235d5a43964SAlexander Graf 
236d5a43964SAlexander Graf     /* PTE */
237d5a43964SAlexander Graf     if (new_asce & _PAGE_INVALID) {
23871e47088SBlue Swirl         DPRINTF("%s: PTE=0x%" PRIx64 " invalid\n", __func__, new_asce);
239d5a43964SAlexander Graf         trigger_page_fault(env, vaddr, PGM_PAGE_TRANS, asc, rw);
240d5a43964SAlexander Graf         return -1;
241d5a43964SAlexander Graf     }
242d5a43964SAlexander Graf 
243d5a43964SAlexander Graf     if (new_asce & _PAGE_RO) {
244d5a43964SAlexander Graf         *flags &= ~PAGE_WRITE;
245d5a43964SAlexander Graf     }
246d5a43964SAlexander Graf 
247d5a43964SAlexander Graf     *raddr = new_asce & _ASCE_ORIGIN;
248d5a43964SAlexander Graf 
24971e47088SBlue Swirl     PTE_DPRINTF("%s: PTE=0x%" PRIx64 "\n", __func__, new_asce);
250d5a43964SAlexander Graf 
251d5a43964SAlexander Graf     return 0;
252d5a43964SAlexander Graf }
253d5a43964SAlexander Graf 
25471e47088SBlue Swirl static int mmu_translate_asc(CPUS390XState *env, target_ulong vaddr,
25571e47088SBlue Swirl                              uint64_t asc, target_ulong *raddr, int *flags,
25671e47088SBlue Swirl                              int rw)
257d5a43964SAlexander Graf {
258d5a43964SAlexander Graf     uint64_t asce = 0;
259d5a43964SAlexander Graf     int level, new_level;
260d5a43964SAlexander Graf     int r;
261d5a43964SAlexander Graf 
262d5a43964SAlexander Graf     switch (asc) {
263d5a43964SAlexander Graf     case PSW_ASC_PRIMARY:
26471e47088SBlue Swirl         PTE_DPRINTF("%s: asc=primary\n", __func__);
265d5a43964SAlexander Graf         asce = env->cregs[1];
266d5a43964SAlexander Graf         break;
267d5a43964SAlexander Graf     case PSW_ASC_SECONDARY:
26871e47088SBlue Swirl         PTE_DPRINTF("%s: asc=secondary\n", __func__);
269d5a43964SAlexander Graf         asce = env->cregs[7];
270d5a43964SAlexander Graf         break;
271d5a43964SAlexander Graf     case PSW_ASC_HOME:
27271e47088SBlue Swirl         PTE_DPRINTF("%s: asc=home\n", __func__);
273d5a43964SAlexander Graf         asce = env->cregs[13];
274d5a43964SAlexander Graf         break;
275d5a43964SAlexander Graf     }
276d5a43964SAlexander Graf 
277d5a43964SAlexander Graf     switch (asce & _ASCE_TYPE_MASK) {
278d5a43964SAlexander Graf     case _ASCE_TYPE_REGION1:
279d5a43964SAlexander Graf         break;
280d5a43964SAlexander Graf     case _ASCE_TYPE_REGION2:
281d5a43964SAlexander Graf         if (vaddr & 0xffe0000000000000ULL) {
282d5a43964SAlexander Graf             DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64
28371e47088SBlue Swirl                     " 0xffe0000000000000ULL\n", __func__, vaddr);
284d5a43964SAlexander Graf             trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw);
285d5a43964SAlexander Graf             return -1;
286d5a43964SAlexander Graf         }
287d5a43964SAlexander Graf         break;
288d5a43964SAlexander Graf     case _ASCE_TYPE_REGION3:
289d5a43964SAlexander Graf         if (vaddr & 0xfffffc0000000000ULL) {
290d5a43964SAlexander Graf             DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64
29171e47088SBlue Swirl                     " 0xfffffc0000000000ULL\n", __func__, vaddr);
292d5a43964SAlexander Graf             trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw);
293d5a43964SAlexander Graf             return -1;
294d5a43964SAlexander Graf         }
295d5a43964SAlexander Graf         break;
296d5a43964SAlexander Graf     case _ASCE_TYPE_SEGMENT:
297d5a43964SAlexander Graf         if (vaddr & 0xffffffff80000000ULL) {
298d5a43964SAlexander Graf             DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64
29971e47088SBlue Swirl                     " 0xffffffff80000000ULL\n", __func__, vaddr);
300d5a43964SAlexander Graf             trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw);
301d5a43964SAlexander Graf             return -1;
302d5a43964SAlexander Graf         }
303d5a43964SAlexander Graf         break;
304d5a43964SAlexander Graf     }
305d5a43964SAlexander Graf 
306d5a43964SAlexander Graf     /* fake level above current */
307d5a43964SAlexander Graf     level = asce & _ASCE_TYPE_MASK;
308d5a43964SAlexander Graf     new_level = level + 4;
309d5a43964SAlexander Graf     asce = (asce & ~_ASCE_TYPE_MASK) | (new_level & _ASCE_TYPE_MASK);
310d5a43964SAlexander Graf 
311d5a43964SAlexander Graf     r = mmu_translate_asce(env, vaddr, asc, asce, new_level, raddr, flags, rw);
312d5a43964SAlexander Graf 
313d5a43964SAlexander Graf     if ((rw == 1) && !(*flags & PAGE_WRITE)) {
314d5a43964SAlexander Graf         trigger_prot_fault(env, vaddr, asc);
315d5a43964SAlexander Graf         return -1;
316d5a43964SAlexander Graf     }
317d5a43964SAlexander Graf 
318d5a43964SAlexander Graf     return r;
319d5a43964SAlexander Graf }
320d5a43964SAlexander Graf 
321a4e3ad19SAndreas Färber int mmu_translate(CPUS390XState *env, target_ulong vaddr, int rw, uint64_t asc,
322d5a43964SAlexander Graf                   target_ulong *raddr, int *flags)
323d5a43964SAlexander Graf {
324d5a43964SAlexander Graf     int r = -1;
325b9959138SAlexander Graf     uint8_t *sk;
326d5a43964SAlexander Graf 
327d5a43964SAlexander Graf     *flags = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
328d5a43964SAlexander Graf     vaddr &= TARGET_PAGE_MASK;
329d5a43964SAlexander Graf 
330d5a43964SAlexander Graf     if (!(env->psw.mask & PSW_MASK_DAT)) {
331d5a43964SAlexander Graf         *raddr = vaddr;
332d5a43964SAlexander Graf         r = 0;
333d5a43964SAlexander Graf         goto out;
334d5a43964SAlexander Graf     }
335d5a43964SAlexander Graf 
336d5a43964SAlexander Graf     switch (asc) {
337d5a43964SAlexander Graf     case PSW_ASC_PRIMARY:
338d5a43964SAlexander Graf     case PSW_ASC_HOME:
339d5a43964SAlexander Graf         r = mmu_translate_asc(env, vaddr, asc, raddr, flags, rw);
340d5a43964SAlexander Graf         break;
341d5a43964SAlexander Graf     case PSW_ASC_SECONDARY:
342d5a43964SAlexander Graf         /*
343d5a43964SAlexander Graf          * Instruction: Primary
344d5a43964SAlexander Graf          * Data: Secondary
345d5a43964SAlexander Graf          */
346d5a43964SAlexander Graf         if (rw == 2) {
347d5a43964SAlexander Graf             r = mmu_translate_asc(env, vaddr, PSW_ASC_PRIMARY, raddr, flags,
348d5a43964SAlexander Graf                                   rw);
349d5a43964SAlexander Graf             *flags &= ~(PAGE_READ | PAGE_WRITE);
350d5a43964SAlexander Graf         } else {
351d5a43964SAlexander Graf             r = mmu_translate_asc(env, vaddr, PSW_ASC_SECONDARY, raddr, flags,
352d5a43964SAlexander Graf                                   rw);
353d5a43964SAlexander Graf             *flags &= ~(PAGE_EXEC);
354d5a43964SAlexander Graf         }
355d5a43964SAlexander Graf         break;
356d5a43964SAlexander Graf     case PSW_ASC_ACCREG:
357d5a43964SAlexander Graf     default:
358d5a43964SAlexander Graf         hw_error("guest switched to unknown asc mode\n");
359d5a43964SAlexander Graf         break;
360d5a43964SAlexander Graf     }
361d5a43964SAlexander Graf 
362d5a43964SAlexander Graf  out:
363d5a43964SAlexander Graf     /* Convert real address -> absolute address */
364d5a43964SAlexander Graf     if (*raddr < 0x2000) {
365d5a43964SAlexander Graf         *raddr = *raddr + env->psa;
366d5a43964SAlexander Graf     }
367d5a43964SAlexander Graf 
368b9959138SAlexander Graf     if (*raddr <= ram_size) {
369b9959138SAlexander Graf         sk = &env->storage_keys[*raddr / TARGET_PAGE_SIZE];
370b9959138SAlexander Graf         if (*flags & PAGE_READ) {
371b9959138SAlexander Graf             *sk |= SK_R;
372b9959138SAlexander Graf         }
373b9959138SAlexander Graf 
374b9959138SAlexander Graf         if (*flags & PAGE_WRITE) {
375b9959138SAlexander Graf             *sk |= SK_C;
376b9959138SAlexander Graf         }
377b9959138SAlexander Graf     }
378b9959138SAlexander Graf 
379d5a43964SAlexander Graf     return r;
380d5a43964SAlexander Graf }
381d5a43964SAlexander Graf 
38271e47088SBlue Swirl int cpu_s390x_handle_mmu_fault(CPUS390XState *env, target_ulong orig_vaddr,
38371e47088SBlue Swirl                                int rw, int mmu_idx)
384d5a43964SAlexander Graf {
385d5a43964SAlexander Graf     uint64_t asc = env->psw.mask & PSW_MASK_ASC;
386d5a43964SAlexander Graf     target_ulong vaddr, raddr;
387d5a43964SAlexander Graf     int prot;
388d5a43964SAlexander Graf 
38997b348e7SBlue Swirl     DPRINTF("%s: address 0x%" PRIx64 " rw %d mmu_idx %d\n",
39071e47088SBlue Swirl             __func__, _vaddr, rw, mmu_idx);
391d5a43964SAlexander Graf 
39271e47088SBlue Swirl     orig_vaddr &= TARGET_PAGE_MASK;
39371e47088SBlue Swirl     vaddr = orig_vaddr;
394d5a43964SAlexander Graf 
395d5a43964SAlexander Graf     /* 31-Bit mode */
396d5a43964SAlexander Graf     if (!(env->psw.mask & PSW_MASK_64)) {
397d5a43964SAlexander Graf         vaddr &= 0x7fffffff;
398d5a43964SAlexander Graf     }
399d5a43964SAlexander Graf 
400d5a43964SAlexander Graf     if (mmu_translate(env, vaddr, rw, asc, &raddr, &prot)) {
401d5a43964SAlexander Graf         /* Translation ended in exception */
402d5a43964SAlexander Graf         return 1;
403d5a43964SAlexander Graf     }
404d5a43964SAlexander Graf 
405d5a43964SAlexander Graf     /* check out of RAM access */
406d5a43964SAlexander Graf     if (raddr > (ram_size + virtio_size)) {
40771e47088SBlue Swirl         DPRINTF("%s: aaddr %" PRIx64 " > ram_size %" PRIx64 "\n", __func__,
408d5a43964SAlexander Graf                 (uint64_t)aaddr, (uint64_t)ram_size);
409d5a43964SAlexander Graf         trigger_pgm_exception(env, PGM_ADDRESSING, ILC_LATER);
410d5a43964SAlexander Graf         return 1;
411d5a43964SAlexander Graf     }
412d5a43964SAlexander Graf 
41371e47088SBlue Swirl     DPRINTF("%s: set tlb %" PRIx64 " -> %" PRIx64 " (%x)\n", __func__,
414d5a43964SAlexander Graf             (uint64_t)vaddr, (uint64_t)raddr, prot);
415d5a43964SAlexander Graf 
41671e47088SBlue Swirl     tlb_set_page(env, orig_vaddr, raddr, prot,
417d5a43964SAlexander Graf                  mmu_idx, TARGET_PAGE_SIZE);
418d5a43964SAlexander Graf 
419d5a43964SAlexander Graf     return 0;
420d5a43964SAlexander Graf }
421d5a43964SAlexander Graf 
422a8170e5eSAvi Kivity hwaddr cpu_get_phys_page_debug(CPUS390XState *env,
42371e47088SBlue Swirl                                            target_ulong vaddr)
424d5a43964SAlexander Graf {
425d5a43964SAlexander Graf     target_ulong raddr;
426d5a43964SAlexander Graf     int prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
427d5a43964SAlexander Graf     int old_exc = env->exception_index;
428d5a43964SAlexander Graf     uint64_t asc = env->psw.mask & PSW_MASK_ASC;
429d5a43964SAlexander Graf 
430d5a43964SAlexander Graf     /* 31-Bit mode */
431d5a43964SAlexander Graf     if (!(env->psw.mask & PSW_MASK_64)) {
432d5a43964SAlexander Graf         vaddr &= 0x7fffffff;
433d5a43964SAlexander Graf     }
434d5a43964SAlexander Graf 
435d5a43964SAlexander Graf     mmu_translate(env, vaddr, 2, asc, &raddr, &prot);
436d5a43964SAlexander Graf     env->exception_index = old_exc;
437d5a43964SAlexander Graf 
438d5a43964SAlexander Graf     return raddr;
439d5a43964SAlexander Graf }
440d5a43964SAlexander Graf 
441a4e3ad19SAndreas Färber void load_psw(CPUS390XState *env, uint64_t mask, uint64_t addr)
442d5a43964SAlexander Graf {
443d5a43964SAlexander Graf     if (mask & PSW_MASK_WAIT) {
444ef81522bSAlexander Graf         if (!(mask & (PSW_MASK_IO | PSW_MASK_EXT | PSW_MASK_MCHECK))) {
445ef81522bSAlexander Graf             if (s390_del_running_cpu(env) == 0) {
446ef81522bSAlexander Graf #ifndef CONFIG_USER_ONLY
447ef81522bSAlexander Graf                 qemu_system_shutdown_request();
448ef81522bSAlexander Graf #endif
449ef81522bSAlexander Graf             }
450ef81522bSAlexander Graf         }
451d5a43964SAlexander Graf         env->halted = 1;
452d5a43964SAlexander Graf         env->exception_index = EXCP_HLT;
453d5a43964SAlexander Graf     }
454d5a43964SAlexander Graf 
455d5a43964SAlexander Graf     env->psw.addr = addr;
456d5a43964SAlexander Graf     env->psw.mask = mask;
457d5a43964SAlexander Graf     env->cc_op = (mask >> 13) & 3;
458d5a43964SAlexander Graf }
459d5a43964SAlexander Graf 
460a4e3ad19SAndreas Färber static uint64_t get_psw_mask(CPUS390XState *env)
461d5a43964SAlexander Graf {
462d5a43964SAlexander Graf     uint64_t r = env->psw.mask;
463d5a43964SAlexander Graf 
464d5a43964SAlexander Graf     env->cc_op = calc_cc(env, env->cc_op, env->cc_src, env->cc_dst, env->cc_vr);
465d5a43964SAlexander Graf 
466d5a43964SAlexander Graf     r &= ~(3ULL << 13);
467d5a43964SAlexander Graf     assert(!(env->cc_op & ~3));
468d5a43964SAlexander Graf     r |= env->cc_op << 13;
469d5a43964SAlexander Graf 
470d5a43964SAlexander Graf     return r;
471d5a43964SAlexander Graf }
472d5a43964SAlexander Graf 
473a4e3ad19SAndreas Färber static void do_svc_interrupt(CPUS390XState *env)
474d5a43964SAlexander Graf {
475d5a43964SAlexander Graf     uint64_t mask, addr;
476d5a43964SAlexander Graf     LowCore *lowcore;
477a8170e5eSAvi Kivity     hwaddr len = TARGET_PAGE_SIZE;
478d5a43964SAlexander Graf 
479d5a43964SAlexander Graf     lowcore = cpu_physical_memory_map(env->psa, &len, 1);
480d5a43964SAlexander Graf 
481d5a43964SAlexander Graf     lowcore->svc_code = cpu_to_be16(env->int_svc_code);
482d5a43964SAlexander Graf     lowcore->svc_ilc = cpu_to_be16(env->int_svc_ilc);
483d5a43964SAlexander Graf     lowcore->svc_old_psw.mask = cpu_to_be64(get_psw_mask(env));
484d5a43964SAlexander Graf     lowcore->svc_old_psw.addr = cpu_to_be64(env->psw.addr + (env->int_svc_ilc));
485d5a43964SAlexander Graf     mask = be64_to_cpu(lowcore->svc_new_psw.mask);
486d5a43964SAlexander Graf     addr = be64_to_cpu(lowcore->svc_new_psw.addr);
487d5a43964SAlexander Graf 
488d5a43964SAlexander Graf     cpu_physical_memory_unmap(lowcore, len, 1, len);
489d5a43964SAlexander Graf 
490d5a43964SAlexander Graf     load_psw(env, mask, addr);
491d5a43964SAlexander Graf }
492d5a43964SAlexander Graf 
493a4e3ad19SAndreas Färber static void do_program_interrupt(CPUS390XState *env)
494d5a43964SAlexander Graf {
495d5a43964SAlexander Graf     uint64_t mask, addr;
496d5a43964SAlexander Graf     LowCore *lowcore;
497a8170e5eSAvi Kivity     hwaddr len = TARGET_PAGE_SIZE;
498d5a43964SAlexander Graf     int ilc = env->int_pgm_ilc;
499d5a43964SAlexander Graf 
500d5a43964SAlexander Graf     switch (ilc) {
501d5a43964SAlexander Graf     case ILC_LATER:
50219b0516fSBlue Swirl         ilc = get_ilc(cpu_ldub_code(env, env->psw.addr));
503d5a43964SAlexander Graf         break;
504d5a43964SAlexander Graf     case ILC_LATER_INC:
50519b0516fSBlue Swirl         ilc = get_ilc(cpu_ldub_code(env, env->psw.addr));
506d5a43964SAlexander Graf         env->psw.addr += ilc * 2;
507d5a43964SAlexander Graf         break;
508d5a43964SAlexander Graf     case ILC_LATER_INC_2:
50919b0516fSBlue Swirl         ilc = get_ilc(cpu_ldub_code(env, env->psw.addr)) * 2;
510d5a43964SAlexander Graf         env->psw.addr += ilc;
511d5a43964SAlexander Graf         break;
512d5a43964SAlexander Graf     }
513d5a43964SAlexander Graf 
5140d404541SRichard Henderson     qemu_log_mask(CPU_LOG_INT, "%s: code=0x%x ilc=%d\n",
5150d404541SRichard Henderson                   __func__, env->int_pgm_code, ilc);
516d5a43964SAlexander Graf 
517d5a43964SAlexander Graf     lowcore = cpu_physical_memory_map(env->psa, &len, 1);
518d5a43964SAlexander Graf 
519d5a43964SAlexander Graf     lowcore->pgm_ilc = cpu_to_be16(ilc);
520d5a43964SAlexander Graf     lowcore->pgm_code = cpu_to_be16(env->int_pgm_code);
521d5a43964SAlexander Graf     lowcore->program_old_psw.mask = cpu_to_be64(get_psw_mask(env));
522d5a43964SAlexander Graf     lowcore->program_old_psw.addr = cpu_to_be64(env->psw.addr);
523d5a43964SAlexander Graf     mask = be64_to_cpu(lowcore->program_new_psw.mask);
524d5a43964SAlexander Graf     addr = be64_to_cpu(lowcore->program_new_psw.addr);
525d5a43964SAlexander Graf 
526d5a43964SAlexander Graf     cpu_physical_memory_unmap(lowcore, len, 1, len);
527d5a43964SAlexander Graf 
52871e47088SBlue Swirl     DPRINTF("%s: %x %x %" PRIx64 " %" PRIx64 "\n", __func__,
529d5a43964SAlexander Graf             env->int_pgm_code, ilc, env->psw.mask,
530d5a43964SAlexander Graf             env->psw.addr);
531d5a43964SAlexander Graf 
532d5a43964SAlexander Graf     load_psw(env, mask, addr);
533d5a43964SAlexander Graf }
534d5a43964SAlexander Graf 
535d5a43964SAlexander Graf #define VIRTIO_SUBCODE_64 0x0D00
536d5a43964SAlexander Graf 
537a4e3ad19SAndreas Färber static void do_ext_interrupt(CPUS390XState *env)
538d5a43964SAlexander Graf {
539d5a43964SAlexander Graf     uint64_t mask, addr;
540d5a43964SAlexander Graf     LowCore *lowcore;
541a8170e5eSAvi Kivity     hwaddr len = TARGET_PAGE_SIZE;
542d5a43964SAlexander Graf     ExtQueue *q;
543d5a43964SAlexander Graf 
544d5a43964SAlexander Graf     if (!(env->psw.mask & PSW_MASK_EXT)) {
545d5a43964SAlexander Graf         cpu_abort(env, "Ext int w/o ext mask\n");
546d5a43964SAlexander Graf     }
547d5a43964SAlexander Graf 
548d5a43964SAlexander Graf     if (env->ext_index < 0 || env->ext_index > MAX_EXT_QUEUE) {
549d5a43964SAlexander Graf         cpu_abort(env, "Ext queue overrun: %d\n", env->ext_index);
550d5a43964SAlexander Graf     }
551d5a43964SAlexander Graf 
552d5a43964SAlexander Graf     q = &env->ext_queue[env->ext_index];
553d5a43964SAlexander Graf     lowcore = cpu_physical_memory_map(env->psa, &len, 1);
554d5a43964SAlexander Graf 
555d5a43964SAlexander Graf     lowcore->ext_int_code = cpu_to_be16(q->code);
556d5a43964SAlexander Graf     lowcore->ext_params = cpu_to_be32(q->param);
557d5a43964SAlexander Graf     lowcore->ext_params2 = cpu_to_be64(q->param64);
558d5a43964SAlexander Graf     lowcore->external_old_psw.mask = cpu_to_be64(get_psw_mask(env));
559d5a43964SAlexander Graf     lowcore->external_old_psw.addr = cpu_to_be64(env->psw.addr);
560d5a43964SAlexander Graf     lowcore->cpu_addr = cpu_to_be16(env->cpu_num | VIRTIO_SUBCODE_64);
561d5a43964SAlexander Graf     mask = be64_to_cpu(lowcore->external_new_psw.mask);
562d5a43964SAlexander Graf     addr = be64_to_cpu(lowcore->external_new_psw.addr);
563d5a43964SAlexander Graf 
564d5a43964SAlexander Graf     cpu_physical_memory_unmap(lowcore, len, 1, len);
565d5a43964SAlexander Graf 
566d5a43964SAlexander Graf     env->ext_index--;
567d5a43964SAlexander Graf     if (env->ext_index == -1) {
568d5a43964SAlexander Graf         env->pending_int &= ~INTERRUPT_EXT;
569d5a43964SAlexander Graf     }
570d5a43964SAlexander Graf 
57171e47088SBlue Swirl     DPRINTF("%s: %" PRIx64 " %" PRIx64 "\n", __func__,
572d5a43964SAlexander Graf             env->psw.mask, env->psw.addr);
573d5a43964SAlexander Graf 
574d5a43964SAlexander Graf     load_psw(env, mask, addr);
575d5a43964SAlexander Graf }
5763110e292SAlexander Graf 
577a4e3ad19SAndreas Färber void do_interrupt(CPUS390XState *env)
5783110e292SAlexander Graf {
5790d404541SRichard Henderson     qemu_log_mask(CPU_LOG_INT, "%s: %d at pc=%" PRIx64 "\n",
5800d404541SRichard Henderson                   __func__, env->exception_index, env->psw.addr);
581d5a43964SAlexander Graf 
582ef81522bSAlexander Graf     s390_add_running_cpu(env);
583d5a43964SAlexander Graf     /* handle external interrupts */
584d5a43964SAlexander Graf     if ((env->psw.mask & PSW_MASK_EXT) &&
585d5a43964SAlexander Graf         env->exception_index == -1) {
586d5a43964SAlexander Graf         if (env->pending_int & INTERRUPT_EXT) {
587d5a43964SAlexander Graf             /* code is already in env */
588d5a43964SAlexander Graf             env->exception_index = EXCP_EXT;
589d5a43964SAlexander Graf         } else if (env->pending_int & INTERRUPT_TOD) {
590d5a43964SAlexander Graf             cpu_inject_ext(env, 0x1004, 0, 0);
591d5a43964SAlexander Graf             env->exception_index = EXCP_EXT;
592d5a43964SAlexander Graf             env->pending_int &= ~INTERRUPT_EXT;
593d5a43964SAlexander Graf             env->pending_int &= ~INTERRUPT_TOD;
594d5a43964SAlexander Graf         } else if (env->pending_int & INTERRUPT_CPUTIMER) {
595d5a43964SAlexander Graf             cpu_inject_ext(env, 0x1005, 0, 0);
596d5a43964SAlexander Graf             env->exception_index = EXCP_EXT;
597d5a43964SAlexander Graf             env->pending_int &= ~INTERRUPT_EXT;
598d5a43964SAlexander Graf             env->pending_int &= ~INTERRUPT_TOD;
5993110e292SAlexander Graf         }
600d5a43964SAlexander Graf     }
601d5a43964SAlexander Graf 
602d5a43964SAlexander Graf     switch (env->exception_index) {
603d5a43964SAlexander Graf     case EXCP_PGM:
604d5a43964SAlexander Graf         do_program_interrupt(env);
605d5a43964SAlexander Graf         break;
606d5a43964SAlexander Graf     case EXCP_SVC:
607d5a43964SAlexander Graf         do_svc_interrupt(env);
608d5a43964SAlexander Graf         break;
609d5a43964SAlexander Graf     case EXCP_EXT:
610d5a43964SAlexander Graf         do_ext_interrupt(env);
611d5a43964SAlexander Graf         break;
612d5a43964SAlexander Graf     }
613d5a43964SAlexander Graf     env->exception_index = -1;
614d5a43964SAlexander Graf 
615d5a43964SAlexander Graf     if (!env->pending_int) {
616d5a43964SAlexander Graf         env->interrupt_request &= ~CPU_INTERRUPT_HARD;
617d5a43964SAlexander Graf     }
618d5a43964SAlexander Graf }
619d5a43964SAlexander Graf 
620d5a43964SAlexander Graf #endif /* CONFIG_USER_ONLY */
621