xref: /qemu/target/s390x/helper.c (revision 2c17449b3022ca9623c4a7e2a504a4150ac4ad30)
110ec5117SAlexander Graf /*
210ec5117SAlexander Graf  *  S/390 helpers
310ec5117SAlexander Graf  *
410ec5117SAlexander Graf  *  Copyright (c) 2009 Ulrich Hecht
5d5a43964SAlexander Graf  *  Copyright (c) 2011 Alexander Graf
610ec5117SAlexander Graf  *
710ec5117SAlexander Graf  * This library is free software; you can redistribute it and/or
810ec5117SAlexander Graf  * modify it under the terms of the GNU Lesser General Public
910ec5117SAlexander Graf  * License as published by the Free Software Foundation; either
1010ec5117SAlexander Graf  * version 2 of the License, or (at your option) any later version.
1110ec5117SAlexander Graf  *
1210ec5117SAlexander Graf  * This library is distributed in the hope that it will be useful,
1310ec5117SAlexander Graf  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1410ec5117SAlexander Graf  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1510ec5117SAlexander Graf  * Lesser General Public License for more details.
1610ec5117SAlexander Graf  *
1710ec5117SAlexander Graf  * You should have received a copy of the GNU Lesser General Public
1870539e18SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1910ec5117SAlexander Graf  */
2010ec5117SAlexander Graf 
2110ec5117SAlexander Graf #include "cpu.h"
22022c62cbSPaolo Bonzini #include "exec/gdbstub.h"
231de7afc9SPaolo Bonzini #include "qemu/timer.h"
24ef81522bSAlexander Graf #ifndef CONFIG_USER_ONLY
259c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
26ef81522bSAlexander Graf #endif
2710ec5117SAlexander Graf 
28d5a43964SAlexander Graf //#define DEBUG_S390
29d5a43964SAlexander Graf //#define DEBUG_S390_PTE
30d5a43964SAlexander Graf //#define DEBUG_S390_STDOUT
31d5a43964SAlexander Graf 
32d5a43964SAlexander Graf #ifdef DEBUG_S390
33d5a43964SAlexander Graf #ifdef DEBUG_S390_STDOUT
34d5a43964SAlexander Graf #define DPRINTF(fmt, ...) \
35d5a43964SAlexander Graf     do { fprintf(stderr, fmt, ## __VA_ARGS__); \
36d5a43964SAlexander Graf          qemu_log(fmt, ##__VA_ARGS__); } while (0)
37d5a43964SAlexander Graf #else
38d5a43964SAlexander Graf #define DPRINTF(fmt, ...) \
39d5a43964SAlexander Graf     do { qemu_log(fmt, ## __VA_ARGS__); } while (0)
40d5a43964SAlexander Graf #endif
41d5a43964SAlexander Graf #else
42d5a43964SAlexander Graf #define DPRINTF(fmt, ...) \
43d5a43964SAlexander Graf     do { } while (0)
44d5a43964SAlexander Graf #endif
45d5a43964SAlexander Graf 
46d5a43964SAlexander Graf #ifdef DEBUG_S390_PTE
47d5a43964SAlexander Graf #define PTE_DPRINTF DPRINTF
48d5a43964SAlexander Graf #else
49d5a43964SAlexander Graf #define PTE_DPRINTF(fmt, ...) \
50d5a43964SAlexander Graf     do { } while (0)
51d5a43964SAlexander Graf #endif
52d5a43964SAlexander Graf 
53d5a43964SAlexander Graf #ifndef CONFIG_USER_ONLY
548f22e0dfSAndreas Färber void s390x_tod_timer(void *opaque)
55d5a43964SAlexander Graf {
56b8ba6799SAndreas Färber     S390CPU *cpu = opaque;
57b8ba6799SAndreas Färber     CPUS390XState *env = &cpu->env;
58d5a43964SAlexander Graf 
59d5a43964SAlexander Graf     env->pending_int |= INTERRUPT_TOD;
60c3affe56SAndreas Färber     cpu_interrupt(CPU(cpu), CPU_INTERRUPT_HARD);
61d5a43964SAlexander Graf }
62d5a43964SAlexander Graf 
638f22e0dfSAndreas Färber void s390x_cpu_timer(void *opaque)
64d5a43964SAlexander Graf {
65b8ba6799SAndreas Färber     S390CPU *cpu = opaque;
66b8ba6799SAndreas Färber     CPUS390XState *env = &cpu->env;
67d5a43964SAlexander Graf 
68d5a43964SAlexander Graf     env->pending_int |= INTERRUPT_CPUTIMER;
69c3affe56SAndreas Färber     cpu_interrupt(CPU(cpu), CPU_INTERRUPT_HARD);
70d5a43964SAlexander Graf }
71d5a43964SAlexander Graf #endif
7210c339a0SAlexander Graf 
73564b863dSAndreas Färber S390CPU *cpu_s390x_init(const char *cpu_model)
7410ec5117SAlexander Graf {
7529e4bcb2SAndreas Färber     S390CPU *cpu;
7610ec5117SAlexander Graf 
7729e4bcb2SAndreas Färber     cpu = S390_CPU(object_new(TYPE_S390_CPU));
781f136632SAndreas Färber 
791f136632SAndreas Färber     object_property_set_bool(OBJECT(cpu), true, "realized", NULL);
801f136632SAndreas Färber 
81564b863dSAndreas Färber     return cpu;
8210ec5117SAlexander Graf }
8310ec5117SAlexander Graf 
84d5a43964SAlexander Graf #if defined(CONFIG_USER_ONLY)
85d5a43964SAlexander Graf 
8697a8ea5aSAndreas Färber void s390_cpu_do_interrupt(CPUState *cs)
87d5a43964SAlexander Graf {
8897a8ea5aSAndreas Färber     S390CPU *cpu = S390_CPU(cs);
8997a8ea5aSAndreas Färber     CPUS390XState *env = &cpu->env;
9097a8ea5aSAndreas Färber 
91d5a43964SAlexander Graf     env->exception_index = -1;
92d5a43964SAlexander Graf }
93d5a43964SAlexander Graf 
9471e47088SBlue Swirl int cpu_s390x_handle_mmu_fault(CPUS390XState *env, target_ulong address,
9571e47088SBlue Swirl                                int rw, int mmu_idx)
96d5a43964SAlexander Graf {
97d5a103cdSRichard Henderson     env->exception_index = EXCP_PGM;
98d5a103cdSRichard Henderson     env->int_pgm_code = PGM_ADDRESSING;
99d5a103cdSRichard Henderson     /* On real machines this value is dropped into LowMem.  Since this
100d5a103cdSRichard Henderson        is userland, simply put this someplace that cpu_loop can find it.  */
10171e47088SBlue Swirl     env->__excp_addr = address;
102d5a43964SAlexander Graf     return 1;
103d5a43964SAlexander Graf }
104d5a43964SAlexander Graf 
105b7e516ceSAndreas Färber #else /* !CONFIG_USER_ONLY */
10610c339a0SAlexander Graf 
107d5a43964SAlexander Graf /* Ensure to exit the TB after this call! */
10871e47088SBlue Swirl static void trigger_pgm_exception(CPUS390XState *env, uint32_t code,
109d5a103cdSRichard Henderson                                   uint32_t ilen)
11010c339a0SAlexander Graf {
111d5a43964SAlexander Graf     env->exception_index = EXCP_PGM;
112d5a43964SAlexander Graf     env->int_pgm_code = code;
113d5a103cdSRichard Henderson     env->int_pgm_ilen = ilen;
114d5a43964SAlexander Graf }
11510c339a0SAlexander Graf 
116a4e3ad19SAndreas Färber static int trans_bits(CPUS390XState *env, uint64_t mode)
117d5a43964SAlexander Graf {
118d5a43964SAlexander Graf     int bits = 0;
11910c339a0SAlexander Graf 
120d5a43964SAlexander Graf     switch (mode) {
121d5a43964SAlexander Graf     case PSW_ASC_PRIMARY:
122d5a43964SAlexander Graf         bits = 1;
123d5a43964SAlexander Graf         break;
124d5a43964SAlexander Graf     case PSW_ASC_SECONDARY:
125d5a43964SAlexander Graf         bits = 2;
126d5a43964SAlexander Graf         break;
127d5a43964SAlexander Graf     case PSW_ASC_HOME:
128d5a43964SAlexander Graf         bits = 3;
129d5a43964SAlexander Graf         break;
130d5a43964SAlexander Graf     default:
131d5a43964SAlexander Graf         cpu_abort(env, "unknown asc mode\n");
132d5a43964SAlexander Graf         break;
133d5a43964SAlexander Graf     }
13410c339a0SAlexander Graf 
135d5a43964SAlexander Graf     return bits;
136d5a43964SAlexander Graf }
137d5a43964SAlexander Graf 
13871e47088SBlue Swirl static void trigger_prot_fault(CPUS390XState *env, target_ulong vaddr,
13971e47088SBlue Swirl                                uint64_t mode)
140d5a43964SAlexander Graf {
141d5a103cdSRichard Henderson     int ilen = ILEN_LATER_INC;
142d5a43964SAlexander Graf     int bits = trans_bits(env, mode) | 4;
143d5a43964SAlexander Graf 
14471e47088SBlue Swirl     DPRINTF("%s: vaddr=%016" PRIx64 " bits=%d\n", __func__, vaddr, bits);
145d5a43964SAlexander Graf 
146d5a43964SAlexander Graf     stq_phys(env->psa + offsetof(LowCore, trans_exc_code), vaddr | bits);
147d5a103cdSRichard Henderson     trigger_pgm_exception(env, PGM_PROTECTION, ilen);
148d5a43964SAlexander Graf }
149d5a43964SAlexander Graf 
15071e47088SBlue Swirl static void trigger_page_fault(CPUS390XState *env, target_ulong vaddr,
15171e47088SBlue Swirl                                uint32_t type, uint64_t asc, int rw)
152d5a43964SAlexander Graf {
153d5a103cdSRichard Henderson     int ilen = ILEN_LATER;
154d5a43964SAlexander Graf     int bits = trans_bits(env, asc);
155d5a43964SAlexander Graf 
156d5a103cdSRichard Henderson     /* Code accesses have an undefined ilc.  */
157d5a43964SAlexander Graf     if (rw == 2) {
158d5a103cdSRichard Henderson         ilen = 2;
159d5a43964SAlexander Graf     }
160d5a43964SAlexander Graf 
16171e47088SBlue Swirl     DPRINTF("%s: vaddr=%016" PRIx64 " bits=%d\n", __func__, vaddr, bits);
162d5a43964SAlexander Graf 
163d5a43964SAlexander Graf     stq_phys(env->psa + offsetof(LowCore, trans_exc_code), vaddr | bits);
164d5a103cdSRichard Henderson     trigger_pgm_exception(env, type, ilen);
165d5a43964SAlexander Graf }
166d5a43964SAlexander Graf 
16771e47088SBlue Swirl static int mmu_translate_asce(CPUS390XState *env, target_ulong vaddr,
16871e47088SBlue Swirl                               uint64_t asc, uint64_t asce, int level,
16971e47088SBlue Swirl                               target_ulong *raddr, int *flags, int rw)
170d5a43964SAlexander Graf {
1712c17449bSEdgar E. Iglesias     CPUState *cs = ENV_GET_CPU(env);
172d5a43964SAlexander Graf     uint64_t offs = 0;
173d5a43964SAlexander Graf     uint64_t origin;
174d5a43964SAlexander Graf     uint64_t new_asce;
175d5a43964SAlexander Graf 
17671e47088SBlue Swirl     PTE_DPRINTF("%s: 0x%" PRIx64 "\n", __func__, asce);
177d5a43964SAlexander Graf 
178d5a43964SAlexander Graf     if (((level != _ASCE_TYPE_SEGMENT) && (asce & _REGION_ENTRY_INV)) ||
179d5a43964SAlexander Graf         ((level == _ASCE_TYPE_SEGMENT) && (asce & _SEGMENT_ENTRY_INV))) {
180d5a43964SAlexander Graf         /* XXX different regions have different faults */
18171e47088SBlue Swirl         DPRINTF("%s: invalid region\n", __func__);
182d5a43964SAlexander Graf         trigger_page_fault(env, vaddr, PGM_SEGMENT_TRANS, asc, rw);
183d5a43964SAlexander Graf         return -1;
184d5a43964SAlexander Graf     }
185d5a43964SAlexander Graf 
186d5a43964SAlexander Graf     if ((level <= _ASCE_TYPE_MASK) && ((asce & _ASCE_TYPE_MASK) != level)) {
187d5a43964SAlexander Graf         trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw);
188d5a43964SAlexander Graf         return -1;
189d5a43964SAlexander Graf     }
190d5a43964SAlexander Graf 
191d5a43964SAlexander Graf     if (asce & _ASCE_REAL_SPACE) {
192d5a43964SAlexander Graf         /* direct mapping */
193d5a43964SAlexander Graf 
194d5a43964SAlexander Graf         *raddr = vaddr;
195d4c430a8SPaul Brook         return 0;
19610c339a0SAlexander Graf     }
197d5a43964SAlexander Graf 
198d5a43964SAlexander Graf     origin = asce & _ASCE_ORIGIN;
199d5a43964SAlexander Graf 
200d5a43964SAlexander Graf     switch (level) {
201d5a43964SAlexander Graf     case _ASCE_TYPE_REGION1 + 4:
202d5a43964SAlexander Graf         offs = (vaddr >> 50) & 0x3ff8;
203d5a43964SAlexander Graf         break;
204d5a43964SAlexander Graf     case _ASCE_TYPE_REGION1:
205d5a43964SAlexander Graf         offs = (vaddr >> 39) & 0x3ff8;
206d5a43964SAlexander Graf         break;
207d5a43964SAlexander Graf     case _ASCE_TYPE_REGION2:
208d5a43964SAlexander Graf         offs = (vaddr >> 28) & 0x3ff8;
209d5a43964SAlexander Graf         break;
210d5a43964SAlexander Graf     case _ASCE_TYPE_REGION3:
211d5a43964SAlexander Graf         offs = (vaddr >> 17) & 0x3ff8;
212d5a43964SAlexander Graf         break;
213d5a43964SAlexander Graf     case _ASCE_TYPE_SEGMENT:
214d5a43964SAlexander Graf         offs = (vaddr >> 9) & 0x07f8;
215d5a43964SAlexander Graf         origin = asce & _SEGMENT_ENTRY_ORIGIN;
216d5a43964SAlexander Graf         break;
217d5a43964SAlexander Graf     }
218d5a43964SAlexander Graf 
219d5a43964SAlexander Graf     /* XXX region protection flags */
220d5a43964SAlexander Graf     /* *flags &= ~PAGE_WRITE */
221d5a43964SAlexander Graf 
2222c17449bSEdgar E. Iglesias     new_asce = ldq_phys(cs->as, origin + offs);
223d5a43964SAlexander Graf     PTE_DPRINTF("%s: 0x%" PRIx64 " + 0x%" PRIx64 " => 0x%016" PRIx64 "\n",
22471e47088SBlue Swirl                 __func__, origin, offs, new_asce);
225d5a43964SAlexander Graf 
226d5a43964SAlexander Graf     if (level != _ASCE_TYPE_SEGMENT) {
227d5a43964SAlexander Graf         /* yet another region */
228d5a43964SAlexander Graf         return mmu_translate_asce(env, vaddr, asc, new_asce, level - 4, raddr,
229d5a43964SAlexander Graf                                   flags, rw);
230d5a43964SAlexander Graf     }
231d5a43964SAlexander Graf 
232d5a43964SAlexander Graf     /* PTE */
233d5a43964SAlexander Graf     if (new_asce & _PAGE_INVALID) {
23471e47088SBlue Swirl         DPRINTF("%s: PTE=0x%" PRIx64 " invalid\n", __func__, new_asce);
235d5a43964SAlexander Graf         trigger_page_fault(env, vaddr, PGM_PAGE_TRANS, asc, rw);
236d5a43964SAlexander Graf         return -1;
237d5a43964SAlexander Graf     }
238d5a43964SAlexander Graf 
239d5a43964SAlexander Graf     if (new_asce & _PAGE_RO) {
240d5a43964SAlexander Graf         *flags &= ~PAGE_WRITE;
241d5a43964SAlexander Graf     }
242d5a43964SAlexander Graf 
243d5a43964SAlexander Graf     *raddr = new_asce & _ASCE_ORIGIN;
244d5a43964SAlexander Graf 
24571e47088SBlue Swirl     PTE_DPRINTF("%s: PTE=0x%" PRIx64 "\n", __func__, new_asce);
246d5a43964SAlexander Graf 
247d5a43964SAlexander Graf     return 0;
248d5a43964SAlexander Graf }
249d5a43964SAlexander Graf 
25071e47088SBlue Swirl static int mmu_translate_asc(CPUS390XState *env, target_ulong vaddr,
25171e47088SBlue Swirl                              uint64_t asc, target_ulong *raddr, int *flags,
25271e47088SBlue Swirl                              int rw)
253d5a43964SAlexander Graf {
254d5a43964SAlexander Graf     uint64_t asce = 0;
255d5a43964SAlexander Graf     int level, new_level;
256d5a43964SAlexander Graf     int r;
257d5a43964SAlexander Graf 
258d5a43964SAlexander Graf     switch (asc) {
259d5a43964SAlexander Graf     case PSW_ASC_PRIMARY:
26071e47088SBlue Swirl         PTE_DPRINTF("%s: asc=primary\n", __func__);
261d5a43964SAlexander Graf         asce = env->cregs[1];
262d5a43964SAlexander Graf         break;
263d5a43964SAlexander Graf     case PSW_ASC_SECONDARY:
26471e47088SBlue Swirl         PTE_DPRINTF("%s: asc=secondary\n", __func__);
265d5a43964SAlexander Graf         asce = env->cregs[7];
266d5a43964SAlexander Graf         break;
267d5a43964SAlexander Graf     case PSW_ASC_HOME:
26871e47088SBlue Swirl         PTE_DPRINTF("%s: asc=home\n", __func__);
269d5a43964SAlexander Graf         asce = env->cregs[13];
270d5a43964SAlexander Graf         break;
271d5a43964SAlexander Graf     }
272d5a43964SAlexander Graf 
273d5a43964SAlexander Graf     switch (asce & _ASCE_TYPE_MASK) {
274d5a43964SAlexander Graf     case _ASCE_TYPE_REGION1:
275d5a43964SAlexander Graf         break;
276d5a43964SAlexander Graf     case _ASCE_TYPE_REGION2:
277d5a43964SAlexander Graf         if (vaddr & 0xffe0000000000000ULL) {
278d5a43964SAlexander Graf             DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64
27971e47088SBlue Swirl                     " 0xffe0000000000000ULL\n", __func__, vaddr);
280d5a43964SAlexander Graf             trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw);
281d5a43964SAlexander Graf             return -1;
282d5a43964SAlexander Graf         }
283d5a43964SAlexander Graf         break;
284d5a43964SAlexander Graf     case _ASCE_TYPE_REGION3:
285d5a43964SAlexander Graf         if (vaddr & 0xfffffc0000000000ULL) {
286d5a43964SAlexander Graf             DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64
28771e47088SBlue Swirl                     " 0xfffffc0000000000ULL\n", __func__, vaddr);
288d5a43964SAlexander Graf             trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw);
289d5a43964SAlexander Graf             return -1;
290d5a43964SAlexander Graf         }
291d5a43964SAlexander Graf         break;
292d5a43964SAlexander Graf     case _ASCE_TYPE_SEGMENT:
293d5a43964SAlexander Graf         if (vaddr & 0xffffffff80000000ULL) {
294d5a43964SAlexander Graf             DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64
29571e47088SBlue Swirl                     " 0xffffffff80000000ULL\n", __func__, vaddr);
296d5a43964SAlexander Graf             trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw);
297d5a43964SAlexander Graf             return -1;
298d5a43964SAlexander Graf         }
299d5a43964SAlexander Graf         break;
300d5a43964SAlexander Graf     }
301d5a43964SAlexander Graf 
302d5a43964SAlexander Graf     /* fake level above current */
303d5a43964SAlexander Graf     level = asce & _ASCE_TYPE_MASK;
304d5a43964SAlexander Graf     new_level = level + 4;
305d5a43964SAlexander Graf     asce = (asce & ~_ASCE_TYPE_MASK) | (new_level & _ASCE_TYPE_MASK);
306d5a43964SAlexander Graf 
307d5a43964SAlexander Graf     r = mmu_translate_asce(env, vaddr, asc, asce, new_level, raddr, flags, rw);
308d5a43964SAlexander Graf 
309d5a43964SAlexander Graf     if ((rw == 1) && !(*flags & PAGE_WRITE)) {
310d5a43964SAlexander Graf         trigger_prot_fault(env, vaddr, asc);
311d5a43964SAlexander Graf         return -1;
312d5a43964SAlexander Graf     }
313d5a43964SAlexander Graf 
314d5a43964SAlexander Graf     return r;
315d5a43964SAlexander Graf }
316d5a43964SAlexander Graf 
317a4e3ad19SAndreas Färber int mmu_translate(CPUS390XState *env, target_ulong vaddr, int rw, uint64_t asc,
318d5a43964SAlexander Graf                   target_ulong *raddr, int *flags)
319d5a43964SAlexander Graf {
320d5a43964SAlexander Graf     int r = -1;
321b9959138SAlexander Graf     uint8_t *sk;
322d5a43964SAlexander Graf 
323d5a43964SAlexander Graf     *flags = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
324d5a43964SAlexander Graf     vaddr &= TARGET_PAGE_MASK;
325d5a43964SAlexander Graf 
326d5a43964SAlexander Graf     if (!(env->psw.mask & PSW_MASK_DAT)) {
327d5a43964SAlexander Graf         *raddr = vaddr;
328d5a43964SAlexander Graf         r = 0;
329d5a43964SAlexander Graf         goto out;
330d5a43964SAlexander Graf     }
331d5a43964SAlexander Graf 
332d5a43964SAlexander Graf     switch (asc) {
333d5a43964SAlexander Graf     case PSW_ASC_PRIMARY:
334d5a43964SAlexander Graf     case PSW_ASC_HOME:
335d5a43964SAlexander Graf         r = mmu_translate_asc(env, vaddr, asc, raddr, flags, rw);
336d5a43964SAlexander Graf         break;
337d5a43964SAlexander Graf     case PSW_ASC_SECONDARY:
338d5a43964SAlexander Graf         /*
339d5a43964SAlexander Graf          * Instruction: Primary
340d5a43964SAlexander Graf          * Data: Secondary
341d5a43964SAlexander Graf          */
342d5a43964SAlexander Graf         if (rw == 2) {
343d5a43964SAlexander Graf             r = mmu_translate_asc(env, vaddr, PSW_ASC_PRIMARY, raddr, flags,
344d5a43964SAlexander Graf                                   rw);
345d5a43964SAlexander Graf             *flags &= ~(PAGE_READ | PAGE_WRITE);
346d5a43964SAlexander Graf         } else {
347d5a43964SAlexander Graf             r = mmu_translate_asc(env, vaddr, PSW_ASC_SECONDARY, raddr, flags,
348d5a43964SAlexander Graf                                   rw);
349d5a43964SAlexander Graf             *flags &= ~(PAGE_EXEC);
350d5a43964SAlexander Graf         }
351d5a43964SAlexander Graf         break;
352d5a43964SAlexander Graf     case PSW_ASC_ACCREG:
353d5a43964SAlexander Graf     default:
354d5a43964SAlexander Graf         hw_error("guest switched to unknown asc mode\n");
355d5a43964SAlexander Graf         break;
356d5a43964SAlexander Graf     }
357d5a43964SAlexander Graf 
358d5a43964SAlexander Graf  out:
359d5a43964SAlexander Graf     /* Convert real address -> absolute address */
360d5a43964SAlexander Graf     if (*raddr < 0x2000) {
361d5a43964SAlexander Graf         *raddr = *raddr + env->psa;
362d5a43964SAlexander Graf     }
363d5a43964SAlexander Graf 
364b9959138SAlexander Graf     if (*raddr <= ram_size) {
365b9959138SAlexander Graf         sk = &env->storage_keys[*raddr / TARGET_PAGE_SIZE];
366b9959138SAlexander Graf         if (*flags & PAGE_READ) {
367b9959138SAlexander Graf             *sk |= SK_R;
368b9959138SAlexander Graf         }
369b9959138SAlexander Graf 
370b9959138SAlexander Graf         if (*flags & PAGE_WRITE) {
371b9959138SAlexander Graf             *sk |= SK_C;
372b9959138SAlexander Graf         }
373b9959138SAlexander Graf     }
374b9959138SAlexander Graf 
375d5a43964SAlexander Graf     return r;
376d5a43964SAlexander Graf }
377d5a43964SAlexander Graf 
37871e47088SBlue Swirl int cpu_s390x_handle_mmu_fault(CPUS390XState *env, target_ulong orig_vaddr,
37971e47088SBlue Swirl                                int rw, int mmu_idx)
380d5a43964SAlexander Graf {
381d5a43964SAlexander Graf     uint64_t asc = env->psw.mask & PSW_MASK_ASC;
382d5a43964SAlexander Graf     target_ulong vaddr, raddr;
383d5a43964SAlexander Graf     int prot;
384d5a43964SAlexander Graf 
38597b348e7SBlue Swirl     DPRINTF("%s: address 0x%" PRIx64 " rw %d mmu_idx %d\n",
38607cc7d12SAndreas Färber             __func__, orig_vaddr, rw, mmu_idx);
387d5a43964SAlexander Graf 
38871e47088SBlue Swirl     orig_vaddr &= TARGET_PAGE_MASK;
38971e47088SBlue Swirl     vaddr = orig_vaddr;
390d5a43964SAlexander Graf 
391d5a43964SAlexander Graf     /* 31-Bit mode */
392d5a43964SAlexander Graf     if (!(env->psw.mask & PSW_MASK_64)) {
393d5a43964SAlexander Graf         vaddr &= 0x7fffffff;
394d5a43964SAlexander Graf     }
395d5a43964SAlexander Graf 
396d5a43964SAlexander Graf     if (mmu_translate(env, vaddr, rw, asc, &raddr, &prot)) {
397d5a43964SAlexander Graf         /* Translation ended in exception */
398d5a43964SAlexander Graf         return 1;
399d5a43964SAlexander Graf     }
400d5a43964SAlexander Graf 
401d5a43964SAlexander Graf     /* check out of RAM access */
402d5a43964SAlexander Graf     if (raddr > (ram_size + virtio_size)) {
403a6f921b0SAndreas Färber         DPRINTF("%s: raddr %" PRIx64 " > ram_size %" PRIx64 "\n", __func__,
404a6f921b0SAndreas Färber                 (uint64_t)raddr, (uint64_t)ram_size);
405d5a103cdSRichard Henderson         trigger_pgm_exception(env, PGM_ADDRESSING, ILEN_LATER);
406d5a43964SAlexander Graf         return 1;
407d5a43964SAlexander Graf     }
408d5a43964SAlexander Graf 
40971e47088SBlue Swirl     DPRINTF("%s: set tlb %" PRIx64 " -> %" PRIx64 " (%x)\n", __func__,
410d5a43964SAlexander Graf             (uint64_t)vaddr, (uint64_t)raddr, prot);
411d5a43964SAlexander Graf 
41271e47088SBlue Swirl     tlb_set_page(env, orig_vaddr, raddr, prot,
413d5a43964SAlexander Graf                  mmu_idx, TARGET_PAGE_SIZE);
414d5a43964SAlexander Graf 
415d5a43964SAlexander Graf     return 0;
416d5a43964SAlexander Graf }
417d5a43964SAlexander Graf 
41800b941e5SAndreas Färber hwaddr s390_cpu_get_phys_page_debug(CPUState *cs, vaddr vaddr)
419d5a43964SAlexander Graf {
42000b941e5SAndreas Färber     S390CPU *cpu = S390_CPU(cs);
42100b941e5SAndreas Färber     CPUS390XState *env = &cpu->env;
422d5a43964SAlexander Graf     target_ulong raddr;
423d5a43964SAlexander Graf     int prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
424d5a43964SAlexander Graf     int old_exc = env->exception_index;
425d5a43964SAlexander Graf     uint64_t asc = env->psw.mask & PSW_MASK_ASC;
426d5a43964SAlexander Graf 
427d5a43964SAlexander Graf     /* 31-Bit mode */
428d5a43964SAlexander Graf     if (!(env->psw.mask & PSW_MASK_64)) {
429d5a43964SAlexander Graf         vaddr &= 0x7fffffff;
430d5a43964SAlexander Graf     }
431d5a43964SAlexander Graf 
432d5a43964SAlexander Graf     mmu_translate(env, vaddr, 2, asc, &raddr, &prot);
433d5a43964SAlexander Graf     env->exception_index = old_exc;
434d5a43964SAlexander Graf 
435d5a43964SAlexander Graf     return raddr;
436d5a43964SAlexander Graf }
437d5a43964SAlexander Graf 
438a4e3ad19SAndreas Färber void load_psw(CPUS390XState *env, uint64_t mask, uint64_t addr)
439d5a43964SAlexander Graf {
440d5a43964SAlexander Graf     if (mask & PSW_MASK_WAIT) {
44149e15878SAndreas Färber         S390CPU *cpu = s390_env_get_cpu(env);
442259186a7SAndreas Färber         CPUState *cs = CPU(cpu);
443ef81522bSAlexander Graf         if (!(mask & (PSW_MASK_IO | PSW_MASK_EXT | PSW_MASK_MCHECK))) {
44449e15878SAndreas Färber             if (s390_del_running_cpu(cpu) == 0) {
445ef81522bSAlexander Graf #ifndef CONFIG_USER_ONLY
446ef81522bSAlexander Graf                 qemu_system_shutdown_request();
447ef81522bSAlexander Graf #endif
448ef81522bSAlexander Graf             }
449ef81522bSAlexander Graf         }
450259186a7SAndreas Färber         cs->halted = 1;
451d5a43964SAlexander Graf         env->exception_index = EXCP_HLT;
452d5a43964SAlexander Graf     }
453d5a43964SAlexander Graf 
454d5a43964SAlexander Graf     env->psw.addr = addr;
455d5a43964SAlexander Graf     env->psw.mask = mask;
45651855ecfSRichard Henderson     env->cc_op = (mask >> 44) & 3;
457d5a43964SAlexander Graf }
458d5a43964SAlexander Graf 
459a4e3ad19SAndreas Färber static uint64_t get_psw_mask(CPUS390XState *env)
460d5a43964SAlexander Graf {
46151855ecfSRichard Henderson     uint64_t r;
462d5a43964SAlexander Graf 
463d5a43964SAlexander Graf     env->cc_op = calc_cc(env, env->cc_op, env->cc_src, env->cc_dst, env->cc_vr);
464d5a43964SAlexander Graf 
46551855ecfSRichard Henderson     r = env->psw.mask;
46651855ecfSRichard Henderson     r &= ~PSW_MASK_CC;
467d5a43964SAlexander Graf     assert(!(env->cc_op & ~3));
46851855ecfSRichard Henderson     r |= (uint64_t)env->cc_op << 44;
469d5a43964SAlexander Graf 
470d5a43964SAlexander Graf     return r;
471d5a43964SAlexander Graf }
472d5a43964SAlexander Graf 
4734782a23bSCornelia Huck static LowCore *cpu_map_lowcore(CPUS390XState *env)
4744782a23bSCornelia Huck {
4754782a23bSCornelia Huck     LowCore *lowcore;
4764782a23bSCornelia Huck     hwaddr len = sizeof(LowCore);
4774782a23bSCornelia Huck 
4784782a23bSCornelia Huck     lowcore = cpu_physical_memory_map(env->psa, &len, 1);
4794782a23bSCornelia Huck 
4804782a23bSCornelia Huck     if (len < sizeof(LowCore)) {
4814782a23bSCornelia Huck         cpu_abort(env, "Could not map lowcore\n");
4824782a23bSCornelia Huck     }
4834782a23bSCornelia Huck 
4844782a23bSCornelia Huck     return lowcore;
4854782a23bSCornelia Huck }
4864782a23bSCornelia Huck 
4874782a23bSCornelia Huck static void cpu_unmap_lowcore(LowCore *lowcore)
4884782a23bSCornelia Huck {
4894782a23bSCornelia Huck     cpu_physical_memory_unmap(lowcore, sizeof(LowCore), 1, sizeof(LowCore));
4904782a23bSCornelia Huck }
4914782a23bSCornelia Huck 
49238322ed6SCornelia Huck void *s390_cpu_physical_memory_map(CPUS390XState *env, hwaddr addr, hwaddr *len,
49338322ed6SCornelia Huck                                    int is_write)
49438322ed6SCornelia Huck {
49538322ed6SCornelia Huck     hwaddr start = addr;
49638322ed6SCornelia Huck 
49738322ed6SCornelia Huck     /* Mind the prefix area. */
49838322ed6SCornelia Huck     if (addr < 8192) {
49938322ed6SCornelia Huck         /* Map the lowcore. */
50038322ed6SCornelia Huck         start += env->psa;
50138322ed6SCornelia Huck         *len = MIN(*len, 8192 - addr);
50238322ed6SCornelia Huck     } else if ((addr >= env->psa) && (addr < env->psa + 8192)) {
50338322ed6SCornelia Huck         /* Map the 0 page. */
50438322ed6SCornelia Huck         start -= env->psa;
50538322ed6SCornelia Huck         *len = MIN(*len, 8192 - start);
50638322ed6SCornelia Huck     }
50738322ed6SCornelia Huck 
50838322ed6SCornelia Huck     return cpu_physical_memory_map(start, len, is_write);
50938322ed6SCornelia Huck }
51038322ed6SCornelia Huck 
51138322ed6SCornelia Huck void s390_cpu_physical_memory_unmap(CPUS390XState *env, void *addr, hwaddr len,
51238322ed6SCornelia Huck                                     int is_write)
51338322ed6SCornelia Huck {
51438322ed6SCornelia Huck     cpu_physical_memory_unmap(addr, len, is_write, len);
51538322ed6SCornelia Huck }
51638322ed6SCornelia Huck 
517a4e3ad19SAndreas Färber static void do_svc_interrupt(CPUS390XState *env)
518d5a43964SAlexander Graf {
519d5a43964SAlexander Graf     uint64_t mask, addr;
520d5a43964SAlexander Graf     LowCore *lowcore;
521d5a43964SAlexander Graf 
5224782a23bSCornelia Huck     lowcore = cpu_map_lowcore(env);
523d5a43964SAlexander Graf 
524d5a43964SAlexander Graf     lowcore->svc_code = cpu_to_be16(env->int_svc_code);
525d5a103cdSRichard Henderson     lowcore->svc_ilen = cpu_to_be16(env->int_svc_ilen);
526d5a43964SAlexander Graf     lowcore->svc_old_psw.mask = cpu_to_be64(get_psw_mask(env));
527d5a103cdSRichard Henderson     lowcore->svc_old_psw.addr = cpu_to_be64(env->psw.addr + env->int_svc_ilen);
528d5a43964SAlexander Graf     mask = be64_to_cpu(lowcore->svc_new_psw.mask);
529d5a43964SAlexander Graf     addr = be64_to_cpu(lowcore->svc_new_psw.addr);
530d5a43964SAlexander Graf 
5314782a23bSCornelia Huck     cpu_unmap_lowcore(lowcore);
532d5a43964SAlexander Graf 
533d5a43964SAlexander Graf     load_psw(env, mask, addr);
534d5a43964SAlexander Graf }
535d5a43964SAlexander Graf 
536a4e3ad19SAndreas Färber static void do_program_interrupt(CPUS390XState *env)
537d5a43964SAlexander Graf {
538d5a43964SAlexander Graf     uint64_t mask, addr;
539d5a43964SAlexander Graf     LowCore *lowcore;
540d5a103cdSRichard Henderson     int ilen = env->int_pgm_ilen;
541d5a43964SAlexander Graf 
542d5a103cdSRichard Henderson     switch (ilen) {
543d5a103cdSRichard Henderson     case ILEN_LATER:
544d5a103cdSRichard Henderson         ilen = get_ilen(cpu_ldub_code(env, env->psw.addr));
545d5a43964SAlexander Graf         break;
546d5a103cdSRichard Henderson     case ILEN_LATER_INC:
547d5a103cdSRichard Henderson         ilen = get_ilen(cpu_ldub_code(env, env->psw.addr));
548d5a103cdSRichard Henderson         env->psw.addr += ilen;
549d5a43964SAlexander Graf         break;
550d5a103cdSRichard Henderson     default:
551d5a103cdSRichard Henderson         assert(ilen == 2 || ilen == 4 || ilen == 6);
552d5a43964SAlexander Graf     }
553d5a43964SAlexander Graf 
554d5a103cdSRichard Henderson     qemu_log_mask(CPU_LOG_INT, "%s: code=0x%x ilen=%d\n",
555d5a103cdSRichard Henderson                   __func__, env->int_pgm_code, ilen);
556d5a43964SAlexander Graf 
5574782a23bSCornelia Huck     lowcore = cpu_map_lowcore(env);
558d5a43964SAlexander Graf 
559d5a103cdSRichard Henderson     lowcore->pgm_ilen = cpu_to_be16(ilen);
560d5a43964SAlexander Graf     lowcore->pgm_code = cpu_to_be16(env->int_pgm_code);
561d5a43964SAlexander Graf     lowcore->program_old_psw.mask = cpu_to_be64(get_psw_mask(env));
562d5a43964SAlexander Graf     lowcore->program_old_psw.addr = cpu_to_be64(env->psw.addr);
563d5a43964SAlexander Graf     mask = be64_to_cpu(lowcore->program_new_psw.mask);
564d5a43964SAlexander Graf     addr = be64_to_cpu(lowcore->program_new_psw.addr);
565d5a43964SAlexander Graf 
5664782a23bSCornelia Huck     cpu_unmap_lowcore(lowcore);
567d5a43964SAlexander Graf 
56871e47088SBlue Swirl     DPRINTF("%s: %x %x %" PRIx64 " %" PRIx64 "\n", __func__,
569d5a103cdSRichard Henderson             env->int_pgm_code, ilen, env->psw.mask,
570d5a43964SAlexander Graf             env->psw.addr);
571d5a43964SAlexander Graf 
572d5a43964SAlexander Graf     load_psw(env, mask, addr);
573d5a43964SAlexander Graf }
574d5a43964SAlexander Graf 
575d5a43964SAlexander Graf #define VIRTIO_SUBCODE_64 0x0D00
576d5a43964SAlexander Graf 
577a4e3ad19SAndreas Färber static void do_ext_interrupt(CPUS390XState *env)
578d5a43964SAlexander Graf {
579d5a43964SAlexander Graf     uint64_t mask, addr;
580d5a43964SAlexander Graf     LowCore *lowcore;
581d5a43964SAlexander Graf     ExtQueue *q;
582d5a43964SAlexander Graf 
583d5a43964SAlexander Graf     if (!(env->psw.mask & PSW_MASK_EXT)) {
584d5a43964SAlexander Graf         cpu_abort(env, "Ext int w/o ext mask\n");
585d5a43964SAlexander Graf     }
586d5a43964SAlexander Graf 
587d5a43964SAlexander Graf     if (env->ext_index < 0 || env->ext_index > MAX_EXT_QUEUE) {
588d5a43964SAlexander Graf         cpu_abort(env, "Ext queue overrun: %d\n", env->ext_index);
589d5a43964SAlexander Graf     }
590d5a43964SAlexander Graf 
591d5a43964SAlexander Graf     q = &env->ext_queue[env->ext_index];
5924782a23bSCornelia Huck     lowcore = cpu_map_lowcore(env);
593d5a43964SAlexander Graf 
594d5a43964SAlexander Graf     lowcore->ext_int_code = cpu_to_be16(q->code);
595d5a43964SAlexander Graf     lowcore->ext_params = cpu_to_be32(q->param);
596d5a43964SAlexander Graf     lowcore->ext_params2 = cpu_to_be64(q->param64);
597d5a43964SAlexander Graf     lowcore->external_old_psw.mask = cpu_to_be64(get_psw_mask(env));
598d5a43964SAlexander Graf     lowcore->external_old_psw.addr = cpu_to_be64(env->psw.addr);
599d5a43964SAlexander Graf     lowcore->cpu_addr = cpu_to_be16(env->cpu_num | VIRTIO_SUBCODE_64);
600d5a43964SAlexander Graf     mask = be64_to_cpu(lowcore->external_new_psw.mask);
601d5a43964SAlexander Graf     addr = be64_to_cpu(lowcore->external_new_psw.addr);
602d5a43964SAlexander Graf 
6034782a23bSCornelia Huck     cpu_unmap_lowcore(lowcore);
604d5a43964SAlexander Graf 
605d5a43964SAlexander Graf     env->ext_index--;
606d5a43964SAlexander Graf     if (env->ext_index == -1) {
607d5a43964SAlexander Graf         env->pending_int &= ~INTERRUPT_EXT;
608d5a43964SAlexander Graf     }
609d5a43964SAlexander Graf 
61071e47088SBlue Swirl     DPRINTF("%s: %" PRIx64 " %" PRIx64 "\n", __func__,
611d5a43964SAlexander Graf             env->psw.mask, env->psw.addr);
612d5a43964SAlexander Graf 
613d5a43964SAlexander Graf     load_psw(env, mask, addr);
614d5a43964SAlexander Graf }
6153110e292SAlexander Graf 
6165d69c547SCornelia Huck static void do_io_interrupt(CPUS390XState *env)
6175d69c547SCornelia Huck {
6185d69c547SCornelia Huck     LowCore *lowcore;
6195d69c547SCornelia Huck     IOIntQueue *q;
6205d69c547SCornelia Huck     uint8_t isc;
6215d69c547SCornelia Huck     int disable = 1;
6225d69c547SCornelia Huck     int found = 0;
6235d69c547SCornelia Huck 
6245d69c547SCornelia Huck     if (!(env->psw.mask & PSW_MASK_IO)) {
6255d69c547SCornelia Huck         cpu_abort(env, "I/O int w/o I/O mask\n");
6265d69c547SCornelia Huck     }
6275d69c547SCornelia Huck 
6285d69c547SCornelia Huck     for (isc = 0; isc < ARRAY_SIZE(env->io_index); isc++) {
62991b0a8f3SCornelia Huck         uint64_t isc_bits;
63091b0a8f3SCornelia Huck 
6315d69c547SCornelia Huck         if (env->io_index[isc] < 0) {
6325d69c547SCornelia Huck             continue;
6335d69c547SCornelia Huck         }
6345d69c547SCornelia Huck         if (env->io_index[isc] > MAX_IO_QUEUE) {
6355d69c547SCornelia Huck             cpu_abort(env, "I/O queue overrun for isc %d: %d\n",
6365d69c547SCornelia Huck                       isc, env->io_index[isc]);
6375d69c547SCornelia Huck         }
6385d69c547SCornelia Huck 
6395d69c547SCornelia Huck         q = &env->io_queue[env->io_index[isc]][isc];
64091b0a8f3SCornelia Huck         isc_bits = ISC_TO_ISC_BITS(IO_INT_WORD_ISC(q->word));
64191b0a8f3SCornelia Huck         if (!(env->cregs[6] & isc_bits)) {
6425d69c547SCornelia Huck             disable = 0;
6435d69c547SCornelia Huck             continue;
6445d69c547SCornelia Huck         }
645bd9a8d85SCornelia Huck         if (!found) {
646bd9a8d85SCornelia Huck             uint64_t mask, addr;
647bd9a8d85SCornelia Huck 
6485d69c547SCornelia Huck             found = 1;
6495d69c547SCornelia Huck             lowcore = cpu_map_lowcore(env);
6505d69c547SCornelia Huck 
6515d69c547SCornelia Huck             lowcore->subchannel_id = cpu_to_be16(q->id);
6525d69c547SCornelia Huck             lowcore->subchannel_nr = cpu_to_be16(q->nr);
6535d69c547SCornelia Huck             lowcore->io_int_parm = cpu_to_be32(q->parm);
6545d69c547SCornelia Huck             lowcore->io_int_word = cpu_to_be32(q->word);
6555d69c547SCornelia Huck             lowcore->io_old_psw.mask = cpu_to_be64(get_psw_mask(env));
6565d69c547SCornelia Huck             lowcore->io_old_psw.addr = cpu_to_be64(env->psw.addr);
6575d69c547SCornelia Huck             mask = be64_to_cpu(lowcore->io_new_psw.mask);
6585d69c547SCornelia Huck             addr = be64_to_cpu(lowcore->io_new_psw.addr);
6595d69c547SCornelia Huck 
6605d69c547SCornelia Huck             cpu_unmap_lowcore(lowcore);
6615d69c547SCornelia Huck 
6625d69c547SCornelia Huck             env->io_index[isc]--;
663bd9a8d85SCornelia Huck 
664bd9a8d85SCornelia Huck             DPRINTF("%s: %" PRIx64 " %" PRIx64 "\n", __func__,
665bd9a8d85SCornelia Huck                     env->psw.mask, env->psw.addr);
666bd9a8d85SCornelia Huck             load_psw(env, mask, addr);
667bd9a8d85SCornelia Huck         }
668b22dd124SStefan Weil         if (env->io_index[isc] >= 0) {
6695d69c547SCornelia Huck             disable = 0;
6705d69c547SCornelia Huck         }
671bd9a8d85SCornelia Huck         continue;
6725d69c547SCornelia Huck     }
6735d69c547SCornelia Huck 
6745d69c547SCornelia Huck     if (disable) {
6755d69c547SCornelia Huck         env->pending_int &= ~INTERRUPT_IO;
6765d69c547SCornelia Huck     }
6775d69c547SCornelia Huck 
6785d69c547SCornelia Huck }
6795d69c547SCornelia Huck 
6805d69c547SCornelia Huck static void do_mchk_interrupt(CPUS390XState *env)
6815d69c547SCornelia Huck {
6825d69c547SCornelia Huck     uint64_t mask, addr;
6835d69c547SCornelia Huck     LowCore *lowcore;
6845d69c547SCornelia Huck     MchkQueue *q;
6855d69c547SCornelia Huck     int i;
6865d69c547SCornelia Huck 
6875d69c547SCornelia Huck     if (!(env->psw.mask & PSW_MASK_MCHECK)) {
6885d69c547SCornelia Huck         cpu_abort(env, "Machine check w/o mchk mask\n");
6895d69c547SCornelia Huck     }
6905d69c547SCornelia Huck 
6915d69c547SCornelia Huck     if (env->mchk_index < 0 || env->mchk_index > MAX_MCHK_QUEUE) {
6925d69c547SCornelia Huck         cpu_abort(env, "Mchk queue overrun: %d\n", env->mchk_index);
6935d69c547SCornelia Huck     }
6945d69c547SCornelia Huck 
6955d69c547SCornelia Huck     q = &env->mchk_queue[env->mchk_index];
6965d69c547SCornelia Huck 
6975d69c547SCornelia Huck     if (q->type != 1) {
6985d69c547SCornelia Huck         /* Don't know how to handle this... */
6995d69c547SCornelia Huck         cpu_abort(env, "Unknown machine check type %d\n", q->type);
7005d69c547SCornelia Huck     }
7015d69c547SCornelia Huck     if (!(env->cregs[14] & (1 << 28))) {
7025d69c547SCornelia Huck         /* CRW machine checks disabled */
7035d69c547SCornelia Huck         return;
7045d69c547SCornelia Huck     }
7055d69c547SCornelia Huck 
7065d69c547SCornelia Huck     lowcore = cpu_map_lowcore(env);
7075d69c547SCornelia Huck 
7085d69c547SCornelia Huck     for (i = 0; i < 16; i++) {
7095d69c547SCornelia Huck         lowcore->floating_pt_save_area[i] = cpu_to_be64(env->fregs[i].ll);
7105d69c547SCornelia Huck         lowcore->gpregs_save_area[i] = cpu_to_be64(env->regs[i]);
7115d69c547SCornelia Huck         lowcore->access_regs_save_area[i] = cpu_to_be32(env->aregs[i]);
7125d69c547SCornelia Huck         lowcore->cregs_save_area[i] = cpu_to_be64(env->cregs[i]);
7135d69c547SCornelia Huck     }
7145d69c547SCornelia Huck     lowcore->prefixreg_save_area = cpu_to_be32(env->psa);
7155d69c547SCornelia Huck     lowcore->fpt_creg_save_area = cpu_to_be32(env->fpc);
7165d69c547SCornelia Huck     lowcore->tod_progreg_save_area = cpu_to_be32(env->todpr);
7175d69c547SCornelia Huck     lowcore->cpu_timer_save_area[0] = cpu_to_be32(env->cputm >> 32);
7185d69c547SCornelia Huck     lowcore->cpu_timer_save_area[1] = cpu_to_be32((uint32_t)env->cputm);
7195d69c547SCornelia Huck     lowcore->clock_comp_save_area[0] = cpu_to_be32(env->ckc >> 32);
7205d69c547SCornelia Huck     lowcore->clock_comp_save_area[1] = cpu_to_be32((uint32_t)env->ckc);
7215d69c547SCornelia Huck 
7225d69c547SCornelia Huck     lowcore->mcck_interruption_code[0] = cpu_to_be32(0x00400f1d);
7235d69c547SCornelia Huck     lowcore->mcck_interruption_code[1] = cpu_to_be32(0x40330000);
7245d69c547SCornelia Huck     lowcore->mcck_old_psw.mask = cpu_to_be64(get_psw_mask(env));
7255d69c547SCornelia Huck     lowcore->mcck_old_psw.addr = cpu_to_be64(env->psw.addr);
7265d69c547SCornelia Huck     mask = be64_to_cpu(lowcore->mcck_new_psw.mask);
7275d69c547SCornelia Huck     addr = be64_to_cpu(lowcore->mcck_new_psw.addr);
7285d69c547SCornelia Huck 
7295d69c547SCornelia Huck     cpu_unmap_lowcore(lowcore);
7305d69c547SCornelia Huck 
7315d69c547SCornelia Huck     env->mchk_index--;
7325d69c547SCornelia Huck     if (env->mchk_index == -1) {
7335d69c547SCornelia Huck         env->pending_int &= ~INTERRUPT_MCHK;
7345d69c547SCornelia Huck     }
7355d69c547SCornelia Huck 
7365d69c547SCornelia Huck     DPRINTF("%s: %" PRIx64 " %" PRIx64 "\n", __func__,
7375d69c547SCornelia Huck             env->psw.mask, env->psw.addr);
7385d69c547SCornelia Huck 
7395d69c547SCornelia Huck     load_psw(env, mask, addr);
7405d69c547SCornelia Huck }
7415d69c547SCornelia Huck 
74297a8ea5aSAndreas Färber void s390_cpu_do_interrupt(CPUState *cs)
7433110e292SAlexander Graf {
74497a8ea5aSAndreas Färber     S390CPU *cpu = S390_CPU(cs);
74597a8ea5aSAndreas Färber     CPUS390XState *env = &cpu->env;
746f9466733SAndreas Färber 
7470d404541SRichard Henderson     qemu_log_mask(CPU_LOG_INT, "%s: %d at pc=%" PRIx64 "\n",
7480d404541SRichard Henderson                   __func__, env->exception_index, env->psw.addr);
749d5a43964SAlexander Graf 
75049e15878SAndreas Färber     s390_add_running_cpu(cpu);
7515d69c547SCornelia Huck     /* handle machine checks */
7525d69c547SCornelia Huck     if ((env->psw.mask & PSW_MASK_MCHECK) &&
7535d69c547SCornelia Huck         (env->exception_index == -1)) {
7545d69c547SCornelia Huck         if (env->pending_int & INTERRUPT_MCHK) {
7555d69c547SCornelia Huck             env->exception_index = EXCP_MCHK;
7565d69c547SCornelia Huck         }
7575d69c547SCornelia Huck     }
758d5a43964SAlexander Graf     /* handle external interrupts */
759d5a43964SAlexander Graf     if ((env->psw.mask & PSW_MASK_EXT) &&
760d5a43964SAlexander Graf         env->exception_index == -1) {
761d5a43964SAlexander Graf         if (env->pending_int & INTERRUPT_EXT) {
762d5a43964SAlexander Graf             /* code is already in env */
763d5a43964SAlexander Graf             env->exception_index = EXCP_EXT;
764d5a43964SAlexander Graf         } else if (env->pending_int & INTERRUPT_TOD) {
765f9466733SAndreas Färber             cpu_inject_ext(cpu, 0x1004, 0, 0);
766d5a43964SAlexander Graf             env->exception_index = EXCP_EXT;
767d5a43964SAlexander Graf             env->pending_int &= ~INTERRUPT_EXT;
768d5a43964SAlexander Graf             env->pending_int &= ~INTERRUPT_TOD;
769d5a43964SAlexander Graf         } else if (env->pending_int & INTERRUPT_CPUTIMER) {
770f9466733SAndreas Färber             cpu_inject_ext(cpu, 0x1005, 0, 0);
771d5a43964SAlexander Graf             env->exception_index = EXCP_EXT;
772d5a43964SAlexander Graf             env->pending_int &= ~INTERRUPT_EXT;
773d5a43964SAlexander Graf             env->pending_int &= ~INTERRUPT_TOD;
7743110e292SAlexander Graf         }
775d5a43964SAlexander Graf     }
7765d69c547SCornelia Huck     /* handle I/O interrupts */
7775d69c547SCornelia Huck     if ((env->psw.mask & PSW_MASK_IO) &&
7785d69c547SCornelia Huck         (env->exception_index == -1)) {
7795d69c547SCornelia Huck         if (env->pending_int & INTERRUPT_IO) {
7805d69c547SCornelia Huck             env->exception_index = EXCP_IO;
7815d69c547SCornelia Huck         }
7825d69c547SCornelia Huck     }
783d5a43964SAlexander Graf 
784d5a43964SAlexander Graf     switch (env->exception_index) {
785d5a43964SAlexander Graf     case EXCP_PGM:
786d5a43964SAlexander Graf         do_program_interrupt(env);
787d5a43964SAlexander Graf         break;
788d5a43964SAlexander Graf     case EXCP_SVC:
789d5a43964SAlexander Graf         do_svc_interrupt(env);
790d5a43964SAlexander Graf         break;
791d5a43964SAlexander Graf     case EXCP_EXT:
792d5a43964SAlexander Graf         do_ext_interrupt(env);
793d5a43964SAlexander Graf         break;
7945d69c547SCornelia Huck     case EXCP_IO:
7955d69c547SCornelia Huck         do_io_interrupt(env);
7965d69c547SCornelia Huck         break;
7975d69c547SCornelia Huck     case EXCP_MCHK:
7985d69c547SCornelia Huck         do_mchk_interrupt(env);
7995d69c547SCornelia Huck         break;
800d5a43964SAlexander Graf     }
801d5a43964SAlexander Graf     env->exception_index = -1;
802d5a43964SAlexander Graf 
803d5a43964SAlexander Graf     if (!env->pending_int) {
804259186a7SAndreas Färber         cs->interrupt_request &= ~CPU_INTERRUPT_HARD;
805d5a43964SAlexander Graf     }
806d5a43964SAlexander Graf }
807d5a43964SAlexander Graf 
808d5a43964SAlexander Graf #endif /* CONFIG_USER_ONLY */
809