xref: /qemu/target/s390x/helper.c (revision 27103424c40ce71053c07d8a54ef431365fa9b7f)
110ec5117SAlexander Graf /*
210ec5117SAlexander Graf  *  S/390 helpers
310ec5117SAlexander Graf  *
410ec5117SAlexander Graf  *  Copyright (c) 2009 Ulrich Hecht
5d5a43964SAlexander Graf  *  Copyright (c) 2011 Alexander Graf
610ec5117SAlexander Graf  *
710ec5117SAlexander Graf  * This library is free software; you can redistribute it and/or
810ec5117SAlexander Graf  * modify it under the terms of the GNU Lesser General Public
910ec5117SAlexander Graf  * License as published by the Free Software Foundation; either
1010ec5117SAlexander Graf  * version 2 of the License, or (at your option) any later version.
1110ec5117SAlexander Graf  *
1210ec5117SAlexander Graf  * This library is distributed in the hope that it will be useful,
1310ec5117SAlexander Graf  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1410ec5117SAlexander Graf  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1510ec5117SAlexander Graf  * Lesser General Public License for more details.
1610ec5117SAlexander Graf  *
1710ec5117SAlexander Graf  * You should have received a copy of the GNU Lesser General Public
1870539e18SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1910ec5117SAlexander Graf  */
2010ec5117SAlexander Graf 
2110ec5117SAlexander Graf #include "cpu.h"
22022c62cbSPaolo Bonzini #include "exec/gdbstub.h"
231de7afc9SPaolo Bonzini #include "qemu/timer.h"
24ef81522bSAlexander Graf #ifndef CONFIG_USER_ONLY
259c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
26ef81522bSAlexander Graf #endif
2710ec5117SAlexander Graf 
28d5a43964SAlexander Graf //#define DEBUG_S390
29d5a43964SAlexander Graf //#define DEBUG_S390_PTE
30d5a43964SAlexander Graf //#define DEBUG_S390_STDOUT
31d5a43964SAlexander Graf 
32d5a43964SAlexander Graf #ifdef DEBUG_S390
33d5a43964SAlexander Graf #ifdef DEBUG_S390_STDOUT
34d5a43964SAlexander Graf #define DPRINTF(fmt, ...) \
35d5a43964SAlexander Graf     do { fprintf(stderr, fmt, ## __VA_ARGS__); \
36d5a43964SAlexander Graf          qemu_log(fmt, ##__VA_ARGS__); } while (0)
37d5a43964SAlexander Graf #else
38d5a43964SAlexander Graf #define DPRINTF(fmt, ...) \
39d5a43964SAlexander Graf     do { qemu_log(fmt, ## __VA_ARGS__); } while (0)
40d5a43964SAlexander Graf #endif
41d5a43964SAlexander Graf #else
42d5a43964SAlexander Graf #define DPRINTF(fmt, ...) \
43d5a43964SAlexander Graf     do { } while (0)
44d5a43964SAlexander Graf #endif
45d5a43964SAlexander Graf 
46d5a43964SAlexander Graf #ifdef DEBUG_S390_PTE
47d5a43964SAlexander Graf #define PTE_DPRINTF DPRINTF
48d5a43964SAlexander Graf #else
49d5a43964SAlexander Graf #define PTE_DPRINTF(fmt, ...) \
50d5a43964SAlexander Graf     do { } while (0)
51d5a43964SAlexander Graf #endif
52d5a43964SAlexander Graf 
53d5a43964SAlexander Graf #ifndef CONFIG_USER_ONLY
548f22e0dfSAndreas Färber void s390x_tod_timer(void *opaque)
55d5a43964SAlexander Graf {
56b8ba6799SAndreas Färber     S390CPU *cpu = opaque;
57b8ba6799SAndreas Färber     CPUS390XState *env = &cpu->env;
58d5a43964SAlexander Graf 
59d5a43964SAlexander Graf     env->pending_int |= INTERRUPT_TOD;
60c3affe56SAndreas Färber     cpu_interrupt(CPU(cpu), CPU_INTERRUPT_HARD);
61d5a43964SAlexander Graf }
62d5a43964SAlexander Graf 
638f22e0dfSAndreas Färber void s390x_cpu_timer(void *opaque)
64d5a43964SAlexander Graf {
65b8ba6799SAndreas Färber     S390CPU *cpu = opaque;
66b8ba6799SAndreas Färber     CPUS390XState *env = &cpu->env;
67d5a43964SAlexander Graf 
68d5a43964SAlexander Graf     env->pending_int |= INTERRUPT_CPUTIMER;
69c3affe56SAndreas Färber     cpu_interrupt(CPU(cpu), CPU_INTERRUPT_HARD);
70d5a43964SAlexander Graf }
71d5a43964SAlexander Graf #endif
7210c339a0SAlexander Graf 
73564b863dSAndreas Färber S390CPU *cpu_s390x_init(const char *cpu_model)
7410ec5117SAlexander Graf {
7529e4bcb2SAndreas Färber     S390CPU *cpu;
7610ec5117SAlexander Graf 
7729e4bcb2SAndreas Färber     cpu = S390_CPU(object_new(TYPE_S390_CPU));
781f136632SAndreas Färber 
791f136632SAndreas Färber     object_property_set_bool(OBJECT(cpu), true, "realized", NULL);
801f136632SAndreas Färber 
81564b863dSAndreas Färber     return cpu;
8210ec5117SAlexander Graf }
8310ec5117SAlexander Graf 
84d5a43964SAlexander Graf #if defined(CONFIG_USER_ONLY)
85d5a43964SAlexander Graf 
8697a8ea5aSAndreas Färber void s390_cpu_do_interrupt(CPUState *cs)
87d5a43964SAlexander Graf {
8827103424SAndreas Färber     cs->exception_index = -1;
89d5a43964SAlexander Graf }
90d5a43964SAlexander Graf 
917510454eSAndreas Färber int s390_cpu_handle_mmu_fault(CPUState *cs, vaddr address,
9271e47088SBlue Swirl                               int rw, int mmu_idx)
93d5a43964SAlexander Graf {
947510454eSAndreas Färber     S390CPU *cpu = S390_CPU(cs);
957510454eSAndreas Färber 
9627103424SAndreas Färber     cs->exception_index = EXCP_PGM;
977510454eSAndreas Färber     cpu->env.int_pgm_code = PGM_ADDRESSING;
98d5a103cdSRichard Henderson     /* On real machines this value is dropped into LowMem.  Since this
99d5a103cdSRichard Henderson        is userland, simply put this someplace that cpu_loop can find it.  */
1007510454eSAndreas Färber     cpu->env.__excp_addr = address;
101d5a43964SAlexander Graf     return 1;
102d5a43964SAlexander Graf }
103d5a43964SAlexander Graf 
104b7e516ceSAndreas Färber #else /* !CONFIG_USER_ONLY */
10510c339a0SAlexander Graf 
106d5a43964SAlexander Graf /* Ensure to exit the TB after this call! */
10771e47088SBlue Swirl static void trigger_pgm_exception(CPUS390XState *env, uint32_t code,
108d5a103cdSRichard Henderson                                   uint32_t ilen)
10910c339a0SAlexander Graf {
11027103424SAndreas Färber     CPUState *cs = CPU(s390_env_get_cpu(env));
11127103424SAndreas Färber 
11227103424SAndreas Färber     cs->exception_index = EXCP_PGM;
113d5a43964SAlexander Graf     env->int_pgm_code = code;
114d5a103cdSRichard Henderson     env->int_pgm_ilen = ilen;
115d5a43964SAlexander Graf }
11610c339a0SAlexander Graf 
117a4e3ad19SAndreas Färber static int trans_bits(CPUS390XState *env, uint64_t mode)
118d5a43964SAlexander Graf {
119d5a43964SAlexander Graf     int bits = 0;
12010c339a0SAlexander Graf 
121d5a43964SAlexander Graf     switch (mode) {
122d5a43964SAlexander Graf     case PSW_ASC_PRIMARY:
123d5a43964SAlexander Graf         bits = 1;
124d5a43964SAlexander Graf         break;
125d5a43964SAlexander Graf     case PSW_ASC_SECONDARY:
126d5a43964SAlexander Graf         bits = 2;
127d5a43964SAlexander Graf         break;
128d5a43964SAlexander Graf     case PSW_ASC_HOME:
129d5a43964SAlexander Graf         bits = 3;
130d5a43964SAlexander Graf         break;
131d5a43964SAlexander Graf     default:
132d5a43964SAlexander Graf         cpu_abort(env, "unknown asc mode\n");
133d5a43964SAlexander Graf         break;
134d5a43964SAlexander Graf     }
13510c339a0SAlexander Graf 
136d5a43964SAlexander Graf     return bits;
137d5a43964SAlexander Graf }
138d5a43964SAlexander Graf 
13971e47088SBlue Swirl static void trigger_prot_fault(CPUS390XState *env, target_ulong vaddr,
14071e47088SBlue Swirl                                uint64_t mode)
141d5a43964SAlexander Graf {
1422efc6be2SAndreas Färber     CPUState *cs = CPU(s390_env_get_cpu(env));
143d5a103cdSRichard Henderson     int ilen = ILEN_LATER_INC;
144d5a43964SAlexander Graf     int bits = trans_bits(env, mode) | 4;
145d5a43964SAlexander Graf 
14671e47088SBlue Swirl     DPRINTF("%s: vaddr=%016" PRIx64 " bits=%d\n", __func__, vaddr, bits);
147d5a43964SAlexander Graf 
148f606604fSEdgar E. Iglesias     stq_phys(cs->as,
149f606604fSEdgar E. Iglesias              env->psa + offsetof(LowCore, trans_exc_code), vaddr | bits);
150d5a103cdSRichard Henderson     trigger_pgm_exception(env, PGM_PROTECTION, ilen);
151d5a43964SAlexander Graf }
152d5a43964SAlexander Graf 
15371e47088SBlue Swirl static void trigger_page_fault(CPUS390XState *env, target_ulong vaddr,
15471e47088SBlue Swirl                                uint32_t type, uint64_t asc, int rw)
155d5a43964SAlexander Graf {
1562efc6be2SAndreas Färber     CPUState *cs = CPU(s390_env_get_cpu(env));
157d5a103cdSRichard Henderson     int ilen = ILEN_LATER;
158d5a43964SAlexander Graf     int bits = trans_bits(env, asc);
159d5a43964SAlexander Graf 
160d5a103cdSRichard Henderson     /* Code accesses have an undefined ilc.  */
161d5a43964SAlexander Graf     if (rw == 2) {
162d5a103cdSRichard Henderson         ilen = 2;
163d5a43964SAlexander Graf     }
164d5a43964SAlexander Graf 
16571e47088SBlue Swirl     DPRINTF("%s: vaddr=%016" PRIx64 " bits=%d\n", __func__, vaddr, bits);
166d5a43964SAlexander Graf 
167f606604fSEdgar E. Iglesias     stq_phys(cs->as,
168f606604fSEdgar E. Iglesias              env->psa + offsetof(LowCore, trans_exc_code), vaddr | bits);
169d5a103cdSRichard Henderson     trigger_pgm_exception(env, type, ilen);
170d5a43964SAlexander Graf }
171d5a43964SAlexander Graf 
17271e47088SBlue Swirl static int mmu_translate_asce(CPUS390XState *env, target_ulong vaddr,
17371e47088SBlue Swirl                               uint64_t asc, uint64_t asce, int level,
17471e47088SBlue Swirl                               target_ulong *raddr, int *flags, int rw)
175d5a43964SAlexander Graf {
1762efc6be2SAndreas Färber     CPUState *cs = CPU(s390_env_get_cpu(env));
177d5a43964SAlexander Graf     uint64_t offs = 0;
178d5a43964SAlexander Graf     uint64_t origin;
179d5a43964SAlexander Graf     uint64_t new_asce;
180d5a43964SAlexander Graf 
18171e47088SBlue Swirl     PTE_DPRINTF("%s: 0x%" PRIx64 "\n", __func__, asce);
182d5a43964SAlexander Graf 
183d5a43964SAlexander Graf     if (((level != _ASCE_TYPE_SEGMENT) && (asce & _REGION_ENTRY_INV)) ||
184d5a43964SAlexander Graf         ((level == _ASCE_TYPE_SEGMENT) && (asce & _SEGMENT_ENTRY_INV))) {
185d5a43964SAlexander Graf         /* XXX different regions have different faults */
18671e47088SBlue Swirl         DPRINTF("%s: invalid region\n", __func__);
187d5a43964SAlexander Graf         trigger_page_fault(env, vaddr, PGM_SEGMENT_TRANS, asc, rw);
188d5a43964SAlexander Graf         return -1;
189d5a43964SAlexander Graf     }
190d5a43964SAlexander Graf 
191d5a43964SAlexander Graf     if ((level <= _ASCE_TYPE_MASK) && ((asce & _ASCE_TYPE_MASK) != level)) {
192d5a43964SAlexander Graf         trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw);
193d5a43964SAlexander Graf         return -1;
194d5a43964SAlexander Graf     }
195d5a43964SAlexander Graf 
196d5a43964SAlexander Graf     if (asce & _ASCE_REAL_SPACE) {
197d5a43964SAlexander Graf         /* direct mapping */
198d5a43964SAlexander Graf 
199d5a43964SAlexander Graf         *raddr = vaddr;
200d4c430a8SPaul Brook         return 0;
20110c339a0SAlexander Graf     }
202d5a43964SAlexander Graf 
203d5a43964SAlexander Graf     origin = asce & _ASCE_ORIGIN;
204d5a43964SAlexander Graf 
205d5a43964SAlexander Graf     switch (level) {
206d5a43964SAlexander Graf     case _ASCE_TYPE_REGION1 + 4:
207d5a43964SAlexander Graf         offs = (vaddr >> 50) & 0x3ff8;
208d5a43964SAlexander Graf         break;
209d5a43964SAlexander Graf     case _ASCE_TYPE_REGION1:
210d5a43964SAlexander Graf         offs = (vaddr >> 39) & 0x3ff8;
211d5a43964SAlexander Graf         break;
212d5a43964SAlexander Graf     case _ASCE_TYPE_REGION2:
213d5a43964SAlexander Graf         offs = (vaddr >> 28) & 0x3ff8;
214d5a43964SAlexander Graf         break;
215d5a43964SAlexander Graf     case _ASCE_TYPE_REGION3:
216d5a43964SAlexander Graf         offs = (vaddr >> 17) & 0x3ff8;
217d5a43964SAlexander Graf         break;
218d5a43964SAlexander Graf     case _ASCE_TYPE_SEGMENT:
219d5a43964SAlexander Graf         offs = (vaddr >> 9) & 0x07f8;
220d5a43964SAlexander Graf         origin = asce & _SEGMENT_ENTRY_ORIGIN;
221d5a43964SAlexander Graf         break;
222d5a43964SAlexander Graf     }
223d5a43964SAlexander Graf 
224d5a43964SAlexander Graf     /* XXX region protection flags */
225d5a43964SAlexander Graf     /* *flags &= ~PAGE_WRITE */
226d5a43964SAlexander Graf 
2272c17449bSEdgar E. Iglesias     new_asce = ldq_phys(cs->as, origin + offs);
228d5a43964SAlexander Graf     PTE_DPRINTF("%s: 0x%" PRIx64 " + 0x%" PRIx64 " => 0x%016" PRIx64 "\n",
22971e47088SBlue Swirl                 __func__, origin, offs, new_asce);
230d5a43964SAlexander Graf 
231d5a43964SAlexander Graf     if (level != _ASCE_TYPE_SEGMENT) {
232d5a43964SAlexander Graf         /* yet another region */
233d5a43964SAlexander Graf         return mmu_translate_asce(env, vaddr, asc, new_asce, level - 4, raddr,
234d5a43964SAlexander Graf                                   flags, rw);
235d5a43964SAlexander Graf     }
236d5a43964SAlexander Graf 
237d5a43964SAlexander Graf     /* PTE */
238d5a43964SAlexander Graf     if (new_asce & _PAGE_INVALID) {
23971e47088SBlue Swirl         DPRINTF("%s: PTE=0x%" PRIx64 " invalid\n", __func__, new_asce);
240d5a43964SAlexander Graf         trigger_page_fault(env, vaddr, PGM_PAGE_TRANS, asc, rw);
241d5a43964SAlexander Graf         return -1;
242d5a43964SAlexander Graf     }
243d5a43964SAlexander Graf 
244d5a43964SAlexander Graf     if (new_asce & _PAGE_RO) {
245d5a43964SAlexander Graf         *flags &= ~PAGE_WRITE;
246d5a43964SAlexander Graf     }
247d5a43964SAlexander Graf 
248d5a43964SAlexander Graf     *raddr = new_asce & _ASCE_ORIGIN;
249d5a43964SAlexander Graf 
25071e47088SBlue Swirl     PTE_DPRINTF("%s: PTE=0x%" PRIx64 "\n", __func__, new_asce);
251d5a43964SAlexander Graf 
252d5a43964SAlexander Graf     return 0;
253d5a43964SAlexander Graf }
254d5a43964SAlexander Graf 
25571e47088SBlue Swirl static int mmu_translate_asc(CPUS390XState *env, target_ulong vaddr,
25671e47088SBlue Swirl                              uint64_t asc, target_ulong *raddr, int *flags,
25771e47088SBlue Swirl                              int rw)
258d5a43964SAlexander Graf {
259d5a43964SAlexander Graf     uint64_t asce = 0;
260d5a43964SAlexander Graf     int level, new_level;
261d5a43964SAlexander Graf     int r;
262d5a43964SAlexander Graf 
263d5a43964SAlexander Graf     switch (asc) {
264d5a43964SAlexander Graf     case PSW_ASC_PRIMARY:
26571e47088SBlue Swirl         PTE_DPRINTF("%s: asc=primary\n", __func__);
266d5a43964SAlexander Graf         asce = env->cregs[1];
267d5a43964SAlexander Graf         break;
268d5a43964SAlexander Graf     case PSW_ASC_SECONDARY:
26971e47088SBlue Swirl         PTE_DPRINTF("%s: asc=secondary\n", __func__);
270d5a43964SAlexander Graf         asce = env->cregs[7];
271d5a43964SAlexander Graf         break;
272d5a43964SAlexander Graf     case PSW_ASC_HOME:
27371e47088SBlue Swirl         PTE_DPRINTF("%s: asc=home\n", __func__);
274d5a43964SAlexander Graf         asce = env->cregs[13];
275d5a43964SAlexander Graf         break;
276d5a43964SAlexander Graf     }
277d5a43964SAlexander Graf 
278d5a43964SAlexander Graf     switch (asce & _ASCE_TYPE_MASK) {
279d5a43964SAlexander Graf     case _ASCE_TYPE_REGION1:
280d5a43964SAlexander Graf         break;
281d5a43964SAlexander Graf     case _ASCE_TYPE_REGION2:
282d5a43964SAlexander Graf         if (vaddr & 0xffe0000000000000ULL) {
283d5a43964SAlexander Graf             DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64
28471e47088SBlue Swirl                     " 0xffe0000000000000ULL\n", __func__, vaddr);
285d5a43964SAlexander Graf             trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw);
286d5a43964SAlexander Graf             return -1;
287d5a43964SAlexander Graf         }
288d5a43964SAlexander Graf         break;
289d5a43964SAlexander Graf     case _ASCE_TYPE_REGION3:
290d5a43964SAlexander Graf         if (vaddr & 0xfffffc0000000000ULL) {
291d5a43964SAlexander Graf             DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64
29271e47088SBlue Swirl                     " 0xfffffc0000000000ULL\n", __func__, vaddr);
293d5a43964SAlexander Graf             trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw);
294d5a43964SAlexander Graf             return -1;
295d5a43964SAlexander Graf         }
296d5a43964SAlexander Graf         break;
297d5a43964SAlexander Graf     case _ASCE_TYPE_SEGMENT:
298d5a43964SAlexander Graf         if (vaddr & 0xffffffff80000000ULL) {
299d5a43964SAlexander Graf             DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64
30071e47088SBlue Swirl                     " 0xffffffff80000000ULL\n", __func__, vaddr);
301d5a43964SAlexander Graf             trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw);
302d5a43964SAlexander Graf             return -1;
303d5a43964SAlexander Graf         }
304d5a43964SAlexander Graf         break;
305d5a43964SAlexander Graf     }
306d5a43964SAlexander Graf 
307d5a43964SAlexander Graf     /* fake level above current */
308d5a43964SAlexander Graf     level = asce & _ASCE_TYPE_MASK;
309d5a43964SAlexander Graf     new_level = level + 4;
310d5a43964SAlexander Graf     asce = (asce & ~_ASCE_TYPE_MASK) | (new_level & _ASCE_TYPE_MASK);
311d5a43964SAlexander Graf 
312d5a43964SAlexander Graf     r = mmu_translate_asce(env, vaddr, asc, asce, new_level, raddr, flags, rw);
313d5a43964SAlexander Graf 
314d5a43964SAlexander Graf     if ((rw == 1) && !(*flags & PAGE_WRITE)) {
315d5a43964SAlexander Graf         trigger_prot_fault(env, vaddr, asc);
316d5a43964SAlexander Graf         return -1;
317d5a43964SAlexander Graf     }
318d5a43964SAlexander Graf 
319d5a43964SAlexander Graf     return r;
320d5a43964SAlexander Graf }
321d5a43964SAlexander Graf 
322a4e3ad19SAndreas Färber int mmu_translate(CPUS390XState *env, target_ulong vaddr, int rw, uint64_t asc,
323d5a43964SAlexander Graf                   target_ulong *raddr, int *flags)
324d5a43964SAlexander Graf {
325d5a43964SAlexander Graf     int r = -1;
326b9959138SAlexander Graf     uint8_t *sk;
327d5a43964SAlexander Graf 
328d5a43964SAlexander Graf     *flags = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
329d5a43964SAlexander Graf     vaddr &= TARGET_PAGE_MASK;
330d5a43964SAlexander Graf 
331d5a43964SAlexander Graf     if (!(env->psw.mask & PSW_MASK_DAT)) {
332d5a43964SAlexander Graf         *raddr = vaddr;
333d5a43964SAlexander Graf         r = 0;
334d5a43964SAlexander Graf         goto out;
335d5a43964SAlexander Graf     }
336d5a43964SAlexander Graf 
337d5a43964SAlexander Graf     switch (asc) {
338d5a43964SAlexander Graf     case PSW_ASC_PRIMARY:
339d5a43964SAlexander Graf     case PSW_ASC_HOME:
340d5a43964SAlexander Graf         r = mmu_translate_asc(env, vaddr, asc, raddr, flags, rw);
341d5a43964SAlexander Graf         break;
342d5a43964SAlexander Graf     case PSW_ASC_SECONDARY:
343d5a43964SAlexander Graf         /*
344d5a43964SAlexander Graf          * Instruction: Primary
345d5a43964SAlexander Graf          * Data: Secondary
346d5a43964SAlexander Graf          */
347d5a43964SAlexander Graf         if (rw == 2) {
348d5a43964SAlexander Graf             r = mmu_translate_asc(env, vaddr, PSW_ASC_PRIMARY, raddr, flags,
349d5a43964SAlexander Graf                                   rw);
350d5a43964SAlexander Graf             *flags &= ~(PAGE_READ | PAGE_WRITE);
351d5a43964SAlexander Graf         } else {
352d5a43964SAlexander Graf             r = mmu_translate_asc(env, vaddr, PSW_ASC_SECONDARY, raddr, flags,
353d5a43964SAlexander Graf                                   rw);
354d5a43964SAlexander Graf             *flags &= ~(PAGE_EXEC);
355d5a43964SAlexander Graf         }
356d5a43964SAlexander Graf         break;
357d5a43964SAlexander Graf     case PSW_ASC_ACCREG:
358d5a43964SAlexander Graf     default:
359d5a43964SAlexander Graf         hw_error("guest switched to unknown asc mode\n");
360d5a43964SAlexander Graf         break;
361d5a43964SAlexander Graf     }
362d5a43964SAlexander Graf 
363d5a43964SAlexander Graf  out:
364d5a43964SAlexander Graf     /* Convert real address -> absolute address */
365d5a43964SAlexander Graf     if (*raddr < 0x2000) {
366d5a43964SAlexander Graf         *raddr = *raddr + env->psa;
367d5a43964SAlexander Graf     }
368d5a43964SAlexander Graf 
369b9959138SAlexander Graf     if (*raddr <= ram_size) {
370b9959138SAlexander Graf         sk = &env->storage_keys[*raddr / TARGET_PAGE_SIZE];
371b9959138SAlexander Graf         if (*flags & PAGE_READ) {
372b9959138SAlexander Graf             *sk |= SK_R;
373b9959138SAlexander Graf         }
374b9959138SAlexander Graf 
375b9959138SAlexander Graf         if (*flags & PAGE_WRITE) {
376b9959138SAlexander Graf             *sk |= SK_C;
377b9959138SAlexander Graf         }
378b9959138SAlexander Graf     }
379b9959138SAlexander Graf 
380d5a43964SAlexander Graf     return r;
381d5a43964SAlexander Graf }
382d5a43964SAlexander Graf 
3837510454eSAndreas Färber int s390_cpu_handle_mmu_fault(CPUState *cs, vaddr orig_vaddr,
38471e47088SBlue Swirl                               int rw, int mmu_idx)
385d5a43964SAlexander Graf {
3867510454eSAndreas Färber     S390CPU *cpu = S390_CPU(cs);
3877510454eSAndreas Färber     CPUS390XState *env = &cpu->env;
388d5a43964SAlexander Graf     uint64_t asc = env->psw.mask & PSW_MASK_ASC;
389d5a43964SAlexander Graf     target_ulong vaddr, raddr;
390d5a43964SAlexander Graf     int prot;
391d5a43964SAlexander Graf 
3927510454eSAndreas Färber     DPRINTF("%s: address 0x%" VADDR_PRIx " rw %d mmu_idx %d\n",
39307cc7d12SAndreas Färber             __func__, orig_vaddr, rw, mmu_idx);
394d5a43964SAlexander Graf 
39571e47088SBlue Swirl     orig_vaddr &= TARGET_PAGE_MASK;
39671e47088SBlue Swirl     vaddr = orig_vaddr;
397d5a43964SAlexander Graf 
398d5a43964SAlexander Graf     /* 31-Bit mode */
399d5a43964SAlexander Graf     if (!(env->psw.mask & PSW_MASK_64)) {
400d5a43964SAlexander Graf         vaddr &= 0x7fffffff;
401d5a43964SAlexander Graf     }
402d5a43964SAlexander Graf 
403d5a43964SAlexander Graf     if (mmu_translate(env, vaddr, rw, asc, &raddr, &prot)) {
404d5a43964SAlexander Graf         /* Translation ended in exception */
405d5a43964SAlexander Graf         return 1;
406d5a43964SAlexander Graf     }
407d5a43964SAlexander Graf 
408d5a43964SAlexander Graf     /* check out of RAM access */
409d5a43964SAlexander Graf     if (raddr > (ram_size + virtio_size)) {
410a6f921b0SAndreas Färber         DPRINTF("%s: raddr %" PRIx64 " > ram_size %" PRIx64 "\n", __func__,
411a6f921b0SAndreas Färber                 (uint64_t)raddr, (uint64_t)ram_size);
412d5a103cdSRichard Henderson         trigger_pgm_exception(env, PGM_ADDRESSING, ILEN_LATER);
413d5a43964SAlexander Graf         return 1;
414d5a43964SAlexander Graf     }
415d5a43964SAlexander Graf 
41671e47088SBlue Swirl     DPRINTF("%s: set tlb %" PRIx64 " -> %" PRIx64 " (%x)\n", __func__,
417d5a43964SAlexander Graf             (uint64_t)vaddr, (uint64_t)raddr, prot);
418d5a43964SAlexander Graf 
41971e47088SBlue Swirl     tlb_set_page(env, orig_vaddr, raddr, prot,
420d5a43964SAlexander Graf                  mmu_idx, TARGET_PAGE_SIZE);
421d5a43964SAlexander Graf 
422d5a43964SAlexander Graf     return 0;
423d5a43964SAlexander Graf }
424d5a43964SAlexander Graf 
42500b941e5SAndreas Färber hwaddr s390_cpu_get_phys_page_debug(CPUState *cs, vaddr vaddr)
426d5a43964SAlexander Graf {
42700b941e5SAndreas Färber     S390CPU *cpu = S390_CPU(cs);
42800b941e5SAndreas Färber     CPUS390XState *env = &cpu->env;
429d5a43964SAlexander Graf     target_ulong raddr;
430d5a43964SAlexander Graf     int prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
43127103424SAndreas Färber     int old_exc = cs->exception_index;
432d5a43964SAlexander Graf     uint64_t asc = env->psw.mask & PSW_MASK_ASC;
433d5a43964SAlexander Graf 
434d5a43964SAlexander Graf     /* 31-Bit mode */
435d5a43964SAlexander Graf     if (!(env->psw.mask & PSW_MASK_64)) {
436d5a43964SAlexander Graf         vaddr &= 0x7fffffff;
437d5a43964SAlexander Graf     }
438d5a43964SAlexander Graf 
439d5a43964SAlexander Graf     mmu_translate(env, vaddr, 2, asc, &raddr, &prot);
44027103424SAndreas Färber     cs->exception_index = old_exc;
441d5a43964SAlexander Graf 
442d5a43964SAlexander Graf     return raddr;
443d5a43964SAlexander Graf }
444d5a43964SAlexander Graf 
445a4e3ad19SAndreas Färber void load_psw(CPUS390XState *env, uint64_t mask, uint64_t addr)
446d5a43964SAlexander Graf {
447d5a43964SAlexander Graf     if (mask & PSW_MASK_WAIT) {
44849e15878SAndreas Färber         S390CPU *cpu = s390_env_get_cpu(env);
449259186a7SAndreas Färber         CPUState *cs = CPU(cpu);
450ef81522bSAlexander Graf         if (!(mask & (PSW_MASK_IO | PSW_MASK_EXT | PSW_MASK_MCHECK))) {
45149e15878SAndreas Färber             if (s390_del_running_cpu(cpu) == 0) {
452ef81522bSAlexander Graf #ifndef CONFIG_USER_ONLY
453ef81522bSAlexander Graf                 qemu_system_shutdown_request();
454ef81522bSAlexander Graf #endif
455ef81522bSAlexander Graf             }
456ef81522bSAlexander Graf         }
457259186a7SAndreas Färber         cs->halted = 1;
45827103424SAndreas Färber         cs->exception_index = EXCP_HLT;
459d5a43964SAlexander Graf     }
460d5a43964SAlexander Graf 
461d5a43964SAlexander Graf     env->psw.addr = addr;
462d5a43964SAlexander Graf     env->psw.mask = mask;
46351855ecfSRichard Henderson     env->cc_op = (mask >> 44) & 3;
464d5a43964SAlexander Graf }
465d5a43964SAlexander Graf 
466a4e3ad19SAndreas Färber static uint64_t get_psw_mask(CPUS390XState *env)
467d5a43964SAlexander Graf {
46851855ecfSRichard Henderson     uint64_t r;
469d5a43964SAlexander Graf 
470d5a43964SAlexander Graf     env->cc_op = calc_cc(env, env->cc_op, env->cc_src, env->cc_dst, env->cc_vr);
471d5a43964SAlexander Graf 
47251855ecfSRichard Henderson     r = env->psw.mask;
47351855ecfSRichard Henderson     r &= ~PSW_MASK_CC;
474d5a43964SAlexander Graf     assert(!(env->cc_op & ~3));
47551855ecfSRichard Henderson     r |= (uint64_t)env->cc_op << 44;
476d5a43964SAlexander Graf 
477d5a43964SAlexander Graf     return r;
478d5a43964SAlexander Graf }
479d5a43964SAlexander Graf 
4804782a23bSCornelia Huck static LowCore *cpu_map_lowcore(CPUS390XState *env)
4814782a23bSCornelia Huck {
4824782a23bSCornelia Huck     LowCore *lowcore;
4834782a23bSCornelia Huck     hwaddr len = sizeof(LowCore);
4844782a23bSCornelia Huck 
4854782a23bSCornelia Huck     lowcore = cpu_physical_memory_map(env->psa, &len, 1);
4864782a23bSCornelia Huck 
4874782a23bSCornelia Huck     if (len < sizeof(LowCore)) {
4884782a23bSCornelia Huck         cpu_abort(env, "Could not map lowcore\n");
4894782a23bSCornelia Huck     }
4904782a23bSCornelia Huck 
4914782a23bSCornelia Huck     return lowcore;
4924782a23bSCornelia Huck }
4934782a23bSCornelia Huck 
4944782a23bSCornelia Huck static void cpu_unmap_lowcore(LowCore *lowcore)
4954782a23bSCornelia Huck {
4964782a23bSCornelia Huck     cpu_physical_memory_unmap(lowcore, sizeof(LowCore), 1, sizeof(LowCore));
4974782a23bSCornelia Huck }
4984782a23bSCornelia Huck 
49938322ed6SCornelia Huck void *s390_cpu_physical_memory_map(CPUS390XState *env, hwaddr addr, hwaddr *len,
50038322ed6SCornelia Huck                                    int is_write)
50138322ed6SCornelia Huck {
50238322ed6SCornelia Huck     hwaddr start = addr;
50338322ed6SCornelia Huck 
50438322ed6SCornelia Huck     /* Mind the prefix area. */
50538322ed6SCornelia Huck     if (addr < 8192) {
50638322ed6SCornelia Huck         /* Map the lowcore. */
50738322ed6SCornelia Huck         start += env->psa;
50838322ed6SCornelia Huck         *len = MIN(*len, 8192 - addr);
50938322ed6SCornelia Huck     } else if ((addr >= env->psa) && (addr < env->psa + 8192)) {
51038322ed6SCornelia Huck         /* Map the 0 page. */
51138322ed6SCornelia Huck         start -= env->psa;
51238322ed6SCornelia Huck         *len = MIN(*len, 8192 - start);
51338322ed6SCornelia Huck     }
51438322ed6SCornelia Huck 
51538322ed6SCornelia Huck     return cpu_physical_memory_map(start, len, is_write);
51638322ed6SCornelia Huck }
51738322ed6SCornelia Huck 
51838322ed6SCornelia Huck void s390_cpu_physical_memory_unmap(CPUS390XState *env, void *addr, hwaddr len,
51938322ed6SCornelia Huck                                     int is_write)
52038322ed6SCornelia Huck {
52138322ed6SCornelia Huck     cpu_physical_memory_unmap(addr, len, is_write, len);
52238322ed6SCornelia Huck }
52338322ed6SCornelia Huck 
524a4e3ad19SAndreas Färber static void do_svc_interrupt(CPUS390XState *env)
525d5a43964SAlexander Graf {
526d5a43964SAlexander Graf     uint64_t mask, addr;
527d5a43964SAlexander Graf     LowCore *lowcore;
528d5a43964SAlexander Graf 
5294782a23bSCornelia Huck     lowcore = cpu_map_lowcore(env);
530d5a43964SAlexander Graf 
531d5a43964SAlexander Graf     lowcore->svc_code = cpu_to_be16(env->int_svc_code);
532d5a103cdSRichard Henderson     lowcore->svc_ilen = cpu_to_be16(env->int_svc_ilen);
533d5a43964SAlexander Graf     lowcore->svc_old_psw.mask = cpu_to_be64(get_psw_mask(env));
534d5a103cdSRichard Henderson     lowcore->svc_old_psw.addr = cpu_to_be64(env->psw.addr + env->int_svc_ilen);
535d5a43964SAlexander Graf     mask = be64_to_cpu(lowcore->svc_new_psw.mask);
536d5a43964SAlexander Graf     addr = be64_to_cpu(lowcore->svc_new_psw.addr);
537d5a43964SAlexander Graf 
5384782a23bSCornelia Huck     cpu_unmap_lowcore(lowcore);
539d5a43964SAlexander Graf 
540d5a43964SAlexander Graf     load_psw(env, mask, addr);
541d5a43964SAlexander Graf }
542d5a43964SAlexander Graf 
543a4e3ad19SAndreas Färber static void do_program_interrupt(CPUS390XState *env)
544d5a43964SAlexander Graf {
545d5a43964SAlexander Graf     uint64_t mask, addr;
546d5a43964SAlexander Graf     LowCore *lowcore;
547d5a103cdSRichard Henderson     int ilen = env->int_pgm_ilen;
548d5a43964SAlexander Graf 
549d5a103cdSRichard Henderson     switch (ilen) {
550d5a103cdSRichard Henderson     case ILEN_LATER:
551d5a103cdSRichard Henderson         ilen = get_ilen(cpu_ldub_code(env, env->psw.addr));
552d5a43964SAlexander Graf         break;
553d5a103cdSRichard Henderson     case ILEN_LATER_INC:
554d5a103cdSRichard Henderson         ilen = get_ilen(cpu_ldub_code(env, env->psw.addr));
555d5a103cdSRichard Henderson         env->psw.addr += ilen;
556d5a43964SAlexander Graf         break;
557d5a103cdSRichard Henderson     default:
558d5a103cdSRichard Henderson         assert(ilen == 2 || ilen == 4 || ilen == 6);
559d5a43964SAlexander Graf     }
560d5a43964SAlexander Graf 
561d5a103cdSRichard Henderson     qemu_log_mask(CPU_LOG_INT, "%s: code=0x%x ilen=%d\n",
562d5a103cdSRichard Henderson                   __func__, env->int_pgm_code, ilen);
563d5a43964SAlexander Graf 
5644782a23bSCornelia Huck     lowcore = cpu_map_lowcore(env);
565d5a43964SAlexander Graf 
566d5a103cdSRichard Henderson     lowcore->pgm_ilen = cpu_to_be16(ilen);
567d5a43964SAlexander Graf     lowcore->pgm_code = cpu_to_be16(env->int_pgm_code);
568d5a43964SAlexander Graf     lowcore->program_old_psw.mask = cpu_to_be64(get_psw_mask(env));
569d5a43964SAlexander Graf     lowcore->program_old_psw.addr = cpu_to_be64(env->psw.addr);
570d5a43964SAlexander Graf     mask = be64_to_cpu(lowcore->program_new_psw.mask);
571d5a43964SAlexander Graf     addr = be64_to_cpu(lowcore->program_new_psw.addr);
572d5a43964SAlexander Graf 
5734782a23bSCornelia Huck     cpu_unmap_lowcore(lowcore);
574d5a43964SAlexander Graf 
57571e47088SBlue Swirl     DPRINTF("%s: %x %x %" PRIx64 " %" PRIx64 "\n", __func__,
576d5a103cdSRichard Henderson             env->int_pgm_code, ilen, env->psw.mask,
577d5a43964SAlexander Graf             env->psw.addr);
578d5a43964SAlexander Graf 
579d5a43964SAlexander Graf     load_psw(env, mask, addr);
580d5a43964SAlexander Graf }
581d5a43964SAlexander Graf 
582d5a43964SAlexander Graf #define VIRTIO_SUBCODE_64 0x0D00
583d5a43964SAlexander Graf 
584a4e3ad19SAndreas Färber static void do_ext_interrupt(CPUS390XState *env)
585d5a43964SAlexander Graf {
586d5a43964SAlexander Graf     uint64_t mask, addr;
587d5a43964SAlexander Graf     LowCore *lowcore;
588d5a43964SAlexander Graf     ExtQueue *q;
589d5a43964SAlexander Graf 
590d5a43964SAlexander Graf     if (!(env->psw.mask & PSW_MASK_EXT)) {
591d5a43964SAlexander Graf         cpu_abort(env, "Ext int w/o ext mask\n");
592d5a43964SAlexander Graf     }
593d5a43964SAlexander Graf 
594d5a43964SAlexander Graf     if (env->ext_index < 0 || env->ext_index > MAX_EXT_QUEUE) {
595d5a43964SAlexander Graf         cpu_abort(env, "Ext queue overrun: %d\n", env->ext_index);
596d5a43964SAlexander Graf     }
597d5a43964SAlexander Graf 
598d5a43964SAlexander Graf     q = &env->ext_queue[env->ext_index];
5994782a23bSCornelia Huck     lowcore = cpu_map_lowcore(env);
600d5a43964SAlexander Graf 
601d5a43964SAlexander Graf     lowcore->ext_int_code = cpu_to_be16(q->code);
602d5a43964SAlexander Graf     lowcore->ext_params = cpu_to_be32(q->param);
603d5a43964SAlexander Graf     lowcore->ext_params2 = cpu_to_be64(q->param64);
604d5a43964SAlexander Graf     lowcore->external_old_psw.mask = cpu_to_be64(get_psw_mask(env));
605d5a43964SAlexander Graf     lowcore->external_old_psw.addr = cpu_to_be64(env->psw.addr);
606d5a43964SAlexander Graf     lowcore->cpu_addr = cpu_to_be16(env->cpu_num | VIRTIO_SUBCODE_64);
607d5a43964SAlexander Graf     mask = be64_to_cpu(lowcore->external_new_psw.mask);
608d5a43964SAlexander Graf     addr = be64_to_cpu(lowcore->external_new_psw.addr);
609d5a43964SAlexander Graf 
6104782a23bSCornelia Huck     cpu_unmap_lowcore(lowcore);
611d5a43964SAlexander Graf 
612d5a43964SAlexander Graf     env->ext_index--;
613d5a43964SAlexander Graf     if (env->ext_index == -1) {
614d5a43964SAlexander Graf         env->pending_int &= ~INTERRUPT_EXT;
615d5a43964SAlexander Graf     }
616d5a43964SAlexander Graf 
61771e47088SBlue Swirl     DPRINTF("%s: %" PRIx64 " %" PRIx64 "\n", __func__,
618d5a43964SAlexander Graf             env->psw.mask, env->psw.addr);
619d5a43964SAlexander Graf 
620d5a43964SAlexander Graf     load_psw(env, mask, addr);
621d5a43964SAlexander Graf }
6223110e292SAlexander Graf 
6235d69c547SCornelia Huck static void do_io_interrupt(CPUS390XState *env)
6245d69c547SCornelia Huck {
6255d69c547SCornelia Huck     LowCore *lowcore;
6265d69c547SCornelia Huck     IOIntQueue *q;
6275d69c547SCornelia Huck     uint8_t isc;
6285d69c547SCornelia Huck     int disable = 1;
6295d69c547SCornelia Huck     int found = 0;
6305d69c547SCornelia Huck 
6315d69c547SCornelia Huck     if (!(env->psw.mask & PSW_MASK_IO)) {
6325d69c547SCornelia Huck         cpu_abort(env, "I/O int w/o I/O mask\n");
6335d69c547SCornelia Huck     }
6345d69c547SCornelia Huck 
6355d69c547SCornelia Huck     for (isc = 0; isc < ARRAY_SIZE(env->io_index); isc++) {
63691b0a8f3SCornelia Huck         uint64_t isc_bits;
63791b0a8f3SCornelia Huck 
6385d69c547SCornelia Huck         if (env->io_index[isc] < 0) {
6395d69c547SCornelia Huck             continue;
6405d69c547SCornelia Huck         }
6415d69c547SCornelia Huck         if (env->io_index[isc] > MAX_IO_QUEUE) {
6425d69c547SCornelia Huck             cpu_abort(env, "I/O queue overrun for isc %d: %d\n",
6435d69c547SCornelia Huck                       isc, env->io_index[isc]);
6445d69c547SCornelia Huck         }
6455d69c547SCornelia Huck 
6465d69c547SCornelia Huck         q = &env->io_queue[env->io_index[isc]][isc];
64791b0a8f3SCornelia Huck         isc_bits = ISC_TO_ISC_BITS(IO_INT_WORD_ISC(q->word));
64891b0a8f3SCornelia Huck         if (!(env->cregs[6] & isc_bits)) {
6495d69c547SCornelia Huck             disable = 0;
6505d69c547SCornelia Huck             continue;
6515d69c547SCornelia Huck         }
652bd9a8d85SCornelia Huck         if (!found) {
653bd9a8d85SCornelia Huck             uint64_t mask, addr;
654bd9a8d85SCornelia Huck 
6555d69c547SCornelia Huck             found = 1;
6565d69c547SCornelia Huck             lowcore = cpu_map_lowcore(env);
6575d69c547SCornelia Huck 
6585d69c547SCornelia Huck             lowcore->subchannel_id = cpu_to_be16(q->id);
6595d69c547SCornelia Huck             lowcore->subchannel_nr = cpu_to_be16(q->nr);
6605d69c547SCornelia Huck             lowcore->io_int_parm = cpu_to_be32(q->parm);
6615d69c547SCornelia Huck             lowcore->io_int_word = cpu_to_be32(q->word);
6625d69c547SCornelia Huck             lowcore->io_old_psw.mask = cpu_to_be64(get_psw_mask(env));
6635d69c547SCornelia Huck             lowcore->io_old_psw.addr = cpu_to_be64(env->psw.addr);
6645d69c547SCornelia Huck             mask = be64_to_cpu(lowcore->io_new_psw.mask);
6655d69c547SCornelia Huck             addr = be64_to_cpu(lowcore->io_new_psw.addr);
6665d69c547SCornelia Huck 
6675d69c547SCornelia Huck             cpu_unmap_lowcore(lowcore);
6685d69c547SCornelia Huck 
6695d69c547SCornelia Huck             env->io_index[isc]--;
670bd9a8d85SCornelia Huck 
671bd9a8d85SCornelia Huck             DPRINTF("%s: %" PRIx64 " %" PRIx64 "\n", __func__,
672bd9a8d85SCornelia Huck                     env->psw.mask, env->psw.addr);
673bd9a8d85SCornelia Huck             load_psw(env, mask, addr);
674bd9a8d85SCornelia Huck         }
675b22dd124SStefan Weil         if (env->io_index[isc] >= 0) {
6765d69c547SCornelia Huck             disable = 0;
6775d69c547SCornelia Huck         }
678bd9a8d85SCornelia Huck         continue;
6795d69c547SCornelia Huck     }
6805d69c547SCornelia Huck 
6815d69c547SCornelia Huck     if (disable) {
6825d69c547SCornelia Huck         env->pending_int &= ~INTERRUPT_IO;
6835d69c547SCornelia Huck     }
6845d69c547SCornelia Huck 
6855d69c547SCornelia Huck }
6865d69c547SCornelia Huck 
6875d69c547SCornelia Huck static void do_mchk_interrupt(CPUS390XState *env)
6885d69c547SCornelia Huck {
6895d69c547SCornelia Huck     uint64_t mask, addr;
6905d69c547SCornelia Huck     LowCore *lowcore;
6915d69c547SCornelia Huck     MchkQueue *q;
6925d69c547SCornelia Huck     int i;
6935d69c547SCornelia Huck 
6945d69c547SCornelia Huck     if (!(env->psw.mask & PSW_MASK_MCHECK)) {
6955d69c547SCornelia Huck         cpu_abort(env, "Machine check w/o mchk mask\n");
6965d69c547SCornelia Huck     }
6975d69c547SCornelia Huck 
6985d69c547SCornelia Huck     if (env->mchk_index < 0 || env->mchk_index > MAX_MCHK_QUEUE) {
6995d69c547SCornelia Huck         cpu_abort(env, "Mchk queue overrun: %d\n", env->mchk_index);
7005d69c547SCornelia Huck     }
7015d69c547SCornelia Huck 
7025d69c547SCornelia Huck     q = &env->mchk_queue[env->mchk_index];
7035d69c547SCornelia Huck 
7045d69c547SCornelia Huck     if (q->type != 1) {
7055d69c547SCornelia Huck         /* Don't know how to handle this... */
7065d69c547SCornelia Huck         cpu_abort(env, "Unknown machine check type %d\n", q->type);
7075d69c547SCornelia Huck     }
7085d69c547SCornelia Huck     if (!(env->cregs[14] & (1 << 28))) {
7095d69c547SCornelia Huck         /* CRW machine checks disabled */
7105d69c547SCornelia Huck         return;
7115d69c547SCornelia Huck     }
7125d69c547SCornelia Huck 
7135d69c547SCornelia Huck     lowcore = cpu_map_lowcore(env);
7145d69c547SCornelia Huck 
7155d69c547SCornelia Huck     for (i = 0; i < 16; i++) {
7165d69c547SCornelia Huck         lowcore->floating_pt_save_area[i] = cpu_to_be64(env->fregs[i].ll);
7175d69c547SCornelia Huck         lowcore->gpregs_save_area[i] = cpu_to_be64(env->regs[i]);
7185d69c547SCornelia Huck         lowcore->access_regs_save_area[i] = cpu_to_be32(env->aregs[i]);
7195d69c547SCornelia Huck         lowcore->cregs_save_area[i] = cpu_to_be64(env->cregs[i]);
7205d69c547SCornelia Huck     }
7215d69c547SCornelia Huck     lowcore->prefixreg_save_area = cpu_to_be32(env->psa);
7225d69c547SCornelia Huck     lowcore->fpt_creg_save_area = cpu_to_be32(env->fpc);
7235d69c547SCornelia Huck     lowcore->tod_progreg_save_area = cpu_to_be32(env->todpr);
7245d69c547SCornelia Huck     lowcore->cpu_timer_save_area[0] = cpu_to_be32(env->cputm >> 32);
7255d69c547SCornelia Huck     lowcore->cpu_timer_save_area[1] = cpu_to_be32((uint32_t)env->cputm);
7265d69c547SCornelia Huck     lowcore->clock_comp_save_area[0] = cpu_to_be32(env->ckc >> 32);
7275d69c547SCornelia Huck     lowcore->clock_comp_save_area[1] = cpu_to_be32((uint32_t)env->ckc);
7285d69c547SCornelia Huck 
7295d69c547SCornelia Huck     lowcore->mcck_interruption_code[0] = cpu_to_be32(0x00400f1d);
7305d69c547SCornelia Huck     lowcore->mcck_interruption_code[1] = cpu_to_be32(0x40330000);
7315d69c547SCornelia Huck     lowcore->mcck_old_psw.mask = cpu_to_be64(get_psw_mask(env));
7325d69c547SCornelia Huck     lowcore->mcck_old_psw.addr = cpu_to_be64(env->psw.addr);
7335d69c547SCornelia Huck     mask = be64_to_cpu(lowcore->mcck_new_psw.mask);
7345d69c547SCornelia Huck     addr = be64_to_cpu(lowcore->mcck_new_psw.addr);
7355d69c547SCornelia Huck 
7365d69c547SCornelia Huck     cpu_unmap_lowcore(lowcore);
7375d69c547SCornelia Huck 
7385d69c547SCornelia Huck     env->mchk_index--;
7395d69c547SCornelia Huck     if (env->mchk_index == -1) {
7405d69c547SCornelia Huck         env->pending_int &= ~INTERRUPT_MCHK;
7415d69c547SCornelia Huck     }
7425d69c547SCornelia Huck 
7435d69c547SCornelia Huck     DPRINTF("%s: %" PRIx64 " %" PRIx64 "\n", __func__,
7445d69c547SCornelia Huck             env->psw.mask, env->psw.addr);
7455d69c547SCornelia Huck 
7465d69c547SCornelia Huck     load_psw(env, mask, addr);
7475d69c547SCornelia Huck }
7485d69c547SCornelia Huck 
74997a8ea5aSAndreas Färber void s390_cpu_do_interrupt(CPUState *cs)
7503110e292SAlexander Graf {
75197a8ea5aSAndreas Färber     S390CPU *cpu = S390_CPU(cs);
75297a8ea5aSAndreas Färber     CPUS390XState *env = &cpu->env;
753f9466733SAndreas Färber 
7540d404541SRichard Henderson     qemu_log_mask(CPU_LOG_INT, "%s: %d at pc=%" PRIx64 "\n",
75527103424SAndreas Färber                   __func__, cs->exception_index, env->psw.addr);
756d5a43964SAlexander Graf 
75749e15878SAndreas Färber     s390_add_running_cpu(cpu);
7585d69c547SCornelia Huck     /* handle machine checks */
7595d69c547SCornelia Huck     if ((env->psw.mask & PSW_MASK_MCHECK) &&
76027103424SAndreas Färber         (cs->exception_index == -1)) {
7615d69c547SCornelia Huck         if (env->pending_int & INTERRUPT_MCHK) {
76227103424SAndreas Färber             cs->exception_index = EXCP_MCHK;
7635d69c547SCornelia Huck         }
7645d69c547SCornelia Huck     }
765d5a43964SAlexander Graf     /* handle external interrupts */
766d5a43964SAlexander Graf     if ((env->psw.mask & PSW_MASK_EXT) &&
76727103424SAndreas Färber         cs->exception_index == -1) {
768d5a43964SAlexander Graf         if (env->pending_int & INTERRUPT_EXT) {
769d5a43964SAlexander Graf             /* code is already in env */
77027103424SAndreas Färber             cs->exception_index = EXCP_EXT;
771d5a43964SAlexander Graf         } else if (env->pending_int & INTERRUPT_TOD) {
772f9466733SAndreas Färber             cpu_inject_ext(cpu, 0x1004, 0, 0);
77327103424SAndreas Färber             cs->exception_index = EXCP_EXT;
774d5a43964SAlexander Graf             env->pending_int &= ~INTERRUPT_EXT;
775d5a43964SAlexander Graf             env->pending_int &= ~INTERRUPT_TOD;
776d5a43964SAlexander Graf         } else if (env->pending_int & INTERRUPT_CPUTIMER) {
777f9466733SAndreas Färber             cpu_inject_ext(cpu, 0x1005, 0, 0);
77827103424SAndreas Färber             cs->exception_index = EXCP_EXT;
779d5a43964SAlexander Graf             env->pending_int &= ~INTERRUPT_EXT;
780d5a43964SAlexander Graf             env->pending_int &= ~INTERRUPT_TOD;
7813110e292SAlexander Graf         }
782d5a43964SAlexander Graf     }
7835d69c547SCornelia Huck     /* handle I/O interrupts */
7845d69c547SCornelia Huck     if ((env->psw.mask & PSW_MASK_IO) &&
78527103424SAndreas Färber         (cs->exception_index == -1)) {
7865d69c547SCornelia Huck         if (env->pending_int & INTERRUPT_IO) {
78727103424SAndreas Färber             cs->exception_index = EXCP_IO;
7885d69c547SCornelia Huck         }
7895d69c547SCornelia Huck     }
790d5a43964SAlexander Graf 
79127103424SAndreas Färber     switch (cs->exception_index) {
792d5a43964SAlexander Graf     case EXCP_PGM:
793d5a43964SAlexander Graf         do_program_interrupt(env);
794d5a43964SAlexander Graf         break;
795d5a43964SAlexander Graf     case EXCP_SVC:
796d5a43964SAlexander Graf         do_svc_interrupt(env);
797d5a43964SAlexander Graf         break;
798d5a43964SAlexander Graf     case EXCP_EXT:
799d5a43964SAlexander Graf         do_ext_interrupt(env);
800d5a43964SAlexander Graf         break;
8015d69c547SCornelia Huck     case EXCP_IO:
8025d69c547SCornelia Huck         do_io_interrupt(env);
8035d69c547SCornelia Huck         break;
8045d69c547SCornelia Huck     case EXCP_MCHK:
8055d69c547SCornelia Huck         do_mchk_interrupt(env);
8065d69c547SCornelia Huck         break;
807d5a43964SAlexander Graf     }
80827103424SAndreas Färber     cs->exception_index = -1;
809d5a43964SAlexander Graf 
810d5a43964SAlexander Graf     if (!env->pending_int) {
811259186a7SAndreas Färber         cs->interrupt_request &= ~CPU_INTERRUPT_HARD;
812d5a43964SAlexander Graf     }
813d5a43964SAlexander Graf }
814d5a43964SAlexander Graf 
815d5a43964SAlexander Graf #endif /* CONFIG_USER_ONLY */
816