xref: /qemu/target/s390x/helper.c (revision 1ac1a7499bcb44174735780e0bd0421a1ac7a323)
110ec5117SAlexander Graf /*
210ec5117SAlexander Graf  *  S/390 helpers
310ec5117SAlexander Graf  *
410ec5117SAlexander Graf  *  Copyright (c) 2009 Ulrich Hecht
5d5a43964SAlexander Graf  *  Copyright (c) 2011 Alexander Graf
610ec5117SAlexander Graf  *
710ec5117SAlexander Graf  * This library is free software; you can redistribute it and/or
810ec5117SAlexander Graf  * modify it under the terms of the GNU Lesser General Public
910ec5117SAlexander Graf  * License as published by the Free Software Foundation; either
1010ec5117SAlexander Graf  * version 2 of the License, or (at your option) any later version.
1110ec5117SAlexander Graf  *
1210ec5117SAlexander Graf  * This library is distributed in the hope that it will be useful,
1310ec5117SAlexander Graf  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1410ec5117SAlexander Graf  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1510ec5117SAlexander Graf  * Lesser General Public License for more details.
1610ec5117SAlexander Graf  *
1710ec5117SAlexander Graf  * You should have received a copy of the GNU Lesser General Public
1870539e18SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1910ec5117SAlexander Graf  */
2010ec5117SAlexander Graf 
2110ec5117SAlexander Graf #include "cpu.h"
2210ec5117SAlexander Graf #include "gdbstub.h"
23d5a43964SAlexander Graf #include "qemu-timer.h"
24ef81522bSAlexander Graf #ifndef CONFIG_USER_ONLY
25ef81522bSAlexander Graf #include "sysemu.h"
26ef81522bSAlexander Graf #endif
2710ec5117SAlexander Graf 
28d5a43964SAlexander Graf //#define DEBUG_S390
29d5a43964SAlexander Graf //#define DEBUG_S390_PTE
30d5a43964SAlexander Graf //#define DEBUG_S390_STDOUT
31d5a43964SAlexander Graf 
32d5a43964SAlexander Graf #ifdef DEBUG_S390
33d5a43964SAlexander Graf #ifdef DEBUG_S390_STDOUT
34d5a43964SAlexander Graf #define DPRINTF(fmt, ...) \
35d5a43964SAlexander Graf     do { fprintf(stderr, fmt, ## __VA_ARGS__); \
36d5a43964SAlexander Graf          qemu_log(fmt, ##__VA_ARGS__); } while (0)
37d5a43964SAlexander Graf #else
38d5a43964SAlexander Graf #define DPRINTF(fmt, ...) \
39d5a43964SAlexander Graf     do { qemu_log(fmt, ## __VA_ARGS__); } while (0)
40d5a43964SAlexander Graf #endif
41d5a43964SAlexander Graf #else
42d5a43964SAlexander Graf #define DPRINTF(fmt, ...) \
43d5a43964SAlexander Graf     do { } while (0)
44d5a43964SAlexander Graf #endif
45d5a43964SAlexander Graf 
46d5a43964SAlexander Graf #ifdef DEBUG_S390_PTE
47d5a43964SAlexander Graf #define PTE_DPRINTF DPRINTF
48d5a43964SAlexander Graf #else
49d5a43964SAlexander Graf #define PTE_DPRINTF(fmt, ...) \
50d5a43964SAlexander Graf     do { } while (0)
51d5a43964SAlexander Graf #endif
52d5a43964SAlexander Graf 
53d5a43964SAlexander Graf #ifndef CONFIG_USER_ONLY
54d5a43964SAlexander Graf static void s390x_tod_timer(void *opaque)
55d5a43964SAlexander Graf {
56a4e3ad19SAndreas Färber     CPUS390XState *env = opaque;
57d5a43964SAlexander Graf 
58d5a43964SAlexander Graf     env->pending_int |= INTERRUPT_TOD;
59d5a43964SAlexander Graf     cpu_interrupt(env, CPU_INTERRUPT_HARD);
60d5a43964SAlexander Graf }
61d5a43964SAlexander Graf 
62d5a43964SAlexander Graf static void s390x_cpu_timer(void *opaque)
63d5a43964SAlexander Graf {
64a4e3ad19SAndreas Färber     CPUS390XState *env = opaque;
65d5a43964SAlexander Graf 
66d5a43964SAlexander Graf     env->pending_int |= INTERRUPT_CPUTIMER;
67d5a43964SAlexander Graf     cpu_interrupt(env, CPU_INTERRUPT_HARD);
68d5a43964SAlexander Graf }
69d5a43964SAlexander Graf #endif
7010c339a0SAlexander Graf 
7110ec5117SAlexander Graf CPUS390XState *cpu_s390x_init(const char *cpu_model)
7210ec5117SAlexander Graf {
7329e4bcb2SAndreas Färber     S390CPU *cpu;
7410ec5117SAlexander Graf     CPUS390XState *env;
75d5a43964SAlexander Graf #if !defined (CONFIG_USER_ONLY)
76d5a43964SAlexander Graf     struct tm tm;
77d5a43964SAlexander Graf #endif
7810ec5117SAlexander Graf     static int inited = 0;
79d5a43964SAlexander Graf     static int cpu_num = 0;
8010ec5117SAlexander Graf 
8129e4bcb2SAndreas Färber     cpu = S390_CPU(object_new(TYPE_S390_CPU));
8229e4bcb2SAndreas Färber     env = &cpu->env;
8310ec5117SAlexander Graf     cpu_exec_init(env);
84d5ab9713SJan Kiszka     if (tcg_enabled() && !inited) {
8510ec5117SAlexander Graf         inited = 1;
86d5a43964SAlexander Graf         s390x_translate_init();
8710ec5117SAlexander Graf     }
8810ec5117SAlexander Graf 
89d5a43964SAlexander Graf #if !defined(CONFIG_USER_ONLY)
90d5a43964SAlexander Graf     qemu_get_timedate(&tm, 0);
91d5a43964SAlexander Graf     env->tod_offset = TOD_UNIX_EPOCH +
92d5a43964SAlexander Graf                       (time2tod(mktimegm(&tm)) * 1000000000ULL);
93d5a43964SAlexander Graf     env->tod_basetime = 0;
94d5a43964SAlexander Graf     env->tod_timer = qemu_new_timer_ns(vm_clock, s390x_tod_timer, env);
95d5a43964SAlexander Graf     env->cpu_timer = qemu_new_timer_ns(vm_clock, s390x_cpu_timer, env);
96d5a43964SAlexander Graf #endif
9710ec5117SAlexander Graf     env->cpu_model_str = cpu_model;
98d5a43964SAlexander Graf     env->cpu_num = cpu_num++;
99d5a43964SAlexander Graf     env->ext_index = -1;
1001ac1a749SAndreas Färber     cpu_reset(CPU(cpu));
10110ec5117SAlexander Graf     qemu_init_vcpu(env);
10210ec5117SAlexander Graf     return env;
10310ec5117SAlexander Graf }
10410ec5117SAlexander Graf 
105d5a43964SAlexander Graf #if defined(CONFIG_USER_ONLY)
106d5a43964SAlexander Graf 
107a4e3ad19SAndreas Färber void do_interrupt (CPUS390XState *env)
108d5a43964SAlexander Graf {
109d5a43964SAlexander Graf     env->exception_index = -1;
110d5a43964SAlexander Graf }
111d5a43964SAlexander Graf 
112a4e3ad19SAndreas Färber int cpu_s390x_handle_mmu_fault (CPUS390XState *env, target_ulong address, int rw,
11397b348e7SBlue Swirl                                 int mmu_idx)
114d5a43964SAlexander Graf {
11597b348e7SBlue Swirl     /* fprintf(stderr,"%s: address 0x%lx rw %d mmu_idx %d\n",
11697b348e7SBlue Swirl             __FUNCTION__, address, rw, mmu_idx); */
117d5a43964SAlexander Graf     env->exception_index = EXCP_ADDR;
118d5a43964SAlexander Graf     env->__excp_addr = address; /* FIXME: find out how this works on a real machine */
119d5a43964SAlexander Graf     return 1;
120d5a43964SAlexander Graf }
121d5a43964SAlexander Graf 
122d5a43964SAlexander Graf #endif /* CONFIG_USER_ONLY */
123d5a43964SAlexander Graf 
1241bba0dc9SAndreas Färber void cpu_state_reset(CPUS390XState *env)
12510ec5117SAlexander Graf {
1261ac1a749SAndreas Färber     cpu_reset(ENV_GET_CPU(env));
12710ec5117SAlexander Graf }
12810c339a0SAlexander Graf 
12910c339a0SAlexander Graf #ifndef CONFIG_USER_ONLY
13010c339a0SAlexander Graf 
131d5a43964SAlexander Graf /* Ensure to exit the TB after this call! */
132a4e3ad19SAndreas Färber static void trigger_pgm_exception(CPUS390XState *env, uint32_t code, uint32_t ilc)
13310c339a0SAlexander Graf {
134d5a43964SAlexander Graf     env->exception_index = EXCP_PGM;
135d5a43964SAlexander Graf     env->int_pgm_code = code;
136d5a43964SAlexander Graf     env->int_pgm_ilc = ilc;
137d5a43964SAlexander Graf }
13810c339a0SAlexander Graf 
139a4e3ad19SAndreas Färber static int trans_bits(CPUS390XState *env, uint64_t mode)
140d5a43964SAlexander Graf {
141d5a43964SAlexander Graf     int bits = 0;
14210c339a0SAlexander Graf 
143d5a43964SAlexander Graf     switch (mode) {
144d5a43964SAlexander Graf     case PSW_ASC_PRIMARY:
145d5a43964SAlexander Graf         bits = 1;
146d5a43964SAlexander Graf         break;
147d5a43964SAlexander Graf     case PSW_ASC_SECONDARY:
148d5a43964SAlexander Graf         bits = 2;
149d5a43964SAlexander Graf         break;
150d5a43964SAlexander Graf     case PSW_ASC_HOME:
151d5a43964SAlexander Graf         bits = 3;
152d5a43964SAlexander Graf         break;
153d5a43964SAlexander Graf     default:
154d5a43964SAlexander Graf         cpu_abort(env, "unknown asc mode\n");
155d5a43964SAlexander Graf         break;
156d5a43964SAlexander Graf     }
15710c339a0SAlexander Graf 
158d5a43964SAlexander Graf     return bits;
159d5a43964SAlexander Graf }
160d5a43964SAlexander Graf 
161a4e3ad19SAndreas Färber static void trigger_prot_fault(CPUS390XState *env, target_ulong vaddr, uint64_t mode)
162d5a43964SAlexander Graf {
163d5a43964SAlexander Graf     int ilc = ILC_LATER_INC_2;
164d5a43964SAlexander Graf     int bits = trans_bits(env, mode) | 4;
165d5a43964SAlexander Graf 
166d5a43964SAlexander Graf     DPRINTF("%s: vaddr=%016" PRIx64 " bits=%d\n", __FUNCTION__, vaddr, bits);
167d5a43964SAlexander Graf 
168d5a43964SAlexander Graf     stq_phys(env->psa + offsetof(LowCore, trans_exc_code), vaddr | bits);
169d5a43964SAlexander Graf     trigger_pgm_exception(env, PGM_PROTECTION, ilc);
170d5a43964SAlexander Graf }
171d5a43964SAlexander Graf 
172a4e3ad19SAndreas Färber static void trigger_page_fault(CPUS390XState *env, target_ulong vaddr, uint32_t type,
173d5a43964SAlexander Graf                                uint64_t asc, int rw)
174d5a43964SAlexander Graf {
175d5a43964SAlexander Graf     int ilc = ILC_LATER;
176d5a43964SAlexander Graf     int bits = trans_bits(env, asc);
177d5a43964SAlexander Graf 
178d5a43964SAlexander Graf     if (rw == 2) {
179d5a43964SAlexander Graf         /* code has is undefined ilc */
180d5a43964SAlexander Graf         ilc = 2;
181d5a43964SAlexander Graf     }
182d5a43964SAlexander Graf 
183d5a43964SAlexander Graf     DPRINTF("%s: vaddr=%016" PRIx64 " bits=%d\n", __FUNCTION__, vaddr, bits);
184d5a43964SAlexander Graf 
185d5a43964SAlexander Graf     stq_phys(env->psa + offsetof(LowCore, trans_exc_code), vaddr | bits);
186d5a43964SAlexander Graf     trigger_pgm_exception(env, type, ilc);
187d5a43964SAlexander Graf }
188d5a43964SAlexander Graf 
189a4e3ad19SAndreas Färber static int mmu_translate_asce(CPUS390XState *env, target_ulong vaddr, uint64_t asc,
190d5a43964SAlexander Graf                               uint64_t asce, int level, target_ulong *raddr,
191d5a43964SAlexander Graf                               int *flags, int rw)
192d5a43964SAlexander Graf {
193d5a43964SAlexander Graf     uint64_t offs = 0;
194d5a43964SAlexander Graf     uint64_t origin;
195d5a43964SAlexander Graf     uint64_t new_asce;
196d5a43964SAlexander Graf 
197d5a43964SAlexander Graf     PTE_DPRINTF("%s: 0x%" PRIx64 "\n", __FUNCTION__, asce);
198d5a43964SAlexander Graf 
199d5a43964SAlexander Graf     if (((level != _ASCE_TYPE_SEGMENT) && (asce & _REGION_ENTRY_INV)) ||
200d5a43964SAlexander Graf         ((level == _ASCE_TYPE_SEGMENT) && (asce & _SEGMENT_ENTRY_INV))) {
201d5a43964SAlexander Graf         /* XXX different regions have different faults */
202d5a43964SAlexander Graf         DPRINTF("%s: invalid region\n", __FUNCTION__);
203d5a43964SAlexander Graf         trigger_page_fault(env, vaddr, PGM_SEGMENT_TRANS, asc, rw);
204d5a43964SAlexander Graf         return -1;
205d5a43964SAlexander Graf     }
206d5a43964SAlexander Graf 
207d5a43964SAlexander Graf     if ((level <= _ASCE_TYPE_MASK) && ((asce & _ASCE_TYPE_MASK) != level)) {
208d5a43964SAlexander Graf         trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw);
209d5a43964SAlexander Graf         return -1;
210d5a43964SAlexander Graf     }
211d5a43964SAlexander Graf 
212d5a43964SAlexander Graf     if (asce & _ASCE_REAL_SPACE) {
213d5a43964SAlexander Graf         /* direct mapping */
214d5a43964SAlexander Graf 
215d5a43964SAlexander Graf         *raddr = vaddr;
216d4c430a8SPaul Brook         return 0;
21710c339a0SAlexander Graf     }
218d5a43964SAlexander Graf 
219d5a43964SAlexander Graf     origin = asce & _ASCE_ORIGIN;
220d5a43964SAlexander Graf 
221d5a43964SAlexander Graf     switch (level) {
222d5a43964SAlexander Graf     case _ASCE_TYPE_REGION1 + 4:
223d5a43964SAlexander Graf         offs = (vaddr >> 50) & 0x3ff8;
224d5a43964SAlexander Graf         break;
225d5a43964SAlexander Graf     case _ASCE_TYPE_REGION1:
226d5a43964SAlexander Graf         offs = (vaddr >> 39) & 0x3ff8;
227d5a43964SAlexander Graf         break;
228d5a43964SAlexander Graf     case _ASCE_TYPE_REGION2:
229d5a43964SAlexander Graf         offs = (vaddr >> 28) & 0x3ff8;
230d5a43964SAlexander Graf         break;
231d5a43964SAlexander Graf     case _ASCE_TYPE_REGION3:
232d5a43964SAlexander Graf         offs = (vaddr >> 17) & 0x3ff8;
233d5a43964SAlexander Graf         break;
234d5a43964SAlexander Graf     case _ASCE_TYPE_SEGMENT:
235d5a43964SAlexander Graf         offs = (vaddr >> 9) & 0x07f8;
236d5a43964SAlexander Graf         origin = asce & _SEGMENT_ENTRY_ORIGIN;
237d5a43964SAlexander Graf         break;
238d5a43964SAlexander Graf     }
239d5a43964SAlexander Graf 
240d5a43964SAlexander Graf     /* XXX region protection flags */
241d5a43964SAlexander Graf     /* *flags &= ~PAGE_WRITE */
242d5a43964SAlexander Graf 
243d5a43964SAlexander Graf     new_asce = ldq_phys(origin + offs);
244d5a43964SAlexander Graf     PTE_DPRINTF("%s: 0x%" PRIx64 " + 0x%" PRIx64 " => 0x%016" PRIx64 "\n",
245d5a43964SAlexander Graf                 __FUNCTION__, origin, offs, new_asce);
246d5a43964SAlexander Graf 
247d5a43964SAlexander Graf     if (level != _ASCE_TYPE_SEGMENT) {
248d5a43964SAlexander Graf         /* yet another region */
249d5a43964SAlexander Graf         return mmu_translate_asce(env, vaddr, asc, new_asce, level - 4, raddr,
250d5a43964SAlexander Graf                                   flags, rw);
251d5a43964SAlexander Graf     }
252d5a43964SAlexander Graf 
253d5a43964SAlexander Graf     /* PTE */
254d5a43964SAlexander Graf     if (new_asce & _PAGE_INVALID) {
255d5a43964SAlexander Graf         DPRINTF("%s: PTE=0x%" PRIx64 " invalid\n", __FUNCTION__, new_asce);
256d5a43964SAlexander Graf         trigger_page_fault(env, vaddr, PGM_PAGE_TRANS, asc, rw);
257d5a43964SAlexander Graf         return -1;
258d5a43964SAlexander Graf     }
259d5a43964SAlexander Graf 
260d5a43964SAlexander Graf     if (new_asce & _PAGE_RO) {
261d5a43964SAlexander Graf         *flags &= ~PAGE_WRITE;
262d5a43964SAlexander Graf     }
263d5a43964SAlexander Graf 
264d5a43964SAlexander Graf     *raddr = new_asce & _ASCE_ORIGIN;
265d5a43964SAlexander Graf 
266d5a43964SAlexander Graf     PTE_DPRINTF("%s: PTE=0x%" PRIx64 "\n", __FUNCTION__, new_asce);
267d5a43964SAlexander Graf 
268d5a43964SAlexander Graf     return 0;
269d5a43964SAlexander Graf }
270d5a43964SAlexander Graf 
271a4e3ad19SAndreas Färber static int mmu_translate_asc(CPUS390XState *env, target_ulong vaddr, uint64_t asc,
272d5a43964SAlexander Graf                              target_ulong *raddr, int *flags, int rw)
273d5a43964SAlexander Graf {
274d5a43964SAlexander Graf     uint64_t asce = 0;
275d5a43964SAlexander Graf     int level, new_level;
276d5a43964SAlexander Graf     int r;
277d5a43964SAlexander Graf 
278d5a43964SAlexander Graf     switch (asc) {
279d5a43964SAlexander Graf     case PSW_ASC_PRIMARY:
280d5a43964SAlexander Graf         PTE_DPRINTF("%s: asc=primary\n", __FUNCTION__);
281d5a43964SAlexander Graf         asce = env->cregs[1];
282d5a43964SAlexander Graf         break;
283d5a43964SAlexander Graf     case PSW_ASC_SECONDARY:
284d5a43964SAlexander Graf         PTE_DPRINTF("%s: asc=secondary\n", __FUNCTION__);
285d5a43964SAlexander Graf         asce = env->cregs[7];
286d5a43964SAlexander Graf         break;
287d5a43964SAlexander Graf     case PSW_ASC_HOME:
288d5a43964SAlexander Graf         PTE_DPRINTF("%s: asc=home\n", __FUNCTION__);
289d5a43964SAlexander Graf         asce = env->cregs[13];
290d5a43964SAlexander Graf         break;
291d5a43964SAlexander Graf     }
292d5a43964SAlexander Graf 
293d5a43964SAlexander Graf     switch (asce & _ASCE_TYPE_MASK) {
294d5a43964SAlexander Graf     case _ASCE_TYPE_REGION1:
295d5a43964SAlexander Graf         break;
296d5a43964SAlexander Graf     case _ASCE_TYPE_REGION2:
297d5a43964SAlexander Graf         if (vaddr & 0xffe0000000000000ULL) {
298d5a43964SAlexander Graf             DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64
299d5a43964SAlexander Graf                         " 0xffe0000000000000ULL\n", __FUNCTION__,
300d5a43964SAlexander Graf                         vaddr);
301d5a43964SAlexander Graf             trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw);
302d5a43964SAlexander Graf             return -1;
303d5a43964SAlexander Graf         }
304d5a43964SAlexander Graf         break;
305d5a43964SAlexander Graf     case _ASCE_TYPE_REGION3:
306d5a43964SAlexander Graf         if (vaddr & 0xfffffc0000000000ULL) {
307d5a43964SAlexander Graf             DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64
308d5a43964SAlexander Graf                         " 0xfffffc0000000000ULL\n", __FUNCTION__,
309d5a43964SAlexander Graf                         vaddr);
310d5a43964SAlexander Graf             trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw);
311d5a43964SAlexander Graf             return -1;
312d5a43964SAlexander Graf         }
313d5a43964SAlexander Graf         break;
314d5a43964SAlexander Graf     case _ASCE_TYPE_SEGMENT:
315d5a43964SAlexander Graf         if (vaddr & 0xffffffff80000000ULL) {
316d5a43964SAlexander Graf             DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64
317d5a43964SAlexander Graf                         " 0xffffffff80000000ULL\n", __FUNCTION__,
318d5a43964SAlexander Graf                         vaddr);
319d5a43964SAlexander Graf             trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw);
320d5a43964SAlexander Graf             return -1;
321d5a43964SAlexander Graf         }
322d5a43964SAlexander Graf         break;
323d5a43964SAlexander Graf     }
324d5a43964SAlexander Graf 
325d5a43964SAlexander Graf     /* fake level above current */
326d5a43964SAlexander Graf     level = asce & _ASCE_TYPE_MASK;
327d5a43964SAlexander Graf     new_level = level + 4;
328d5a43964SAlexander Graf     asce = (asce & ~_ASCE_TYPE_MASK) | (new_level & _ASCE_TYPE_MASK);
329d5a43964SAlexander Graf 
330d5a43964SAlexander Graf     r = mmu_translate_asce(env, vaddr, asc, asce, new_level, raddr, flags, rw);
331d5a43964SAlexander Graf 
332d5a43964SAlexander Graf     if ((rw == 1) && !(*flags & PAGE_WRITE)) {
333d5a43964SAlexander Graf         trigger_prot_fault(env, vaddr, asc);
334d5a43964SAlexander Graf         return -1;
335d5a43964SAlexander Graf     }
336d5a43964SAlexander Graf 
337d5a43964SAlexander Graf     return r;
338d5a43964SAlexander Graf }
339d5a43964SAlexander Graf 
340a4e3ad19SAndreas Färber int mmu_translate(CPUS390XState *env, target_ulong vaddr, int rw, uint64_t asc,
341d5a43964SAlexander Graf                   target_ulong *raddr, int *flags)
342d5a43964SAlexander Graf {
343d5a43964SAlexander Graf     int r = -1;
344b9959138SAlexander Graf     uint8_t *sk;
345d5a43964SAlexander Graf 
346d5a43964SAlexander Graf     *flags = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
347d5a43964SAlexander Graf     vaddr &= TARGET_PAGE_MASK;
348d5a43964SAlexander Graf 
349d5a43964SAlexander Graf     if (!(env->psw.mask & PSW_MASK_DAT)) {
350d5a43964SAlexander Graf         *raddr = vaddr;
351d5a43964SAlexander Graf         r = 0;
352d5a43964SAlexander Graf         goto out;
353d5a43964SAlexander Graf     }
354d5a43964SAlexander Graf 
355d5a43964SAlexander Graf     switch (asc) {
356d5a43964SAlexander Graf     case PSW_ASC_PRIMARY:
357d5a43964SAlexander Graf     case PSW_ASC_HOME:
358d5a43964SAlexander Graf         r = mmu_translate_asc(env, vaddr, asc, raddr, flags, rw);
359d5a43964SAlexander Graf         break;
360d5a43964SAlexander Graf     case PSW_ASC_SECONDARY:
361d5a43964SAlexander Graf         /*
362d5a43964SAlexander Graf          * Instruction: Primary
363d5a43964SAlexander Graf          * Data: Secondary
364d5a43964SAlexander Graf          */
365d5a43964SAlexander Graf         if (rw == 2) {
366d5a43964SAlexander Graf             r = mmu_translate_asc(env, vaddr, PSW_ASC_PRIMARY, raddr, flags,
367d5a43964SAlexander Graf                                   rw);
368d5a43964SAlexander Graf             *flags &= ~(PAGE_READ | PAGE_WRITE);
369d5a43964SAlexander Graf         } else {
370d5a43964SAlexander Graf             r = mmu_translate_asc(env, vaddr, PSW_ASC_SECONDARY, raddr, flags,
371d5a43964SAlexander Graf                                   rw);
372d5a43964SAlexander Graf             *flags &= ~(PAGE_EXEC);
373d5a43964SAlexander Graf         }
374d5a43964SAlexander Graf         break;
375d5a43964SAlexander Graf     case PSW_ASC_ACCREG:
376d5a43964SAlexander Graf     default:
377d5a43964SAlexander Graf         hw_error("guest switched to unknown asc mode\n");
378d5a43964SAlexander Graf         break;
379d5a43964SAlexander Graf     }
380d5a43964SAlexander Graf 
381d5a43964SAlexander Graf out:
382d5a43964SAlexander Graf     /* Convert real address -> absolute address */
383d5a43964SAlexander Graf     if (*raddr < 0x2000) {
384d5a43964SAlexander Graf         *raddr = *raddr + env->psa;
385d5a43964SAlexander Graf     }
386d5a43964SAlexander Graf 
387b9959138SAlexander Graf     if (*raddr <= ram_size) {
388b9959138SAlexander Graf         sk = &env->storage_keys[*raddr / TARGET_PAGE_SIZE];
389b9959138SAlexander Graf         if (*flags & PAGE_READ) {
390b9959138SAlexander Graf             *sk |= SK_R;
391b9959138SAlexander Graf         }
392b9959138SAlexander Graf 
393b9959138SAlexander Graf         if (*flags & PAGE_WRITE) {
394b9959138SAlexander Graf             *sk |= SK_C;
395b9959138SAlexander Graf         }
396b9959138SAlexander Graf     }
397b9959138SAlexander Graf 
398d5a43964SAlexander Graf     return r;
399d5a43964SAlexander Graf }
400d5a43964SAlexander Graf 
401a4e3ad19SAndreas Färber int cpu_s390x_handle_mmu_fault (CPUS390XState *env, target_ulong _vaddr, int rw,
40297b348e7SBlue Swirl                                 int mmu_idx)
403d5a43964SAlexander Graf {
404d5a43964SAlexander Graf     uint64_t asc = env->psw.mask & PSW_MASK_ASC;
405d5a43964SAlexander Graf     target_ulong vaddr, raddr;
406d5a43964SAlexander Graf     int prot;
407d5a43964SAlexander Graf 
40897b348e7SBlue Swirl     DPRINTF("%s: address 0x%" PRIx64 " rw %d mmu_idx %d\n",
40997b348e7SBlue Swirl             __FUNCTION__, _vaddr, rw, mmu_idx);
410d5a43964SAlexander Graf 
411d5a43964SAlexander Graf     _vaddr &= TARGET_PAGE_MASK;
412d5a43964SAlexander Graf     vaddr = _vaddr;
413d5a43964SAlexander Graf 
414d5a43964SAlexander Graf     /* 31-Bit mode */
415d5a43964SAlexander Graf     if (!(env->psw.mask & PSW_MASK_64)) {
416d5a43964SAlexander Graf         vaddr &= 0x7fffffff;
417d5a43964SAlexander Graf     }
418d5a43964SAlexander Graf 
419d5a43964SAlexander Graf     if (mmu_translate(env, vaddr, rw, asc, &raddr, &prot)) {
420d5a43964SAlexander Graf         /* Translation ended in exception */
421d5a43964SAlexander Graf         return 1;
422d5a43964SAlexander Graf     }
423d5a43964SAlexander Graf 
424d5a43964SAlexander Graf     /* check out of RAM access */
425d5a43964SAlexander Graf     if (raddr > (ram_size + virtio_size)) {
426d5a43964SAlexander Graf         DPRINTF("%s: aaddr %" PRIx64 " > ram_size %" PRIx64 "\n", __FUNCTION__,
427d5a43964SAlexander Graf                 (uint64_t)aaddr, (uint64_t)ram_size);
428d5a43964SAlexander Graf         trigger_pgm_exception(env, PGM_ADDRESSING, ILC_LATER);
429d5a43964SAlexander Graf         return 1;
430d5a43964SAlexander Graf     }
431d5a43964SAlexander Graf 
432d5a43964SAlexander Graf     DPRINTF("%s: set tlb %" PRIx64 " -> %" PRIx64 " (%x)\n", __FUNCTION__,
433d5a43964SAlexander Graf             (uint64_t)vaddr, (uint64_t)raddr, prot);
434d5a43964SAlexander Graf 
435d5a43964SAlexander Graf     tlb_set_page(env, _vaddr, raddr, prot,
436d5a43964SAlexander Graf                  mmu_idx, TARGET_PAGE_SIZE);
437d5a43964SAlexander Graf 
438d5a43964SAlexander Graf     return 0;
439d5a43964SAlexander Graf }
440d5a43964SAlexander Graf 
441a4e3ad19SAndreas Färber target_phys_addr_t cpu_get_phys_page_debug(CPUS390XState *env, target_ulong vaddr)
442d5a43964SAlexander Graf {
443d5a43964SAlexander Graf     target_ulong raddr;
444d5a43964SAlexander Graf     int prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
445d5a43964SAlexander Graf     int old_exc = env->exception_index;
446d5a43964SAlexander Graf     uint64_t asc = env->psw.mask & PSW_MASK_ASC;
447d5a43964SAlexander Graf 
448d5a43964SAlexander Graf     /* 31-Bit mode */
449d5a43964SAlexander Graf     if (!(env->psw.mask & PSW_MASK_64)) {
450d5a43964SAlexander Graf         vaddr &= 0x7fffffff;
451d5a43964SAlexander Graf     }
452d5a43964SAlexander Graf 
453d5a43964SAlexander Graf     mmu_translate(env, vaddr, 2, asc, &raddr, &prot);
454d5a43964SAlexander Graf     env->exception_index = old_exc;
455d5a43964SAlexander Graf 
456d5a43964SAlexander Graf     return raddr;
457d5a43964SAlexander Graf }
458d5a43964SAlexander Graf 
459a4e3ad19SAndreas Färber void load_psw(CPUS390XState *env, uint64_t mask, uint64_t addr)
460d5a43964SAlexander Graf {
461d5a43964SAlexander Graf     if (mask & PSW_MASK_WAIT) {
462ef81522bSAlexander Graf         if (!(mask & (PSW_MASK_IO | PSW_MASK_EXT | PSW_MASK_MCHECK))) {
463ef81522bSAlexander Graf             if (s390_del_running_cpu(env) == 0) {
464ef81522bSAlexander Graf #ifndef CONFIG_USER_ONLY
465ef81522bSAlexander Graf                 qemu_system_shutdown_request();
466ef81522bSAlexander Graf #endif
467ef81522bSAlexander Graf             }
468ef81522bSAlexander Graf         }
469d5a43964SAlexander Graf         env->halted = 1;
470d5a43964SAlexander Graf         env->exception_index = EXCP_HLT;
471d5a43964SAlexander Graf     }
472d5a43964SAlexander Graf 
473d5a43964SAlexander Graf     env->psw.addr = addr;
474d5a43964SAlexander Graf     env->psw.mask = mask;
475d5a43964SAlexander Graf     env->cc_op = (mask >> 13) & 3;
476d5a43964SAlexander Graf }
477d5a43964SAlexander Graf 
478a4e3ad19SAndreas Färber static uint64_t get_psw_mask(CPUS390XState *env)
479d5a43964SAlexander Graf {
480d5a43964SAlexander Graf     uint64_t r = env->psw.mask;
481d5a43964SAlexander Graf 
482d5a43964SAlexander Graf     env->cc_op = calc_cc(env, env->cc_op, env->cc_src, env->cc_dst, env->cc_vr);
483d5a43964SAlexander Graf 
484d5a43964SAlexander Graf     r &= ~(3ULL << 13);
485d5a43964SAlexander Graf     assert(!(env->cc_op & ~3));
486d5a43964SAlexander Graf     r |= env->cc_op << 13;
487d5a43964SAlexander Graf 
488d5a43964SAlexander Graf     return r;
489d5a43964SAlexander Graf }
490d5a43964SAlexander Graf 
491a4e3ad19SAndreas Färber static void do_svc_interrupt(CPUS390XState *env)
492d5a43964SAlexander Graf {
493d5a43964SAlexander Graf     uint64_t mask, addr;
494d5a43964SAlexander Graf     LowCore *lowcore;
495d5a43964SAlexander Graf     target_phys_addr_t len = TARGET_PAGE_SIZE;
496d5a43964SAlexander Graf 
497d5a43964SAlexander Graf     lowcore = cpu_physical_memory_map(env->psa, &len, 1);
498d5a43964SAlexander Graf 
499d5a43964SAlexander Graf     lowcore->svc_code = cpu_to_be16(env->int_svc_code);
500d5a43964SAlexander Graf     lowcore->svc_ilc = cpu_to_be16(env->int_svc_ilc);
501d5a43964SAlexander Graf     lowcore->svc_old_psw.mask = cpu_to_be64(get_psw_mask(env));
502d5a43964SAlexander Graf     lowcore->svc_old_psw.addr = cpu_to_be64(env->psw.addr + (env->int_svc_ilc));
503d5a43964SAlexander Graf     mask = be64_to_cpu(lowcore->svc_new_psw.mask);
504d5a43964SAlexander Graf     addr = be64_to_cpu(lowcore->svc_new_psw.addr);
505d5a43964SAlexander Graf 
506d5a43964SAlexander Graf     cpu_physical_memory_unmap(lowcore, len, 1, len);
507d5a43964SAlexander Graf 
508d5a43964SAlexander Graf     load_psw(env, mask, addr);
509d5a43964SAlexander Graf }
510d5a43964SAlexander Graf 
511a4e3ad19SAndreas Färber static void do_program_interrupt(CPUS390XState *env)
512d5a43964SAlexander Graf {
513d5a43964SAlexander Graf     uint64_t mask, addr;
514d5a43964SAlexander Graf     LowCore *lowcore;
515d5a43964SAlexander Graf     target_phys_addr_t len = TARGET_PAGE_SIZE;
516d5a43964SAlexander Graf     int ilc = env->int_pgm_ilc;
517d5a43964SAlexander Graf 
518d5a43964SAlexander Graf     switch (ilc) {
519d5a43964SAlexander Graf     case ILC_LATER:
520d5a43964SAlexander Graf         ilc = get_ilc(ldub_code(env->psw.addr));
521d5a43964SAlexander Graf         break;
522d5a43964SAlexander Graf     case ILC_LATER_INC:
523d5a43964SAlexander Graf         ilc = get_ilc(ldub_code(env->psw.addr));
524d5a43964SAlexander Graf         env->psw.addr += ilc * 2;
525d5a43964SAlexander Graf         break;
526d5a43964SAlexander Graf     case ILC_LATER_INC_2:
527d5a43964SAlexander Graf         ilc = get_ilc(ldub_code(env->psw.addr)) * 2;
528d5a43964SAlexander Graf         env->psw.addr += ilc;
529d5a43964SAlexander Graf         break;
530d5a43964SAlexander Graf     }
531d5a43964SAlexander Graf 
532d5a43964SAlexander Graf     qemu_log("%s: code=0x%x ilc=%d\n", __FUNCTION__, env->int_pgm_code, ilc);
533d5a43964SAlexander Graf 
534d5a43964SAlexander Graf     lowcore = cpu_physical_memory_map(env->psa, &len, 1);
535d5a43964SAlexander Graf 
536d5a43964SAlexander Graf     lowcore->pgm_ilc = cpu_to_be16(ilc);
537d5a43964SAlexander Graf     lowcore->pgm_code = cpu_to_be16(env->int_pgm_code);
538d5a43964SAlexander Graf     lowcore->program_old_psw.mask = cpu_to_be64(get_psw_mask(env));
539d5a43964SAlexander Graf     lowcore->program_old_psw.addr = cpu_to_be64(env->psw.addr);
540d5a43964SAlexander Graf     mask = be64_to_cpu(lowcore->program_new_psw.mask);
541d5a43964SAlexander Graf     addr = be64_to_cpu(lowcore->program_new_psw.addr);
542d5a43964SAlexander Graf 
543d5a43964SAlexander Graf     cpu_physical_memory_unmap(lowcore, len, 1, len);
544d5a43964SAlexander Graf 
545d5a43964SAlexander Graf     DPRINTF("%s: %x %x %" PRIx64 " %" PRIx64 "\n", __FUNCTION__,
546d5a43964SAlexander Graf             env->int_pgm_code, ilc, env->psw.mask,
547d5a43964SAlexander Graf             env->psw.addr);
548d5a43964SAlexander Graf 
549d5a43964SAlexander Graf     load_psw(env, mask, addr);
550d5a43964SAlexander Graf }
551d5a43964SAlexander Graf 
552d5a43964SAlexander Graf #define VIRTIO_SUBCODE_64 0x0D00
553d5a43964SAlexander Graf 
554a4e3ad19SAndreas Färber static void do_ext_interrupt(CPUS390XState *env)
555d5a43964SAlexander Graf {
556d5a43964SAlexander Graf     uint64_t mask, addr;
557d5a43964SAlexander Graf     LowCore *lowcore;
558d5a43964SAlexander Graf     target_phys_addr_t len = TARGET_PAGE_SIZE;
559d5a43964SAlexander Graf     ExtQueue *q;
560d5a43964SAlexander Graf 
561d5a43964SAlexander Graf     if (!(env->psw.mask & PSW_MASK_EXT)) {
562d5a43964SAlexander Graf         cpu_abort(env, "Ext int w/o ext mask\n");
563d5a43964SAlexander Graf     }
564d5a43964SAlexander Graf 
565d5a43964SAlexander Graf     if (env->ext_index < 0 || env->ext_index > MAX_EXT_QUEUE) {
566d5a43964SAlexander Graf         cpu_abort(env, "Ext queue overrun: %d\n", env->ext_index);
567d5a43964SAlexander Graf     }
568d5a43964SAlexander Graf 
569d5a43964SAlexander Graf     q = &env->ext_queue[env->ext_index];
570d5a43964SAlexander Graf     lowcore = cpu_physical_memory_map(env->psa, &len, 1);
571d5a43964SAlexander Graf 
572d5a43964SAlexander Graf     lowcore->ext_int_code = cpu_to_be16(q->code);
573d5a43964SAlexander Graf     lowcore->ext_params = cpu_to_be32(q->param);
574d5a43964SAlexander Graf     lowcore->ext_params2 = cpu_to_be64(q->param64);
575d5a43964SAlexander Graf     lowcore->external_old_psw.mask = cpu_to_be64(get_psw_mask(env));
576d5a43964SAlexander Graf     lowcore->external_old_psw.addr = cpu_to_be64(env->psw.addr);
577d5a43964SAlexander Graf     lowcore->cpu_addr = cpu_to_be16(env->cpu_num | VIRTIO_SUBCODE_64);
578d5a43964SAlexander Graf     mask = be64_to_cpu(lowcore->external_new_psw.mask);
579d5a43964SAlexander Graf     addr = be64_to_cpu(lowcore->external_new_psw.addr);
580d5a43964SAlexander Graf 
581d5a43964SAlexander Graf     cpu_physical_memory_unmap(lowcore, len, 1, len);
582d5a43964SAlexander Graf 
583d5a43964SAlexander Graf     env->ext_index--;
584d5a43964SAlexander Graf     if (env->ext_index == -1) {
585d5a43964SAlexander Graf         env->pending_int &= ~INTERRUPT_EXT;
586d5a43964SAlexander Graf     }
587d5a43964SAlexander Graf 
588d5a43964SAlexander Graf     DPRINTF("%s: %" PRIx64 " %" PRIx64 "\n", __FUNCTION__,
589d5a43964SAlexander Graf             env->psw.mask, env->psw.addr);
590d5a43964SAlexander Graf 
591d5a43964SAlexander Graf     load_psw(env, mask, addr);
592d5a43964SAlexander Graf }
5933110e292SAlexander Graf 
594a4e3ad19SAndreas Färber void do_interrupt (CPUS390XState *env)
5953110e292SAlexander Graf {
596d5a43964SAlexander Graf     qemu_log("%s: %d at pc=%" PRIx64 "\n", __FUNCTION__, env->exception_index,
597d5a43964SAlexander Graf              env->psw.addr);
598d5a43964SAlexander Graf 
599ef81522bSAlexander Graf     s390_add_running_cpu(env);
600d5a43964SAlexander Graf     /* handle external interrupts */
601d5a43964SAlexander Graf     if ((env->psw.mask & PSW_MASK_EXT) &&
602d5a43964SAlexander Graf         env->exception_index == -1) {
603d5a43964SAlexander Graf         if (env->pending_int & INTERRUPT_EXT) {
604d5a43964SAlexander Graf             /* code is already in env */
605d5a43964SAlexander Graf             env->exception_index = EXCP_EXT;
606d5a43964SAlexander Graf         } else if (env->pending_int & INTERRUPT_TOD) {
607d5a43964SAlexander Graf             cpu_inject_ext(env, 0x1004, 0, 0);
608d5a43964SAlexander Graf             env->exception_index = EXCP_EXT;
609d5a43964SAlexander Graf             env->pending_int &= ~INTERRUPT_EXT;
610d5a43964SAlexander Graf             env->pending_int &= ~INTERRUPT_TOD;
611d5a43964SAlexander Graf         } else if (env->pending_int & INTERRUPT_CPUTIMER) {
612d5a43964SAlexander Graf             cpu_inject_ext(env, 0x1005, 0, 0);
613d5a43964SAlexander Graf             env->exception_index = EXCP_EXT;
614d5a43964SAlexander Graf             env->pending_int &= ~INTERRUPT_EXT;
615d5a43964SAlexander Graf             env->pending_int &= ~INTERRUPT_TOD;
6163110e292SAlexander Graf         }
617d5a43964SAlexander Graf     }
618d5a43964SAlexander Graf 
619d5a43964SAlexander Graf     switch (env->exception_index) {
620d5a43964SAlexander Graf     case EXCP_PGM:
621d5a43964SAlexander Graf         do_program_interrupt(env);
622d5a43964SAlexander Graf         break;
623d5a43964SAlexander Graf     case EXCP_SVC:
624d5a43964SAlexander Graf         do_svc_interrupt(env);
625d5a43964SAlexander Graf         break;
626d5a43964SAlexander Graf     case EXCP_EXT:
627d5a43964SAlexander Graf         do_ext_interrupt(env);
628d5a43964SAlexander Graf         break;
629d5a43964SAlexander Graf     }
630d5a43964SAlexander Graf     env->exception_index = -1;
631d5a43964SAlexander Graf 
632d5a43964SAlexander Graf     if (!env->pending_int) {
633d5a43964SAlexander Graf         env->interrupt_request &= ~CPU_INTERRUPT_HARD;
634d5a43964SAlexander Graf     }
635d5a43964SAlexander Graf }
636d5a43964SAlexander Graf 
637d5a43964SAlexander Graf #endif /* CONFIG_USER_ONLY */
638