1 /* 2 * QEMU RX CPU 3 * 4 * Copyright (c) 2019 Yoshinori Sato 5 * 6 * This program is free software; you can redistribute it and/or modify it 7 * under the terms and conditions of the GNU General Public License, 8 * version 2 or later, as published by the Free Software Foundation. 9 * 10 * This program is distributed in the hope it will be useful, but WITHOUT 11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13 * more details. 14 * 15 * You should have received a copy of the GNU General Public License along with 16 * this program. If not, see <http://www.gnu.org/licenses/>. 17 */ 18 19 #include "qemu/osdep.h" 20 #include "qemu/qemu-print.h" 21 #include "qapi/error.h" 22 #include "cpu.h" 23 #include "migration/vmstate.h" 24 #include "exec/exec-all.h" 25 #include "exec/page-protection.h" 26 #include "exec/translation-block.h" 27 #include "hw/loader.h" 28 #include "fpu/softfloat.h" 29 #include "tcg/debug-assert.h" 30 31 static void rx_cpu_set_pc(CPUState *cs, vaddr value) 32 { 33 RXCPU *cpu = RX_CPU(cs); 34 35 cpu->env.pc = value; 36 } 37 38 static vaddr rx_cpu_get_pc(CPUState *cs) 39 { 40 RXCPU *cpu = RX_CPU(cs); 41 42 return cpu->env.pc; 43 } 44 45 static void rx_cpu_synchronize_from_tb(CPUState *cs, 46 const TranslationBlock *tb) 47 { 48 RXCPU *cpu = RX_CPU(cs); 49 50 tcg_debug_assert(!tcg_cflags_has(cs, CF_PCREL)); 51 cpu->env.pc = tb->pc; 52 } 53 54 static void rx_restore_state_to_opc(CPUState *cs, 55 const TranslationBlock *tb, 56 const uint64_t *data) 57 { 58 RXCPU *cpu = RX_CPU(cs); 59 60 cpu->env.pc = data[0]; 61 } 62 63 static bool rx_cpu_has_work(CPUState *cs) 64 { 65 return cs->interrupt_request & 66 (CPU_INTERRUPT_HARD | CPU_INTERRUPT_FIR); 67 } 68 69 static int riscv_cpu_mmu_index(CPUState *cs, bool ifunc) 70 { 71 return 0; 72 } 73 74 static void rx_cpu_reset_hold(Object *obj, ResetType type) 75 { 76 CPUState *cs = CPU(obj); 77 RXCPUClass *rcc = RX_CPU_GET_CLASS(obj); 78 CPURXState *env = cpu_env(cs); 79 uint32_t *resetvec; 80 81 if (rcc->parent_phases.hold) { 82 rcc->parent_phases.hold(obj, type); 83 } 84 85 memset(env, 0, offsetof(CPURXState, end_reset_fields)); 86 87 resetvec = rom_ptr(0xfffffffc, 4); 88 if (resetvec) { 89 /* In the case of kernel, it is ignored because it is not set. */ 90 env->pc = ldl_p(resetvec); 91 } 92 rx_cpu_unpack_psw(env, 0, 1); 93 env->regs[0] = env->isp = env->usp = 0; 94 env->fpsw = 0; 95 set_flush_to_zero(1, &env->fp_status); 96 set_flush_inputs_to_zero(1, &env->fp_status); 97 /* 98 * TODO: this is not the correct NaN propagation rule for this 99 * architecture. The "RX Family User's Manual: Software" table 1.6 100 * defines the propagation rules as "prefer SNaN over QNaN; 101 * then prefer dest over source", which is float_2nan_prop_s_ab. 102 */ 103 set_float_2nan_prop_rule(float_2nan_prop_x87, &env->fp_status); 104 /* Default NaN value: sign bit clear, set frac msb */ 105 set_float_default_nan_pattern(0b01000000, &env->fp_status); 106 /* 107 * TODO: "RX Family RXv1 Instruction Set Architecture" is not 100% clear 108 * on whether flush-to-zero should happen before or after rounding, but 109 * section 1.3.2 says that it happens when underflow is detected, and 110 * implies that underflow is detected after rounding. So this may not 111 * be the correct setting. 112 */ 113 set_float_ftz_detection(float_ftz_before_rounding, &env->fp_status); 114 } 115 116 static ObjectClass *rx_cpu_class_by_name(const char *cpu_model) 117 { 118 ObjectClass *oc; 119 char *typename; 120 121 oc = object_class_by_name(cpu_model); 122 if (oc != NULL && object_class_dynamic_cast(oc, TYPE_RX_CPU) != NULL) { 123 return oc; 124 } 125 typename = g_strdup_printf(RX_CPU_TYPE_NAME("%s"), cpu_model); 126 oc = object_class_by_name(typename); 127 g_free(typename); 128 129 return oc; 130 } 131 132 static void rx_cpu_realize(DeviceState *dev, Error **errp) 133 { 134 CPUState *cs = CPU(dev); 135 RXCPUClass *rcc = RX_CPU_GET_CLASS(dev); 136 Error *local_err = NULL; 137 138 cpu_exec_realizefn(cs, &local_err); 139 if (local_err != NULL) { 140 error_propagate(errp, local_err); 141 return; 142 } 143 144 qemu_init_vcpu(cs); 145 cpu_reset(cs); 146 147 rcc->parent_realize(dev, errp); 148 } 149 150 static void rx_cpu_set_irq(void *opaque, int no, int request) 151 { 152 RXCPU *cpu = opaque; 153 CPUState *cs = CPU(cpu); 154 int irq = request & 0xff; 155 156 static const int mask[] = { 157 [RX_CPU_IRQ] = CPU_INTERRUPT_HARD, 158 [RX_CPU_FIR] = CPU_INTERRUPT_FIR, 159 }; 160 if (irq) { 161 cpu->env.req_irq = irq; 162 cpu->env.req_ipl = (request >> 8) & 0x0f; 163 cpu_interrupt(cs, mask[no]); 164 } else { 165 cpu_reset_interrupt(cs, mask[no]); 166 } 167 } 168 169 static void rx_cpu_disas_set_info(CPUState *cpu, disassemble_info *info) 170 { 171 info->mach = bfd_mach_rx; 172 info->print_insn = print_insn_rx; 173 } 174 175 static bool rx_cpu_tlb_fill(CPUState *cs, vaddr addr, int size, 176 MMUAccessType access_type, int mmu_idx, 177 bool probe, uintptr_t retaddr) 178 { 179 uint32_t address, physical, prot; 180 181 /* Linear mapping */ 182 address = physical = addr & TARGET_PAGE_MASK; 183 prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; 184 tlb_set_page(cs, address, physical, prot, mmu_idx, TARGET_PAGE_SIZE); 185 return true; 186 } 187 188 static void rx_cpu_init(Object *obj) 189 { 190 RXCPU *cpu = RX_CPU(obj); 191 192 qdev_init_gpio_in(DEVICE(cpu), rx_cpu_set_irq, 2); 193 } 194 195 #ifndef CONFIG_USER_ONLY 196 #include "hw/core/sysemu-cpu-ops.h" 197 198 static const struct SysemuCPUOps rx_sysemu_ops = { 199 .get_phys_page_debug = rx_cpu_get_phys_page_debug, 200 }; 201 #endif 202 203 #include "hw/core/tcg-cpu-ops.h" 204 205 static const TCGCPUOps rx_tcg_ops = { 206 .initialize = rx_translate_init, 207 .translate_code = rx_translate_code, 208 .synchronize_from_tb = rx_cpu_synchronize_from_tb, 209 .restore_state_to_opc = rx_restore_state_to_opc, 210 .tlb_fill = rx_cpu_tlb_fill, 211 212 #ifndef CONFIG_USER_ONLY 213 .cpu_exec_interrupt = rx_cpu_exec_interrupt, 214 .cpu_exec_halt = rx_cpu_has_work, 215 .do_interrupt = rx_cpu_do_interrupt, 216 #endif /* !CONFIG_USER_ONLY */ 217 }; 218 219 static void rx_cpu_class_init(ObjectClass *klass, void *data) 220 { 221 DeviceClass *dc = DEVICE_CLASS(klass); 222 CPUClass *cc = CPU_CLASS(klass); 223 RXCPUClass *rcc = RX_CPU_CLASS(klass); 224 ResettableClass *rc = RESETTABLE_CLASS(klass); 225 226 device_class_set_parent_realize(dc, rx_cpu_realize, 227 &rcc->parent_realize); 228 resettable_class_set_parent_phases(rc, NULL, rx_cpu_reset_hold, NULL, 229 &rcc->parent_phases); 230 231 cc->class_by_name = rx_cpu_class_by_name; 232 cc->has_work = rx_cpu_has_work; 233 cc->mmu_index = riscv_cpu_mmu_index; 234 cc->dump_state = rx_cpu_dump_state; 235 cc->set_pc = rx_cpu_set_pc; 236 cc->get_pc = rx_cpu_get_pc; 237 238 #ifndef CONFIG_USER_ONLY 239 cc->sysemu_ops = &rx_sysemu_ops; 240 #endif 241 cc->gdb_read_register = rx_cpu_gdb_read_register; 242 cc->gdb_write_register = rx_cpu_gdb_write_register; 243 cc->disas_set_info = rx_cpu_disas_set_info; 244 245 cc->gdb_core_xml_file = "rx-core.xml"; 246 cc->tcg_ops = &rx_tcg_ops; 247 } 248 249 static const TypeInfo rx_cpu_info = { 250 .name = TYPE_RX_CPU, 251 .parent = TYPE_CPU, 252 .instance_size = sizeof(RXCPU), 253 .instance_align = __alignof(RXCPU), 254 .instance_init = rx_cpu_init, 255 .abstract = true, 256 .class_size = sizeof(RXCPUClass), 257 .class_init = rx_cpu_class_init, 258 }; 259 260 static const TypeInfo rx62n_rx_cpu_info = { 261 .name = TYPE_RX62N_CPU, 262 .parent = TYPE_RX_CPU, 263 }; 264 265 static void rx_cpu_register_types(void) 266 { 267 type_register_static(&rx_cpu_info); 268 type_register_static(&rx62n_rx_cpu_info); 269 } 270 271 type_init(rx_cpu_register_types) 272