10c3e702aSMichael Clark /* 20c3e702aSMichael Clark * RISC-V Emulation Helpers for QEMU. 30c3e702aSMichael Clark * 40c3e702aSMichael Clark * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu 50c3e702aSMichael Clark * Copyright (c) 2017-2018 SiFive, Inc. 6a939c500SChristoph Muellner * Copyright (c) 2022 VRULL GmbH 70c3e702aSMichael Clark * 80c3e702aSMichael Clark * This program is free software; you can redistribute it and/or modify it 90c3e702aSMichael Clark * under the terms and conditions of the GNU General Public License, 100c3e702aSMichael Clark * version 2 or later, as published by the Free Software Foundation. 110c3e702aSMichael Clark * 120c3e702aSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 130c3e702aSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 140c3e702aSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 150c3e702aSMichael Clark * more details. 160c3e702aSMichael Clark * 170c3e702aSMichael Clark * You should have received a copy of the GNU General Public License along with 180c3e702aSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 190c3e702aSMichael Clark */ 200c3e702aSMichael Clark 210c3e702aSMichael Clark #include "qemu/osdep.h" 220c3e702aSMichael Clark #include "cpu.h" 23c8f8a995SFei Wu #include "internals.h" 240c3e702aSMichael Clark #include "qemu/main-loop.h" 250c3e702aSMichael Clark #include "exec/exec-all.h" 26*09b07f28SPhilippe Mathieu-Daudé #include "exec/cpu_ldst.h" 270c3e702aSMichael Clark #include "exec/helper-proto.h" 280c3e702aSMichael Clark 290c3e702aSMichael Clark /* Exceptions processing helpers */ 308905770bSMarc-André Lureau G_NORETURN void riscv_raise_exception(CPURISCVState *env, 310c3e702aSMichael Clark uint32_t exception, uintptr_t pc) 320c3e702aSMichael Clark { 333109cd98SRichard Henderson CPUState *cs = env_cpu(env); 340c3e702aSMichael Clark cs->exception_index = exception; 350c3e702aSMichael Clark cpu_loop_exit_restore(cs, pc); 360c3e702aSMichael Clark } 370c3e702aSMichael Clark 380c3e702aSMichael Clark void helper_raise_exception(CPURISCVState *env, uint32_t exception) 390c3e702aSMichael Clark { 40fb738839SMichael Clark riscv_raise_exception(env, exception, 0); 410c3e702aSMichael Clark } 420c3e702aSMichael Clark 43a974879bSRichard Henderson target_ulong helper_csrr(CPURISCVState *env, int csr) 440c3e702aSMichael Clark { 4577442380SWeiwei Li /* 4677442380SWeiwei Li * The seed CSR must be accessed with a read-write instruction. A 4777442380SWeiwei Li * read-only instruction such as CSRRS/CSRRC with rs1=x0 or CSRRSI/ 4877442380SWeiwei Li * CSRRCI with uimm=0 will raise an illegal instruction exception. 4977442380SWeiwei Li */ 5077442380SWeiwei Li if (csr == CSR_SEED) { 5177442380SWeiwei Li riscv_raise_exception(env, RISCV_EXCP_ILLEGAL_INST, GETPC()); 5277442380SWeiwei Li } 5377442380SWeiwei Li 54c7b95171SMichael Clark target_ulong val = 0; 55a974879bSRichard Henderson RISCVException ret = riscv_csrrw(env, csr, &val, 0, 0); 5657cb2083SAlistair Francis 57533c91e8SAlistair Francis if (ret != RISCV_EXCP_NONE) { 58533c91e8SAlistair Francis riscv_raise_exception(env, ret, GETPC()); 59c7b95171SMichael Clark } 60c7b95171SMichael Clark return val; 610c3e702aSMichael Clark } 620c3e702aSMichael Clark 63a974879bSRichard Henderson void helper_csrw(CPURISCVState *env, int csr, target_ulong src) 640c3e702aSMichael Clark { 6583b519b8SLIU Zhiwei target_ulong mask = env->xl == MXL_RV32 ? UINT32_MAX : (target_ulong)-1; 6683b519b8SLIU Zhiwei RISCVException ret = riscv_csrrw(env, csr, NULL, src, mask); 6757cb2083SAlistair Francis 68533c91e8SAlistair Francis if (ret != RISCV_EXCP_NONE) { 69533c91e8SAlistair Francis riscv_raise_exception(env, ret, GETPC()); 700c3e702aSMichael Clark } 710c3e702aSMichael Clark } 720c3e702aSMichael Clark 73a974879bSRichard Henderson target_ulong helper_csrrw(CPURISCVState *env, int csr, 74a974879bSRichard Henderson target_ulong src, target_ulong write_mask) 750c3e702aSMichael Clark { 76c7b95171SMichael Clark target_ulong val = 0; 77a974879bSRichard Henderson RISCVException ret = riscv_csrrw(env, csr, &val, src, write_mask); 7857cb2083SAlistair Francis 79533c91e8SAlistair Francis if (ret != RISCV_EXCP_NONE) { 80533c91e8SAlistair Francis riscv_raise_exception(env, ret, GETPC()); 810c3e702aSMichael Clark } 82c7b95171SMichael Clark return val; 830c3e702aSMichael Clark } 840c3e702aSMichael Clark 85961738ffSFrédéric Pétrot target_ulong helper_csrr_i128(CPURISCVState *env, int csr) 86961738ffSFrédéric Pétrot { 87961738ffSFrédéric Pétrot Int128 rv = int128_zero(); 88961738ffSFrédéric Pétrot RISCVException ret = riscv_csrrw_i128(env, csr, &rv, 89961738ffSFrédéric Pétrot int128_zero(), 90961738ffSFrédéric Pétrot int128_zero()); 91961738ffSFrédéric Pétrot 92961738ffSFrédéric Pétrot if (ret != RISCV_EXCP_NONE) { 93961738ffSFrédéric Pétrot riscv_raise_exception(env, ret, GETPC()); 94961738ffSFrédéric Pétrot } 95961738ffSFrédéric Pétrot 96961738ffSFrédéric Pétrot env->retxh = int128_gethi(rv); 97961738ffSFrédéric Pétrot return int128_getlo(rv); 98961738ffSFrédéric Pétrot } 99961738ffSFrédéric Pétrot 100961738ffSFrédéric Pétrot void helper_csrw_i128(CPURISCVState *env, int csr, 101961738ffSFrédéric Pétrot target_ulong srcl, target_ulong srch) 102961738ffSFrédéric Pétrot { 103961738ffSFrédéric Pétrot RISCVException ret = riscv_csrrw_i128(env, csr, NULL, 104961738ffSFrédéric Pétrot int128_make128(srcl, srch), 105961738ffSFrédéric Pétrot UINT128_MAX); 106961738ffSFrédéric Pétrot 107961738ffSFrédéric Pétrot if (ret != RISCV_EXCP_NONE) { 108961738ffSFrédéric Pétrot riscv_raise_exception(env, ret, GETPC()); 109961738ffSFrédéric Pétrot } 110961738ffSFrédéric Pétrot } 111961738ffSFrédéric Pétrot 112961738ffSFrédéric Pétrot target_ulong helper_csrrw_i128(CPURISCVState *env, int csr, 113961738ffSFrédéric Pétrot target_ulong srcl, target_ulong srch, 114961738ffSFrédéric Pétrot target_ulong maskl, target_ulong maskh) 115961738ffSFrédéric Pétrot { 116961738ffSFrédéric Pétrot Int128 rv = int128_zero(); 117961738ffSFrédéric Pétrot RISCVException ret = riscv_csrrw_i128(env, csr, &rv, 118961738ffSFrédéric Pétrot int128_make128(srcl, srch), 119961738ffSFrédéric Pétrot int128_make128(maskl, maskh)); 120961738ffSFrédéric Pétrot 121961738ffSFrédéric Pétrot if (ret != RISCV_EXCP_NONE) { 122961738ffSFrédéric Pétrot riscv_raise_exception(env, ret, GETPC()); 123961738ffSFrédéric Pétrot } 124961738ffSFrédéric Pétrot 125961738ffSFrédéric Pétrot env->retxh = int128_gethi(rv); 126961738ffSFrédéric Pétrot return int128_getlo(rv); 127961738ffSFrédéric Pétrot } 128961738ffSFrédéric Pétrot 129a939c500SChristoph Muellner 130a939c500SChristoph Muellner /* 131a939c500SChristoph Muellner * check_zicbo_envcfg 132a939c500SChristoph Muellner * 133a939c500SChristoph Muellner * Raise virtual exceptions and illegal instruction exceptions for 134a939c500SChristoph Muellner * Zicbo[mz] instructions based on the settings of [mhs]envcfg as 135a939c500SChristoph Muellner * specified in section 2.5.1 of the CMO specification. 136a939c500SChristoph Muellner */ 137a939c500SChristoph Muellner static void check_zicbo_envcfg(CPURISCVState *env, target_ulong envbits, 138a939c500SChristoph Muellner uintptr_t ra) 139a939c500SChristoph Muellner { 140a939c500SChristoph Muellner #ifndef CONFIG_USER_ONLY 141a939c500SChristoph Muellner if ((env->priv < PRV_M) && !get_field(env->menvcfg, envbits)) { 142a939c500SChristoph Muellner riscv_raise_exception(env, RISCV_EXCP_ILLEGAL_INST, ra); 143a939c500SChristoph Muellner } 144a939c500SChristoph Muellner 14538256529SWeiwei Li if (env->virt_enabled && 14644b8f74bSWeiwei Li (((env->priv <= PRV_S) && !get_field(env->henvcfg, envbits)) || 147a939c500SChristoph Muellner ((env->priv < PRV_S) && !get_field(env->senvcfg, envbits)))) { 148a939c500SChristoph Muellner riscv_raise_exception(env, RISCV_EXCP_VIRT_INSTRUCTION_FAULT, ra); 149a939c500SChristoph Muellner } 150a939c500SChristoph Muellner 151a939c500SChristoph Muellner if ((env->priv < PRV_S) && !get_field(env->senvcfg, envbits)) { 152a939c500SChristoph Muellner riscv_raise_exception(env, RISCV_EXCP_ILLEGAL_INST, ra); 153a939c500SChristoph Muellner } 154a939c500SChristoph Muellner #endif 155a939c500SChristoph Muellner } 156a939c500SChristoph Muellner 157a939c500SChristoph Muellner void helper_cbo_zero(CPURISCVState *env, target_ulong address) 158a939c500SChristoph Muellner { 159a939c500SChristoph Muellner RISCVCPU *cpu = env_archcpu(env); 160a939c500SChristoph Muellner uint16_t cbozlen = cpu->cfg.cboz_blocksize; 161a939c500SChristoph Muellner int mmu_idx = cpu_mmu_index(env, false); 162a939c500SChristoph Muellner uintptr_t ra = GETPC(); 163a939c500SChristoph Muellner void *mem; 164a939c500SChristoph Muellner 165a939c500SChristoph Muellner check_zicbo_envcfg(env, MENVCFG_CBZE, ra); 166a939c500SChristoph Muellner 167a939c500SChristoph Muellner /* Mask off low-bits to align-down to the cache-block. */ 168a939c500SChristoph Muellner address &= ~(cbozlen - 1); 169a939c500SChristoph Muellner 170a939c500SChristoph Muellner /* 171a939c500SChristoph Muellner * cbo.zero requires MMU_DATA_STORE access. Do a probe_write() 172a939c500SChristoph Muellner * to raise any exceptions, including PMP. 173a939c500SChristoph Muellner */ 174a939c500SChristoph Muellner mem = probe_write(env, address, cbozlen, mmu_idx, ra); 175a939c500SChristoph Muellner 176a939c500SChristoph Muellner if (likely(mem)) { 177a939c500SChristoph Muellner memset(mem, 0, cbozlen); 178a939c500SChristoph Muellner } else { 179a939c500SChristoph Muellner /* 180a939c500SChristoph Muellner * This means that we're dealing with an I/O page. Section 4.2 181a939c500SChristoph Muellner * of cmobase v1.0.1 says: 182a939c500SChristoph Muellner * 183a939c500SChristoph Muellner * "Cache-block zero instructions store zeros independently 184a939c500SChristoph Muellner * of whether data from the underlying memory locations are 185a939c500SChristoph Muellner * cacheable." 186a939c500SChristoph Muellner * 187a939c500SChristoph Muellner * Write zeros in address + cbozlen regardless of not being 188a939c500SChristoph Muellner * a RAM page. 189a939c500SChristoph Muellner */ 190a939c500SChristoph Muellner for (int i = 0; i < cbozlen; i++) { 191a939c500SChristoph Muellner cpu_stb_mmuidx_ra(env, address + i, 0, mmu_idx, ra); 192a939c500SChristoph Muellner } 193a939c500SChristoph Muellner } 194a939c500SChristoph Muellner } 195a939c500SChristoph Muellner 196e05da09bSChristoph Muellner /* 197e05da09bSChristoph Muellner * check_zicbom_access 198e05da09bSChristoph Muellner * 199e05da09bSChristoph Muellner * Check access permissions (LOAD, STORE or FETCH as specified in 200e05da09bSChristoph Muellner * section 2.5.2 of the CMO specification) for Zicbom, raising 201e05da09bSChristoph Muellner * either store page-fault (non-virtualized) or store guest-page 202e05da09bSChristoph Muellner * fault (virtualized). 203e05da09bSChristoph Muellner */ 204e05da09bSChristoph Muellner static void check_zicbom_access(CPURISCVState *env, 205e05da09bSChristoph Muellner target_ulong address, 206e05da09bSChristoph Muellner uintptr_t ra) 207e05da09bSChristoph Muellner { 208e05da09bSChristoph Muellner RISCVCPU *cpu = env_archcpu(env); 209e05da09bSChristoph Muellner int mmu_idx = cpu_mmu_index(env, false); 210e05da09bSChristoph Muellner uint16_t cbomlen = cpu->cfg.cbom_blocksize; 211e05da09bSChristoph Muellner void *phost; 212e05da09bSChristoph Muellner int ret; 213e05da09bSChristoph Muellner 214e05da09bSChristoph Muellner /* Mask off low-bits to align-down to the cache-block. */ 215e05da09bSChristoph Muellner address &= ~(cbomlen - 1); 216e05da09bSChristoph Muellner 217e05da09bSChristoph Muellner /* 218e05da09bSChristoph Muellner * Section 2.5.2 of cmobase v1.0.1: 219e05da09bSChristoph Muellner * 220e05da09bSChristoph Muellner * "A cache-block management instruction is permitted to 221e05da09bSChristoph Muellner * access the specified cache block whenever a load instruction 222e05da09bSChristoph Muellner * or store instruction is permitted to access the corresponding 223e05da09bSChristoph Muellner * physical addresses. If neither a load instruction nor store 224e05da09bSChristoph Muellner * instruction is permitted to access the physical addresses, 225e05da09bSChristoph Muellner * but an instruction fetch is permitted to access the physical 226e05da09bSChristoph Muellner * addresses, whether a cache-block management instruction is 227e05da09bSChristoph Muellner * permitted to access the cache block is UNSPECIFIED." 228e05da09bSChristoph Muellner */ 229e05da09bSChristoph Muellner ret = probe_access_flags(env, address, cbomlen, MMU_DATA_LOAD, 230e05da09bSChristoph Muellner mmu_idx, true, &phost, ra); 231e05da09bSChristoph Muellner if (ret != TLB_INVALID_MASK) { 232e05da09bSChristoph Muellner /* Success: readable */ 233e05da09bSChristoph Muellner return; 234e05da09bSChristoph Muellner } 235e05da09bSChristoph Muellner 236e05da09bSChristoph Muellner /* 237e05da09bSChristoph Muellner * Since not readable, must be writable. On failure, store 238e05da09bSChristoph Muellner * fault/store guest amo fault will be raised by 239e05da09bSChristoph Muellner * riscv_cpu_tlb_fill(). PMP exceptions will be caught 240e05da09bSChristoph Muellner * there as well. 241e05da09bSChristoph Muellner */ 242e05da09bSChristoph Muellner probe_write(env, address, cbomlen, mmu_idx, ra); 243e05da09bSChristoph Muellner } 244e05da09bSChristoph Muellner 245e05da09bSChristoph Muellner void helper_cbo_clean_flush(CPURISCVState *env, target_ulong address) 246e05da09bSChristoph Muellner { 247e05da09bSChristoph Muellner uintptr_t ra = GETPC(); 248e05da09bSChristoph Muellner check_zicbo_envcfg(env, MENVCFG_CBCFE, ra); 249e05da09bSChristoph Muellner check_zicbom_access(env, address, ra); 250e05da09bSChristoph Muellner 251e05da09bSChristoph Muellner /* We don't emulate the cache-hierarchy, so we're done. */ 252e05da09bSChristoph Muellner } 253e05da09bSChristoph Muellner 254e05da09bSChristoph Muellner void helper_cbo_inval(CPURISCVState *env, target_ulong address) 255e05da09bSChristoph Muellner { 256e05da09bSChristoph Muellner uintptr_t ra = GETPC(); 257e05da09bSChristoph Muellner check_zicbo_envcfg(env, MENVCFG_CBIE, ra); 258e05da09bSChristoph Muellner check_zicbom_access(env, address, ra); 259e05da09bSChristoph Muellner 260e05da09bSChristoph Muellner /* We don't emulate the cache-hierarchy, so we're done. */ 261e05da09bSChristoph Muellner } 262e05da09bSChristoph Muellner 2630c3e702aSMichael Clark #ifndef CONFIG_USER_ONLY 2640c3e702aSMichael Clark 265b655dc7cSLIU Zhiwei target_ulong helper_sret(CPURISCVState *env) 2660c3e702aSMichael Clark { 267284d697cSYifei Jiang uint64_t mstatus; 268284d697cSYifei Jiang target_ulong prev_priv, prev_virt; 269e3fba4baSAlistair Francis 2700c3e702aSMichael Clark if (!(env->priv >= PRV_S)) { 271fb738839SMichael Clark riscv_raise_exception(env, RISCV_EXCP_ILLEGAL_INST, GETPC()); 2720c3e702aSMichael Clark } 2730c3e702aSMichael Clark 2740c3e702aSMichael Clark target_ulong retpc = env->sepc; 2750c3e702aSMichael Clark if (!riscv_has_ext(env, RVC) && (retpc & 0x3)) { 276fb738839SMichael Clark riscv_raise_exception(env, RISCV_EXCP_INST_ADDR_MIS, GETPC()); 2770c3e702aSMichael Clark } 2780c3e702aSMichael Clark 2791a9540d1SAlistair Francis if (get_field(env->mstatus, MSTATUS_TSR) && !(env->priv >= PRV_M)) { 280fb738839SMichael Clark riscv_raise_exception(env, RISCV_EXCP_ILLEGAL_INST, GETPC()); 2817f2b5ff1SMichael Clark } 2827f2b5ff1SMichael Clark 28338256529SWeiwei Li if (env->virt_enabled && get_field(env->hstatus, HSTATUS_VTSR)) { 284e39a8320SAlistair Francis riscv_raise_exception(env, RISCV_EXCP_VIRT_INSTRUCTION_FAULT, GETPC()); 285e39a8320SAlistair Francis } 286e39a8320SAlistair Francis 287e3fba4baSAlistair Francis mstatus = env->mstatus; 2882bfec53bSBin Meng prev_priv = get_field(mstatus, MSTATUS_SPP); 2892bfec53bSBin Meng mstatus = set_field(mstatus, MSTATUS_SIE, 2902bfec53bSBin Meng get_field(mstatus, MSTATUS_SPIE)); 2912bfec53bSBin Meng mstatus = set_field(mstatus, MSTATUS_SPIE, 1); 2922bfec53bSBin Meng mstatus = set_field(mstatus, MSTATUS_SPP, PRV_U); 2930ff430a5SBin Meng if (env->priv_ver >= PRIV_VERSION_1_12_0) { 2940ff430a5SBin Meng mstatus = set_field(mstatus, MSTATUS_MPRV, 0); 2950ff430a5SBin Meng } 2962bfec53bSBin Meng env->mstatus = mstatus; 297e3fba4baSAlistair Francis 29838256529SWeiwei Li if (riscv_has_ext(env, RVH) && !env->virt_enabled) { 299e3fba4baSAlistair Francis /* We support Hypervisor extensions and virtulisation is disabled */ 300e3fba4baSAlistair Francis target_ulong hstatus = env->hstatus; 301e3fba4baSAlistair Francis 302e3fba4baSAlistair Francis prev_virt = get_field(hstatus, HSTATUS_SPV); 303e3fba4baSAlistair Francis 304f2d5850fSAlistair Francis hstatus = set_field(hstatus, HSTATUS_SPV, 0); 305e3fba4baSAlistair Francis 306e3fba4baSAlistair Francis env->hstatus = hstatus; 307e3fba4baSAlistair Francis 308e3fba4baSAlistair Francis if (prev_virt) { 309e3fba4baSAlistair Francis riscv_cpu_swap_hypervisor_regs(env); 310e3fba4baSAlistair Francis } 311e3fba4baSAlistair Francis 312e3fba4baSAlistair Francis riscv_cpu_set_virt_enabled(env, prev_virt); 313e3fba4baSAlistair Francis } 314e3fba4baSAlistair Francis 315e3fba4baSAlistair Francis riscv_cpu_set_mode(env, prev_priv); 3160c3e702aSMichael Clark 3170c3e702aSMichael Clark return retpc; 3180c3e702aSMichael Clark } 3190c3e702aSMichael Clark 320b655dc7cSLIU Zhiwei target_ulong helper_mret(CPURISCVState *env) 3210c3e702aSMichael Clark { 3220c3e702aSMichael Clark if (!(env->priv >= PRV_M)) { 323fb738839SMichael Clark riscv_raise_exception(env, RISCV_EXCP_ILLEGAL_INST, GETPC()); 3240c3e702aSMichael Clark } 3250c3e702aSMichael Clark 3260c3e702aSMichael Clark target_ulong retpc = env->mepc; 3270c3e702aSMichael Clark if (!riscv_has_ext(env, RVC) && (retpc & 0x3)) { 328fb738839SMichael Clark riscv_raise_exception(env, RISCV_EXCP_INST_ADDR_MIS, GETPC()); 3290c3e702aSMichael Clark } 3300c3e702aSMichael Clark 331284d697cSYifei Jiang uint64_t mstatus = env->mstatus; 3320c3e702aSMichael Clark target_ulong prev_priv = get_field(mstatus, MSTATUS_MPP); 333d102f19aSAtish Patra 3343fe40ef5SDaniel Henrique Barboza if (riscv_cpu_cfg(env)->pmp && 3350fbb5d2dSNikita Shubin !pmp_get_num_rules(env) && (prev_priv != PRV_M)) { 3364c48aad1SBin Meng riscv_raise_exception(env, RISCV_EXCP_INST_ACCESS_FAULT, GETPC()); 337d102f19aSAtish Patra } 338d102f19aSAtish Patra 339869d76f2SWeiwei Li target_ulong prev_virt = get_field(env->mstatus, MSTATUS_MPV) && 340869d76f2SWeiwei Li (prev_priv != PRV_M); 3411a9540d1SAlistair Francis mstatus = set_field(mstatus, MSTATUS_MIE, 3420c3e702aSMichael Clark get_field(mstatus, MSTATUS_MPIE)); 343a37f21c2SYiting Wang mstatus = set_field(mstatus, MSTATUS_MPIE, 1); 34404803c3dSWeiwei Li mstatus = set_field(mstatus, MSTATUS_MPP, 34504803c3dSWeiwei Li riscv_has_ext(env, RVU) ? PRV_U : PRV_M); 346e3fba4baSAlistair Francis mstatus = set_field(mstatus, MSTATUS_MPV, 0); 3470ff430a5SBin Meng if ((env->priv_ver >= PRIV_VERSION_1_12_0) && (prev_priv != PRV_M)) { 3480ff430a5SBin Meng mstatus = set_field(mstatus, MSTATUS_MPRV, 0); 3490ff430a5SBin Meng } 350c7b95171SMichael Clark env->mstatus = mstatus; 351e3fba4baSAlistair Francis riscv_cpu_set_mode(env, prev_priv); 352e3fba4baSAlistair Francis 353e3fba4baSAlistair Francis if (riscv_has_ext(env, RVH)) { 354e3fba4baSAlistair Francis if (prev_virt) { 355e3fba4baSAlistair Francis riscv_cpu_swap_hypervisor_regs(env); 356e3fba4baSAlistair Francis } 357e3fba4baSAlistair Francis 358e3fba4baSAlistair Francis riscv_cpu_set_virt_enabled(env, prev_virt); 359e3fba4baSAlistair Francis } 3600c3e702aSMichael Clark 3610c3e702aSMichael Clark return retpc; 3620c3e702aSMichael Clark } 3630c3e702aSMichael Clark 3640c3e702aSMichael Clark void helper_wfi(CPURISCVState *env) 3650c3e702aSMichael Clark { 3663109cd98SRichard Henderson CPUState *cs = env_cpu(env); 367719f0f60SJose Martins bool rvs = riscv_has_ext(env, RVS); 368719f0f60SJose Martins bool prv_u = env->priv == PRV_U; 369719f0f60SJose Martins bool prv_s = env->priv == PRV_S; 3700c3e702aSMichael Clark 371719f0f60SJose Martins if (((prv_s || (!rvs && prv_u)) && get_field(env->mstatus, MSTATUS_TW)) || 37238256529SWeiwei Li (rvs && prv_u && !env->virt_enabled)) { 373719f0f60SJose Martins riscv_raise_exception(env, RISCV_EXCP_ILLEGAL_INST, GETPC()); 374c45eff30SWeiwei Li } else if (env->virt_enabled && 375c45eff30SWeiwei Li (prv_u || (prv_s && get_field(env->hstatus, HSTATUS_VTW)))) { 376e39a8320SAlistair Francis riscv_raise_exception(env, RISCV_EXCP_VIRT_INSTRUCTION_FAULT, GETPC()); 3777f2b5ff1SMichael Clark } else { 3780c3e702aSMichael Clark cs->halted = 1; 3790c3e702aSMichael Clark cs->exception_index = EXCP_HLT; 3800c3e702aSMichael Clark cpu_loop_exit(cs); 3810c3e702aSMichael Clark } 3827f2b5ff1SMichael Clark } 3830c3e702aSMichael Clark 3840c3e702aSMichael Clark void helper_tlb_flush(CPURISCVState *env) 3850c3e702aSMichael Clark { 3863109cd98SRichard Henderson CPUState *cs = env_cpu(env); 387d6db7c97SYi Chen if (!env->virt_enabled && 388d6db7c97SYi Chen (env->priv == PRV_U || 389d6db7c97SYi Chen (env->priv == PRV_S && get_field(env->mstatus, MSTATUS_TVM)))) { 390fb738839SMichael Clark riscv_raise_exception(env, RISCV_EXCP_ILLEGAL_INST, GETPC()); 391d6db7c97SYi Chen } else if (env->virt_enabled && 392d6db7c97SYi Chen (env->priv == PRV_U || get_field(env->hstatus, HSTATUS_VTVM))) { 393e39a8320SAlistair Francis riscv_raise_exception(env, RISCV_EXCP_VIRT_INSTRUCTION_FAULT, GETPC()); 3947f2b5ff1SMichael Clark } else { 3950c3e702aSMichael Clark tlb_flush(cs); 3960c3e702aSMichael Clark } 3977f2b5ff1SMichael Clark } 3980c3e702aSMichael Clark 399134c3ffaSChristoph Müllner void helper_tlb_flush_all(CPURISCVState *env) 400134c3ffaSChristoph Müllner { 401134c3ffaSChristoph Müllner CPUState *cs = env_cpu(env); 402134c3ffaSChristoph Müllner tlb_flush_all_cpus_synced(cs); 403134c3ffaSChristoph Müllner } 404134c3ffaSChristoph Müllner 4052761db5fSAlistair Francis void helper_hyp_tlb_flush(CPURISCVState *env) 4062761db5fSAlistair Francis { 4072761db5fSAlistair Francis CPUState *cs = env_cpu(env); 4082761db5fSAlistair Francis 409d6db7c97SYi Chen if (env->virt_enabled) { 410e39a8320SAlistair Francis riscv_raise_exception(env, RISCV_EXCP_VIRT_INSTRUCTION_FAULT, GETPC()); 411e39a8320SAlistair Francis } 412e39a8320SAlistair Francis 4132761db5fSAlistair Francis if (env->priv == PRV_M || 41438256529SWeiwei Li (env->priv == PRV_S && !env->virt_enabled)) { 4152761db5fSAlistair Francis tlb_flush(cs); 4162761db5fSAlistair Francis return; 4172761db5fSAlistair Francis } 4182761db5fSAlistair Francis 4192761db5fSAlistair Francis riscv_raise_exception(env, RISCV_EXCP_ILLEGAL_INST, GETPC()); 4202761db5fSAlistair Francis } 4212761db5fSAlistair Francis 422e39a8320SAlistair Francis void helper_hyp_gvma_tlb_flush(CPURISCVState *env) 423e39a8320SAlistair Francis { 42438256529SWeiwei Li if (env->priv == PRV_S && !env->virt_enabled && 425e39a8320SAlistair Francis get_field(env->mstatus, MSTATUS_TVM)) { 426e39a8320SAlistair Francis riscv_raise_exception(env, RISCV_EXCP_ILLEGAL_INST, GETPC()); 427e39a8320SAlistair Francis } 428e39a8320SAlistair Francis 429e39a8320SAlistair Francis helper_hyp_tlb_flush(env); 430e39a8320SAlistair Francis } 431e39a8320SAlistair Francis 4320f58cbbeSRichard Henderson static int check_access_hlsv(CPURISCVState *env, bool x, uintptr_t ra) 4330f58cbbeSRichard Henderson { 4340f58cbbeSRichard Henderson if (env->priv == PRV_M) { 4350f58cbbeSRichard Henderson /* always allowed */ 4360f58cbbeSRichard Henderson } else if (env->virt_enabled) { 4370f58cbbeSRichard Henderson riscv_raise_exception(env, RISCV_EXCP_VIRT_INSTRUCTION_FAULT, ra); 4380f58cbbeSRichard Henderson } else if (env->priv == PRV_U && !get_field(env->hstatus, HSTATUS_HU)) { 4390f58cbbeSRichard Henderson riscv_raise_exception(env, RISCV_EXCP_ILLEGAL_INST, ra); 4400f58cbbeSRichard Henderson } 4410f58cbbeSRichard Henderson 442eaecd473SRichard Henderson int mode = get_field(env->hstatus, HSTATUS_SPVP); 443eaecd473SRichard Henderson if (!x && mode == PRV_S && get_field(env->vsstatus, MSTATUS_SUM)) { 444eaecd473SRichard Henderson mode = MMUIdx_S_SUM; 445eaecd473SRichard Henderson } 446eaecd473SRichard Henderson return mode | MMU_2STAGE_BIT; 4470f58cbbeSRichard Henderson } 4480f58cbbeSRichard Henderson 4490f58cbbeSRichard Henderson target_ulong helper_hyp_hlv_bu(CPURISCVState *env, target_ulong addr) 4500f58cbbeSRichard Henderson { 4510f58cbbeSRichard Henderson uintptr_t ra = GETPC(); 4520f58cbbeSRichard Henderson int mmu_idx = check_access_hlsv(env, false, ra); 4530f58cbbeSRichard Henderson MemOpIdx oi = make_memop_idx(MO_UB, mmu_idx); 4540f58cbbeSRichard Henderson 4550f58cbbeSRichard Henderson return cpu_ldb_mmu(env, addr, oi, ra); 4560f58cbbeSRichard Henderson } 4570f58cbbeSRichard Henderson 4580f58cbbeSRichard Henderson target_ulong helper_hyp_hlv_hu(CPURISCVState *env, target_ulong addr) 4590f58cbbeSRichard Henderson { 4600f58cbbeSRichard Henderson uintptr_t ra = GETPC(); 4610f58cbbeSRichard Henderson int mmu_idx = check_access_hlsv(env, false, ra); 4620f58cbbeSRichard Henderson MemOpIdx oi = make_memop_idx(MO_TEUW, mmu_idx); 4630f58cbbeSRichard Henderson 4640f58cbbeSRichard Henderson return cpu_ldw_mmu(env, addr, oi, ra); 4650f58cbbeSRichard Henderson } 4660f58cbbeSRichard Henderson 4670f58cbbeSRichard Henderson target_ulong helper_hyp_hlv_wu(CPURISCVState *env, target_ulong addr) 4680f58cbbeSRichard Henderson { 4690f58cbbeSRichard Henderson uintptr_t ra = GETPC(); 4700f58cbbeSRichard Henderson int mmu_idx = check_access_hlsv(env, false, ra); 4710f58cbbeSRichard Henderson MemOpIdx oi = make_memop_idx(MO_TEUL, mmu_idx); 4720f58cbbeSRichard Henderson 4730f58cbbeSRichard Henderson return cpu_ldl_mmu(env, addr, oi, ra); 4740f58cbbeSRichard Henderson } 4750f58cbbeSRichard Henderson 4760f58cbbeSRichard Henderson target_ulong helper_hyp_hlv_d(CPURISCVState *env, target_ulong addr) 4770f58cbbeSRichard Henderson { 4780f58cbbeSRichard Henderson uintptr_t ra = GETPC(); 4790f58cbbeSRichard Henderson int mmu_idx = check_access_hlsv(env, false, ra); 4800f58cbbeSRichard Henderson MemOpIdx oi = make_memop_idx(MO_TEUQ, mmu_idx); 4810f58cbbeSRichard Henderson 4820f58cbbeSRichard Henderson return cpu_ldq_mmu(env, addr, oi, ra); 4830f58cbbeSRichard Henderson } 4840f58cbbeSRichard Henderson 4850f58cbbeSRichard Henderson void helper_hyp_hsv_b(CPURISCVState *env, target_ulong addr, target_ulong val) 4860f58cbbeSRichard Henderson { 4870f58cbbeSRichard Henderson uintptr_t ra = GETPC(); 4880f58cbbeSRichard Henderson int mmu_idx = check_access_hlsv(env, false, ra); 4890f58cbbeSRichard Henderson MemOpIdx oi = make_memop_idx(MO_UB, mmu_idx); 4900f58cbbeSRichard Henderson 4910f58cbbeSRichard Henderson cpu_stb_mmu(env, addr, val, oi, ra); 4920f58cbbeSRichard Henderson } 4930f58cbbeSRichard Henderson 4940f58cbbeSRichard Henderson void helper_hyp_hsv_h(CPURISCVState *env, target_ulong addr, target_ulong val) 4950f58cbbeSRichard Henderson { 4960f58cbbeSRichard Henderson uintptr_t ra = GETPC(); 4970f58cbbeSRichard Henderson int mmu_idx = check_access_hlsv(env, false, ra); 4980f58cbbeSRichard Henderson MemOpIdx oi = make_memop_idx(MO_TEUW, mmu_idx); 4990f58cbbeSRichard Henderson 5000f58cbbeSRichard Henderson cpu_stw_mmu(env, addr, val, oi, ra); 5010f58cbbeSRichard Henderson } 5020f58cbbeSRichard Henderson 5030f58cbbeSRichard Henderson void helper_hyp_hsv_w(CPURISCVState *env, target_ulong addr, target_ulong val) 5040f58cbbeSRichard Henderson { 5050f58cbbeSRichard Henderson uintptr_t ra = GETPC(); 5060f58cbbeSRichard Henderson int mmu_idx = check_access_hlsv(env, false, ra); 5070f58cbbeSRichard Henderson MemOpIdx oi = make_memop_idx(MO_TEUL, mmu_idx); 5080f58cbbeSRichard Henderson 5090f58cbbeSRichard Henderson cpu_stl_mmu(env, addr, val, oi, ra); 5100f58cbbeSRichard Henderson } 5110f58cbbeSRichard Henderson 5120f58cbbeSRichard Henderson void helper_hyp_hsv_d(CPURISCVState *env, target_ulong addr, target_ulong val) 5130f58cbbeSRichard Henderson { 5140f58cbbeSRichard Henderson uintptr_t ra = GETPC(); 5150f58cbbeSRichard Henderson int mmu_idx = check_access_hlsv(env, false, ra); 5160f58cbbeSRichard Henderson MemOpIdx oi = make_memop_idx(MO_TEUQ, mmu_idx); 5170f58cbbeSRichard Henderson 5180f58cbbeSRichard Henderson cpu_stq_mmu(env, addr, val, oi, ra); 5190f58cbbeSRichard Henderson } 5200f58cbbeSRichard Henderson 521a7f112c5SRichard Henderson /* 522a7f112c5SRichard Henderson * TODO: These implementations are not quite correct. They perform the 523a7f112c5SRichard Henderson * access using execute permission just fine, but the final PMP check 524a7f112c5SRichard Henderson * is supposed to have read permission as well. Without replicating 525a7f112c5SRichard Henderson * a fair fraction of cputlb.c, fixing this requires adding new mmu_idx 526a7f112c5SRichard Henderson * which would imply that exact check in tlb_fill. 527a7f112c5SRichard Henderson */ 5280f58cbbeSRichard Henderson target_ulong helper_hyp_hlvx_hu(CPURISCVState *env, target_ulong addr) 5298c5362acSAlistair Francis { 5300f58cbbeSRichard Henderson uintptr_t ra = GETPC(); 5310f58cbbeSRichard Henderson int mmu_idx = check_access_hlsv(env, true, ra); 532a7f112c5SRichard Henderson MemOpIdx oi = make_memop_idx(MO_TEUW, mmu_idx); 5338c5362acSAlistair Francis 5340f58cbbeSRichard Henderson return cpu_ldw_code_mmu(env, addr, oi, GETPC()); 5358c5362acSAlistair Francis } 5368c5362acSAlistair Francis 5370f58cbbeSRichard Henderson target_ulong helper_hyp_hlvx_wu(CPURISCVState *env, target_ulong addr) 5387687537aSAlistair Francis { 5390f58cbbeSRichard Henderson uintptr_t ra = GETPC(); 5400f58cbbeSRichard Henderson int mmu_idx = check_access_hlsv(env, true, ra); 541a7f112c5SRichard Henderson MemOpIdx oi = make_memop_idx(MO_TEUL, mmu_idx); 5428c5362acSAlistair Francis 5430f58cbbeSRichard Henderson return cpu_ldl_code_mmu(env, addr, oi, ra); 5448c5362acSAlistair Francis } 5458c5362acSAlistair Francis 5460c3e702aSMichael Clark #endif /* !CONFIG_USER_ONLY */ 547