1f7697f0eSYifei Jiang /* 2f7697f0eSYifei Jiang * RISC-V VMState Description 3f7697f0eSYifei Jiang * 4f7697f0eSYifei Jiang * Copyright (c) 2020 Huawei Technologies Co., Ltd 5f7697f0eSYifei Jiang * 6f7697f0eSYifei Jiang * This program is free software; you can redistribute it and/or modify it 7f7697f0eSYifei Jiang * under the terms and conditions of the GNU General Public License, 8f7697f0eSYifei Jiang * version 2 or later, as published by the Free Software Foundation. 9f7697f0eSYifei Jiang * 10f7697f0eSYifei Jiang * This program is distributed in the hope it will be useful, but WITHOUT 11f7697f0eSYifei Jiang * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12f7697f0eSYifei Jiang * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13f7697f0eSYifei Jiang * more details. 14f7697f0eSYifei Jiang * 15f7697f0eSYifei Jiang * You should have received a copy of the GNU General Public License along with 16f7697f0eSYifei Jiang * this program. If not, see <http://www.gnu.org/licenses/>. 17f7697f0eSYifei Jiang */ 18f7697f0eSYifei Jiang 19f7697f0eSYifei Jiang #include "qemu/osdep.h" 20f7697f0eSYifei Jiang #include "cpu.h" 21f7697f0eSYifei Jiang #include "qemu/error-report.h" 22f7697f0eSYifei Jiang #include "sysemu/kvm.h" 23f7697f0eSYifei Jiang #include "migration/cpu.h" 24f7697f0eSYifei Jiang 2524beb03eSYifei Jiang static bool pmp_needed(void *opaque) 2624beb03eSYifei Jiang { 2724beb03eSYifei Jiang RISCVCPU *cpu = opaque; 2824beb03eSYifei Jiang CPURISCVState *env = &cpu->env; 2924beb03eSYifei Jiang 3024beb03eSYifei Jiang return riscv_feature(env, RISCV_FEATURE_PMP); 3124beb03eSYifei Jiang } 3224beb03eSYifei Jiang 3324beb03eSYifei Jiang static int pmp_post_load(void *opaque, int version_id) 3424beb03eSYifei Jiang { 3524beb03eSYifei Jiang RISCVCPU *cpu = opaque; 3624beb03eSYifei Jiang CPURISCVState *env = &cpu->env; 3724beb03eSYifei Jiang int i; 3824beb03eSYifei Jiang 3924beb03eSYifei Jiang for (i = 0; i < MAX_RISCV_PMPS; i++) { 4024beb03eSYifei Jiang pmp_update_rule_addr(env, i); 4124beb03eSYifei Jiang } 4224beb03eSYifei Jiang pmp_update_rule_nums(env); 4324beb03eSYifei Jiang 4424beb03eSYifei Jiang return 0; 4524beb03eSYifei Jiang } 4624beb03eSYifei Jiang 4724beb03eSYifei Jiang static const VMStateDescription vmstate_pmp_entry = { 4824beb03eSYifei Jiang .name = "cpu/pmp/entry", 4924beb03eSYifei Jiang .version_id = 1, 5024beb03eSYifei Jiang .minimum_version_id = 1, 5124beb03eSYifei Jiang .fields = (VMStateField[]) { 5224beb03eSYifei Jiang VMSTATE_UINTTL(addr_reg, pmp_entry_t), 5324beb03eSYifei Jiang VMSTATE_UINT8(cfg_reg, pmp_entry_t), 5424beb03eSYifei Jiang VMSTATE_END_OF_LIST() 5524beb03eSYifei Jiang } 5624beb03eSYifei Jiang }; 5724beb03eSYifei Jiang 5824beb03eSYifei Jiang static const VMStateDescription vmstate_pmp = { 5924beb03eSYifei Jiang .name = "cpu/pmp", 6024beb03eSYifei Jiang .version_id = 1, 6124beb03eSYifei Jiang .minimum_version_id = 1, 6224beb03eSYifei Jiang .needed = pmp_needed, 6324beb03eSYifei Jiang .post_load = pmp_post_load, 6424beb03eSYifei Jiang .fields = (VMStateField[]) { 6524beb03eSYifei Jiang VMSTATE_STRUCT_ARRAY(env.pmp_state.pmp, RISCVCPU, MAX_RISCV_PMPS, 6624beb03eSYifei Jiang 0, vmstate_pmp_entry, pmp_entry_t), 6724beb03eSYifei Jiang VMSTATE_END_OF_LIST() 6824beb03eSYifei Jiang } 6924beb03eSYifei Jiang }; 7024beb03eSYifei Jiang 7135e07821SYifei Jiang static bool hyper_needed(void *opaque) 7235e07821SYifei Jiang { 7335e07821SYifei Jiang RISCVCPU *cpu = opaque; 7435e07821SYifei Jiang CPURISCVState *env = &cpu->env; 7535e07821SYifei Jiang 7635e07821SYifei Jiang return riscv_has_ext(env, RVH); 7735e07821SYifei Jiang } 7835e07821SYifei Jiang 7935e07821SYifei Jiang static const VMStateDescription vmstate_hyper = { 8035e07821SYifei Jiang .name = "cpu/hyper", 8135e07821SYifei Jiang .version_id = 1, 8235e07821SYifei Jiang .minimum_version_id = 1, 8335e07821SYifei Jiang .needed = hyper_needed, 8435e07821SYifei Jiang .fields = (VMStateField[]) { 8535e07821SYifei Jiang VMSTATE_UINTTL(env.hstatus, RISCVCPU), 8635e07821SYifei Jiang VMSTATE_UINTTL(env.hedeleg, RISCVCPU), 8735e07821SYifei Jiang VMSTATE_UINTTL(env.hideleg, RISCVCPU), 8835e07821SYifei Jiang VMSTATE_UINTTL(env.hcounteren, RISCVCPU), 8935e07821SYifei Jiang VMSTATE_UINTTL(env.htval, RISCVCPU), 9035e07821SYifei Jiang VMSTATE_UINTTL(env.htinst, RISCVCPU), 9135e07821SYifei Jiang VMSTATE_UINTTL(env.hgatp, RISCVCPU), 9235e07821SYifei Jiang VMSTATE_UINT64(env.htimedelta, RISCVCPU), 9335e07821SYifei Jiang 9435e07821SYifei Jiang VMSTATE_UINT64(env.vsstatus, RISCVCPU), 9535e07821SYifei Jiang VMSTATE_UINTTL(env.vstvec, RISCVCPU), 9635e07821SYifei Jiang VMSTATE_UINTTL(env.vsscratch, RISCVCPU), 9735e07821SYifei Jiang VMSTATE_UINTTL(env.vsepc, RISCVCPU), 9835e07821SYifei Jiang VMSTATE_UINTTL(env.vscause, RISCVCPU), 9935e07821SYifei Jiang VMSTATE_UINTTL(env.vstval, RISCVCPU), 10035e07821SYifei Jiang VMSTATE_UINTTL(env.vsatp, RISCVCPU), 10135e07821SYifei Jiang 10235e07821SYifei Jiang VMSTATE_UINTTL(env.mtval2, RISCVCPU), 10335e07821SYifei Jiang VMSTATE_UINTTL(env.mtinst, RISCVCPU), 10435e07821SYifei Jiang 10535e07821SYifei Jiang VMSTATE_UINTTL(env.stvec_hs, RISCVCPU), 10635e07821SYifei Jiang VMSTATE_UINTTL(env.sscratch_hs, RISCVCPU), 10735e07821SYifei Jiang VMSTATE_UINTTL(env.sepc_hs, RISCVCPU), 10835e07821SYifei Jiang VMSTATE_UINTTL(env.scause_hs, RISCVCPU), 10935e07821SYifei Jiang VMSTATE_UINTTL(env.stval_hs, RISCVCPU), 11035e07821SYifei Jiang VMSTATE_UINTTL(env.satp_hs, RISCVCPU), 11135e07821SYifei Jiang VMSTATE_UINT64(env.mstatus_hs, RISCVCPU), 11235e07821SYifei Jiang 11335e07821SYifei Jiang VMSTATE_END_OF_LIST() 11435e07821SYifei Jiang } 11535e07821SYifei Jiang }; 11635e07821SYifei Jiang 117edcc4e40SBin Meng static bool vector_needed(void *opaque) 118edcc4e40SBin Meng { 119edcc4e40SBin Meng RISCVCPU *cpu = opaque; 120edcc4e40SBin Meng CPURISCVState *env = &cpu->env; 121edcc4e40SBin Meng 122edcc4e40SBin Meng return riscv_has_ext(env, RVV); 123edcc4e40SBin Meng } 124edcc4e40SBin Meng 125edcc4e40SBin Meng static const VMStateDescription vmstate_vector = { 126edcc4e40SBin Meng .name = "cpu/vector", 127*d96a271aSLIU Zhiwei .version_id = 2, 128*d96a271aSLIU Zhiwei .minimum_version_id = 2, 129edcc4e40SBin Meng .needed = vector_needed, 130edcc4e40SBin Meng .fields = (VMStateField[]) { 131edcc4e40SBin Meng VMSTATE_UINT64_ARRAY(env.vreg, RISCVCPU, 32 * RV_VLEN_MAX / 64), 132edcc4e40SBin Meng VMSTATE_UINTTL(env.vxrm, RISCVCPU), 133edcc4e40SBin Meng VMSTATE_UINTTL(env.vxsat, RISCVCPU), 134edcc4e40SBin Meng VMSTATE_UINTTL(env.vl, RISCVCPU), 135edcc4e40SBin Meng VMSTATE_UINTTL(env.vstart, RISCVCPU), 136edcc4e40SBin Meng VMSTATE_UINTTL(env.vtype, RISCVCPU), 137*d96a271aSLIU Zhiwei VMSTATE_BOOL(env.vill, RISCVCPU), 138edcc4e40SBin Meng VMSTATE_END_OF_LIST() 139edcc4e40SBin Meng } 140edcc4e40SBin Meng }; 141edcc4e40SBin Meng 142edcc4e40SBin Meng static bool pointermasking_needed(void *opaque) 143edcc4e40SBin Meng { 144edcc4e40SBin Meng RISCVCPU *cpu = opaque; 145edcc4e40SBin Meng CPURISCVState *env = &cpu->env; 146edcc4e40SBin Meng 147edcc4e40SBin Meng return riscv_has_ext(env, RVJ); 148edcc4e40SBin Meng } 149edcc4e40SBin Meng 150edcc4e40SBin Meng static const VMStateDescription vmstate_pointermasking = { 151edcc4e40SBin Meng .name = "cpu/pointer_masking", 152edcc4e40SBin Meng .version_id = 1, 153edcc4e40SBin Meng .minimum_version_id = 1, 154edcc4e40SBin Meng .needed = pointermasking_needed, 155edcc4e40SBin Meng .fields = (VMStateField[]) { 156edcc4e40SBin Meng VMSTATE_UINTTL(env.mmte, RISCVCPU), 157edcc4e40SBin Meng VMSTATE_UINTTL(env.mpmmask, RISCVCPU), 158edcc4e40SBin Meng VMSTATE_UINTTL(env.mpmbase, RISCVCPU), 159edcc4e40SBin Meng VMSTATE_UINTTL(env.spmmask, RISCVCPU), 160edcc4e40SBin Meng VMSTATE_UINTTL(env.spmbase, RISCVCPU), 161edcc4e40SBin Meng VMSTATE_UINTTL(env.upmmask, RISCVCPU), 162edcc4e40SBin Meng VMSTATE_UINTTL(env.upmbase, RISCVCPU), 163edcc4e40SBin Meng 164edcc4e40SBin Meng VMSTATE_END_OF_LIST() 165edcc4e40SBin Meng } 166edcc4e40SBin Meng }; 167edcc4e40SBin Meng 1682b547084SFrédéric Pétrot static bool rv128_needed(void *opaque) 1692b547084SFrédéric Pétrot { 1702b547084SFrédéric Pétrot RISCVCPU *cpu = opaque; 1712b547084SFrédéric Pétrot CPURISCVState *env = &cpu->env; 1722b547084SFrédéric Pétrot 1732b547084SFrédéric Pétrot return env->misa_mxl_max == MXL_RV128; 1742b547084SFrédéric Pétrot } 1752b547084SFrédéric Pétrot 1762b547084SFrédéric Pétrot static const VMStateDescription vmstate_rv128 = { 1772b547084SFrédéric Pétrot .name = "cpu/rv128", 1782b547084SFrédéric Pétrot .version_id = 1, 1792b547084SFrédéric Pétrot .minimum_version_id = 1, 1802b547084SFrédéric Pétrot .needed = rv128_needed, 1812b547084SFrédéric Pétrot .fields = (VMStateField[]) { 1822b547084SFrédéric Pétrot VMSTATE_UINTTL_ARRAY(env.gprh, RISCVCPU, 32), 1832c64ab66SFrédéric Pétrot VMSTATE_UINT64(env.mscratchh, RISCVCPU), 1842c64ab66SFrédéric Pétrot VMSTATE_UINT64(env.sscratchh, RISCVCPU), 1852b547084SFrédéric Pétrot VMSTATE_END_OF_LIST() 1862b547084SFrédéric Pétrot } 1872b547084SFrédéric Pétrot }; 1882b547084SFrédéric Pétrot 1891eb9a5daSYifei Jiang static bool kvmtimer_needed(void *opaque) 1901eb9a5daSYifei Jiang { 1911eb9a5daSYifei Jiang return kvm_enabled(); 1921eb9a5daSYifei Jiang } 1931eb9a5daSYifei Jiang 1941eb9a5daSYifei Jiang static int cpu_post_load(void *opaque, int version_id) 1951eb9a5daSYifei Jiang { 1961eb9a5daSYifei Jiang RISCVCPU *cpu = opaque; 1971eb9a5daSYifei Jiang CPURISCVState *env = &cpu->env; 1981eb9a5daSYifei Jiang 1991eb9a5daSYifei Jiang env->kvm_timer_dirty = true; 2001eb9a5daSYifei Jiang return 0; 2011eb9a5daSYifei Jiang } 2021eb9a5daSYifei Jiang 2031eb9a5daSYifei Jiang static const VMStateDescription vmstate_kvmtimer = { 2041eb9a5daSYifei Jiang .name = "cpu/kvmtimer", 2051eb9a5daSYifei Jiang .version_id = 1, 2061eb9a5daSYifei Jiang .minimum_version_id = 1, 2071eb9a5daSYifei Jiang .needed = kvmtimer_needed, 2081eb9a5daSYifei Jiang .post_load = cpu_post_load, 2091eb9a5daSYifei Jiang .fields = (VMStateField[]) { 2101eb9a5daSYifei Jiang VMSTATE_UINT64(env.kvm_timer_time, RISCVCPU), 2111eb9a5daSYifei Jiang VMSTATE_UINT64(env.kvm_timer_compare, RISCVCPU), 2121eb9a5daSYifei Jiang VMSTATE_UINT64(env.kvm_timer_state, RISCVCPU), 2131eb9a5daSYifei Jiang 2141eb9a5daSYifei Jiang VMSTATE_END_OF_LIST() 2151eb9a5daSYifei Jiang } 2161eb9a5daSYifei Jiang }; 2171eb9a5daSYifei Jiang 218440544e1SLIU Zhiwei static int riscv_cpu_post_load(void *opaque, int version_id) 219440544e1SLIU Zhiwei { 220440544e1SLIU Zhiwei RISCVCPU *cpu = opaque; 221440544e1SLIU Zhiwei CPURISCVState *env = &cpu->env; 222440544e1SLIU Zhiwei 223440544e1SLIU Zhiwei env->xl = cpu_recompute_xl(env); 22440bfa5f6SLIU Zhiwei riscv_cpu_update_mask(env); 225440544e1SLIU Zhiwei return 0; 226440544e1SLIU Zhiwei } 227440544e1SLIU Zhiwei 228f7697f0eSYifei Jiang const VMStateDescription vmstate_riscv_cpu = { 229f7697f0eSYifei Jiang .name = "cpu", 230e91a7227SRichard Henderson .version_id = 3, 231e91a7227SRichard Henderson .minimum_version_id = 3, 232440544e1SLIU Zhiwei .post_load = riscv_cpu_post_load, 233f7697f0eSYifei Jiang .fields = (VMStateField[]) { 234f7697f0eSYifei Jiang VMSTATE_UINTTL_ARRAY(env.gpr, RISCVCPU, 32), 235f7697f0eSYifei Jiang VMSTATE_UINT64_ARRAY(env.fpr, RISCVCPU, 32), 236f7697f0eSYifei Jiang VMSTATE_UINTTL(env.pc, RISCVCPU), 237f7697f0eSYifei Jiang VMSTATE_UINTTL(env.load_res, RISCVCPU), 238f7697f0eSYifei Jiang VMSTATE_UINTTL(env.load_val, RISCVCPU), 239f7697f0eSYifei Jiang VMSTATE_UINTTL(env.frm, RISCVCPU), 240f7697f0eSYifei Jiang VMSTATE_UINTTL(env.badaddr, RISCVCPU), 241f7697f0eSYifei Jiang VMSTATE_UINTTL(env.guest_phys_fault_addr, RISCVCPU), 242f7697f0eSYifei Jiang VMSTATE_UINTTL(env.priv_ver, RISCVCPU), 243f7697f0eSYifei Jiang VMSTATE_UINTTL(env.vext_ver, RISCVCPU), 244e91a7227SRichard Henderson VMSTATE_UINT32(env.misa_mxl, RISCVCPU), 245e91a7227SRichard Henderson VMSTATE_UINT32(env.misa_ext, RISCVCPU), 246e91a7227SRichard Henderson VMSTATE_UINT32(env.misa_mxl_max, RISCVCPU), 247e91a7227SRichard Henderson VMSTATE_UINT32(env.misa_ext_mask, RISCVCPU), 248f7697f0eSYifei Jiang VMSTATE_UINT32(env.features, RISCVCPU), 249f7697f0eSYifei Jiang VMSTATE_UINTTL(env.priv, RISCVCPU), 250f7697f0eSYifei Jiang VMSTATE_UINTTL(env.virt, RISCVCPU), 251f7697f0eSYifei Jiang VMSTATE_UINTTL(env.resetvec, RISCVCPU), 252f7697f0eSYifei Jiang VMSTATE_UINTTL(env.mhartid, RISCVCPU), 253f7697f0eSYifei Jiang VMSTATE_UINT64(env.mstatus, RISCVCPU), 254f7697f0eSYifei Jiang VMSTATE_UINTTL(env.mip, RISCVCPU), 255f7697f0eSYifei Jiang VMSTATE_UINT32(env.miclaim, RISCVCPU), 256f7697f0eSYifei Jiang VMSTATE_UINTTL(env.mie, RISCVCPU), 257f7697f0eSYifei Jiang VMSTATE_UINTTL(env.mideleg, RISCVCPU), 258f7697f0eSYifei Jiang VMSTATE_UINTTL(env.satp, RISCVCPU), 259ac12b601SAtish Patra VMSTATE_UINTTL(env.stval, RISCVCPU), 260f7697f0eSYifei Jiang VMSTATE_UINTTL(env.medeleg, RISCVCPU), 261f7697f0eSYifei Jiang VMSTATE_UINTTL(env.stvec, RISCVCPU), 262f7697f0eSYifei Jiang VMSTATE_UINTTL(env.sepc, RISCVCPU), 263f7697f0eSYifei Jiang VMSTATE_UINTTL(env.scause, RISCVCPU), 264f7697f0eSYifei Jiang VMSTATE_UINTTL(env.mtvec, RISCVCPU), 265f7697f0eSYifei Jiang VMSTATE_UINTTL(env.mepc, RISCVCPU), 266f7697f0eSYifei Jiang VMSTATE_UINTTL(env.mcause, RISCVCPU), 267f7697f0eSYifei Jiang VMSTATE_UINTTL(env.mtval, RISCVCPU), 268f7697f0eSYifei Jiang VMSTATE_UINTTL(env.scounteren, RISCVCPU), 269f7697f0eSYifei Jiang VMSTATE_UINTTL(env.mcounteren, RISCVCPU), 270f7697f0eSYifei Jiang VMSTATE_UINTTL(env.sscratch, RISCVCPU), 271f7697f0eSYifei Jiang VMSTATE_UINTTL(env.mscratch, RISCVCPU), 272f7697f0eSYifei Jiang VMSTATE_UINT64(env.mfromhost, RISCVCPU), 273f7697f0eSYifei Jiang VMSTATE_UINT64(env.mtohost, RISCVCPU), 274f7697f0eSYifei Jiang VMSTATE_UINT64(env.timecmp, RISCVCPU), 275f7697f0eSYifei Jiang 276f7697f0eSYifei Jiang VMSTATE_END_OF_LIST() 27724beb03eSYifei Jiang }, 27824beb03eSYifei Jiang .subsections = (const VMStateDescription * []) { 27924beb03eSYifei Jiang &vmstate_pmp, 28035e07821SYifei Jiang &vmstate_hyper, 281bb02edcdSYifei Jiang &vmstate_vector, 282b1c279e1SAlexey Baturo &vmstate_pointermasking, 2832b547084SFrédéric Pétrot &vmstate_rv128, 2841eb9a5daSYifei Jiang &vmstate_kvmtimer, 28524beb03eSYifei Jiang NULL 286f7697f0eSYifei Jiang } 287f7697f0eSYifei Jiang }; 288