1f7697f0eSYifei Jiang /* 2f7697f0eSYifei Jiang * RISC-V VMState Description 3f7697f0eSYifei Jiang * 4f7697f0eSYifei Jiang * Copyright (c) 2020 Huawei Technologies Co., Ltd 5f7697f0eSYifei Jiang * 6f7697f0eSYifei Jiang * This program is free software; you can redistribute it and/or modify it 7f7697f0eSYifei Jiang * under the terms and conditions of the GNU General Public License, 8f7697f0eSYifei Jiang * version 2 or later, as published by the Free Software Foundation. 9f7697f0eSYifei Jiang * 10f7697f0eSYifei Jiang * This program is distributed in the hope it will be useful, but WITHOUT 11f7697f0eSYifei Jiang * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12f7697f0eSYifei Jiang * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13f7697f0eSYifei Jiang * more details. 14f7697f0eSYifei Jiang * 15f7697f0eSYifei Jiang * You should have received a copy of the GNU General Public License along with 16f7697f0eSYifei Jiang * this program. If not, see <http://www.gnu.org/licenses/>. 17f7697f0eSYifei Jiang */ 18f7697f0eSYifei Jiang 19f7697f0eSYifei Jiang #include "qemu/osdep.h" 20f7697f0eSYifei Jiang #include "cpu.h" 21f7697f0eSYifei Jiang #include "qemu/error-report.h" 22f7697f0eSYifei Jiang #include "sysemu/kvm.h" 23f7697f0eSYifei Jiang #include "migration/cpu.h" 24f7697f0eSYifei Jiang 2524beb03eSYifei Jiang static bool pmp_needed(void *opaque) 2624beb03eSYifei Jiang { 2724beb03eSYifei Jiang RISCVCPU *cpu = opaque; 2824beb03eSYifei Jiang CPURISCVState *env = &cpu->env; 2924beb03eSYifei Jiang 3024beb03eSYifei Jiang return riscv_feature(env, RISCV_FEATURE_PMP); 3124beb03eSYifei Jiang } 3224beb03eSYifei Jiang 3324beb03eSYifei Jiang static int pmp_post_load(void *opaque, int version_id) 3424beb03eSYifei Jiang { 3524beb03eSYifei Jiang RISCVCPU *cpu = opaque; 3624beb03eSYifei Jiang CPURISCVState *env = &cpu->env; 3724beb03eSYifei Jiang int i; 3824beb03eSYifei Jiang 3924beb03eSYifei Jiang for (i = 0; i < MAX_RISCV_PMPS; i++) { 4024beb03eSYifei Jiang pmp_update_rule_addr(env, i); 4124beb03eSYifei Jiang } 4224beb03eSYifei Jiang pmp_update_rule_nums(env); 4324beb03eSYifei Jiang 4424beb03eSYifei Jiang return 0; 4524beb03eSYifei Jiang } 4624beb03eSYifei Jiang 4724beb03eSYifei Jiang static const VMStateDescription vmstate_pmp_entry = { 4824beb03eSYifei Jiang .name = "cpu/pmp/entry", 4924beb03eSYifei Jiang .version_id = 1, 5024beb03eSYifei Jiang .minimum_version_id = 1, 5124beb03eSYifei Jiang .fields = (VMStateField[]) { 5224beb03eSYifei Jiang VMSTATE_UINTTL(addr_reg, pmp_entry_t), 5324beb03eSYifei Jiang VMSTATE_UINT8(cfg_reg, pmp_entry_t), 5424beb03eSYifei Jiang VMSTATE_END_OF_LIST() 5524beb03eSYifei Jiang } 5624beb03eSYifei Jiang }; 5724beb03eSYifei Jiang 5824beb03eSYifei Jiang static const VMStateDescription vmstate_pmp = { 5924beb03eSYifei Jiang .name = "cpu/pmp", 6024beb03eSYifei Jiang .version_id = 1, 6124beb03eSYifei Jiang .minimum_version_id = 1, 6224beb03eSYifei Jiang .needed = pmp_needed, 6324beb03eSYifei Jiang .post_load = pmp_post_load, 6424beb03eSYifei Jiang .fields = (VMStateField[]) { 6524beb03eSYifei Jiang VMSTATE_STRUCT_ARRAY(env.pmp_state.pmp, RISCVCPU, MAX_RISCV_PMPS, 6624beb03eSYifei Jiang 0, vmstate_pmp_entry, pmp_entry_t), 6724beb03eSYifei Jiang VMSTATE_END_OF_LIST() 6824beb03eSYifei Jiang } 6924beb03eSYifei Jiang }; 7024beb03eSYifei Jiang 7135e07821SYifei Jiang static bool hyper_needed(void *opaque) 7235e07821SYifei Jiang { 7335e07821SYifei Jiang RISCVCPU *cpu = opaque; 7435e07821SYifei Jiang CPURISCVState *env = &cpu->env; 7535e07821SYifei Jiang 7635e07821SYifei Jiang return riscv_has_ext(env, RVH); 7735e07821SYifei Jiang } 7835e07821SYifei Jiang 7935e07821SYifei Jiang static const VMStateDescription vmstate_hyper = { 8035e07821SYifei Jiang .name = "cpu/hyper", 8135e07821SYifei Jiang .version_id = 1, 8235e07821SYifei Jiang .minimum_version_id = 1, 8335e07821SYifei Jiang .needed = hyper_needed, 8435e07821SYifei Jiang .fields = (VMStateField[]) { 8535e07821SYifei Jiang VMSTATE_UINTTL(env.hstatus, RISCVCPU), 8635e07821SYifei Jiang VMSTATE_UINTTL(env.hedeleg, RISCVCPU), 8735e07821SYifei Jiang VMSTATE_UINTTL(env.hideleg, RISCVCPU), 8835e07821SYifei Jiang VMSTATE_UINTTL(env.hcounteren, RISCVCPU), 8935e07821SYifei Jiang VMSTATE_UINTTL(env.htval, RISCVCPU), 9035e07821SYifei Jiang VMSTATE_UINTTL(env.htinst, RISCVCPU), 9135e07821SYifei Jiang VMSTATE_UINTTL(env.hgatp, RISCVCPU), 9235e07821SYifei Jiang VMSTATE_UINT64(env.htimedelta, RISCVCPU), 9335e07821SYifei Jiang 9435e07821SYifei Jiang VMSTATE_UINT64(env.vsstatus, RISCVCPU), 9535e07821SYifei Jiang VMSTATE_UINTTL(env.vstvec, RISCVCPU), 9635e07821SYifei Jiang VMSTATE_UINTTL(env.vsscratch, RISCVCPU), 9735e07821SYifei Jiang VMSTATE_UINTTL(env.vsepc, RISCVCPU), 9835e07821SYifei Jiang VMSTATE_UINTTL(env.vscause, RISCVCPU), 9935e07821SYifei Jiang VMSTATE_UINTTL(env.vstval, RISCVCPU), 10035e07821SYifei Jiang VMSTATE_UINTTL(env.vsatp, RISCVCPU), 10135e07821SYifei Jiang 10235e07821SYifei Jiang VMSTATE_UINTTL(env.mtval2, RISCVCPU), 10335e07821SYifei Jiang VMSTATE_UINTTL(env.mtinst, RISCVCPU), 10435e07821SYifei Jiang 10535e07821SYifei Jiang VMSTATE_UINTTL(env.stvec_hs, RISCVCPU), 10635e07821SYifei Jiang VMSTATE_UINTTL(env.sscratch_hs, RISCVCPU), 10735e07821SYifei Jiang VMSTATE_UINTTL(env.sepc_hs, RISCVCPU), 10835e07821SYifei Jiang VMSTATE_UINTTL(env.scause_hs, RISCVCPU), 10935e07821SYifei Jiang VMSTATE_UINTTL(env.stval_hs, RISCVCPU), 11035e07821SYifei Jiang VMSTATE_UINTTL(env.satp_hs, RISCVCPU), 11135e07821SYifei Jiang VMSTATE_UINT64(env.mstatus_hs, RISCVCPU), 11235e07821SYifei Jiang 11335e07821SYifei Jiang VMSTATE_END_OF_LIST() 11435e07821SYifei Jiang } 11535e07821SYifei Jiang }; 11635e07821SYifei Jiang 117edcc4e40SBin Meng static bool vector_needed(void *opaque) 118edcc4e40SBin Meng { 119edcc4e40SBin Meng RISCVCPU *cpu = opaque; 120edcc4e40SBin Meng CPURISCVState *env = &cpu->env; 121edcc4e40SBin Meng 122edcc4e40SBin Meng return riscv_has_ext(env, RVV); 123edcc4e40SBin Meng } 124edcc4e40SBin Meng 125edcc4e40SBin Meng static const VMStateDescription vmstate_vector = { 126edcc4e40SBin Meng .name = "cpu/vector", 127edcc4e40SBin Meng .version_id = 1, 128edcc4e40SBin Meng .minimum_version_id = 1, 129edcc4e40SBin Meng .needed = vector_needed, 130edcc4e40SBin Meng .fields = (VMStateField[]) { 131edcc4e40SBin Meng VMSTATE_UINT64_ARRAY(env.vreg, RISCVCPU, 32 * RV_VLEN_MAX / 64), 132edcc4e40SBin Meng VMSTATE_UINTTL(env.vxrm, RISCVCPU), 133edcc4e40SBin Meng VMSTATE_UINTTL(env.vxsat, RISCVCPU), 134edcc4e40SBin Meng VMSTATE_UINTTL(env.vl, RISCVCPU), 135edcc4e40SBin Meng VMSTATE_UINTTL(env.vstart, RISCVCPU), 136edcc4e40SBin Meng VMSTATE_UINTTL(env.vtype, RISCVCPU), 137edcc4e40SBin Meng VMSTATE_END_OF_LIST() 138edcc4e40SBin Meng } 139edcc4e40SBin Meng }; 140edcc4e40SBin Meng 141edcc4e40SBin Meng static bool pointermasking_needed(void *opaque) 142edcc4e40SBin Meng { 143edcc4e40SBin Meng RISCVCPU *cpu = opaque; 144edcc4e40SBin Meng CPURISCVState *env = &cpu->env; 145edcc4e40SBin Meng 146edcc4e40SBin Meng return riscv_has_ext(env, RVJ); 147edcc4e40SBin Meng } 148edcc4e40SBin Meng 149edcc4e40SBin Meng static const VMStateDescription vmstate_pointermasking = { 150edcc4e40SBin Meng .name = "cpu/pointer_masking", 151edcc4e40SBin Meng .version_id = 1, 152edcc4e40SBin Meng .minimum_version_id = 1, 153edcc4e40SBin Meng .needed = pointermasking_needed, 154edcc4e40SBin Meng .fields = (VMStateField[]) { 155edcc4e40SBin Meng VMSTATE_UINTTL(env.mmte, RISCVCPU), 156edcc4e40SBin Meng VMSTATE_UINTTL(env.mpmmask, RISCVCPU), 157edcc4e40SBin Meng VMSTATE_UINTTL(env.mpmbase, RISCVCPU), 158edcc4e40SBin Meng VMSTATE_UINTTL(env.spmmask, RISCVCPU), 159edcc4e40SBin Meng VMSTATE_UINTTL(env.spmbase, RISCVCPU), 160edcc4e40SBin Meng VMSTATE_UINTTL(env.upmmask, RISCVCPU), 161edcc4e40SBin Meng VMSTATE_UINTTL(env.upmbase, RISCVCPU), 162edcc4e40SBin Meng 163edcc4e40SBin Meng VMSTATE_END_OF_LIST() 164edcc4e40SBin Meng } 165edcc4e40SBin Meng }; 166edcc4e40SBin Meng 167*2b547084SFrédéric Pétrot static bool rv128_needed(void *opaque) 168*2b547084SFrédéric Pétrot { 169*2b547084SFrédéric Pétrot RISCVCPU *cpu = opaque; 170*2b547084SFrédéric Pétrot CPURISCVState *env = &cpu->env; 171*2b547084SFrédéric Pétrot 172*2b547084SFrédéric Pétrot return env->misa_mxl_max == MXL_RV128; 173*2b547084SFrédéric Pétrot } 174*2b547084SFrédéric Pétrot 175*2b547084SFrédéric Pétrot static const VMStateDescription vmstate_rv128 = { 176*2b547084SFrédéric Pétrot .name = "cpu/rv128", 177*2b547084SFrédéric Pétrot .version_id = 1, 178*2b547084SFrédéric Pétrot .minimum_version_id = 1, 179*2b547084SFrédéric Pétrot .needed = rv128_needed, 180*2b547084SFrédéric Pétrot .fields = (VMStateField[]) { 181*2b547084SFrédéric Pétrot VMSTATE_UINTTL_ARRAY(env.gprh, RISCVCPU, 32), 182*2b547084SFrédéric Pétrot VMSTATE_END_OF_LIST() 183*2b547084SFrédéric Pétrot } 184*2b547084SFrédéric Pétrot }; 185*2b547084SFrédéric Pétrot 186f7697f0eSYifei Jiang const VMStateDescription vmstate_riscv_cpu = { 187f7697f0eSYifei Jiang .name = "cpu", 188e91a7227SRichard Henderson .version_id = 3, 189e91a7227SRichard Henderson .minimum_version_id = 3, 190f7697f0eSYifei Jiang .fields = (VMStateField[]) { 191f7697f0eSYifei Jiang VMSTATE_UINTTL_ARRAY(env.gpr, RISCVCPU, 32), 192f7697f0eSYifei Jiang VMSTATE_UINT64_ARRAY(env.fpr, RISCVCPU, 32), 193f7697f0eSYifei Jiang VMSTATE_UINTTL(env.pc, RISCVCPU), 194f7697f0eSYifei Jiang VMSTATE_UINTTL(env.load_res, RISCVCPU), 195f7697f0eSYifei Jiang VMSTATE_UINTTL(env.load_val, RISCVCPU), 196f7697f0eSYifei Jiang VMSTATE_UINTTL(env.frm, RISCVCPU), 197f7697f0eSYifei Jiang VMSTATE_UINTTL(env.badaddr, RISCVCPU), 198f7697f0eSYifei Jiang VMSTATE_UINTTL(env.guest_phys_fault_addr, RISCVCPU), 199f7697f0eSYifei Jiang VMSTATE_UINTTL(env.priv_ver, RISCVCPU), 200f7697f0eSYifei Jiang VMSTATE_UINTTL(env.vext_ver, RISCVCPU), 201e91a7227SRichard Henderson VMSTATE_UINT32(env.misa_mxl, RISCVCPU), 202e91a7227SRichard Henderson VMSTATE_UINT32(env.misa_ext, RISCVCPU), 203e91a7227SRichard Henderson VMSTATE_UINT32(env.misa_mxl_max, RISCVCPU), 204e91a7227SRichard Henderson VMSTATE_UINT32(env.misa_ext_mask, RISCVCPU), 205f7697f0eSYifei Jiang VMSTATE_UINT32(env.features, RISCVCPU), 206f7697f0eSYifei Jiang VMSTATE_UINTTL(env.priv, RISCVCPU), 207f7697f0eSYifei Jiang VMSTATE_UINTTL(env.virt, RISCVCPU), 208f7697f0eSYifei Jiang VMSTATE_UINTTL(env.resetvec, RISCVCPU), 209f7697f0eSYifei Jiang VMSTATE_UINTTL(env.mhartid, RISCVCPU), 210f7697f0eSYifei Jiang VMSTATE_UINT64(env.mstatus, RISCVCPU), 211f7697f0eSYifei Jiang VMSTATE_UINTTL(env.mip, RISCVCPU), 212f7697f0eSYifei Jiang VMSTATE_UINT32(env.miclaim, RISCVCPU), 213f7697f0eSYifei Jiang VMSTATE_UINTTL(env.mie, RISCVCPU), 214f7697f0eSYifei Jiang VMSTATE_UINTTL(env.mideleg, RISCVCPU), 215f7697f0eSYifei Jiang VMSTATE_UINTTL(env.satp, RISCVCPU), 216ac12b601SAtish Patra VMSTATE_UINTTL(env.stval, RISCVCPU), 217f7697f0eSYifei Jiang VMSTATE_UINTTL(env.medeleg, RISCVCPU), 218f7697f0eSYifei Jiang VMSTATE_UINTTL(env.stvec, RISCVCPU), 219f7697f0eSYifei Jiang VMSTATE_UINTTL(env.sepc, RISCVCPU), 220f7697f0eSYifei Jiang VMSTATE_UINTTL(env.scause, RISCVCPU), 221f7697f0eSYifei Jiang VMSTATE_UINTTL(env.mtvec, RISCVCPU), 222f7697f0eSYifei Jiang VMSTATE_UINTTL(env.mepc, RISCVCPU), 223f7697f0eSYifei Jiang VMSTATE_UINTTL(env.mcause, RISCVCPU), 224f7697f0eSYifei Jiang VMSTATE_UINTTL(env.mtval, RISCVCPU), 225f7697f0eSYifei Jiang VMSTATE_UINTTL(env.scounteren, RISCVCPU), 226f7697f0eSYifei Jiang VMSTATE_UINTTL(env.mcounteren, RISCVCPU), 227f7697f0eSYifei Jiang VMSTATE_UINTTL(env.sscratch, RISCVCPU), 228f7697f0eSYifei Jiang VMSTATE_UINTTL(env.mscratch, RISCVCPU), 229f7697f0eSYifei Jiang VMSTATE_UINT64(env.mfromhost, RISCVCPU), 230f7697f0eSYifei Jiang VMSTATE_UINT64(env.mtohost, RISCVCPU), 231f7697f0eSYifei Jiang VMSTATE_UINT64(env.timecmp, RISCVCPU), 232f7697f0eSYifei Jiang 233f7697f0eSYifei Jiang VMSTATE_END_OF_LIST() 23424beb03eSYifei Jiang }, 23524beb03eSYifei Jiang .subsections = (const VMStateDescription * []) { 23624beb03eSYifei Jiang &vmstate_pmp, 23735e07821SYifei Jiang &vmstate_hyper, 238bb02edcdSYifei Jiang &vmstate_vector, 239b1c279e1SAlexey Baturo &vmstate_pointermasking, 240*2b547084SFrédéric Pétrot &vmstate_rv128, 24124beb03eSYifei Jiang NULL 242f7697f0eSYifei Jiang } 243f7697f0eSYifei Jiang }; 244