xref: /qemu/target/riscv/machine.c (revision 1697837ed98cf56a6f65edd06128151f83b99403)
1f7697f0eSYifei Jiang /*
2f7697f0eSYifei Jiang  * RISC-V VMState Description
3f7697f0eSYifei Jiang  *
4f7697f0eSYifei Jiang  * Copyright (c) 2020 Huawei Technologies Co., Ltd
5f7697f0eSYifei Jiang  *
6f7697f0eSYifei Jiang  * This program is free software; you can redistribute it and/or modify it
7f7697f0eSYifei Jiang  * under the terms and conditions of the GNU General Public License,
8f7697f0eSYifei Jiang  * version 2 or later, as published by the Free Software Foundation.
9f7697f0eSYifei Jiang  *
10f7697f0eSYifei Jiang  * This program is distributed in the hope it will be useful, but WITHOUT
11f7697f0eSYifei Jiang  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12f7697f0eSYifei Jiang  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13f7697f0eSYifei Jiang  * more details.
14f7697f0eSYifei Jiang  *
15f7697f0eSYifei Jiang  * You should have received a copy of the GNU General Public License along with
16f7697f0eSYifei Jiang  * this program.  If not, see <http://www.gnu.org/licenses/>.
17f7697f0eSYifei Jiang  */
18f7697f0eSYifei Jiang 
19f7697f0eSYifei Jiang #include "qemu/osdep.h"
20f7697f0eSYifei Jiang #include "cpu.h"
21f7697f0eSYifei Jiang #include "qemu/error-report.h"
22f7697f0eSYifei Jiang #include "sysemu/kvm.h"
23f7697f0eSYifei Jiang #include "migration/cpu.h"
24577f0286SLIU Zhiwei #include "sysemu/cpu-timers.h"
25577f0286SLIU Zhiwei #include "debug.h"
26f7697f0eSYifei Jiang 
2724beb03eSYifei Jiang static bool pmp_needed(void *opaque)
2824beb03eSYifei Jiang {
2924beb03eSYifei Jiang     RISCVCPU *cpu = opaque;
3024beb03eSYifei Jiang 
313fe40ef5SDaniel Henrique Barboza     return cpu->cfg.pmp;
3224beb03eSYifei Jiang }
3324beb03eSYifei Jiang 
3424beb03eSYifei Jiang static int pmp_post_load(void *opaque, int version_id)
3524beb03eSYifei Jiang {
3624beb03eSYifei Jiang     RISCVCPU *cpu = opaque;
3724beb03eSYifei Jiang     CPURISCVState *env = &cpu->env;
3824beb03eSYifei Jiang     int i;
3924beb03eSYifei Jiang 
4024beb03eSYifei Jiang     for (i = 0; i < MAX_RISCV_PMPS; i++) {
4124beb03eSYifei Jiang         pmp_update_rule_addr(env, i);
4224beb03eSYifei Jiang     }
4324beb03eSYifei Jiang     pmp_update_rule_nums(env);
4424beb03eSYifei Jiang 
4524beb03eSYifei Jiang     return 0;
4624beb03eSYifei Jiang }
4724beb03eSYifei Jiang 
4824beb03eSYifei Jiang static const VMStateDescription vmstate_pmp_entry = {
4924beb03eSYifei Jiang     .name = "cpu/pmp/entry",
5024beb03eSYifei Jiang     .version_id = 1,
5124beb03eSYifei Jiang     .minimum_version_id = 1,
5224beb03eSYifei Jiang     .fields = (VMStateField[]) {
5324beb03eSYifei Jiang         VMSTATE_UINTTL(addr_reg, pmp_entry_t),
5424beb03eSYifei Jiang         VMSTATE_UINT8(cfg_reg, pmp_entry_t),
5524beb03eSYifei Jiang         VMSTATE_END_OF_LIST()
5624beb03eSYifei Jiang     }
5724beb03eSYifei Jiang };
5824beb03eSYifei Jiang 
5924beb03eSYifei Jiang static const VMStateDescription vmstate_pmp = {
6024beb03eSYifei Jiang     .name = "cpu/pmp",
6124beb03eSYifei Jiang     .version_id = 1,
6224beb03eSYifei Jiang     .minimum_version_id = 1,
6324beb03eSYifei Jiang     .needed = pmp_needed,
6424beb03eSYifei Jiang     .post_load = pmp_post_load,
6524beb03eSYifei Jiang     .fields = (VMStateField[]) {
6624beb03eSYifei Jiang         VMSTATE_STRUCT_ARRAY(env.pmp_state.pmp, RISCVCPU, MAX_RISCV_PMPS,
6724beb03eSYifei Jiang                              0, vmstate_pmp_entry, pmp_entry_t),
6824beb03eSYifei Jiang         VMSTATE_END_OF_LIST()
6924beb03eSYifei Jiang     }
7024beb03eSYifei Jiang };
7124beb03eSYifei Jiang 
7235e07821SYifei Jiang static bool hyper_needed(void *opaque)
7335e07821SYifei Jiang {
7435e07821SYifei Jiang     RISCVCPU *cpu = opaque;
7535e07821SYifei Jiang     CPURISCVState *env = &cpu->env;
7635e07821SYifei Jiang 
7735e07821SYifei Jiang     return riscv_has_ext(env, RVH);
7835e07821SYifei Jiang }
7935e07821SYifei Jiang 
8035e07821SYifei Jiang static const VMStateDescription vmstate_hyper = {
8135e07821SYifei Jiang     .name = "cpu/hyper",
82cd032fe7SAnup Patel     .version_id = 2,
83cd032fe7SAnup Patel     .minimum_version_id = 2,
8435e07821SYifei Jiang     .needed = hyper_needed,
8535e07821SYifei Jiang     .fields = (VMStateField[]) {
8635e07821SYifei Jiang         VMSTATE_UINTTL(env.hstatus, RISCVCPU),
8735e07821SYifei Jiang         VMSTATE_UINTTL(env.hedeleg, RISCVCPU),
88d028ac75SAnup Patel         VMSTATE_UINT64(env.hideleg, RISCVCPU),
8935e07821SYifei Jiang         VMSTATE_UINTTL(env.hcounteren, RISCVCPU),
9035e07821SYifei Jiang         VMSTATE_UINTTL(env.htval, RISCVCPU),
9135e07821SYifei Jiang         VMSTATE_UINTTL(env.htinst, RISCVCPU),
9235e07821SYifei Jiang         VMSTATE_UINTTL(env.hgatp, RISCVCPU),
93cd032fe7SAnup Patel         VMSTATE_UINTTL(env.hgeie, RISCVCPU),
94cd032fe7SAnup Patel         VMSTATE_UINTTL(env.hgeip, RISCVCPU),
9535e07821SYifei Jiang         VMSTATE_UINT64(env.htimedelta, RISCVCPU),
963ec0fe18SAtish Patra         VMSTATE_UINT64(env.vstimecmp, RISCVCPU),
972b602398SAnup Patel 
982b602398SAnup Patel         VMSTATE_UINTTL(env.hvictl, RISCVCPU),
9943dc93afSAnup Patel         VMSTATE_UINT8_ARRAY(env.hviprio, RISCVCPU, 64),
10035e07821SYifei Jiang 
10135e07821SYifei Jiang         VMSTATE_UINT64(env.vsstatus, RISCVCPU),
10235e07821SYifei Jiang         VMSTATE_UINTTL(env.vstvec, RISCVCPU),
10335e07821SYifei Jiang         VMSTATE_UINTTL(env.vsscratch, RISCVCPU),
10435e07821SYifei Jiang         VMSTATE_UINTTL(env.vsepc, RISCVCPU),
10535e07821SYifei Jiang         VMSTATE_UINTTL(env.vscause, RISCVCPU),
10635e07821SYifei Jiang         VMSTATE_UINTTL(env.vstval, RISCVCPU),
10735e07821SYifei Jiang         VMSTATE_UINTTL(env.vsatp, RISCVCPU),
108d1ceff40SAnup Patel         VMSTATE_UINTTL(env.vsiselect, RISCVCPU),
10935e07821SYifei Jiang 
11035e07821SYifei Jiang         VMSTATE_UINTTL(env.mtval2, RISCVCPU),
11135e07821SYifei Jiang         VMSTATE_UINTTL(env.mtinst, RISCVCPU),
11235e07821SYifei Jiang 
11335e07821SYifei Jiang         VMSTATE_UINTTL(env.stvec_hs, RISCVCPU),
11435e07821SYifei Jiang         VMSTATE_UINTTL(env.sscratch_hs, RISCVCPU),
11535e07821SYifei Jiang         VMSTATE_UINTTL(env.sepc_hs, RISCVCPU),
11635e07821SYifei Jiang         VMSTATE_UINTTL(env.scause_hs, RISCVCPU),
11735e07821SYifei Jiang         VMSTATE_UINTTL(env.stval_hs, RISCVCPU),
11835e07821SYifei Jiang         VMSTATE_UINTTL(env.satp_hs, RISCVCPU),
11935e07821SYifei Jiang         VMSTATE_UINT64(env.mstatus_hs, RISCVCPU),
12035e07821SYifei Jiang 
12135e07821SYifei Jiang         VMSTATE_END_OF_LIST()
12235e07821SYifei Jiang     }
12335e07821SYifei Jiang };
12435e07821SYifei Jiang 
125edcc4e40SBin Meng static bool vector_needed(void *opaque)
126edcc4e40SBin Meng {
127edcc4e40SBin Meng     RISCVCPU *cpu = opaque;
128edcc4e40SBin Meng     CPURISCVState *env = &cpu->env;
129edcc4e40SBin Meng 
130edcc4e40SBin Meng     return riscv_has_ext(env, RVV);
131edcc4e40SBin Meng }
132edcc4e40SBin Meng 
133edcc4e40SBin Meng static const VMStateDescription vmstate_vector = {
134edcc4e40SBin Meng     .name = "cpu/vector",
135d96a271aSLIU Zhiwei     .version_id = 2,
136d96a271aSLIU Zhiwei     .minimum_version_id = 2,
137edcc4e40SBin Meng     .needed = vector_needed,
138edcc4e40SBin Meng     .fields = (VMStateField[]) {
139edcc4e40SBin Meng         VMSTATE_UINT64_ARRAY(env.vreg, RISCVCPU, 32 * RV_VLEN_MAX / 64),
140edcc4e40SBin Meng         VMSTATE_UINTTL(env.vxrm, RISCVCPU),
141edcc4e40SBin Meng         VMSTATE_UINTTL(env.vxsat, RISCVCPU),
142edcc4e40SBin Meng         VMSTATE_UINTTL(env.vl, RISCVCPU),
143edcc4e40SBin Meng         VMSTATE_UINTTL(env.vstart, RISCVCPU),
144edcc4e40SBin Meng         VMSTATE_UINTTL(env.vtype, RISCVCPU),
145d96a271aSLIU Zhiwei         VMSTATE_BOOL(env.vill, RISCVCPU),
146edcc4e40SBin Meng         VMSTATE_END_OF_LIST()
147edcc4e40SBin Meng     }
148edcc4e40SBin Meng };
149edcc4e40SBin Meng 
150edcc4e40SBin Meng static bool pointermasking_needed(void *opaque)
151edcc4e40SBin Meng {
152edcc4e40SBin Meng     RISCVCPU *cpu = opaque;
153edcc4e40SBin Meng     CPURISCVState *env = &cpu->env;
154edcc4e40SBin Meng 
155edcc4e40SBin Meng     return riscv_has_ext(env, RVJ);
156edcc4e40SBin Meng }
157edcc4e40SBin Meng 
158edcc4e40SBin Meng static const VMStateDescription vmstate_pointermasking = {
159edcc4e40SBin Meng     .name = "cpu/pointer_masking",
160edcc4e40SBin Meng     .version_id = 1,
161edcc4e40SBin Meng     .minimum_version_id = 1,
162edcc4e40SBin Meng     .needed = pointermasking_needed,
163edcc4e40SBin Meng     .fields = (VMStateField[]) {
164edcc4e40SBin Meng         VMSTATE_UINTTL(env.mmte, RISCVCPU),
165edcc4e40SBin Meng         VMSTATE_UINTTL(env.mpmmask, RISCVCPU),
166edcc4e40SBin Meng         VMSTATE_UINTTL(env.mpmbase, RISCVCPU),
167edcc4e40SBin Meng         VMSTATE_UINTTL(env.spmmask, RISCVCPU),
168edcc4e40SBin Meng         VMSTATE_UINTTL(env.spmbase, RISCVCPU),
169edcc4e40SBin Meng         VMSTATE_UINTTL(env.upmmask, RISCVCPU),
170edcc4e40SBin Meng         VMSTATE_UINTTL(env.upmbase, RISCVCPU),
171edcc4e40SBin Meng 
172edcc4e40SBin Meng         VMSTATE_END_OF_LIST()
173edcc4e40SBin Meng     }
174edcc4e40SBin Meng };
175edcc4e40SBin Meng 
1762b547084SFrédéric Pétrot static bool rv128_needed(void *opaque)
1772b547084SFrédéric Pétrot {
1782b547084SFrédéric Pétrot     RISCVCPU *cpu = opaque;
1792b547084SFrédéric Pétrot     CPURISCVState *env = &cpu->env;
1802b547084SFrédéric Pétrot 
1812b547084SFrédéric Pétrot     return env->misa_mxl_max == MXL_RV128;
1822b547084SFrédéric Pétrot }
1832b547084SFrédéric Pétrot 
1842b547084SFrédéric Pétrot static const VMStateDescription vmstate_rv128 = {
1852b547084SFrédéric Pétrot     .name = "cpu/rv128",
1862b547084SFrédéric Pétrot     .version_id = 1,
1872b547084SFrédéric Pétrot     .minimum_version_id = 1,
1882b547084SFrédéric Pétrot     .needed = rv128_needed,
1892b547084SFrédéric Pétrot     .fields = (VMStateField[]) {
1902b547084SFrédéric Pétrot         VMSTATE_UINTTL_ARRAY(env.gprh, RISCVCPU, 32),
1912c64ab66SFrédéric Pétrot         VMSTATE_UINT64(env.mscratchh, RISCVCPU),
1922c64ab66SFrédéric Pétrot         VMSTATE_UINT64(env.sscratchh, RISCVCPU),
1932b547084SFrédéric Pétrot         VMSTATE_END_OF_LIST()
1942b547084SFrédéric Pétrot     }
1952b547084SFrédéric Pétrot };
1962b547084SFrédéric Pétrot 
1979638cbdeSPhilippe Mathieu-Daudé #ifdef CONFIG_KVM
1981eb9a5daSYifei Jiang static bool kvmtimer_needed(void *opaque)
1991eb9a5daSYifei Jiang {
2001eb9a5daSYifei Jiang     return kvm_enabled();
2011eb9a5daSYifei Jiang }
2021eb9a5daSYifei Jiang 
2039638cbdeSPhilippe Mathieu-Daudé static int cpu_kvmtimer_post_load(void *opaque, int version_id)
2041eb9a5daSYifei Jiang {
2051eb9a5daSYifei Jiang     RISCVCPU *cpu = opaque;
2061eb9a5daSYifei Jiang     CPURISCVState *env = &cpu->env;
2071eb9a5daSYifei Jiang 
2081eb9a5daSYifei Jiang     env->kvm_timer_dirty = true;
2091eb9a5daSYifei Jiang     return 0;
2101eb9a5daSYifei Jiang }
2111eb9a5daSYifei Jiang 
2121eb9a5daSYifei Jiang static const VMStateDescription vmstate_kvmtimer = {
2131eb9a5daSYifei Jiang     .name = "cpu/kvmtimer",
2141eb9a5daSYifei Jiang     .version_id = 1,
2151eb9a5daSYifei Jiang     .minimum_version_id = 1,
2161eb9a5daSYifei Jiang     .needed = kvmtimer_needed,
2179638cbdeSPhilippe Mathieu-Daudé     .post_load = cpu_kvmtimer_post_load,
2181eb9a5daSYifei Jiang     .fields = (VMStateField[]) {
2191eb9a5daSYifei Jiang         VMSTATE_UINT64(env.kvm_timer_time, RISCVCPU),
2201eb9a5daSYifei Jiang         VMSTATE_UINT64(env.kvm_timer_compare, RISCVCPU),
2211eb9a5daSYifei Jiang         VMSTATE_UINT64(env.kvm_timer_state, RISCVCPU),
22238b4e781SBin Meng         VMSTATE_END_OF_LIST()
22338b4e781SBin Meng     }
22438b4e781SBin Meng };
2259638cbdeSPhilippe Mathieu-Daudé #endif
2261eb9a5daSYifei Jiang 
22738b4e781SBin Meng static bool debug_needed(void *opaque)
22838b4e781SBin Meng {
22938b4e781SBin Meng     RISCVCPU *cpu = opaque;
23038b4e781SBin Meng 
231cdfb2905SDaniel Henrique Barboza     return cpu->cfg.debug;
23238b4e781SBin Meng }
23338b4e781SBin Meng 
234577f0286SLIU Zhiwei static int debug_post_load(void *opaque, int version_id)
235577f0286SLIU Zhiwei {
236577f0286SLIU Zhiwei     RISCVCPU *cpu = opaque;
237577f0286SLIU Zhiwei     CPURISCVState *env = &cpu->env;
238577f0286SLIU Zhiwei 
239577f0286SLIU Zhiwei     if (icount_enabled()) {
240577f0286SLIU Zhiwei         env->itrigger_enabled = riscv_itrigger_enabled(env);
241577f0286SLIU Zhiwei     }
242577f0286SLIU Zhiwei 
243577f0286SLIU Zhiwei     return 0;
244577f0286SLIU Zhiwei }
245577f0286SLIU Zhiwei 
24638b4e781SBin Meng static const VMStateDescription vmstate_debug = {
24738b4e781SBin Meng     .name = "cpu/debug",
2489495c488SFrank Chang     .version_id = 2,
2499495c488SFrank Chang     .minimum_version_id = 2,
25038b4e781SBin Meng     .needed = debug_needed,
251577f0286SLIU Zhiwei     .post_load = debug_post_load,
25238b4e781SBin Meng     .fields = (VMStateField[]) {
25338b4e781SBin Meng         VMSTATE_UINTTL(env.trigger_cur, RISCVCPU),
2549495c488SFrank Chang         VMSTATE_UINTTL_ARRAY(env.tdata1, RISCVCPU, RV_MAX_TRIGGERS),
2559495c488SFrank Chang         VMSTATE_UINTTL_ARRAY(env.tdata2, RISCVCPU, RV_MAX_TRIGGERS),
2569495c488SFrank Chang         VMSTATE_UINTTL_ARRAY(env.tdata3, RISCVCPU, RV_MAX_TRIGGERS),
2571eb9a5daSYifei Jiang         VMSTATE_END_OF_LIST()
2581eb9a5daSYifei Jiang     }
2591eb9a5daSYifei Jiang };
2601eb9a5daSYifei Jiang 
261440544e1SLIU Zhiwei static int riscv_cpu_post_load(void *opaque, int version_id)
262440544e1SLIU Zhiwei {
263440544e1SLIU Zhiwei     RISCVCPU *cpu = opaque;
264440544e1SLIU Zhiwei     CPURISCVState *env = &cpu->env;
265440544e1SLIU Zhiwei 
266440544e1SLIU Zhiwei     env->xl = cpu_recompute_xl(env);
26740bfa5f6SLIU Zhiwei     riscv_cpu_update_mask(env);
268440544e1SLIU Zhiwei     return 0;
269440544e1SLIU Zhiwei }
270440544e1SLIU Zhiwei 
2713bee0e40SMayuresh Chitale static bool smstateen_needed(void *opaque)
2723bee0e40SMayuresh Chitale {
2733bee0e40SMayuresh Chitale     RISCVCPU *cpu = opaque;
2743bee0e40SMayuresh Chitale 
2753bee0e40SMayuresh Chitale     return cpu->cfg.ext_smstateen;
2763bee0e40SMayuresh Chitale }
2773bee0e40SMayuresh Chitale 
2783bee0e40SMayuresh Chitale static const VMStateDescription vmstate_smstateen = {
2793bee0e40SMayuresh Chitale     .name = "cpu/smtateen",
2803bee0e40SMayuresh Chitale     .version_id = 1,
2813bee0e40SMayuresh Chitale     .minimum_version_id = 1,
2823bee0e40SMayuresh Chitale     .needed = smstateen_needed,
2833bee0e40SMayuresh Chitale     .fields = (VMStateField[]) {
2843bee0e40SMayuresh Chitale         VMSTATE_UINT64_ARRAY(env.mstateen, RISCVCPU, 4),
2853bee0e40SMayuresh Chitale         VMSTATE_UINT64_ARRAY(env.hstateen, RISCVCPU, 4),
2863bee0e40SMayuresh Chitale         VMSTATE_UINT64_ARRAY(env.sstateen, RISCVCPU, 4),
2873bee0e40SMayuresh Chitale         VMSTATE_END_OF_LIST()
2883bee0e40SMayuresh Chitale     }
2893bee0e40SMayuresh Chitale };
2903bee0e40SMayuresh Chitale 
29129a9ec9bSAtish Patra static bool envcfg_needed(void *opaque)
29229a9ec9bSAtish Patra {
29329a9ec9bSAtish Patra     RISCVCPU *cpu = opaque;
29429a9ec9bSAtish Patra     CPURISCVState *env = &cpu->env;
29529a9ec9bSAtish Patra 
29629a9ec9bSAtish Patra     return (env->priv_ver >= PRIV_VERSION_1_12_0 ? 1 : 0);
29729a9ec9bSAtish Patra }
29829a9ec9bSAtish Patra 
29929a9ec9bSAtish Patra static const VMStateDescription vmstate_envcfg = {
30029a9ec9bSAtish Patra     .name = "cpu/envcfg",
30129a9ec9bSAtish Patra     .version_id = 1,
30229a9ec9bSAtish Patra     .minimum_version_id = 1,
30329a9ec9bSAtish Patra     .needed = envcfg_needed,
30429a9ec9bSAtish Patra     .fields = (VMStateField[]) {
30529a9ec9bSAtish Patra         VMSTATE_UINT64(env.menvcfg, RISCVCPU),
30629a9ec9bSAtish Patra         VMSTATE_UINTTL(env.senvcfg, RISCVCPU),
30729a9ec9bSAtish Patra         VMSTATE_UINT64(env.henvcfg, RISCVCPU),
3083780e337SAtish Patra         VMSTATE_END_OF_LIST()
3093780e337SAtish Patra     }
3103780e337SAtish Patra };
31129a9ec9bSAtish Patra 
3123780e337SAtish Patra static bool pmu_needed(void *opaque)
3133780e337SAtish Patra {
3143780e337SAtish Patra     RISCVCPU *cpu = opaque;
3153780e337SAtish Patra 
3163780e337SAtish Patra     return cpu->cfg.pmu_num;
3173780e337SAtish Patra }
3183780e337SAtish Patra 
3193780e337SAtish Patra static const VMStateDescription vmstate_pmu_ctr_state = {
3203780e337SAtish Patra     .name = "cpu/pmu",
3213780e337SAtish Patra     .version_id = 1,
3223780e337SAtish Patra     .minimum_version_id = 1,
3233780e337SAtish Patra     .needed = pmu_needed,
3243780e337SAtish Patra     .fields = (VMStateField[]) {
3253780e337SAtish Patra         VMSTATE_UINTTL(mhpmcounter_val, PMUCTRState),
3263780e337SAtish Patra         VMSTATE_UINTTL(mhpmcounterh_val, PMUCTRState),
3273780e337SAtish Patra         VMSTATE_UINTTL(mhpmcounter_prev, PMUCTRState),
3283780e337SAtish Patra         VMSTATE_UINTTL(mhpmcounterh_prev, PMUCTRState),
3293780e337SAtish Patra         VMSTATE_BOOL(started, PMUCTRState),
33029a9ec9bSAtish Patra         VMSTATE_END_OF_LIST()
33129a9ec9bSAtish Patra     }
33229a9ec9bSAtish Patra };
33329a9ec9bSAtish Patra 
334ce3af0bbSWeiwei Li static bool jvt_needed(void *opaque)
335ce3af0bbSWeiwei Li {
336ce3af0bbSWeiwei Li     RISCVCPU *cpu = opaque;
337ce3af0bbSWeiwei Li 
338ce3af0bbSWeiwei Li     return cpu->cfg.ext_zcmt;
339ce3af0bbSWeiwei Li }
340ce3af0bbSWeiwei Li 
341ce3af0bbSWeiwei Li static const VMStateDescription vmstate_jvt = {
342ce3af0bbSWeiwei Li     .name = "cpu/jvt",
343ce3af0bbSWeiwei Li     .version_id = 1,
344ce3af0bbSWeiwei Li     .minimum_version_id = 1,
345ce3af0bbSWeiwei Li     .needed = jvt_needed,
346ce3af0bbSWeiwei Li     .fields = (VMStateField[]) {
347ce3af0bbSWeiwei Li         VMSTATE_UINTTL(env.jvt, RISCVCPU),
348ce3af0bbSWeiwei Li         VMSTATE_END_OF_LIST()
349ce3af0bbSWeiwei Li     }
350ce3af0bbSWeiwei Li };
351ce3af0bbSWeiwei Li 
352f7697f0eSYifei Jiang const VMStateDescription vmstate_riscv_cpu = {
353f7697f0eSYifei Jiang     .name = "cpu",
354*1697837eSRajnesh Kanwal     .version_id = 9,
355*1697837eSRajnesh Kanwal     .minimum_version_id = 9,
356440544e1SLIU Zhiwei     .post_load = riscv_cpu_post_load,
357f7697f0eSYifei Jiang     .fields = (VMStateField[]) {
358f7697f0eSYifei Jiang         VMSTATE_UINTTL_ARRAY(env.gpr, RISCVCPU, 32),
359f7697f0eSYifei Jiang         VMSTATE_UINT64_ARRAY(env.fpr, RISCVCPU, 32),
36043dc93afSAnup Patel         VMSTATE_UINT8_ARRAY(env.miprio, RISCVCPU, 64),
36143dc93afSAnup Patel         VMSTATE_UINT8_ARRAY(env.siprio, RISCVCPU, 64),
362f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.pc, RISCVCPU),
363f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.load_res, RISCVCPU),
364f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.load_val, RISCVCPU),
365f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.frm, RISCVCPU),
366f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.badaddr, RISCVCPU),
367f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.guest_phys_fault_addr, RISCVCPU),
368f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.priv_ver, RISCVCPU),
369f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.vext_ver, RISCVCPU),
370e91a7227SRichard Henderson         VMSTATE_UINT32(env.misa_mxl, RISCVCPU),
371e91a7227SRichard Henderson         VMSTATE_UINT32(env.misa_ext, RISCVCPU),
372e91a7227SRichard Henderson         VMSTATE_UINT32(env.misa_mxl_max, RISCVCPU),
373e91a7227SRichard Henderson         VMSTATE_UINT32(env.misa_ext_mask, RISCVCPU),
374f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.priv, RISCVCPU),
375b3c5077bSLIU Zhiwei         VMSTATE_BOOL(env.virt_enabled, RISCVCPU),
376277b210dSAlistair Francis         VMSTATE_UINT64(env.resetvec, RISCVCPU),
377f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.mhartid, RISCVCPU),
378f7697f0eSYifei Jiang         VMSTATE_UINT64(env.mstatus, RISCVCPU),
379d028ac75SAnup Patel         VMSTATE_UINT64(env.mip, RISCVCPU),
380d028ac75SAnup Patel         VMSTATE_UINT64(env.miclaim, RISCVCPU),
381d028ac75SAnup Patel         VMSTATE_UINT64(env.mie, RISCVCPU),
382*1697837eSRajnesh Kanwal         VMSTATE_UINT64(env.mvien, RISCVCPU),
383*1697837eSRajnesh Kanwal         VMSTATE_UINT64(env.mvip, RISCVCPU),
384*1697837eSRajnesh Kanwal         VMSTATE_UINT64(env.sie, RISCVCPU),
385d028ac75SAnup Patel         VMSTATE_UINT64(env.mideleg, RISCVCPU),
386f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.satp, RISCVCPU),
387ac12b601SAtish Patra         VMSTATE_UINTTL(env.stval, RISCVCPU),
388f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.medeleg, RISCVCPU),
389f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.stvec, RISCVCPU),
390f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.sepc, RISCVCPU),
391f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.scause, RISCVCPU),
392f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.mtvec, RISCVCPU),
393f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.mepc, RISCVCPU),
394f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.mcause, RISCVCPU),
395f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.mtval, RISCVCPU),
396d1ceff40SAnup Patel         VMSTATE_UINTTL(env.miselect, RISCVCPU),
397d1ceff40SAnup Patel         VMSTATE_UINTTL(env.siselect, RISCVCPU),
398f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.scounteren, RISCVCPU),
399f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.mcounteren, RISCVCPU),
400b1675eebSAtish Patra         VMSTATE_UINTTL(env.mcountinhibit, RISCVCPU),
4013780e337SAtish Patra         VMSTATE_STRUCT_ARRAY(env.pmu_ctrs, RISCVCPU, RV_MAX_MHPMCOUNTERS, 0,
4023780e337SAtish Patra                              vmstate_pmu_ctr_state, PMUCTRState),
403621f35bbSAtish Patra         VMSTATE_UINTTL_ARRAY(env.mhpmevent_val, RISCVCPU, RV_MAX_MHPMEVENTS),
40414664483SAtish Patra         VMSTATE_UINTTL_ARRAY(env.mhpmeventh_val, RISCVCPU, RV_MAX_MHPMEVENTS),
405f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.sscratch, RISCVCPU),
406f7697f0eSYifei Jiang         VMSTATE_UINTTL(env.mscratch, RISCVCPU),
40743888c2fSAtish Patra         VMSTATE_UINT64(env.stimecmp, RISCVCPU),
408f7697f0eSYifei Jiang 
409f7697f0eSYifei Jiang         VMSTATE_END_OF_LIST()
41024beb03eSYifei Jiang     },
41124beb03eSYifei Jiang     .subsections = (const VMStateDescription * []) {
41224beb03eSYifei Jiang         &vmstate_pmp,
41335e07821SYifei Jiang         &vmstate_hyper,
414bb02edcdSYifei Jiang         &vmstate_vector,
415b1c279e1SAlexey Baturo         &vmstate_pointermasking,
4162b547084SFrédéric Pétrot         &vmstate_rv128,
4179638cbdeSPhilippe Mathieu-Daudé #ifdef CONFIG_KVM
4181eb9a5daSYifei Jiang         &vmstate_kvmtimer,
4199638cbdeSPhilippe Mathieu-Daudé #endif
42029a9ec9bSAtish Patra         &vmstate_envcfg,
42138b4e781SBin Meng         &vmstate_debug,
4223bee0e40SMayuresh Chitale         &vmstate_smstateen,
423ce3af0bbSWeiwei Li         &vmstate_jvt,
42424beb03eSYifei Jiang         NULL
425f7697f0eSYifei Jiang     }
426f7697f0eSYifei Jiang };
427