xref: /qemu/target/riscv/internals.h (revision 669b4867495c48cfb302c6500de99f79d38802b6)
1f476f177SLIU Zhiwei /*
2f476f177SLIU Zhiwei  * QEMU RISC-V CPU -- internal functions and types
3f476f177SLIU Zhiwei  *
4f476f177SLIU Zhiwei  * Copyright (c) 2020 T-Head Semiconductor Co., Ltd. All rights reserved.
5f476f177SLIU Zhiwei  *
6f476f177SLIU Zhiwei  * This program is free software; you can redistribute it and/or modify it
7f476f177SLIU Zhiwei  * under the terms and conditions of the GNU General Public License,
8f476f177SLIU Zhiwei  * version 2 or later, as published by the Free Software Foundation.
9f476f177SLIU Zhiwei  *
10f476f177SLIU Zhiwei  * This program is distributed in the hope it will be useful, but WITHOUT
11f476f177SLIU Zhiwei  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12f476f177SLIU Zhiwei  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13f476f177SLIU Zhiwei  * more details.
14f476f177SLIU Zhiwei  *
15f476f177SLIU Zhiwei  * You should have received a copy of the GNU General Public License along with
16f476f177SLIU Zhiwei  * this program.  If not, see <http://www.gnu.org/licenses/>.
17f476f177SLIU Zhiwei  */
18f476f177SLIU Zhiwei 
19f476f177SLIU Zhiwei #ifndef RISCV_CPU_INTERNALS_H
20f476f177SLIU Zhiwei #define RISCV_CPU_INTERNALS_H
21f476f177SLIU Zhiwei 
22f476f177SLIU Zhiwei #include "hw/registerfields.h"
23f476f177SLIU Zhiwei 
24c8f8a995SFei Wu /*
25c8f8a995SFei Wu  * The current MMU Modes are:
26c8f8a995SFei Wu  *  - U                 0b000
27c8f8a995SFei Wu  *  - S                 0b001
28c8f8a995SFei Wu  *  - S+SUM             0b010
29c8f8a995SFei Wu  *  - M                 0b011
303df44173SRichard Henderson  *  - U+2STAGE          0b100
313df44173SRichard Henderson  *  - S+2STAGE          0b101
323df44173SRichard Henderson  *  - S+SUM+2STAGE      0b110
33*669b4867SDeepak Gupta  *  - Shadow stack+U   0b1000
34*669b4867SDeepak Gupta  *  - Shadow stack+S   0b1001
35c8f8a995SFei Wu  */
36c8f8a995SFei Wu #define MMUIdx_U            0
37c8f8a995SFei Wu #define MMUIdx_S            1
38c8f8a995SFei Wu #define MMUIdx_S_SUM        2
39c8f8a995SFei Wu #define MMUIdx_M            3
403df44173SRichard Henderson #define MMU_2STAGE_BIT      (1 << 2)
41*669b4867SDeepak Gupta #define MMU_IDX_SS_WRITE    (1 << 3)
42c8f8a995SFei Wu 
43340b5805SRichard Henderson static inline int mmuidx_priv(int mmu_idx)
44340b5805SRichard Henderson {
45340b5805SRichard Henderson     int ret = mmu_idx & 3;
46340b5805SRichard Henderson     if (ret == MMUIdx_S_SUM) {
47340b5805SRichard Henderson         ret = PRV_S;
48340b5805SRichard Henderson     }
49340b5805SRichard Henderson     return ret;
50340b5805SRichard Henderson }
51340b5805SRichard Henderson 
524005a799SRichard Henderson static inline bool mmuidx_sum(int mmu_idx)
534005a799SRichard Henderson {
544005a799SRichard Henderson     return (mmu_idx & 3) == MMUIdx_S_SUM;
554005a799SRichard Henderson }
564005a799SRichard Henderson 
5702369f79SRichard Henderson static inline bool mmuidx_2stage(int mmu_idx)
5802369f79SRichard Henderson {
5902369f79SRichard Henderson     return mmu_idx & MMU_2STAGE_BIT;
6002369f79SRichard Henderson }
6102369f79SRichard Henderson 
62751538d5SLIU Zhiwei /* share data between vector helpers and decode code */
63f9298de5SFrank Chang FIELD(VDATA, VM, 0, 1)
64f9298de5SFrank Chang FIELD(VDATA, LMUL, 1, 3)
65f1eed927SeopXD FIELD(VDATA, VTA, 4, 1)
665c19fc15SeopXD FIELD(VDATA, VTA_ALL_1S, 5, 1)
67355d5584SYueh-Ting (eop) Chen FIELD(VDATA, VMA, 6, 1)
68355d5584SYueh-Ting (eop) Chen FIELD(VDATA, NF, 7, 4)
69355d5584SYueh-Ting (eop) Chen FIELD(VDATA, WD, 7, 1)
70121ddbb3SLIU Zhiwei 
71121ddbb3SLIU Zhiwei /* float point classify helpers */
72121ddbb3SLIU Zhiwei target_ulong fclass_h(uint64_t frs1);
73121ddbb3SLIU Zhiwei target_ulong fclass_s(uint64_t frs1);
74121ddbb3SLIU Zhiwei target_ulong fclass_d(uint64_t frs1);
759fc08be6SLIU Zhiwei 
76f7697f0eSYifei Jiang #ifndef CONFIG_USER_ONLY
77f7697f0eSYifei Jiang extern const VMStateDescription vmstate_riscv_cpu;
78f7697f0eSYifei Jiang #endif
79f7697f0eSYifei Jiang 
80986c895dSFrank Chang enum {
81986c895dSFrank Chang     RISCV_FRM_RNE = 0,  /* Round to Nearest, ties to Even */
82986c895dSFrank Chang     RISCV_FRM_RTZ = 1,  /* Round towards Zero */
83986c895dSFrank Chang     RISCV_FRM_RDN = 2,  /* Round Down */
84986c895dSFrank Chang     RISCV_FRM_RUP = 3,  /* Round Up */
85986c895dSFrank Chang     RISCV_FRM_RMM = 4,  /* Round to Nearest, ties to Max Magnitude */
86986c895dSFrank Chang     RISCV_FRM_DYN = 7,  /* Dynamic rounding mode */
8775804f71SFrank Chang     RISCV_FRM_ROD = 8,  /* Round to Odd */
88986c895dSFrank Chang };
89986c895dSFrank Chang 
90e1a29bbdSWeiwei Li static inline uint64_t nanbox_s(CPURISCVState *env, float32 f)
919921e3d3SRichard Henderson {
92e1a29bbdSWeiwei Li     /* the value is sign-extended instead of NaN-boxing for zfinx */
93edf67fb4SPhilippe Mathieu-Daudé     if (env_archcpu(env)->cfg.ext_zfinx) {
94e1a29bbdSWeiwei Li         return (int32_t)f;
95e1a29bbdSWeiwei Li     } else {
969921e3d3SRichard Henderson         return f | MAKE_64BIT_MASK(32, 32);
979921e3d3SRichard Henderson     }
98e1a29bbdSWeiwei Li }
999921e3d3SRichard Henderson 
100e1a29bbdSWeiwei Li static inline float32 check_nanbox_s(CPURISCVState *env, uint64_t f)
10100e925c5SRichard Henderson {
102e1a29bbdSWeiwei Li     /* Disable NaN-boxing check when enable zfinx */
103edf67fb4SPhilippe Mathieu-Daudé     if (env_archcpu(env)->cfg.ext_zfinx) {
104e1a29bbdSWeiwei Li         return (uint32_t)f;
105e1a29bbdSWeiwei Li     }
106e1a29bbdSWeiwei Li 
10700e925c5SRichard Henderson     uint64_t mask = MAKE_64BIT_MASK(32, 32);
10800e925c5SRichard Henderson 
10900e925c5SRichard Henderson     if (likely((f & mask) == mask)) {
11000e925c5SRichard Henderson         return (uint32_t)f;
11100e925c5SRichard Henderson     } else {
11200e925c5SRichard Henderson         return 0x7fc00000u; /* default qnan */
11300e925c5SRichard Henderson     }
11400e925c5SRichard Henderson }
11500e925c5SRichard Henderson 
116a2464a4cSWeiwei Li static inline uint64_t nanbox_h(CPURISCVState *env, float16 f)
11700c1899fSKito Cheng {
118a2464a4cSWeiwei Li     /* the value is sign-extended instead of NaN-boxing for zfinx */
119edf67fb4SPhilippe Mathieu-Daudé     if (env_archcpu(env)->cfg.ext_zfinx) {
120a2464a4cSWeiwei Li         return (int16_t)f;
121a2464a4cSWeiwei Li     } else {
12200c1899fSKito Cheng         return f | MAKE_64BIT_MASK(16, 48);
12300c1899fSKito Cheng     }
124a2464a4cSWeiwei Li }
12500c1899fSKito Cheng 
126a2464a4cSWeiwei Li static inline float16 check_nanbox_h(CPURISCVState *env, uint64_t f)
12700c1899fSKito Cheng {
128a2464a4cSWeiwei Li     /* Disable nanbox check when enable zfinx */
129edf67fb4SPhilippe Mathieu-Daudé     if (env_archcpu(env)->cfg.ext_zfinx) {
130a2464a4cSWeiwei Li         return (uint16_t)f;
131a2464a4cSWeiwei Li     }
132a2464a4cSWeiwei Li 
13300c1899fSKito Cheng     uint64_t mask = MAKE_64BIT_MASK(16, 48);
13400c1899fSKito Cheng 
13500c1899fSKito Cheng     if (likely((f & mask) == mask)) {
13600c1899fSKito Cheng         return (uint16_t)f;
13700c1899fSKito Cheng     } else {
13800c1899fSKito Cheng         return 0x7E00u; /* default qnan */
13900c1899fSKito Cheng     }
14000c1899fSKito Cheng }
14100c1899fSKito Cheng 
1424f7b1ecbSPeter Maydell /* Our implementation of CPUClass::has_work */
1434f7b1ecbSPeter Maydell bool riscv_cpu_has_work(CPUState *cs);
1444f7b1ecbSPeter Maydell 
145f476f177SLIU Zhiwei #endif
146