xref: /qemu/target/riscv/internals.h (revision 4005a799f190e8c07afa45c88b1b45a9df00ee92)
1f476f177SLIU Zhiwei /*
2f476f177SLIU Zhiwei  * QEMU RISC-V CPU -- internal functions and types
3f476f177SLIU Zhiwei  *
4f476f177SLIU Zhiwei  * Copyright (c) 2020 T-Head Semiconductor Co., Ltd. All rights reserved.
5f476f177SLIU Zhiwei  *
6f476f177SLIU Zhiwei  * This program is free software; you can redistribute it and/or modify it
7f476f177SLIU Zhiwei  * under the terms and conditions of the GNU General Public License,
8f476f177SLIU Zhiwei  * version 2 or later, as published by the Free Software Foundation.
9f476f177SLIU Zhiwei  *
10f476f177SLIU Zhiwei  * This program is distributed in the hope it will be useful, but WITHOUT
11f476f177SLIU Zhiwei  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12f476f177SLIU Zhiwei  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13f476f177SLIU Zhiwei  * more details.
14f476f177SLIU Zhiwei  *
15f476f177SLIU Zhiwei  * You should have received a copy of the GNU General Public License along with
16f476f177SLIU Zhiwei  * this program.  If not, see <http://www.gnu.org/licenses/>.
17f476f177SLIU Zhiwei  */
18f476f177SLIU Zhiwei 
19f476f177SLIU Zhiwei #ifndef RISCV_CPU_INTERNALS_H
20f476f177SLIU Zhiwei #define RISCV_CPU_INTERNALS_H
21f476f177SLIU Zhiwei 
22f476f177SLIU Zhiwei #include "hw/registerfields.h"
23f476f177SLIU Zhiwei 
24c8f8a995SFei Wu /*
25c8f8a995SFei Wu  * The current MMU Modes are:
26c8f8a995SFei Wu  *  - U                 0b000
27c8f8a995SFei Wu  *  - S                 0b001
28c8f8a995SFei Wu  *  - S+SUM             0b010
29c8f8a995SFei Wu  *  - M                 0b011
303df44173SRichard Henderson  *  - U+2STAGE          0b100
313df44173SRichard Henderson  *  - S+2STAGE          0b101
323df44173SRichard Henderson  *  - S+SUM+2STAGE      0b110
33c8f8a995SFei Wu  */
34c8f8a995SFei Wu #define MMUIdx_U            0
35c8f8a995SFei Wu #define MMUIdx_S            1
36c8f8a995SFei Wu #define MMUIdx_S_SUM        2
37c8f8a995SFei Wu #define MMUIdx_M            3
383df44173SRichard Henderson #define MMU_2STAGE_BIT      (1 << 2)
39c8f8a995SFei Wu 
40*4005a799SRichard Henderson static inline bool mmuidx_sum(int mmu_idx)
41*4005a799SRichard Henderson {
42*4005a799SRichard Henderson     return (mmu_idx & 3) == MMUIdx_S_SUM;
43*4005a799SRichard Henderson }
44*4005a799SRichard Henderson 
45751538d5SLIU Zhiwei /* share data between vector helpers and decode code */
46f9298de5SFrank Chang FIELD(VDATA, VM, 0, 1)
47f9298de5SFrank Chang FIELD(VDATA, LMUL, 1, 3)
48f1eed927SeopXD FIELD(VDATA, VTA, 4, 1)
495c19fc15SeopXD FIELD(VDATA, VTA_ALL_1S, 5, 1)
50355d5584SYueh-Ting (eop) Chen FIELD(VDATA, VMA, 6, 1)
51355d5584SYueh-Ting (eop) Chen FIELD(VDATA, NF, 7, 4)
52355d5584SYueh-Ting (eop) Chen FIELD(VDATA, WD, 7, 1)
53121ddbb3SLIU Zhiwei 
54121ddbb3SLIU Zhiwei /* float point classify helpers */
55121ddbb3SLIU Zhiwei target_ulong fclass_h(uint64_t frs1);
56121ddbb3SLIU Zhiwei target_ulong fclass_s(uint64_t frs1);
57121ddbb3SLIU Zhiwei target_ulong fclass_d(uint64_t frs1);
589fc08be6SLIU Zhiwei 
59f7697f0eSYifei Jiang #ifndef CONFIG_USER_ONLY
60f7697f0eSYifei Jiang extern const VMStateDescription vmstate_riscv_cpu;
61f7697f0eSYifei Jiang #endif
62f7697f0eSYifei Jiang 
63986c895dSFrank Chang enum {
64986c895dSFrank Chang     RISCV_FRM_RNE = 0,  /* Round to Nearest, ties to Even */
65986c895dSFrank Chang     RISCV_FRM_RTZ = 1,  /* Round towards Zero */
66986c895dSFrank Chang     RISCV_FRM_RDN = 2,  /* Round Down */
67986c895dSFrank Chang     RISCV_FRM_RUP = 3,  /* Round Up */
68986c895dSFrank Chang     RISCV_FRM_RMM = 4,  /* Round to Nearest, ties to Max Magnitude */
69986c895dSFrank Chang     RISCV_FRM_DYN = 7,  /* Dynamic rounding mode */
7075804f71SFrank Chang     RISCV_FRM_ROD = 8,  /* Round to Odd */
71986c895dSFrank Chang };
72986c895dSFrank Chang 
73e1a29bbdSWeiwei Li static inline uint64_t nanbox_s(CPURISCVState *env, float32 f)
749921e3d3SRichard Henderson {
75e1a29bbdSWeiwei Li     /* the value is sign-extended instead of NaN-boxing for zfinx */
76e1a29bbdSWeiwei Li     if (RISCV_CPU(env_cpu(env))->cfg.ext_zfinx) {
77e1a29bbdSWeiwei Li         return (int32_t)f;
78e1a29bbdSWeiwei Li     } else {
799921e3d3SRichard Henderson         return f | MAKE_64BIT_MASK(32, 32);
809921e3d3SRichard Henderson     }
81e1a29bbdSWeiwei Li }
829921e3d3SRichard Henderson 
83e1a29bbdSWeiwei Li static inline float32 check_nanbox_s(CPURISCVState *env, uint64_t f)
8400e925c5SRichard Henderson {
85e1a29bbdSWeiwei Li     /* Disable NaN-boxing check when enable zfinx */
86e1a29bbdSWeiwei Li     if (RISCV_CPU(env_cpu(env))->cfg.ext_zfinx) {
87e1a29bbdSWeiwei Li         return (uint32_t)f;
88e1a29bbdSWeiwei Li     }
89e1a29bbdSWeiwei Li 
9000e925c5SRichard Henderson     uint64_t mask = MAKE_64BIT_MASK(32, 32);
9100e925c5SRichard Henderson 
9200e925c5SRichard Henderson     if (likely((f & mask) == mask)) {
9300e925c5SRichard Henderson         return (uint32_t)f;
9400e925c5SRichard Henderson     } else {
9500e925c5SRichard Henderson         return 0x7fc00000u; /* default qnan */
9600e925c5SRichard Henderson     }
9700e925c5SRichard Henderson }
9800e925c5SRichard Henderson 
99a2464a4cSWeiwei Li static inline uint64_t nanbox_h(CPURISCVState *env, float16 f)
10000c1899fSKito Cheng {
101a2464a4cSWeiwei Li     /* the value is sign-extended instead of NaN-boxing for zfinx */
102a2464a4cSWeiwei Li     if (RISCV_CPU(env_cpu(env))->cfg.ext_zfinx) {
103a2464a4cSWeiwei Li         return (int16_t)f;
104a2464a4cSWeiwei Li     } else {
10500c1899fSKito Cheng         return f | MAKE_64BIT_MASK(16, 48);
10600c1899fSKito Cheng     }
107a2464a4cSWeiwei Li }
10800c1899fSKito Cheng 
109a2464a4cSWeiwei Li static inline float16 check_nanbox_h(CPURISCVState *env, uint64_t f)
11000c1899fSKito Cheng {
111a2464a4cSWeiwei Li     /* Disable nanbox check when enable zfinx */
112a2464a4cSWeiwei Li     if (RISCV_CPU(env_cpu(env))->cfg.ext_zfinx) {
113a2464a4cSWeiwei Li         return (uint16_t)f;
114a2464a4cSWeiwei Li     }
115a2464a4cSWeiwei Li 
11600c1899fSKito Cheng     uint64_t mask = MAKE_64BIT_MASK(16, 48);
11700c1899fSKito Cheng 
11800c1899fSKito Cheng     if (likely((f & mask) == mask)) {
11900c1899fSKito Cheng         return (uint16_t)f;
12000c1899fSKito Cheng     } else {
12100c1899fSKito Cheng         return 0x7E00u; /* default qnan */
12200c1899fSKito Cheng     }
12300c1899fSKito Cheng }
12400c1899fSKito Cheng 
125f476f177SLIU Zhiwei #endif
126