xref: /qemu/target/riscv/internals.h (revision 340b5805dbf42c0cb26eaa64d069bf3b43ee4f55)
1f476f177SLIU Zhiwei /*
2f476f177SLIU Zhiwei  * QEMU RISC-V CPU -- internal functions and types
3f476f177SLIU Zhiwei  *
4f476f177SLIU Zhiwei  * Copyright (c) 2020 T-Head Semiconductor Co., Ltd. All rights reserved.
5f476f177SLIU Zhiwei  *
6f476f177SLIU Zhiwei  * This program is free software; you can redistribute it and/or modify it
7f476f177SLIU Zhiwei  * under the terms and conditions of the GNU General Public License,
8f476f177SLIU Zhiwei  * version 2 or later, as published by the Free Software Foundation.
9f476f177SLIU Zhiwei  *
10f476f177SLIU Zhiwei  * This program is distributed in the hope it will be useful, but WITHOUT
11f476f177SLIU Zhiwei  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12f476f177SLIU Zhiwei  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13f476f177SLIU Zhiwei  * more details.
14f476f177SLIU Zhiwei  *
15f476f177SLIU Zhiwei  * You should have received a copy of the GNU General Public License along with
16f476f177SLIU Zhiwei  * this program.  If not, see <http://www.gnu.org/licenses/>.
17f476f177SLIU Zhiwei  */
18f476f177SLIU Zhiwei 
19f476f177SLIU Zhiwei #ifndef RISCV_CPU_INTERNALS_H
20f476f177SLIU Zhiwei #define RISCV_CPU_INTERNALS_H
21f476f177SLIU Zhiwei 
22f476f177SLIU Zhiwei #include "hw/registerfields.h"
23f476f177SLIU Zhiwei 
24c8f8a995SFei Wu /*
25c8f8a995SFei Wu  * The current MMU Modes are:
26c8f8a995SFei Wu  *  - U                 0b000
27c8f8a995SFei Wu  *  - S                 0b001
28c8f8a995SFei Wu  *  - S+SUM             0b010
29c8f8a995SFei Wu  *  - M                 0b011
303df44173SRichard Henderson  *  - U+2STAGE          0b100
313df44173SRichard Henderson  *  - S+2STAGE          0b101
323df44173SRichard Henderson  *  - S+SUM+2STAGE      0b110
33c8f8a995SFei Wu  */
34c8f8a995SFei Wu #define MMUIdx_U            0
35c8f8a995SFei Wu #define MMUIdx_S            1
36c8f8a995SFei Wu #define MMUIdx_S_SUM        2
37c8f8a995SFei Wu #define MMUIdx_M            3
383df44173SRichard Henderson #define MMU_2STAGE_BIT      (1 << 2)
39c8f8a995SFei Wu 
40*340b5805SRichard Henderson static inline int mmuidx_priv(int mmu_idx)
41*340b5805SRichard Henderson {
42*340b5805SRichard Henderson     int ret = mmu_idx & 3;
43*340b5805SRichard Henderson     if (ret == MMUIdx_S_SUM) {
44*340b5805SRichard Henderson         ret = PRV_S;
45*340b5805SRichard Henderson     }
46*340b5805SRichard Henderson     return ret;
47*340b5805SRichard Henderson }
48*340b5805SRichard Henderson 
494005a799SRichard Henderson static inline bool mmuidx_sum(int mmu_idx)
504005a799SRichard Henderson {
514005a799SRichard Henderson     return (mmu_idx & 3) == MMUIdx_S_SUM;
524005a799SRichard Henderson }
534005a799SRichard Henderson 
54751538d5SLIU Zhiwei /* share data between vector helpers and decode code */
55f9298de5SFrank Chang FIELD(VDATA, VM, 0, 1)
56f9298de5SFrank Chang FIELD(VDATA, LMUL, 1, 3)
57f1eed927SeopXD FIELD(VDATA, VTA, 4, 1)
585c19fc15SeopXD FIELD(VDATA, VTA_ALL_1S, 5, 1)
59355d5584SYueh-Ting (eop) Chen FIELD(VDATA, VMA, 6, 1)
60355d5584SYueh-Ting (eop) Chen FIELD(VDATA, NF, 7, 4)
61355d5584SYueh-Ting (eop) Chen FIELD(VDATA, WD, 7, 1)
62121ddbb3SLIU Zhiwei 
63121ddbb3SLIU Zhiwei /* float point classify helpers */
64121ddbb3SLIU Zhiwei target_ulong fclass_h(uint64_t frs1);
65121ddbb3SLIU Zhiwei target_ulong fclass_s(uint64_t frs1);
66121ddbb3SLIU Zhiwei target_ulong fclass_d(uint64_t frs1);
679fc08be6SLIU Zhiwei 
68f7697f0eSYifei Jiang #ifndef CONFIG_USER_ONLY
69f7697f0eSYifei Jiang extern const VMStateDescription vmstate_riscv_cpu;
70f7697f0eSYifei Jiang #endif
71f7697f0eSYifei Jiang 
72986c895dSFrank Chang enum {
73986c895dSFrank Chang     RISCV_FRM_RNE = 0,  /* Round to Nearest, ties to Even */
74986c895dSFrank Chang     RISCV_FRM_RTZ = 1,  /* Round towards Zero */
75986c895dSFrank Chang     RISCV_FRM_RDN = 2,  /* Round Down */
76986c895dSFrank Chang     RISCV_FRM_RUP = 3,  /* Round Up */
77986c895dSFrank Chang     RISCV_FRM_RMM = 4,  /* Round to Nearest, ties to Max Magnitude */
78986c895dSFrank Chang     RISCV_FRM_DYN = 7,  /* Dynamic rounding mode */
7975804f71SFrank Chang     RISCV_FRM_ROD = 8,  /* Round to Odd */
80986c895dSFrank Chang };
81986c895dSFrank Chang 
82e1a29bbdSWeiwei Li static inline uint64_t nanbox_s(CPURISCVState *env, float32 f)
839921e3d3SRichard Henderson {
84e1a29bbdSWeiwei Li     /* the value is sign-extended instead of NaN-boxing for zfinx */
85e1a29bbdSWeiwei Li     if (RISCV_CPU(env_cpu(env))->cfg.ext_zfinx) {
86e1a29bbdSWeiwei Li         return (int32_t)f;
87e1a29bbdSWeiwei Li     } else {
889921e3d3SRichard Henderson         return f | MAKE_64BIT_MASK(32, 32);
899921e3d3SRichard Henderson     }
90e1a29bbdSWeiwei Li }
919921e3d3SRichard Henderson 
92e1a29bbdSWeiwei Li static inline float32 check_nanbox_s(CPURISCVState *env, uint64_t f)
9300e925c5SRichard Henderson {
94e1a29bbdSWeiwei Li     /* Disable NaN-boxing check when enable zfinx */
95e1a29bbdSWeiwei Li     if (RISCV_CPU(env_cpu(env))->cfg.ext_zfinx) {
96e1a29bbdSWeiwei Li         return (uint32_t)f;
97e1a29bbdSWeiwei Li     }
98e1a29bbdSWeiwei Li 
9900e925c5SRichard Henderson     uint64_t mask = MAKE_64BIT_MASK(32, 32);
10000e925c5SRichard Henderson 
10100e925c5SRichard Henderson     if (likely((f & mask) == mask)) {
10200e925c5SRichard Henderson         return (uint32_t)f;
10300e925c5SRichard Henderson     } else {
10400e925c5SRichard Henderson         return 0x7fc00000u; /* default qnan */
10500e925c5SRichard Henderson     }
10600e925c5SRichard Henderson }
10700e925c5SRichard Henderson 
108a2464a4cSWeiwei Li static inline uint64_t nanbox_h(CPURISCVState *env, float16 f)
10900c1899fSKito Cheng {
110a2464a4cSWeiwei Li     /* the value is sign-extended instead of NaN-boxing for zfinx */
111a2464a4cSWeiwei Li     if (RISCV_CPU(env_cpu(env))->cfg.ext_zfinx) {
112a2464a4cSWeiwei Li         return (int16_t)f;
113a2464a4cSWeiwei Li     } else {
11400c1899fSKito Cheng         return f | MAKE_64BIT_MASK(16, 48);
11500c1899fSKito Cheng     }
116a2464a4cSWeiwei Li }
11700c1899fSKito Cheng 
118a2464a4cSWeiwei Li static inline float16 check_nanbox_h(CPURISCVState *env, uint64_t f)
11900c1899fSKito Cheng {
120a2464a4cSWeiwei Li     /* Disable nanbox check when enable zfinx */
121a2464a4cSWeiwei Li     if (RISCV_CPU(env_cpu(env))->cfg.ext_zfinx) {
122a2464a4cSWeiwei Li         return (uint16_t)f;
123a2464a4cSWeiwei Li     }
124a2464a4cSWeiwei Li 
12500c1899fSKito Cheng     uint64_t mask = MAKE_64BIT_MASK(16, 48);
12600c1899fSKito Cheng 
12700c1899fSKito Cheng     if (likely((f & mask) == mask)) {
12800c1899fSKito Cheng         return (uint16_t)f;
12900c1899fSKito Cheng     } else {
13000c1899fSKito Cheng         return 0x7E00u; /* default qnan */
13100c1899fSKito Cheng     }
13200c1899fSKito Cheng }
13300c1899fSKito Cheng 
134f476f177SLIU Zhiwei #endif
135