xref: /qemu/target/riscv/debug.c (revision 161f5bc8e965fa8255db435683e6b52042037bb7)
195799e36SBin Meng /*
295799e36SBin Meng  * QEMU RISC-V Native Debug Support
395799e36SBin Meng  *
495799e36SBin Meng  * Copyright (c) 2022 Wind River Systems, Inc.
595799e36SBin Meng  *
695799e36SBin Meng  * Author:
795799e36SBin Meng  *   Bin Meng <bin.meng@windriver.com>
895799e36SBin Meng  *
995799e36SBin Meng  * This provides the native debug support via the Trigger Module, as defined
1095799e36SBin Meng  * in the RISC-V Debug Specification:
1195799e36SBin Meng  * https://github.com/riscv/riscv-debug-spec/raw/master/riscv-debug-stable.pdf
1295799e36SBin Meng  *
1395799e36SBin Meng  * This program is free software; you can redistribute it and/or modify it
1495799e36SBin Meng  * under the terms and conditions of the GNU General Public License,
1595799e36SBin Meng  * version 2 or later, as published by the Free Software Foundation.
1695799e36SBin Meng  *
1795799e36SBin Meng  * This program is distributed in the hope it will be useful, but WITHOUT
1895799e36SBin Meng  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1995799e36SBin Meng  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
2095799e36SBin Meng  * more details.
2195799e36SBin Meng  *
2295799e36SBin Meng  * You should have received a copy of the GNU General Public License along with
2395799e36SBin Meng  * this program.  If not, see <http://www.gnu.org/licenses/>.
2495799e36SBin Meng  */
2595799e36SBin Meng 
2695799e36SBin Meng #include "qemu/osdep.h"
2795799e36SBin Meng #include "qemu/log.h"
2895799e36SBin Meng #include "qapi/error.h"
2995799e36SBin Meng #include "cpu.h"
3095799e36SBin Meng #include "trace.h"
3195799e36SBin Meng #include "exec/exec-all.h"
322c9d7471SLIU Zhiwei #include "exec/helper-proto.h"
333e57baa2SRichard Henderson #include "exec/watchpoint.h"
3432cad1ffSPhilippe Mathieu-Daudé #include "system/cpu-timers.h"
35*161f5bc8SRichard Henderson #include "exec/icount.h"
3695799e36SBin Meng 
3795799e36SBin Meng /*
3895799e36SBin Meng  * The following M-mode trigger CSRs are implemented:
3995799e36SBin Meng  *
4095799e36SBin Meng  * - tselect
4195799e36SBin Meng  * - tdata1
4295799e36SBin Meng  * - tdata2
4395799e36SBin Meng  * - tdata3
4431b9798dSFrank Chang  * - tinfo
4595799e36SBin Meng  *
46c472c142SFrank Chang  * The following triggers are initialized by default:
4795799e36SBin Meng  *
4895799e36SBin Meng  * Index | Type |          tdata mapping | Description
4995799e36SBin Meng  * ------+------+------------------------+------------
5095799e36SBin Meng  *     0 |    2 |         tdata1, tdata2 | Address / Data Match
5195799e36SBin Meng  *     1 |    2 |         tdata1, tdata2 | Address / Data Match
5295799e36SBin Meng  */
5395799e36SBin Meng 
5495799e36SBin Meng /* tdata availability of a trigger */
5595799e36SBin Meng typedef bool tdata_avail[TDATA_NUM];
5695799e36SBin Meng 
57a42bd001SFrank Chang static tdata_avail tdata_mapping[TRIGGER_TYPE_NUM] = {
58a42bd001SFrank Chang     [TRIGGER_TYPE_NO_EXIST] = { false, false, false },
59a42bd001SFrank Chang     [TRIGGER_TYPE_AD_MATCH] = { true, true, true },
60a42bd001SFrank Chang     [TRIGGER_TYPE_INST_CNT] = { true, false, true },
61a42bd001SFrank Chang     [TRIGGER_TYPE_INT] = { true, true, true },
62a42bd001SFrank Chang     [TRIGGER_TYPE_EXCP] = { true, true, true },
63a42bd001SFrank Chang     [TRIGGER_TYPE_AD_MATCH6] = { true, true, true },
64a42bd001SFrank Chang     [TRIGGER_TYPE_EXT_SRC] = { true, false, false },
65a42bd001SFrank Chang     [TRIGGER_TYPE_UNAVAIL] = { true, true, true }
6695799e36SBin Meng };
6795799e36SBin Meng 
6895799e36SBin Meng /* only breakpoint size 1/2/4/8 supported */
6995799e36SBin Meng static int access_size[SIZE_NUM] = {
7095799e36SBin Meng     [SIZE_ANY] = 0,
7195799e36SBin Meng     [SIZE_1B]  = 1,
7295799e36SBin Meng     [SIZE_2B]  = 2,
7395799e36SBin Meng     [SIZE_4B]  = 4,
7495799e36SBin Meng     [SIZE_6B]  = -1,
7595799e36SBin Meng     [SIZE_8B]  = 8,
7695799e36SBin Meng     [6 ... 15] = -1,
7795799e36SBin Meng };
7895799e36SBin Meng 
79a42bd001SFrank Chang static inline target_ulong extract_trigger_type(CPURISCVState *env,
80a42bd001SFrank Chang                                                 target_ulong tdata1)
81a42bd001SFrank Chang {
82a42bd001SFrank Chang     switch (riscv_cpu_mxl(env)) {
83a42bd001SFrank Chang     case MXL_RV32:
84a42bd001SFrank Chang         return extract32(tdata1, 28, 4);
85a42bd001SFrank Chang     case MXL_RV64:
86a42bd001SFrank Chang     case MXL_RV128:
87a42bd001SFrank Chang         return extract64(tdata1, 60, 4);
88a42bd001SFrank Chang     default:
89a42bd001SFrank Chang         g_assert_not_reached();
90a42bd001SFrank Chang     }
91a42bd001SFrank Chang }
92a42bd001SFrank Chang 
93a42bd001SFrank Chang static inline target_ulong get_trigger_type(CPURISCVState *env,
94a42bd001SFrank Chang                                             target_ulong trigger_index)
95a42bd001SFrank Chang {
969495c488SFrank Chang     return extract_trigger_type(env, env->tdata1[trigger_index]);
97a42bd001SFrank Chang }
98a42bd001SFrank Chang 
99d1c11141SFrank Chang static trigger_action_t get_trigger_action(CPURISCVState *env,
100d1c11141SFrank Chang                                            target_ulong trigger_index)
101d1c11141SFrank Chang {
102d1c11141SFrank Chang     target_ulong tdata1 = env->tdata1[trigger_index];
103d1c11141SFrank Chang     int trigger_type = get_trigger_type(env, trigger_index);
104d1c11141SFrank Chang     trigger_action_t action = DBG_ACTION_NONE;
105d1c11141SFrank Chang 
106d1c11141SFrank Chang     switch (trigger_type) {
107d1c11141SFrank Chang     case TRIGGER_TYPE_AD_MATCH:
108d1c11141SFrank Chang         action = (tdata1 & TYPE2_ACTION) >> 12;
109d1c11141SFrank Chang         break;
110c472c142SFrank Chang     case TRIGGER_TYPE_AD_MATCH6:
111c472c142SFrank Chang         action = (tdata1 & TYPE6_ACTION) >> 12;
112c472c142SFrank Chang         break;
113d1c11141SFrank Chang     case TRIGGER_TYPE_INST_CNT:
114d1c11141SFrank Chang     case TRIGGER_TYPE_INT:
115d1c11141SFrank Chang     case TRIGGER_TYPE_EXCP:
116d1c11141SFrank Chang     case TRIGGER_TYPE_EXT_SRC:
117d1c11141SFrank Chang         qemu_log_mask(LOG_UNIMP, "trigger type: %d is not supported\n",
118d1c11141SFrank Chang                       trigger_type);
119d1c11141SFrank Chang         break;
120d1c11141SFrank Chang     case TRIGGER_TYPE_NO_EXIST:
121d1c11141SFrank Chang     case TRIGGER_TYPE_UNAVAIL:
122d1c11141SFrank Chang         qemu_log_mask(LOG_GUEST_ERROR, "trigger type: %d does not exit\n",
123d1c11141SFrank Chang                       trigger_type);
124d1c11141SFrank Chang         break;
125d1c11141SFrank Chang     default:
126d1c11141SFrank Chang         g_assert_not_reached();
127d1c11141SFrank Chang     }
128d1c11141SFrank Chang 
129d1c11141SFrank Chang     return action;
130d1c11141SFrank Chang }
131d1c11141SFrank Chang 
1329d5a84dbSFrank Chang static inline target_ulong build_tdata1(CPURISCVState *env,
1339d5a84dbSFrank Chang                                         trigger_type_t type,
1349d5a84dbSFrank Chang                                         bool dmode, target_ulong data)
13595799e36SBin Meng {
13695799e36SBin Meng     target_ulong tdata1;
13795799e36SBin Meng 
13895799e36SBin Meng     switch (riscv_cpu_mxl(env)) {
13995799e36SBin Meng     case MXL_RV32:
1409d5a84dbSFrank Chang         tdata1 = RV32_TYPE(type) |
1419d5a84dbSFrank Chang                  (dmode ? RV32_DMODE : 0) |
1429d5a84dbSFrank Chang                  (data & RV32_DATA_MASK);
14395799e36SBin Meng         break;
14495799e36SBin Meng     case MXL_RV64:
145d1d85412SFrédéric Pétrot     case MXL_RV128:
1469d5a84dbSFrank Chang         tdata1 = RV64_TYPE(type) |
1479d5a84dbSFrank Chang                  (dmode ? RV64_DMODE : 0) |
1489d5a84dbSFrank Chang                  (data & RV64_DATA_MASK);
14995799e36SBin Meng         break;
15095799e36SBin Meng     default:
15195799e36SBin Meng         g_assert_not_reached();
15295799e36SBin Meng     }
15395799e36SBin Meng 
15495799e36SBin Meng     return tdata1;
15595799e36SBin Meng }
15695799e36SBin Meng 
15795799e36SBin Meng bool tdata_available(CPURISCVState *env, int tdata_index)
15895799e36SBin Meng {
159a42bd001SFrank Chang     int trigger_type = get_trigger_type(env, env->trigger_cur);
160a42bd001SFrank Chang 
16195799e36SBin Meng     if (unlikely(tdata_index >= TDATA_NUM)) {
16295799e36SBin Meng         return false;
16395799e36SBin Meng     }
16495799e36SBin Meng 
165a42bd001SFrank Chang     return tdata_mapping[trigger_type][tdata_index];
16695799e36SBin Meng }
16795799e36SBin Meng 
16895799e36SBin Meng target_ulong tselect_csr_read(CPURISCVState *env)
16995799e36SBin Meng {
17095799e36SBin Meng     return env->trigger_cur;
17195799e36SBin Meng }
17295799e36SBin Meng 
17395799e36SBin Meng void tselect_csr_write(CPURISCVState *env, target_ulong val)
17495799e36SBin Meng {
1756ea8d3fcSFrank Chang     if (val < RV_MAX_TRIGGERS) {
17695799e36SBin Meng         env->trigger_cur = val;
17795799e36SBin Meng     }
1786ea8d3fcSFrank Chang }
17995799e36SBin Meng 
18095799e36SBin Meng static target_ulong tdata1_validate(CPURISCVState *env, target_ulong val,
18195799e36SBin Meng                                     trigger_type_t t)
18295799e36SBin Meng {
18395799e36SBin Meng     uint32_t type, dmode;
18495799e36SBin Meng     target_ulong tdata1;
18595799e36SBin Meng 
18695799e36SBin Meng     switch (riscv_cpu_mxl(env)) {
18795799e36SBin Meng     case MXL_RV32:
18895799e36SBin Meng         type = extract32(val, 28, 4);
18995799e36SBin Meng         dmode = extract32(val, 27, 1);
19095799e36SBin Meng         tdata1 = RV32_TYPE(t);
19195799e36SBin Meng         break;
19295799e36SBin Meng     case MXL_RV64:
193d1d85412SFrédéric Pétrot     case MXL_RV128:
19495799e36SBin Meng         type = extract64(val, 60, 4);
19595799e36SBin Meng         dmode = extract64(val, 59, 1);
19695799e36SBin Meng         tdata1 = RV64_TYPE(t);
19795799e36SBin Meng         break;
19895799e36SBin Meng     default:
19995799e36SBin Meng         g_assert_not_reached();
20095799e36SBin Meng     }
20195799e36SBin Meng 
20295799e36SBin Meng     if (type != t) {
20395799e36SBin Meng         qemu_log_mask(LOG_GUEST_ERROR,
20495799e36SBin Meng                       "ignoring type write to tdata1 register\n");
20595799e36SBin Meng     }
206a42bd001SFrank Chang 
20795799e36SBin Meng     if (dmode != 0) {
20895799e36SBin Meng         qemu_log_mask(LOG_UNIMP, "debug mode is not supported\n");
20995799e36SBin Meng     }
21095799e36SBin Meng 
21195799e36SBin Meng     return tdata1;
21295799e36SBin Meng }
21395799e36SBin Meng 
21495799e36SBin Meng static inline void warn_always_zero_bit(target_ulong val, target_ulong mask,
21595799e36SBin Meng                                         const char *msg)
21695799e36SBin Meng {
21795799e36SBin Meng     if (val & mask) {
21895799e36SBin Meng         qemu_log_mask(LOG_UNIMP, "%s bit is always zero\n", msg);
21995799e36SBin Meng     }
22095799e36SBin Meng }
22195799e36SBin Meng 
222c4db48ccSAlvin Chang static target_ulong textra_validate(CPURISCVState *env, target_ulong tdata3)
223c4db48ccSAlvin Chang {
224c4db48ccSAlvin Chang     target_ulong mhvalue, mhselect;
225c4db48ccSAlvin Chang     target_ulong mhselect_new;
226c4db48ccSAlvin Chang     target_ulong textra;
227c4db48ccSAlvin Chang     const uint32_t mhselect_no_rvh[8] = { 0, 0, 0, 0, 4, 4, 4, 4 };
228c4db48ccSAlvin Chang 
229c4db48ccSAlvin Chang     switch (riscv_cpu_mxl(env)) {
230c4db48ccSAlvin Chang     case MXL_RV32:
231c4db48ccSAlvin Chang         mhvalue  = get_field(tdata3, TEXTRA32_MHVALUE);
232c4db48ccSAlvin Chang         mhselect = get_field(tdata3, TEXTRA32_MHSELECT);
233c4db48ccSAlvin Chang         /* Validate unimplemented (always zero) bits */
234c4db48ccSAlvin Chang         warn_always_zero_bit(tdata3, (target_ulong)TEXTRA32_SBYTEMASK,
235c4db48ccSAlvin Chang                              "sbytemask");
236c4db48ccSAlvin Chang         warn_always_zero_bit(tdata3, (target_ulong)TEXTRA32_SVALUE,
237c4db48ccSAlvin Chang                              "svalue");
238c4db48ccSAlvin Chang         warn_always_zero_bit(tdata3, (target_ulong)TEXTRA32_SSELECT,
239c4db48ccSAlvin Chang                              "sselect");
240c4db48ccSAlvin Chang         break;
241c4db48ccSAlvin Chang     case MXL_RV64:
242c4db48ccSAlvin Chang     case MXL_RV128:
243c4db48ccSAlvin Chang         mhvalue  = get_field(tdata3, TEXTRA64_MHVALUE);
244c4db48ccSAlvin Chang         mhselect = get_field(tdata3, TEXTRA64_MHSELECT);
245c4db48ccSAlvin Chang         /* Validate unimplemented (always zero) bits */
246c4db48ccSAlvin Chang         warn_always_zero_bit(tdata3, (target_ulong)TEXTRA64_SBYTEMASK,
247c4db48ccSAlvin Chang                              "sbytemask");
248c4db48ccSAlvin Chang         warn_always_zero_bit(tdata3, (target_ulong)TEXTRA64_SVALUE,
249c4db48ccSAlvin Chang                              "svalue");
250c4db48ccSAlvin Chang         warn_always_zero_bit(tdata3, (target_ulong)TEXTRA64_SSELECT,
251c4db48ccSAlvin Chang                              "sselect");
252c4db48ccSAlvin Chang         break;
253c4db48ccSAlvin Chang     default:
254c4db48ccSAlvin Chang         g_assert_not_reached();
255c4db48ccSAlvin Chang     }
256c4db48ccSAlvin Chang 
257c4db48ccSAlvin Chang     /* Validate mhselect. */
258c4db48ccSAlvin Chang     mhselect_new = mhselect_no_rvh[mhselect];
259c4db48ccSAlvin Chang     if (mhselect != mhselect_new) {
260c4db48ccSAlvin Chang         qemu_log_mask(LOG_UNIMP, "mhselect only supports 0 or 4 for now\n");
261c4db48ccSAlvin Chang     }
262c4db48ccSAlvin Chang 
263c4db48ccSAlvin Chang     /* Write legal values into textra */
264c4db48ccSAlvin Chang     textra = 0;
265c4db48ccSAlvin Chang     switch (riscv_cpu_mxl(env)) {
266c4db48ccSAlvin Chang     case MXL_RV32:
267c4db48ccSAlvin Chang         textra = set_field(textra, TEXTRA32_MHVALUE,  mhvalue);
268c4db48ccSAlvin Chang         textra = set_field(textra, TEXTRA32_MHSELECT, mhselect_new);
269c4db48ccSAlvin Chang         break;
270c4db48ccSAlvin Chang     case MXL_RV64:
271c4db48ccSAlvin Chang     case MXL_RV128:
272c4db48ccSAlvin Chang         textra = set_field(textra, TEXTRA64_MHVALUE,  mhvalue);
273c4db48ccSAlvin Chang         textra = set_field(textra, TEXTRA64_MHSELECT, mhselect_new);
274c4db48ccSAlvin Chang         break;
275c4db48ccSAlvin Chang     default:
276c4db48ccSAlvin Chang         g_assert_not_reached();
277c4db48ccSAlvin Chang     }
278c4db48ccSAlvin Chang 
279c4db48ccSAlvin Chang     return textra;
280c4db48ccSAlvin Chang }
281c4db48ccSAlvin Chang 
282d1c11141SFrank Chang static void do_trigger_action(CPURISCVState *env, target_ulong trigger_index)
283d1c11141SFrank Chang {
284d1c11141SFrank Chang     trigger_action_t action = get_trigger_action(env, trigger_index);
285d1c11141SFrank Chang 
286d1c11141SFrank Chang     switch (action) {
287d1c11141SFrank Chang     case DBG_ACTION_NONE:
288d1c11141SFrank Chang         break;
289d1c11141SFrank Chang     case DBG_ACTION_BP:
290d1c11141SFrank Chang         riscv_raise_exception(env, RISCV_EXCP_BREAKPOINT, 0);
291d1c11141SFrank Chang         break;
292d1c11141SFrank Chang     case DBG_ACTION_DBG_MODE:
293d1c11141SFrank Chang     case DBG_ACTION_TRACE0:
294d1c11141SFrank Chang     case DBG_ACTION_TRACE1:
295d1c11141SFrank Chang     case DBG_ACTION_TRACE2:
296d1c11141SFrank Chang     case DBG_ACTION_TRACE3:
297d1c11141SFrank Chang     case DBG_ACTION_EXT_DBG0:
298d1c11141SFrank Chang     case DBG_ACTION_EXT_DBG1:
299d1c11141SFrank Chang         qemu_log_mask(LOG_UNIMP, "action: %d is not supported\n", action);
300d1c11141SFrank Chang         break;
301d1c11141SFrank Chang     default:
302d1c11141SFrank Chang         g_assert_not_reached();
303d1c11141SFrank Chang     }
304d1c11141SFrank Chang }
305d1c11141SFrank Chang 
3065e20b889SAlvin Chang /*
3075e20b889SAlvin Chang  * Check the privilege level of specific trigger matches CPU's current privilege
3085e20b889SAlvin Chang  * level.
3095e20b889SAlvin Chang  */
3105e20b889SAlvin Chang static bool trigger_priv_match(CPURISCVState *env, trigger_type_t type,
3115e20b889SAlvin Chang                                int trigger_index)
3125e20b889SAlvin Chang {
3135e20b889SAlvin Chang     target_ulong ctrl = env->tdata1[trigger_index];
3145e20b889SAlvin Chang 
3155e20b889SAlvin Chang     switch (type) {
3165e20b889SAlvin Chang     case TRIGGER_TYPE_AD_MATCH:
3175e20b889SAlvin Chang         /* type 2 trigger cannot be fired in VU/VS mode */
3185e20b889SAlvin Chang         if (env->virt_enabled) {
3195e20b889SAlvin Chang             return false;
3205e20b889SAlvin Chang         }
3215e20b889SAlvin Chang         /* check U/S/M bit against current privilege level */
3225e20b889SAlvin Chang         if ((ctrl >> 3) & BIT(env->priv)) {
3235e20b889SAlvin Chang             return true;
3245e20b889SAlvin Chang         }
3255e20b889SAlvin Chang         break;
3265e20b889SAlvin Chang     case TRIGGER_TYPE_AD_MATCH6:
3275e20b889SAlvin Chang         if (env->virt_enabled) {
3285e20b889SAlvin Chang             /* check VU/VS bit against current privilege level */
3295e20b889SAlvin Chang             if ((ctrl >> 23) & BIT(env->priv)) {
3305e20b889SAlvin Chang                 return true;
3315e20b889SAlvin Chang             }
3325e20b889SAlvin Chang         } else {
3335e20b889SAlvin Chang             /* check U/S/M bit against current privilege level */
3345e20b889SAlvin Chang             if ((ctrl >> 3) & BIT(env->priv)) {
3355e20b889SAlvin Chang                 return true;
3365e20b889SAlvin Chang             }
3375e20b889SAlvin Chang         }
3385e20b889SAlvin Chang         break;
3395e20b889SAlvin Chang     case TRIGGER_TYPE_INST_CNT:
3405e20b889SAlvin Chang         if (env->virt_enabled) {
3415e20b889SAlvin Chang             /* check VU/VS bit against current privilege level */
3425e20b889SAlvin Chang             if ((ctrl >> 25) & BIT(env->priv)) {
3435e20b889SAlvin Chang                 return true;
3445e20b889SAlvin Chang             }
3455e20b889SAlvin Chang         } else {
3465e20b889SAlvin Chang             /* check U/S/M bit against current privilege level */
3475e20b889SAlvin Chang             if ((ctrl >> 6) & BIT(env->priv)) {
3485e20b889SAlvin Chang                 return true;
3495e20b889SAlvin Chang             }
3505e20b889SAlvin Chang         }
3515e20b889SAlvin Chang         break;
3525e20b889SAlvin Chang     case TRIGGER_TYPE_INT:
3535e20b889SAlvin Chang     case TRIGGER_TYPE_EXCP:
3545e20b889SAlvin Chang     case TRIGGER_TYPE_EXT_SRC:
3555e20b889SAlvin Chang         qemu_log_mask(LOG_UNIMP, "trigger type: %d is not supported\n", type);
3565e20b889SAlvin Chang         break;
3575e20b889SAlvin Chang     case TRIGGER_TYPE_NO_EXIST:
3585e20b889SAlvin Chang     case TRIGGER_TYPE_UNAVAIL:
3595e20b889SAlvin Chang         qemu_log_mask(LOG_GUEST_ERROR, "trigger type: %d does not exist\n",
3605e20b889SAlvin Chang                       type);
3615e20b889SAlvin Chang         break;
3625e20b889SAlvin Chang     default:
3635e20b889SAlvin Chang         g_assert_not_reached();
3645e20b889SAlvin Chang     }
3655e20b889SAlvin Chang 
3665e20b889SAlvin Chang     return false;
3675e20b889SAlvin Chang }
3685e20b889SAlvin Chang 
3696ffe9b66SAlvin Chang static bool trigger_textra_match(CPURISCVState *env, trigger_type_t type,
3706ffe9b66SAlvin Chang                                  int trigger_index)
3716ffe9b66SAlvin Chang {
3726ffe9b66SAlvin Chang     target_ulong textra = env->tdata3[trigger_index];
3736ffe9b66SAlvin Chang     target_ulong mhvalue, mhselect;
3746ffe9b66SAlvin Chang 
3756ffe9b66SAlvin Chang     if (type < TRIGGER_TYPE_AD_MATCH || type > TRIGGER_TYPE_AD_MATCH6) {
3766ffe9b66SAlvin Chang         /* textra checking is only applicable when type is 2, 3, 4, 5, or 6 */
3776ffe9b66SAlvin Chang         return true;
3786ffe9b66SAlvin Chang     }
3796ffe9b66SAlvin Chang 
3806ffe9b66SAlvin Chang     switch (riscv_cpu_mxl(env)) {
3816ffe9b66SAlvin Chang     case MXL_RV32:
3826ffe9b66SAlvin Chang         mhvalue  = get_field(textra, TEXTRA32_MHVALUE);
3836ffe9b66SAlvin Chang         mhselect = get_field(textra, TEXTRA32_MHSELECT);
3846ffe9b66SAlvin Chang         break;
3856ffe9b66SAlvin Chang     case MXL_RV64:
3866ffe9b66SAlvin Chang     case MXL_RV128:
3876ffe9b66SAlvin Chang         mhvalue  = get_field(textra, TEXTRA64_MHVALUE);
3886ffe9b66SAlvin Chang         mhselect = get_field(textra, TEXTRA64_MHSELECT);
3896ffe9b66SAlvin Chang         break;
3906ffe9b66SAlvin Chang     default:
3916ffe9b66SAlvin Chang         g_assert_not_reached();
3926ffe9b66SAlvin Chang     }
3936ffe9b66SAlvin Chang 
3946ffe9b66SAlvin Chang     /* Check mhvalue and mhselect. */
3956ffe9b66SAlvin Chang     switch (mhselect) {
3966ffe9b66SAlvin Chang     case MHSELECT_IGNORE:
3976ffe9b66SAlvin Chang         break;
3986ffe9b66SAlvin Chang     case MHSELECT_MCONTEXT:
3996ffe9b66SAlvin Chang         /* Match if the low bits of mcontext/hcontext equal mhvalue. */
4006ffe9b66SAlvin Chang         if (mhvalue != env->mcontext) {
4016ffe9b66SAlvin Chang             return false;
4026ffe9b66SAlvin Chang         }
4036ffe9b66SAlvin Chang         break;
4046ffe9b66SAlvin Chang     default:
4056ffe9b66SAlvin Chang         break;
4066ffe9b66SAlvin Chang     }
4076ffe9b66SAlvin Chang 
4086ffe9b66SAlvin Chang     return true;
4096ffe9b66SAlvin Chang }
4106ffe9b66SAlvin Chang 
4115e20b889SAlvin Chang /* Common matching conditions for all types of the triggers. */
4125e20b889SAlvin Chang static bool trigger_common_match(CPURISCVState *env, trigger_type_t type,
4135e20b889SAlvin Chang                                  int trigger_index)
4145e20b889SAlvin Chang {
4156ffe9b66SAlvin Chang     return trigger_priv_match(env, type, trigger_index) &&
4166ffe9b66SAlvin Chang            trigger_textra_match(env, type, trigger_index);
4175e20b889SAlvin Chang }
4185e20b889SAlvin Chang 
4199495c488SFrank Chang /* type 2 trigger */
4209495c488SFrank Chang 
42195799e36SBin Meng static uint32_t type2_breakpoint_size(CPURISCVState *env, target_ulong ctrl)
42295799e36SBin Meng {
42366997c42SMarkus Armbruster     uint32_t sizelo, sizehi = 0;
42495799e36SBin Meng 
42595799e36SBin Meng     if (riscv_cpu_mxl(env) == MXL_RV64) {
42695799e36SBin Meng         sizehi = extract32(ctrl, 21, 2);
42795799e36SBin Meng     }
42895799e36SBin Meng     sizelo = extract32(ctrl, 16, 2);
42966997c42SMarkus Armbruster     return (sizehi << 2) | sizelo;
43095799e36SBin Meng }
43195799e36SBin Meng 
43295799e36SBin Meng static inline bool type2_breakpoint_enabled(target_ulong ctrl)
43395799e36SBin Meng {
43495799e36SBin Meng     bool mode = !!(ctrl & (TYPE2_U | TYPE2_S | TYPE2_M));
43595799e36SBin Meng     bool rwx = !!(ctrl & (TYPE2_LOAD | TYPE2_STORE | TYPE2_EXEC));
43695799e36SBin Meng 
43795799e36SBin Meng     return mode && rwx;
43895799e36SBin Meng }
43995799e36SBin Meng 
44095799e36SBin Meng static target_ulong type2_mcontrol_validate(CPURISCVState *env,
44195799e36SBin Meng                                             target_ulong ctrl)
44295799e36SBin Meng {
44395799e36SBin Meng     target_ulong val;
44495799e36SBin Meng     uint32_t size;
44595799e36SBin Meng 
44695799e36SBin Meng     /* validate the generic part first */
44795799e36SBin Meng     val = tdata1_validate(env, ctrl, TRIGGER_TYPE_AD_MATCH);
44895799e36SBin Meng 
44995799e36SBin Meng     /* validate unimplemented (always zero) bits */
45095799e36SBin Meng     warn_always_zero_bit(ctrl, TYPE2_MATCH, "match");
45195799e36SBin Meng     warn_always_zero_bit(ctrl, TYPE2_CHAIN, "chain");
45295799e36SBin Meng     warn_always_zero_bit(ctrl, TYPE2_ACTION, "action");
45395799e36SBin Meng     warn_always_zero_bit(ctrl, TYPE2_TIMING, "timing");
45495799e36SBin Meng     warn_always_zero_bit(ctrl, TYPE2_SELECT, "select");
45595799e36SBin Meng     warn_always_zero_bit(ctrl, TYPE2_HIT, "hit");
45695799e36SBin Meng 
45795799e36SBin Meng     /* validate size encoding */
45895799e36SBin Meng     size = type2_breakpoint_size(env, ctrl);
45995799e36SBin Meng     if (access_size[size] == -1) {
460246f8796SWeiwei Li         qemu_log_mask(LOG_UNIMP, "access size %d is not supported, using "
461246f8796SWeiwei Li                                  "SIZE_ANY\n", size);
46295799e36SBin Meng     } else {
46395799e36SBin Meng         val |= (ctrl & TYPE2_SIZELO);
46495799e36SBin Meng         if (riscv_cpu_mxl(env) == MXL_RV64) {
46595799e36SBin Meng             val |= (ctrl & TYPE2_SIZEHI);
46695799e36SBin Meng         }
46795799e36SBin Meng     }
46895799e36SBin Meng 
46995799e36SBin Meng     /* keep the mode and attribute bits */
47095799e36SBin Meng     val |= (ctrl & (TYPE2_U | TYPE2_S | TYPE2_M |
47195799e36SBin Meng                     TYPE2_LOAD | TYPE2_STORE | TYPE2_EXEC));
47295799e36SBin Meng 
47395799e36SBin Meng     return val;
47495799e36SBin Meng }
47595799e36SBin Meng 
47695799e36SBin Meng static void type2_breakpoint_insert(CPURISCVState *env, target_ulong index)
47795799e36SBin Meng {
4789495c488SFrank Chang     target_ulong ctrl = env->tdata1[index];
4799495c488SFrank Chang     target_ulong addr = env->tdata2[index];
48095799e36SBin Meng     bool enabled = type2_breakpoint_enabled(ctrl);
48195799e36SBin Meng     CPUState *cs = env_cpu(env);
48295799e36SBin Meng     int flags = BP_CPU | BP_STOP_BEFORE_ACCESS;
4833fba76e6SDaniel Henrique Barboza     uint32_t size, def_size;
48495799e36SBin Meng 
48595799e36SBin Meng     if (!enabled) {
48695799e36SBin Meng         return;
48795799e36SBin Meng     }
48895799e36SBin Meng 
48995799e36SBin Meng     if (ctrl & TYPE2_EXEC) {
4909495c488SFrank Chang         cpu_breakpoint_insert(cs, addr, flags, &env->cpu_breakpoint[index]);
49195799e36SBin Meng     }
49295799e36SBin Meng 
49395799e36SBin Meng     if (ctrl & TYPE2_LOAD) {
49495799e36SBin Meng         flags |= BP_MEM_READ;
49595799e36SBin Meng     }
49695799e36SBin Meng     if (ctrl & TYPE2_STORE) {
49795799e36SBin Meng         flags |= BP_MEM_WRITE;
49895799e36SBin Meng     }
49995799e36SBin Meng 
50095799e36SBin Meng     if (flags & BP_MEM_ACCESS) {
50195799e36SBin Meng         size = type2_breakpoint_size(env, ctrl);
50295799e36SBin Meng         if (size != 0) {
50395799e36SBin Meng             cpu_watchpoint_insert(cs, addr, size, flags,
5049495c488SFrank Chang                                   &env->cpu_watchpoint[index]);
50595799e36SBin Meng         } else {
5063fba76e6SDaniel Henrique Barboza             def_size = riscv_cpu_mxl(env) == MXL_RV64 ? 8 : 4;
5073fba76e6SDaniel Henrique Barboza 
5083fba76e6SDaniel Henrique Barboza             cpu_watchpoint_insert(cs, addr, def_size, flags,
5099495c488SFrank Chang                                   &env->cpu_watchpoint[index]);
51095799e36SBin Meng         }
51195799e36SBin Meng     }
51295799e36SBin Meng }
51395799e36SBin Meng 
51495799e36SBin Meng static void type2_breakpoint_remove(CPURISCVState *env, target_ulong index)
51595799e36SBin Meng {
51695799e36SBin Meng     CPUState *cs = env_cpu(env);
51795799e36SBin Meng 
5189495c488SFrank Chang     if (env->cpu_breakpoint[index]) {
5199495c488SFrank Chang         cpu_breakpoint_remove_by_ref(cs, env->cpu_breakpoint[index]);
5209495c488SFrank Chang         env->cpu_breakpoint[index] = NULL;
52195799e36SBin Meng     }
52295799e36SBin Meng 
5239495c488SFrank Chang     if (env->cpu_watchpoint[index]) {
5249495c488SFrank Chang         cpu_watchpoint_remove_by_ref(cs, env->cpu_watchpoint[index]);
5259495c488SFrank Chang         env->cpu_watchpoint[index] = NULL;
52695799e36SBin Meng     }
52795799e36SBin Meng }
52895799e36SBin Meng 
529a42bd001SFrank Chang static void type2_reg_write(CPURISCVState *env, target_ulong index,
53095799e36SBin Meng                             int tdata_index, target_ulong val)
53195799e36SBin Meng {
53295799e36SBin Meng     target_ulong new_val;
53395799e36SBin Meng 
53495799e36SBin Meng     switch (tdata_index) {
53595799e36SBin Meng     case TDATA1:
53695799e36SBin Meng         new_val = type2_mcontrol_validate(env, val);
5379495c488SFrank Chang         if (new_val != env->tdata1[index]) {
5389495c488SFrank Chang             env->tdata1[index] = new_val;
53995799e36SBin Meng             type2_breakpoint_remove(env, index);
54095799e36SBin Meng             type2_breakpoint_insert(env, index);
54195799e36SBin Meng         }
54295799e36SBin Meng         break;
54395799e36SBin Meng     case TDATA2:
5449495c488SFrank Chang         if (val != env->tdata2[index]) {
5459495c488SFrank Chang             env->tdata2[index] = val;
54695799e36SBin Meng             type2_breakpoint_remove(env, index);
54795799e36SBin Meng             type2_breakpoint_insert(env, index);
54895799e36SBin Meng         }
54995799e36SBin Meng         break;
5509495c488SFrank Chang     case TDATA3:
551c4db48ccSAlvin Chang         env->tdata3[index] = textra_validate(env, val);
5529495c488SFrank Chang         break;
55395799e36SBin Meng     default:
55495799e36SBin Meng         g_assert_not_reached();
55595799e36SBin Meng     }
55695799e36SBin Meng 
55795799e36SBin Meng     return;
55895799e36SBin Meng }
55995799e36SBin Meng 
560c472c142SFrank Chang /* type 6 trigger */
561c472c142SFrank Chang 
562c472c142SFrank Chang static inline bool type6_breakpoint_enabled(target_ulong ctrl)
563c472c142SFrank Chang {
564c472c142SFrank Chang     bool mode = !!(ctrl & (TYPE6_VU | TYPE6_VS | TYPE6_U | TYPE6_S | TYPE6_M));
565c472c142SFrank Chang     bool rwx = !!(ctrl & (TYPE6_LOAD | TYPE6_STORE | TYPE6_EXEC));
566c472c142SFrank Chang 
567c472c142SFrank Chang     return mode && rwx;
568c472c142SFrank Chang }
569c472c142SFrank Chang 
570c472c142SFrank Chang static target_ulong type6_mcontrol6_validate(CPURISCVState *env,
571c472c142SFrank Chang                                              target_ulong ctrl)
572c472c142SFrank Chang {
573c472c142SFrank Chang     target_ulong val;
574c472c142SFrank Chang     uint32_t size;
575c472c142SFrank Chang 
576c472c142SFrank Chang     /* validate the generic part first */
577c472c142SFrank Chang     val = tdata1_validate(env, ctrl, TRIGGER_TYPE_AD_MATCH6);
578c472c142SFrank Chang 
579c472c142SFrank Chang     /* validate unimplemented (always zero) bits */
580c472c142SFrank Chang     warn_always_zero_bit(ctrl, TYPE6_MATCH, "match");
581c472c142SFrank Chang     warn_always_zero_bit(ctrl, TYPE6_CHAIN, "chain");
582c472c142SFrank Chang     warn_always_zero_bit(ctrl, TYPE6_ACTION, "action");
583c472c142SFrank Chang     warn_always_zero_bit(ctrl, TYPE6_TIMING, "timing");
584c472c142SFrank Chang     warn_always_zero_bit(ctrl, TYPE6_SELECT, "select");
585c472c142SFrank Chang     warn_always_zero_bit(ctrl, TYPE6_HIT, "hit");
586c472c142SFrank Chang 
587c472c142SFrank Chang     /* validate size encoding */
588c472c142SFrank Chang     size = extract32(ctrl, 16, 4);
589c472c142SFrank Chang     if (access_size[size] == -1) {
590246f8796SWeiwei Li         qemu_log_mask(LOG_UNIMP, "access size %d is not supported, using "
591246f8796SWeiwei Li                                  "SIZE_ANY\n", size);
592c472c142SFrank Chang     } else {
593c472c142SFrank Chang         val |= (ctrl & TYPE6_SIZE);
594c472c142SFrank Chang     }
595c472c142SFrank Chang 
596c472c142SFrank Chang     /* keep the mode and attribute bits */
597c472c142SFrank Chang     val |= (ctrl & (TYPE6_VU | TYPE6_VS | TYPE6_U | TYPE6_S | TYPE6_M |
598c472c142SFrank Chang                     TYPE6_LOAD | TYPE6_STORE | TYPE6_EXEC));
599c472c142SFrank Chang 
600c472c142SFrank Chang     return val;
601c472c142SFrank Chang }
602c472c142SFrank Chang 
603c472c142SFrank Chang static void type6_breakpoint_insert(CPURISCVState *env, target_ulong index)
604c472c142SFrank Chang {
605c472c142SFrank Chang     target_ulong ctrl = env->tdata1[index];
606c472c142SFrank Chang     target_ulong addr = env->tdata2[index];
607c472c142SFrank Chang     bool enabled = type6_breakpoint_enabled(ctrl);
608c472c142SFrank Chang     CPUState *cs = env_cpu(env);
609c472c142SFrank Chang     int flags = BP_CPU | BP_STOP_BEFORE_ACCESS;
610c472c142SFrank Chang     uint32_t size;
611c472c142SFrank Chang 
612c472c142SFrank Chang     if (!enabled) {
613c472c142SFrank Chang         return;
614c472c142SFrank Chang     }
615c472c142SFrank Chang 
616c472c142SFrank Chang     if (ctrl & TYPE6_EXEC) {
617c472c142SFrank Chang         cpu_breakpoint_insert(cs, addr, flags, &env->cpu_breakpoint[index]);
618c472c142SFrank Chang     }
619c472c142SFrank Chang 
620c472c142SFrank Chang     if (ctrl & TYPE6_LOAD) {
621c472c142SFrank Chang         flags |= BP_MEM_READ;
622c472c142SFrank Chang     }
623c472c142SFrank Chang 
624c472c142SFrank Chang     if (ctrl & TYPE6_STORE) {
625c472c142SFrank Chang         flags |= BP_MEM_WRITE;
626c472c142SFrank Chang     }
627c472c142SFrank Chang 
628c472c142SFrank Chang     if (flags & BP_MEM_ACCESS) {
629c472c142SFrank Chang         size = extract32(ctrl, 16, 4);
630c472c142SFrank Chang         if (size != 0) {
631c472c142SFrank Chang             cpu_watchpoint_insert(cs, addr, size, flags,
632c472c142SFrank Chang                                   &env->cpu_watchpoint[index]);
633c472c142SFrank Chang         } else {
634c472c142SFrank Chang             cpu_watchpoint_insert(cs, addr, 8, flags,
635c472c142SFrank Chang                                   &env->cpu_watchpoint[index]);
636c472c142SFrank Chang         }
637c472c142SFrank Chang     }
638c472c142SFrank Chang }
639c472c142SFrank Chang 
640c472c142SFrank Chang static void type6_breakpoint_remove(CPURISCVState *env, target_ulong index)
641c472c142SFrank Chang {
642c472c142SFrank Chang     type2_breakpoint_remove(env, index);
643c472c142SFrank Chang }
644c472c142SFrank Chang 
645c472c142SFrank Chang static void type6_reg_write(CPURISCVState *env, target_ulong index,
646c472c142SFrank Chang                             int tdata_index, target_ulong val)
647c472c142SFrank Chang {
648c472c142SFrank Chang     target_ulong new_val;
649c472c142SFrank Chang 
650c472c142SFrank Chang     switch (tdata_index) {
651c472c142SFrank Chang     case TDATA1:
652c472c142SFrank Chang         new_val = type6_mcontrol6_validate(env, val);
653c472c142SFrank Chang         if (new_val != env->tdata1[index]) {
654c472c142SFrank Chang             env->tdata1[index] = new_val;
655c472c142SFrank Chang             type6_breakpoint_remove(env, index);
656c472c142SFrank Chang             type6_breakpoint_insert(env, index);
657c472c142SFrank Chang         }
658c472c142SFrank Chang         break;
659c472c142SFrank Chang     case TDATA2:
660c472c142SFrank Chang         if (val != env->tdata2[index]) {
661c472c142SFrank Chang             env->tdata2[index] = val;
662c472c142SFrank Chang             type6_breakpoint_remove(env, index);
663c472c142SFrank Chang             type6_breakpoint_insert(env, index);
664c472c142SFrank Chang         }
665c472c142SFrank Chang         break;
666c472c142SFrank Chang     case TDATA3:
667c4db48ccSAlvin Chang         env->tdata3[index] = textra_validate(env, val);
668c472c142SFrank Chang         break;
669c472c142SFrank Chang     default:
670c472c142SFrank Chang         g_assert_not_reached();
671c472c142SFrank Chang     }
672c472c142SFrank Chang 
673c472c142SFrank Chang     return;
674c472c142SFrank Chang }
675c472c142SFrank Chang 
6762c9d7471SLIU Zhiwei /* icount trigger type */
6772c9d7471SLIU Zhiwei static inline int
6782c9d7471SLIU Zhiwei itrigger_get_count(CPURISCVState *env, int index)
6792c9d7471SLIU Zhiwei {
6802c9d7471SLIU Zhiwei     return get_field(env->tdata1[index], ITRIGGER_COUNT);
6812c9d7471SLIU Zhiwei }
6822c9d7471SLIU Zhiwei 
6832c9d7471SLIU Zhiwei static inline void
6842c9d7471SLIU Zhiwei itrigger_set_count(CPURISCVState *env, int index, int value)
6852c9d7471SLIU Zhiwei {
6862c9d7471SLIU Zhiwei     env->tdata1[index] = set_field(env->tdata1[index],
6872c9d7471SLIU Zhiwei                                    ITRIGGER_COUNT, value);
6882c9d7471SLIU Zhiwei }
6892c9d7471SLIU Zhiwei 
6902c9d7471SLIU Zhiwei static bool check_itrigger_priv(CPURISCVState *env, int index)
6912c9d7471SLIU Zhiwei {
6922c9d7471SLIU Zhiwei     target_ulong tdata1 = env->tdata1[index];
69338256529SWeiwei Li     if (env->virt_enabled) {
6942c9d7471SLIU Zhiwei         /* check VU/VS bit against current privilege level */
6952c9d7471SLIU Zhiwei         return (get_field(tdata1, ITRIGGER_VS) == env->priv) ||
6962c9d7471SLIU Zhiwei                (get_field(tdata1, ITRIGGER_VU) == env->priv);
6972c9d7471SLIU Zhiwei     } else {
6982c9d7471SLIU Zhiwei         /* check U/S/M bit against current privilege level */
6992c9d7471SLIU Zhiwei         return (get_field(tdata1, ITRIGGER_M) == env->priv) ||
7002c9d7471SLIU Zhiwei                (get_field(tdata1, ITRIGGER_S) == env->priv) ||
7012c9d7471SLIU Zhiwei                (get_field(tdata1, ITRIGGER_U) == env->priv);
7022c9d7471SLIU Zhiwei     }
7032c9d7471SLIU Zhiwei }
7042c9d7471SLIU Zhiwei 
7052c9d7471SLIU Zhiwei bool riscv_itrigger_enabled(CPURISCVState *env)
7062c9d7471SLIU Zhiwei {
7072c9d7471SLIU Zhiwei     int count;
7082c9d7471SLIU Zhiwei     for (int i = 0; i < RV_MAX_TRIGGERS; i++) {
7092c9d7471SLIU Zhiwei         if (get_trigger_type(env, i) != TRIGGER_TYPE_INST_CNT) {
7102c9d7471SLIU Zhiwei             continue;
7112c9d7471SLIU Zhiwei         }
7122c9d7471SLIU Zhiwei         if (check_itrigger_priv(env, i)) {
7132c9d7471SLIU Zhiwei             continue;
7142c9d7471SLIU Zhiwei         }
7152c9d7471SLIU Zhiwei         count = itrigger_get_count(env, i);
7162c9d7471SLIU Zhiwei         if (!count) {
7172c9d7471SLIU Zhiwei             continue;
7182c9d7471SLIU Zhiwei         }
7192c9d7471SLIU Zhiwei         return true;
7202c9d7471SLIU Zhiwei     }
7212c9d7471SLIU Zhiwei 
7222c9d7471SLIU Zhiwei     return false;
7232c9d7471SLIU Zhiwei }
7242c9d7471SLIU Zhiwei 
7252c9d7471SLIU Zhiwei void helper_itrigger_match(CPURISCVState *env)
7262c9d7471SLIU Zhiwei {
7272c9d7471SLIU Zhiwei     int count;
7282c9d7471SLIU Zhiwei     for (int i = 0; i < RV_MAX_TRIGGERS; i++) {
7292c9d7471SLIU Zhiwei         if (get_trigger_type(env, i) != TRIGGER_TYPE_INST_CNT) {
7302c9d7471SLIU Zhiwei             continue;
7312c9d7471SLIU Zhiwei         }
7322f5a2315SAlvin Chang         if (!trigger_common_match(env, TRIGGER_TYPE_INST_CNT, i)) {
7332c9d7471SLIU Zhiwei             continue;
7342c9d7471SLIU Zhiwei         }
7352c9d7471SLIU Zhiwei         count = itrigger_get_count(env, i);
7362c9d7471SLIU Zhiwei         if (!count) {
7372c9d7471SLIU Zhiwei             continue;
7382c9d7471SLIU Zhiwei         }
7392c9d7471SLIU Zhiwei         itrigger_set_count(env, i, count--);
7402c9d7471SLIU Zhiwei         if (!count) {
741577f0286SLIU Zhiwei             env->itrigger_enabled = riscv_itrigger_enabled(env);
7422c9d7471SLIU Zhiwei             do_trigger_action(env, i);
7432c9d7471SLIU Zhiwei         }
7442c9d7471SLIU Zhiwei     }
7452c9d7471SLIU Zhiwei }
7462c9d7471SLIU Zhiwei 
7475a4ae64cSLIU Zhiwei static void riscv_itrigger_update_count(CPURISCVState *env)
7485a4ae64cSLIU Zhiwei {
7495a4ae64cSLIU Zhiwei     int count, executed;
7505a4ae64cSLIU Zhiwei     /*
7515a4ae64cSLIU Zhiwei      * Record last icount, so that we can evaluate the executed instructions
75242fe7499SMichael Tokarev      * since last privilege mode change or timer expire.
7535a4ae64cSLIU Zhiwei      */
7545a4ae64cSLIU Zhiwei     int64_t last_icount = env->last_icount, current_icount;
7555a4ae64cSLIU Zhiwei     current_icount = env->last_icount = icount_get_raw();
7565a4ae64cSLIU Zhiwei 
7575a4ae64cSLIU Zhiwei     for (int i = 0; i < RV_MAX_TRIGGERS; i++) {
7585a4ae64cSLIU Zhiwei         if (get_trigger_type(env, i) != TRIGGER_TYPE_INST_CNT) {
7595a4ae64cSLIU Zhiwei             continue;
7605a4ae64cSLIU Zhiwei         }
7615a4ae64cSLIU Zhiwei         count = itrigger_get_count(env, i);
7625a4ae64cSLIU Zhiwei         if (!count) {
7635a4ae64cSLIU Zhiwei             continue;
7645a4ae64cSLIU Zhiwei         }
7655a4ae64cSLIU Zhiwei         /*
76642fe7499SMichael Tokarev          * Only when privilege is changed or itrigger timer expires,
7675a4ae64cSLIU Zhiwei          * the count field in itrigger tdata1 register is updated.
7685a4ae64cSLIU Zhiwei          * And the count field in itrigger only contains remaining value.
7695a4ae64cSLIU Zhiwei          */
7705a4ae64cSLIU Zhiwei         if (check_itrigger_priv(env, i)) {
7715a4ae64cSLIU Zhiwei             /*
77242fe7499SMichael Tokarev              * If itrigger enabled in this privilege mode, the number of
77342fe7499SMichael Tokarev              * executed instructions since last privilege change
7745a4ae64cSLIU Zhiwei              * should be reduced from current itrigger count.
7755a4ae64cSLIU Zhiwei              */
7765a4ae64cSLIU Zhiwei             executed = current_icount - last_icount;
7775a4ae64cSLIU Zhiwei             itrigger_set_count(env, i, count - executed);
7785a4ae64cSLIU Zhiwei             if (count == executed) {
7795a4ae64cSLIU Zhiwei                 do_trigger_action(env, i);
7805a4ae64cSLIU Zhiwei             }
7815a4ae64cSLIU Zhiwei         } else {
7825a4ae64cSLIU Zhiwei             /*
78342fe7499SMichael Tokarev              * If itrigger is not enabled in this privilege mode,
7845a4ae64cSLIU Zhiwei              * the number of executed instructions will be discard and
7855a4ae64cSLIU Zhiwei              * the count field in itrigger will not change.
7865a4ae64cSLIU Zhiwei              */
7875a4ae64cSLIU Zhiwei             timer_mod(env->itrigger_timer[i],
7885a4ae64cSLIU Zhiwei                       current_icount + count);
7895a4ae64cSLIU Zhiwei         }
7905a4ae64cSLIU Zhiwei     }
7915a4ae64cSLIU Zhiwei }
7925a4ae64cSLIU Zhiwei 
7935a4ae64cSLIU Zhiwei static void riscv_itrigger_timer_cb(void *opaque)
7945a4ae64cSLIU Zhiwei {
7955a4ae64cSLIU Zhiwei     riscv_itrigger_update_count((CPURISCVState *)opaque);
7965a4ae64cSLIU Zhiwei }
7975a4ae64cSLIU Zhiwei 
7985a4ae64cSLIU Zhiwei void riscv_itrigger_update_priv(CPURISCVState *env)
7995a4ae64cSLIU Zhiwei {
8005a4ae64cSLIU Zhiwei     riscv_itrigger_update_count(env);
8015a4ae64cSLIU Zhiwei }
8025a4ae64cSLIU Zhiwei 
80391809598SLIU Zhiwei static target_ulong itrigger_validate(CPURISCVState *env,
80491809598SLIU Zhiwei                                       target_ulong ctrl)
80595799e36SBin Meng {
80691809598SLIU Zhiwei     target_ulong val;
80791809598SLIU Zhiwei 
80891809598SLIU Zhiwei     /* validate the generic part first */
80991809598SLIU Zhiwei     val = tdata1_validate(env, ctrl, TRIGGER_TYPE_INST_CNT);
81091809598SLIU Zhiwei 
81191809598SLIU Zhiwei     /* validate unimplemented (always zero) bits */
81291809598SLIU Zhiwei     warn_always_zero_bit(ctrl, ITRIGGER_ACTION, "action");
81391809598SLIU Zhiwei     warn_always_zero_bit(ctrl, ITRIGGER_HIT, "hit");
81491809598SLIU Zhiwei     warn_always_zero_bit(ctrl, ITRIGGER_PENDING, "pending");
81591809598SLIU Zhiwei 
81691809598SLIU Zhiwei     /* keep the mode and attribute bits */
81791809598SLIU Zhiwei     val |= ctrl & (ITRIGGER_VU | ITRIGGER_VS | ITRIGGER_U | ITRIGGER_S |
81891809598SLIU Zhiwei                    ITRIGGER_M | ITRIGGER_COUNT);
81991809598SLIU Zhiwei 
82091809598SLIU Zhiwei     return val;
82191809598SLIU Zhiwei }
82291809598SLIU Zhiwei 
82391809598SLIU Zhiwei static void itrigger_reg_write(CPURISCVState *env, target_ulong index,
82491809598SLIU Zhiwei                                int tdata_index, target_ulong val)
82591809598SLIU Zhiwei {
82691809598SLIU Zhiwei     target_ulong new_val;
82791809598SLIU Zhiwei 
8289495c488SFrank Chang     switch (tdata_index) {
8299495c488SFrank Chang     case TDATA1:
83091809598SLIU Zhiwei         /* set timer for icount */
83191809598SLIU Zhiwei         new_val = itrigger_validate(env, val);
83291809598SLIU Zhiwei         if (new_val != env->tdata1[index]) {
83391809598SLIU Zhiwei             env->tdata1[index] = new_val;
83491809598SLIU Zhiwei             if (icount_enabled()) {
83591809598SLIU Zhiwei                 env->last_icount = icount_get_raw();
83691809598SLIU Zhiwei                 /* set the count to timer */
83791809598SLIU Zhiwei                 timer_mod(env->itrigger_timer[index],
83891809598SLIU Zhiwei                           env->last_icount + itrigger_get_count(env, index));
839577f0286SLIU Zhiwei             } else {
840577f0286SLIU Zhiwei                 env->itrigger_enabled = riscv_itrigger_enabled(env);
84191809598SLIU Zhiwei             }
84291809598SLIU Zhiwei         }
84391809598SLIU Zhiwei         break;
84491809598SLIU Zhiwei     case TDATA2:
84591809598SLIU Zhiwei         qemu_log_mask(LOG_UNIMP,
84691809598SLIU Zhiwei                       "tdata2 is not supported for icount trigger\n");
84791809598SLIU Zhiwei         break;
84891809598SLIU Zhiwei     case TDATA3:
849c4db48ccSAlvin Chang         env->tdata3[index] = textra_validate(env, val);
85091809598SLIU Zhiwei         break;
85191809598SLIU Zhiwei     default:
85291809598SLIU Zhiwei         g_assert_not_reached();
85391809598SLIU Zhiwei     }
85491809598SLIU Zhiwei 
85591809598SLIU Zhiwei     return;
85691809598SLIU Zhiwei }
85791809598SLIU Zhiwei 
85891809598SLIU Zhiwei static int itrigger_get_adjust_count(CPURISCVState *env)
85991809598SLIU Zhiwei {
86091809598SLIU Zhiwei     int count = itrigger_get_count(env, env->trigger_cur), executed;
86191809598SLIU Zhiwei     if ((count != 0) && check_itrigger_priv(env, env->trigger_cur)) {
86291809598SLIU Zhiwei         executed = icount_get_raw() - env->last_icount;
86391809598SLIU Zhiwei         count += executed;
86491809598SLIU Zhiwei     }
86591809598SLIU Zhiwei     return count;
86691809598SLIU Zhiwei }
86791809598SLIU Zhiwei 
86891809598SLIU Zhiwei target_ulong tdata_csr_read(CPURISCVState *env, int tdata_index)
86991809598SLIU Zhiwei {
87091809598SLIU Zhiwei     int trigger_type;
87191809598SLIU Zhiwei     switch (tdata_index) {
87291809598SLIU Zhiwei     case TDATA1:
873246f8796SWeiwei Li         trigger_type = extract_trigger_type(env,
874246f8796SWeiwei Li                                             env->tdata1[env->trigger_cur]);
87591809598SLIU Zhiwei         if ((trigger_type == TRIGGER_TYPE_INST_CNT) && icount_enabled()) {
87691809598SLIU Zhiwei             return deposit64(env->tdata1[env->trigger_cur], 10, 14,
87791809598SLIU Zhiwei                              itrigger_get_adjust_count(env));
87891809598SLIU Zhiwei         }
8799495c488SFrank Chang         return env->tdata1[env->trigger_cur];
8809495c488SFrank Chang     case TDATA2:
8819495c488SFrank Chang         return env->tdata2[env->trigger_cur];
8829495c488SFrank Chang     case TDATA3:
8839495c488SFrank Chang         return env->tdata3[env->trigger_cur];
884a42bd001SFrank Chang     default:
885a42bd001SFrank Chang         g_assert_not_reached();
886a42bd001SFrank Chang     }
88795799e36SBin Meng }
88895799e36SBin Meng 
88995799e36SBin Meng void tdata_csr_write(CPURISCVState *env, int tdata_index, target_ulong val)
89095799e36SBin Meng {
891a42bd001SFrank Chang     int trigger_type;
89295799e36SBin Meng 
893a42bd001SFrank Chang     if (tdata_index == TDATA1) {
894a42bd001SFrank Chang         trigger_type = extract_trigger_type(env, val);
895a42bd001SFrank Chang     } else {
896a42bd001SFrank Chang         trigger_type = get_trigger_type(env, env->trigger_cur);
897a42bd001SFrank Chang     }
898a42bd001SFrank Chang 
899a42bd001SFrank Chang     switch (trigger_type) {
900a42bd001SFrank Chang     case TRIGGER_TYPE_AD_MATCH:
901a42bd001SFrank Chang         type2_reg_write(env, env->trigger_cur, tdata_index, val);
902a42bd001SFrank Chang         break;
903c472c142SFrank Chang     case TRIGGER_TYPE_AD_MATCH6:
904c472c142SFrank Chang         type6_reg_write(env, env->trigger_cur, tdata_index, val);
905c472c142SFrank Chang         break;
906a42bd001SFrank Chang     case TRIGGER_TYPE_INST_CNT:
90791809598SLIU Zhiwei         itrigger_reg_write(env, env->trigger_cur, tdata_index, val);
90891809598SLIU Zhiwei         break;
909a42bd001SFrank Chang     case TRIGGER_TYPE_INT:
910a42bd001SFrank Chang     case TRIGGER_TYPE_EXCP:
911a42bd001SFrank Chang     case TRIGGER_TYPE_EXT_SRC:
912a42bd001SFrank Chang         qemu_log_mask(LOG_UNIMP, "trigger type: %d is not supported\n",
913a42bd001SFrank Chang                       trigger_type);
914a42bd001SFrank Chang         break;
915a42bd001SFrank Chang     case TRIGGER_TYPE_NO_EXIST:
916a42bd001SFrank Chang     case TRIGGER_TYPE_UNAVAIL:
917a42bd001SFrank Chang         qemu_log_mask(LOG_GUEST_ERROR, "trigger type: %d does not exit\n",
918a42bd001SFrank Chang                       trigger_type);
919a42bd001SFrank Chang         break;
920a42bd001SFrank Chang     default:
921a42bd001SFrank Chang         g_assert_not_reached();
922a42bd001SFrank Chang     }
92395799e36SBin Meng }
924b5f6379dSBin Meng 
92531b9798dSFrank Chang target_ulong tinfo_csr_read(CPURISCVState *env)
92631b9798dSFrank Chang {
92731b9798dSFrank Chang     /* assume all triggers support the same types of triggers */
928c472c142SFrank Chang     return BIT(TRIGGER_TYPE_AD_MATCH) |
929c472c142SFrank Chang            BIT(TRIGGER_TYPE_AD_MATCH6);
93031b9798dSFrank Chang }
93131b9798dSFrank Chang 
932b5f6379dSBin Meng void riscv_cpu_debug_excp_handler(CPUState *cs)
933b5f6379dSBin Meng {
934b5f6379dSBin Meng     RISCVCPU *cpu = RISCV_CPU(cs);
935b5f6379dSBin Meng     CPURISCVState *env = &cpu->env;
936b5f6379dSBin Meng 
937b5f6379dSBin Meng     if (cs->watchpoint_hit) {
938b5f6379dSBin Meng         if (cs->watchpoint_hit->flags & BP_CPU) {
939d1c11141SFrank Chang             do_trigger_action(env, DBG_ACTION_BP);
940b5f6379dSBin Meng         }
941b5f6379dSBin Meng     } else {
942b5f6379dSBin Meng         if (cpu_breakpoint_test(cs, env->pc, BP_CPU)) {
943d1c11141SFrank Chang             do_trigger_action(env, DBG_ACTION_BP);
944b5f6379dSBin Meng         }
945b5f6379dSBin Meng     }
946b5f6379dSBin Meng }
947b5f6379dSBin Meng 
948b5f6379dSBin Meng bool riscv_cpu_debug_check_breakpoint(CPUState *cs)
949b5f6379dSBin Meng {
950b5f6379dSBin Meng     RISCVCPU *cpu = RISCV_CPU(cs);
951b5f6379dSBin Meng     CPURISCVState *env = &cpu->env;
952b5f6379dSBin Meng     CPUBreakpoint *bp;
953b5f6379dSBin Meng     target_ulong ctrl;
954b5f6379dSBin Meng     target_ulong pc;
955a42bd001SFrank Chang     int trigger_type;
956b5f6379dSBin Meng     int i;
957b5f6379dSBin Meng 
958b5f6379dSBin Meng     QTAILQ_FOREACH(bp, &cs->breakpoints, entry) {
959a42bd001SFrank Chang         for (i = 0; i < RV_MAX_TRIGGERS; i++) {
960a42bd001SFrank Chang             trigger_type = get_trigger_type(env, i);
961a42bd001SFrank Chang 
9625e20b889SAlvin Chang             if (!trigger_common_match(env, trigger_type, i)) {
9635e20b889SAlvin Chang                 continue;
964c32461d8SFrank Chang             }
965c32461d8SFrank Chang 
9665e20b889SAlvin Chang             switch (trigger_type) {
9675e20b889SAlvin Chang             case TRIGGER_TYPE_AD_MATCH:
9689495c488SFrank Chang                 ctrl = env->tdata1[i];
9699495c488SFrank Chang                 pc = env->tdata2[i];
970b5f6379dSBin Meng 
971b5f6379dSBin Meng                 if ((ctrl & TYPE2_EXEC) && (bp->pc == pc)) {
9720099f605SDaniel Henrique Barboza                     env->badaddr = pc;
973b5f6379dSBin Meng                     return true;
974b5f6379dSBin Meng                 }
975a42bd001SFrank Chang                 break;
976c472c142SFrank Chang             case TRIGGER_TYPE_AD_MATCH6:
977c472c142SFrank Chang                 ctrl = env->tdata1[i];
978c472c142SFrank Chang                 pc = env->tdata2[i];
979c472c142SFrank Chang 
980c472c142SFrank Chang                 if ((ctrl & TYPE6_EXEC) && (bp->pc == pc)) {
9810099f605SDaniel Henrique Barboza                     env->badaddr = pc;
982c472c142SFrank Chang                     return true;
983c472c142SFrank Chang                 }
984c472c142SFrank Chang                 break;
985a42bd001SFrank Chang             default:
986a42bd001SFrank Chang                 /* other trigger types are not supported or irrelevant */
987a42bd001SFrank Chang                 break;
988a42bd001SFrank Chang             }
989b5f6379dSBin Meng         }
990b5f6379dSBin Meng     }
991b5f6379dSBin Meng 
992b5f6379dSBin Meng     return false;
993b5f6379dSBin Meng }
994b5f6379dSBin Meng 
995b5f6379dSBin Meng bool riscv_cpu_debug_check_watchpoint(CPUState *cs, CPUWatchpoint *wp)
996b5f6379dSBin Meng {
997b5f6379dSBin Meng     RISCVCPU *cpu = RISCV_CPU(cs);
998b5f6379dSBin Meng     CPURISCVState *env = &cpu->env;
999b5f6379dSBin Meng     target_ulong ctrl;
1000b5f6379dSBin Meng     target_ulong addr;
1001a42bd001SFrank Chang     int trigger_type;
1002b5f6379dSBin Meng     int flags;
1003b5f6379dSBin Meng     int i;
1004b5f6379dSBin Meng 
1005a42bd001SFrank Chang     for (i = 0; i < RV_MAX_TRIGGERS; i++) {
1006a42bd001SFrank Chang         trigger_type = get_trigger_type(env, i);
1007a42bd001SFrank Chang 
100872dec166SAlvin Chang         if (!trigger_common_match(env, trigger_type, i)) {
100972dec166SAlvin Chang             continue;
1010c32461d8SFrank Chang         }
1011c32461d8SFrank Chang 
101272dec166SAlvin Chang         switch (trigger_type) {
101372dec166SAlvin Chang         case TRIGGER_TYPE_AD_MATCH:
10149495c488SFrank Chang             ctrl = env->tdata1[i];
10159495c488SFrank Chang             addr = env->tdata2[i];
1016b5f6379dSBin Meng             flags = 0;
1017b5f6379dSBin Meng 
1018b5f6379dSBin Meng             if (ctrl & TYPE2_LOAD) {
1019b5f6379dSBin Meng                 flags |= BP_MEM_READ;
1020b5f6379dSBin Meng             }
1021b5f6379dSBin Meng             if (ctrl & TYPE2_STORE) {
1022b5f6379dSBin Meng                 flags |= BP_MEM_WRITE;
1023b5f6379dSBin Meng             }
1024b5f6379dSBin Meng 
1025b5f6379dSBin Meng             if ((wp->flags & flags) && (wp->vaddr == addr)) {
1026b5f6379dSBin Meng                 return true;
1027b5f6379dSBin Meng             }
1028a42bd001SFrank Chang             break;
1029c472c142SFrank Chang         case TRIGGER_TYPE_AD_MATCH6:
1030c472c142SFrank Chang             ctrl = env->tdata1[i];
1031c472c142SFrank Chang             addr = env->tdata2[i];
1032c472c142SFrank Chang             flags = 0;
1033c472c142SFrank Chang 
1034c472c142SFrank Chang             if (ctrl & TYPE6_LOAD) {
1035c472c142SFrank Chang                 flags |= BP_MEM_READ;
1036c472c142SFrank Chang             }
1037c472c142SFrank Chang             if (ctrl & TYPE6_STORE) {
1038c472c142SFrank Chang                 flags |= BP_MEM_WRITE;
1039c472c142SFrank Chang             }
1040c472c142SFrank Chang 
1041c472c142SFrank Chang             if ((wp->flags & flags) && (wp->vaddr == addr)) {
1042c472c142SFrank Chang                 return true;
1043c472c142SFrank Chang             }
1044c472c142SFrank Chang             break;
1045a42bd001SFrank Chang         default:
1046a42bd001SFrank Chang             /* other trigger types are not supported */
1047a42bd001SFrank Chang             break;
1048a42bd001SFrank Chang         }
1049b5f6379dSBin Meng     }
1050b5f6379dSBin Meng 
1051b5f6379dSBin Meng     return false;
1052b5f6379dSBin Meng }
1053b6092544SBin Meng 
1054a7c272dfSAkihiko Odaki void riscv_trigger_realize(CPURISCVState *env)
1055a7c272dfSAkihiko Odaki {
1056a7c272dfSAkihiko Odaki     int i;
1057a7c272dfSAkihiko Odaki 
1058a7c272dfSAkihiko Odaki     for (i = 0; i < RV_MAX_TRIGGERS; i++) {
1059a7c272dfSAkihiko Odaki         env->itrigger_timer[i] = timer_new_ns(QEMU_CLOCK_VIRTUAL,
1060a7c272dfSAkihiko Odaki                                               riscv_itrigger_timer_cb, env);
1061a7c272dfSAkihiko Odaki     }
1062a7c272dfSAkihiko Odaki }
1063a7c272dfSAkihiko Odaki 
1064a7c272dfSAkihiko Odaki void riscv_trigger_reset_hold(CPURISCVState *env)
1065b6092544SBin Meng {
10669d5a84dbSFrank Chang     target_ulong tdata1 = build_tdata1(env, TRIGGER_TYPE_AD_MATCH, 0, 0);
1067b6092544SBin Meng     int i;
1068b6092544SBin Meng 
1069a42bd001SFrank Chang     /* init to type 2 triggers */
1070a42bd001SFrank Chang     for (i = 0; i < RV_MAX_TRIGGERS; i++) {
1071b6092544SBin Meng         /*
1072b6092544SBin Meng          * type = TRIGGER_TYPE_AD_MATCH
1073b6092544SBin Meng          * dmode = 0 (both debug and M-mode can write tdata)
1074b6092544SBin Meng          * maskmax = 0 (unimplemented, always 0)
1075b6092544SBin Meng          * sizehi = 0 (match against any size, RV64 only)
1076b6092544SBin Meng          * hit = 0 (unimplemented, always 0)
1077b6092544SBin Meng          * select = 0 (always 0, perform match on address)
1078b6092544SBin Meng          * timing = 0 (always 0, trigger before instruction)
1079b6092544SBin Meng          * sizelo = 0 (match against any size)
1080b6092544SBin Meng          * action = 0 (always 0, raise a breakpoint exception)
1081b6092544SBin Meng          * chain = 0 (unimplemented, always 0)
1082b6092544SBin Meng          * match = 0 (always 0, when any compare value equals tdata2)
1083b6092544SBin Meng          */
10849495c488SFrank Chang         env->tdata1[i] = tdata1;
10859495c488SFrank Chang         env->tdata2[i] = 0;
10869495c488SFrank Chang         env->tdata3[i] = 0;
10879495c488SFrank Chang         env->cpu_breakpoint[i] = NULL;
10889495c488SFrank Chang         env->cpu_watchpoint[i] = NULL;
1089a7c272dfSAkihiko Odaki         timer_del(env->itrigger_timer[i]);
1090b6092544SBin Meng     }
10910c4e579aSAlvin Chang 
10920c4e579aSAlvin Chang     env->mcontext = 0;
1093b6092544SBin Meng }
1094