xref: /qemu/target/riscv/cpu_bits.h (revision db9f1dac4854199b17121eafcb2baf512bd5bf5c)
1dc5bd18fSMichael Clark /* RISC-V ISA constants */
2dc5bd18fSMichael Clark 
3f91005e1SMarkus Armbruster #ifndef TARGET_RISCV_CPU_BITS_H
4f91005e1SMarkus Armbruster #define TARGET_RISCV_CPU_BITS_H
5f91005e1SMarkus Armbruster 
6dc5bd18fSMichael Clark #define get_field(reg, mask) (((reg) & \
7284d697cSYifei Jiang                  (uint64_t)(mask)) / ((mask) & ~((mask) << 1)))
8284d697cSYifei Jiang #define set_field(reg, mask, val) (((reg) & ~(uint64_t)(mask)) | \
9284d697cSYifei Jiang                  (((uint64_t)(val) * ((mask) & ~((mask) << 1))) & \
10284d697cSYifei Jiang                  (uint64_t)(mask)))
11dc5bd18fSMichael Clark 
12426f0348SMichael Clark /* Floating point round mode */
13dc5bd18fSMichael Clark #define FSR_RD_SHIFT        5
14dc5bd18fSMichael Clark #define FSR_RD              (0x7 << FSR_RD_SHIFT)
15dc5bd18fSMichael Clark 
16426f0348SMichael Clark /* Floating point accrued exception flags */
17dc5bd18fSMichael Clark #define FPEXC_NX            0x01
18dc5bd18fSMichael Clark #define FPEXC_UF            0x02
19dc5bd18fSMichael Clark #define FPEXC_OF            0x04
20dc5bd18fSMichael Clark #define FPEXC_DZ            0x08
21dc5bd18fSMichael Clark #define FPEXC_NV            0x10
22dc5bd18fSMichael Clark 
23426f0348SMichael Clark /* Floating point status register bits */
24dc5bd18fSMichael Clark #define FSR_AEXC_SHIFT      0
25dc5bd18fSMichael Clark #define FSR_NVA             (FPEXC_NV << FSR_AEXC_SHIFT)
26dc5bd18fSMichael Clark #define FSR_OFA             (FPEXC_OF << FSR_AEXC_SHIFT)
27dc5bd18fSMichael Clark #define FSR_UFA             (FPEXC_UF << FSR_AEXC_SHIFT)
28dc5bd18fSMichael Clark #define FSR_DZA             (FPEXC_DZ << FSR_AEXC_SHIFT)
29dc5bd18fSMichael Clark #define FSR_NXA             (FPEXC_NX << FSR_AEXC_SHIFT)
30dc5bd18fSMichael Clark #define FSR_AEXC            (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
31dc5bd18fSMichael Clark 
328e3a1f18SLIU Zhiwei /* Vector Fixed-Point round model */
338e3a1f18SLIU Zhiwei #define FSR_VXRM_SHIFT      9
348e3a1f18SLIU Zhiwei #define FSR_VXRM            (0x3 << FSR_VXRM_SHIFT)
358e3a1f18SLIU Zhiwei 
368e3a1f18SLIU Zhiwei /* Vector Fixed-Point saturation flag */
378e3a1f18SLIU Zhiwei #define FSR_VXSAT_SHIFT     8
388e3a1f18SLIU Zhiwei #define FSR_VXSAT           (0x1 << FSR_VXSAT_SHIFT)
398e3a1f18SLIU Zhiwei 
40426f0348SMichael Clark /* Control and Status Registers */
41426f0348SMichael Clark 
42426f0348SMichael Clark /* User Trap Setup */
43426f0348SMichael Clark #define CSR_USTATUS         0x000
44426f0348SMichael Clark #define CSR_UIE             0x004
45426f0348SMichael Clark #define CSR_UTVEC           0x005
46426f0348SMichael Clark 
47426f0348SMichael Clark /* User Trap Handling */
48426f0348SMichael Clark #define CSR_USCRATCH        0x040
49426f0348SMichael Clark #define CSR_UEPC            0x041
50426f0348SMichael Clark #define CSR_UCAUSE          0x042
51426f0348SMichael Clark #define CSR_UTVAL           0x043
52426f0348SMichael Clark #define CSR_UIP             0x044
53426f0348SMichael Clark 
54426f0348SMichael Clark /* User Floating-Point CSRs */
55426f0348SMichael Clark #define CSR_FFLAGS          0x001
56426f0348SMichael Clark #define CSR_FRM             0x002
57426f0348SMichael Clark #define CSR_FCSR            0x003
58426f0348SMichael Clark 
598e3a1f18SLIU Zhiwei /* User Vector CSRs */
608e3a1f18SLIU Zhiwei #define CSR_VSTART          0x008
618e3a1f18SLIU Zhiwei #define CSR_VXSAT           0x009
628e3a1f18SLIU Zhiwei #define CSR_VXRM            0x00a
638e3a1f18SLIU Zhiwei #define CSR_VL              0xc20
648e3a1f18SLIU Zhiwei #define CSR_VTYPE           0xc21
658e3a1f18SLIU Zhiwei 
66426f0348SMichael Clark /* User Timers and Counters */
67dc5bd18fSMichael Clark #define CSR_CYCLE           0xc00
68dc5bd18fSMichael Clark #define CSR_TIME            0xc01
69dc5bd18fSMichael Clark #define CSR_INSTRET         0xc02
70dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3     0xc03
71dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4     0xc04
72dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5     0xc05
73dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6     0xc06
74dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7     0xc07
75dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8     0xc08
76dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9     0xc09
77dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10    0xc0a
78dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11    0xc0b
79dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12    0xc0c
80dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13    0xc0d
81dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14    0xc0e
82dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15    0xc0f
83dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16    0xc10
84dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17    0xc11
85dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18    0xc12
86dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19    0xc13
87dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20    0xc14
88dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21    0xc15
89dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22    0xc16
90dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23    0xc17
91dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24    0xc18
92dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25    0xc19
93dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26    0xc1a
94dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27    0xc1b
95dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28    0xc1c
96dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29    0xc1d
97dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30    0xc1e
98dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31    0xc1f
99dc5bd18fSMichael Clark #define CSR_CYCLEH          0xc80
100dc5bd18fSMichael Clark #define CSR_TIMEH           0xc81
101dc5bd18fSMichael Clark #define CSR_INSTRETH        0xc82
102dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3H    0xc83
103dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4H    0xc84
104dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5H    0xc85
105dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6H    0xc86
106dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7H    0xc87
107dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8H    0xc88
108dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9H    0xc89
109dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10H   0xc8a
110dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11H   0xc8b
111dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12H   0xc8c
112dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13H   0xc8d
113dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14H   0xc8e
114dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15H   0xc8f
115dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16H   0xc90
116dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17H   0xc91
117dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18H   0xc92
118dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19H   0xc93
119dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20H   0xc94
120dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21H   0xc95
121dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22H   0xc96
122dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23H   0xc97
123dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24H   0xc98
124dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25H   0xc99
125dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26H   0xc9a
126dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27H   0xc9b
127dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28H   0xc9c
128dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29H   0xc9d
129dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30H   0xc9e
130dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31H   0xc9f
131426f0348SMichael Clark 
132426f0348SMichael Clark /* Machine Timers and Counters */
133426f0348SMichael Clark #define CSR_MCYCLE          0xb00
134426f0348SMichael Clark #define CSR_MINSTRET        0xb02
135dc5bd18fSMichael Clark #define CSR_MCYCLEH         0xb80
136dc5bd18fSMichael Clark #define CSR_MINSTRETH       0xb82
137426f0348SMichael Clark 
138426f0348SMichael Clark /* Machine Information Registers */
139426f0348SMichael Clark #define CSR_MVENDORID       0xf11
140426f0348SMichael Clark #define CSR_MARCHID         0xf12
141426f0348SMichael Clark #define CSR_MIMPID          0xf13
142426f0348SMichael Clark #define CSR_MHARTID         0xf14
143426f0348SMichael Clark 
144426f0348SMichael Clark /* Machine Trap Setup */
145426f0348SMichael Clark #define CSR_MSTATUS         0x300
146426f0348SMichael Clark #define CSR_MISA            0x301
147426f0348SMichael Clark #define CSR_MEDELEG         0x302
148426f0348SMichael Clark #define CSR_MIDELEG         0x303
149426f0348SMichael Clark #define CSR_MIE             0x304
150426f0348SMichael Clark #define CSR_MTVEC           0x305
151426f0348SMichael Clark #define CSR_MCOUNTEREN      0x306
152426f0348SMichael Clark 
153551fa7e8SAlistair Francis /* 32-bit only */
154551fa7e8SAlistair Francis #define CSR_MSTATUSH        0x310
155551fa7e8SAlistair Francis 
156426f0348SMichael Clark /* Machine Trap Handling */
157426f0348SMichael Clark #define CSR_MSCRATCH        0x340
158426f0348SMichael Clark #define CSR_MEPC            0x341
159426f0348SMichael Clark #define CSR_MCAUSE          0x342
1608e73df6aSJim Wilson #define CSR_MTVAL           0x343
161426f0348SMichael Clark #define CSR_MIP             0x344
162426f0348SMichael Clark 
163426f0348SMichael Clark /* Supervisor Trap Setup */
164426f0348SMichael Clark #define CSR_SSTATUS         0x100
1658e73df6aSJim Wilson #define CSR_SEDELEG         0x102
1668e73df6aSJim Wilson #define CSR_SIDELEG         0x103
167426f0348SMichael Clark #define CSR_SIE             0x104
168426f0348SMichael Clark #define CSR_STVEC           0x105
169426f0348SMichael Clark #define CSR_SCOUNTEREN      0x106
170426f0348SMichael Clark 
171426f0348SMichael Clark /* Supervisor Trap Handling */
172426f0348SMichael Clark #define CSR_SSCRATCH        0x140
173426f0348SMichael Clark #define CSR_SEPC            0x141
174426f0348SMichael Clark #define CSR_SCAUSE          0x142
1758e73df6aSJim Wilson #define CSR_STVAL           0x143
176426f0348SMichael Clark #define CSR_SIP             0x144
177426f0348SMichael Clark 
178426f0348SMichael Clark /* Supervisor Protection and Translation */
179426f0348SMichael Clark #define CSR_SPTBR           0x180
180426f0348SMichael Clark #define CSR_SATP            0x180
181426f0348SMichael Clark 
1827f8dcfebSAlistair Francis /* Hpervisor CSRs */
1837f8dcfebSAlistair Francis #define CSR_HSTATUS         0x600
1847f8dcfebSAlistair Francis #define CSR_HEDELEG         0x602
1857f8dcfebSAlistair Francis #define CSR_HIDELEG         0x603
186bd023ce3SAlistair Francis #define CSR_HIE             0x604
187bd023ce3SAlistair Francis #define CSR_HCOUNTEREN      0x606
18883028098SAlistair Francis #define CSR_HGEIE           0x607
189bd023ce3SAlistair Francis #define CSR_HTVAL           0x643
19083028098SAlistair Francis #define CSR_HVIP            0x645
191bd023ce3SAlistair Francis #define CSR_HIP             0x644
192bd023ce3SAlistair Francis #define CSR_HTINST          0x64A
19383028098SAlistair Francis #define CSR_HGEIP           0xE12
1947f8dcfebSAlistair Francis #define CSR_HGATP           0x680
195bd023ce3SAlistair Francis #define CSR_HTIMEDELTA      0x605
196bd023ce3SAlistair Francis #define CSR_HTIMEDELTAH     0x615
1977f8dcfebSAlistair Francis 
1987f8dcfebSAlistair Francis #if defined(TARGET_RISCV32)
1997f8dcfebSAlistair Francis #define HGATP_MODE           SATP32_MODE
2007f8dcfebSAlistair Francis #define HGATP_VMID           SATP32_ASID
2017f8dcfebSAlistair Francis #define HGATP_PPN            SATP32_PPN
2027f8dcfebSAlistair Francis #endif
2037f8dcfebSAlistair Francis #if defined(TARGET_RISCV64)
2047f8dcfebSAlistair Francis #define HGATP_MODE           SATP64_MODE
2057f8dcfebSAlistair Francis #define HGATP_VMID           SATP64_ASID
2067f8dcfebSAlistair Francis #define HGATP_PPN            SATP64_PPN
2077f8dcfebSAlistair Francis #endif
2087f8dcfebSAlistair Francis 
209bd023ce3SAlistair Francis /* Virtual CSRs */
210bd023ce3SAlistair Francis #define CSR_VSSTATUS        0x200
211bd023ce3SAlistair Francis #define CSR_VSIE            0x204
212bd023ce3SAlistair Francis #define CSR_VSTVEC          0x205
213bd023ce3SAlistair Francis #define CSR_VSSCRATCH       0x240
214bd023ce3SAlistair Francis #define CSR_VSEPC           0x241
215bd023ce3SAlistair Francis #define CSR_VSCAUSE         0x242
216bd023ce3SAlistair Francis #define CSR_VSTVAL          0x243
217bd023ce3SAlistair Francis #define CSR_VSIP            0x244
218bd023ce3SAlistair Francis #define CSR_VSATP           0x280
219bd023ce3SAlistair Francis 
220bd023ce3SAlistair Francis #define CSR_MTINST          0x34a
221bd023ce3SAlistair Francis #define CSR_MTVAL2          0x34b
222bd023ce3SAlistair Francis 
223*db9f1dacSHou Weiying /* Enhanced Physical Memory Protection (ePMP) */
224*db9f1dacSHou Weiying #define CSR_MSECCFG         0x390
225*db9f1dacSHou Weiying #define CSR_MSECCFGH        0x391
226426f0348SMichael Clark /* Physical Memory Protection */
227426f0348SMichael Clark #define CSR_PMPCFG0         0x3a0
228426f0348SMichael Clark #define CSR_PMPCFG1         0x3a1
229426f0348SMichael Clark #define CSR_PMPCFG2         0x3a2
230426f0348SMichael Clark #define CSR_PMPCFG3         0x3a3
231426f0348SMichael Clark #define CSR_PMPADDR0        0x3b0
232426f0348SMichael Clark #define CSR_PMPADDR1        0x3b1
233426f0348SMichael Clark #define CSR_PMPADDR2        0x3b2
234426f0348SMichael Clark #define CSR_PMPADDR3        0x3b3
235426f0348SMichael Clark #define CSR_PMPADDR4        0x3b4
236426f0348SMichael Clark #define CSR_PMPADDR5        0x3b5
237426f0348SMichael Clark #define CSR_PMPADDR6        0x3b6
238426f0348SMichael Clark #define CSR_PMPADDR7        0x3b7
239426f0348SMichael Clark #define CSR_PMPADDR8        0x3b8
240426f0348SMichael Clark #define CSR_PMPADDR9        0x3b9
241426f0348SMichael Clark #define CSR_PMPADDR10       0x3ba
242426f0348SMichael Clark #define CSR_PMPADDR11       0x3bb
243426f0348SMichael Clark #define CSR_PMPADDR12       0x3bc
244426f0348SMichael Clark #define CSR_PMPADDR13       0x3bd
245426f0348SMichael Clark #define CSR_PMPADDR14       0x3be
246426f0348SMichael Clark #define CSR_PMPADDR15       0x3bf
247426f0348SMichael Clark 
248426f0348SMichael Clark /* Debug/Trace Registers (shared with Debug Mode) */
249426f0348SMichael Clark #define CSR_TSELECT         0x7a0
250426f0348SMichael Clark #define CSR_TDATA1          0x7a1
251426f0348SMichael Clark #define CSR_TDATA2          0x7a2
252426f0348SMichael Clark #define CSR_TDATA3          0x7a3
253426f0348SMichael Clark 
254426f0348SMichael Clark /* Debug Mode Registers */
255426f0348SMichael Clark #define CSR_DCSR            0x7b0
256426f0348SMichael Clark #define CSR_DPC             0x7b1
257426f0348SMichael Clark #define CSR_DSCRATCH        0x7b2
258426f0348SMichael Clark 
259426f0348SMichael Clark /* Performance Counters */
260426f0348SMichael Clark #define CSR_MHPMCOUNTER3    0xb03
261426f0348SMichael Clark #define CSR_MHPMCOUNTER4    0xb04
262426f0348SMichael Clark #define CSR_MHPMCOUNTER5    0xb05
263426f0348SMichael Clark #define CSR_MHPMCOUNTER6    0xb06
264426f0348SMichael Clark #define CSR_MHPMCOUNTER7    0xb07
265426f0348SMichael Clark #define CSR_MHPMCOUNTER8    0xb08
266426f0348SMichael Clark #define CSR_MHPMCOUNTER9    0xb09
267426f0348SMichael Clark #define CSR_MHPMCOUNTER10   0xb0a
268426f0348SMichael Clark #define CSR_MHPMCOUNTER11   0xb0b
269426f0348SMichael Clark #define CSR_MHPMCOUNTER12   0xb0c
270426f0348SMichael Clark #define CSR_MHPMCOUNTER13   0xb0d
271426f0348SMichael Clark #define CSR_MHPMCOUNTER14   0xb0e
272426f0348SMichael Clark #define CSR_MHPMCOUNTER15   0xb0f
273426f0348SMichael Clark #define CSR_MHPMCOUNTER16   0xb10
274426f0348SMichael Clark #define CSR_MHPMCOUNTER17   0xb11
275426f0348SMichael Clark #define CSR_MHPMCOUNTER18   0xb12
276426f0348SMichael Clark #define CSR_MHPMCOUNTER19   0xb13
277426f0348SMichael Clark #define CSR_MHPMCOUNTER20   0xb14
278426f0348SMichael Clark #define CSR_MHPMCOUNTER21   0xb15
279426f0348SMichael Clark #define CSR_MHPMCOUNTER22   0xb16
280426f0348SMichael Clark #define CSR_MHPMCOUNTER23   0xb17
281426f0348SMichael Clark #define CSR_MHPMCOUNTER24   0xb18
282426f0348SMichael Clark #define CSR_MHPMCOUNTER25   0xb19
283426f0348SMichael Clark #define CSR_MHPMCOUNTER26   0xb1a
284426f0348SMichael Clark #define CSR_MHPMCOUNTER27   0xb1b
285426f0348SMichael Clark #define CSR_MHPMCOUNTER28   0xb1c
286426f0348SMichael Clark #define CSR_MHPMCOUNTER29   0xb1d
287426f0348SMichael Clark #define CSR_MHPMCOUNTER30   0xb1e
288426f0348SMichael Clark #define CSR_MHPMCOUNTER31   0xb1f
289426f0348SMichael Clark #define CSR_MHPMEVENT3      0x323
290426f0348SMichael Clark #define CSR_MHPMEVENT4      0x324
291426f0348SMichael Clark #define CSR_MHPMEVENT5      0x325
292426f0348SMichael Clark #define CSR_MHPMEVENT6      0x326
293426f0348SMichael Clark #define CSR_MHPMEVENT7      0x327
294426f0348SMichael Clark #define CSR_MHPMEVENT8      0x328
295426f0348SMichael Clark #define CSR_MHPMEVENT9      0x329
296426f0348SMichael Clark #define CSR_MHPMEVENT10     0x32a
297426f0348SMichael Clark #define CSR_MHPMEVENT11     0x32b
298426f0348SMichael Clark #define CSR_MHPMEVENT12     0x32c
299426f0348SMichael Clark #define CSR_MHPMEVENT13     0x32d
300426f0348SMichael Clark #define CSR_MHPMEVENT14     0x32e
301426f0348SMichael Clark #define CSR_MHPMEVENT15     0x32f
302426f0348SMichael Clark #define CSR_MHPMEVENT16     0x330
303426f0348SMichael Clark #define CSR_MHPMEVENT17     0x331
304426f0348SMichael Clark #define CSR_MHPMEVENT18     0x332
305426f0348SMichael Clark #define CSR_MHPMEVENT19     0x333
306426f0348SMichael Clark #define CSR_MHPMEVENT20     0x334
307426f0348SMichael Clark #define CSR_MHPMEVENT21     0x335
308426f0348SMichael Clark #define CSR_MHPMEVENT22     0x336
309426f0348SMichael Clark #define CSR_MHPMEVENT23     0x337
310426f0348SMichael Clark #define CSR_MHPMEVENT24     0x338
311426f0348SMichael Clark #define CSR_MHPMEVENT25     0x339
312426f0348SMichael Clark #define CSR_MHPMEVENT26     0x33a
313426f0348SMichael Clark #define CSR_MHPMEVENT27     0x33b
314426f0348SMichael Clark #define CSR_MHPMEVENT28     0x33c
315426f0348SMichael Clark #define CSR_MHPMEVENT29     0x33d
316426f0348SMichael Clark #define CSR_MHPMEVENT30     0x33e
317426f0348SMichael Clark #define CSR_MHPMEVENT31     0x33f
318dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER3H   0xb83
319dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER4H   0xb84
320dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER5H   0xb85
321dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER6H   0xb86
322dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER7H   0xb87
323dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER8H   0xb88
324dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER9H   0xb89
325dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER10H  0xb8a
326dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER11H  0xb8b
327dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER12H  0xb8c
328dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER13H  0xb8d
329dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER14H  0xb8e
330dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER15H  0xb8f
331dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER16H  0xb90
332dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER17H  0xb91
333dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER18H  0xb92
334dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER19H  0xb93
335dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER20H  0xb94
336dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER21H  0xb95
337dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER22H  0xb96
338dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER23H  0xb97
339dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER24H  0xb98
340dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER25H  0xb99
341dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER26H  0xb9a
342dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER27H  0xb9b
343dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER28H  0xb9c
344dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER29H  0xb9d
345dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER30H  0xb9e
346dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER31H  0xb9f
347dc5bd18fSMichael Clark 
348426f0348SMichael Clark /* mstatus CSR bits */
349dc5bd18fSMichael Clark #define MSTATUS_UIE         0x00000001
350dc5bd18fSMichael Clark #define MSTATUS_SIE         0x00000002
351dc5bd18fSMichael Clark #define MSTATUS_MIE         0x00000008
352dc5bd18fSMichael Clark #define MSTATUS_UPIE        0x00000010
353dc5bd18fSMichael Clark #define MSTATUS_SPIE        0x00000020
35443a96588SYifei Jiang #define MSTATUS_UBE         0x00000040
355dc5bd18fSMichael Clark #define MSTATUS_MPIE        0x00000080
356dc5bd18fSMichael Clark #define MSTATUS_SPP         0x00000100
357dc5bd18fSMichael Clark #define MSTATUS_MPP         0x00001800
358dc5bd18fSMichael Clark #define MSTATUS_FS          0x00006000
359dc5bd18fSMichael Clark #define MSTATUS_XS          0x00018000
360dc5bd18fSMichael Clark #define MSTATUS_MPRV        0x00020000
361dc5bd18fSMichael Clark #define MSTATUS_SUM         0x00040000 /* since: priv-1.10 */
362dc5bd18fSMichael Clark #define MSTATUS_MXR         0x00080000
363dc5bd18fSMichael Clark #define MSTATUS_TVM         0x00100000 /* since: priv-1.10 */
36452957745SAlex Richardson #define MSTATUS_TW          0x00200000 /* since: priv-1.10 */
36552957745SAlex Richardson #define MSTATUS_TSR         0x00400000 /* since: priv-1.10 */
3669034e90aSAlistair Francis #define MSTATUS_GVA         0x4000000000ULL
36749aaa3e5SAlistair Francis #define MSTATUS_MPV         0x8000000000ULL
368dc5bd18fSMichael Clark 
369dc5bd18fSMichael Clark #define MSTATUS64_UXL       0x0000000300000000ULL
370dc5bd18fSMichael Clark #define MSTATUS64_SXL       0x0000000C00000000ULL
371dc5bd18fSMichael Clark 
372dc5bd18fSMichael Clark #define MSTATUS32_SD        0x80000000
373dc5bd18fSMichael Clark #define MSTATUS64_SD        0x8000000000000000ULL
374dc5bd18fSMichael Clark 
375f18637cdSMichael Clark #define MISA32_MXL          0xC0000000
376f18637cdSMichael Clark #define MISA64_MXL          0xC000000000000000ULL
377f18637cdSMichael Clark 
378f18637cdSMichael Clark #define MXL_RV32            1
379f18637cdSMichael Clark #define MXL_RV64            2
380f18637cdSMichael Clark #define MXL_RV128           3
381f18637cdSMichael Clark 
382dc5bd18fSMichael Clark #if defined(TARGET_RISCV32)
383dc5bd18fSMichael Clark #define MSTATUS_SD MSTATUS32_SD
384f18637cdSMichael Clark #define MISA_MXL MISA32_MXL
385f18637cdSMichael Clark #define MXL_VAL MXL_RV32
386dc5bd18fSMichael Clark #elif defined(TARGET_RISCV64)
387dc5bd18fSMichael Clark #define MSTATUS_SD MSTATUS64_SD
388f18637cdSMichael Clark #define MISA_MXL MISA64_MXL
389f18637cdSMichael Clark #define MXL_VAL MXL_RV64
390dc5bd18fSMichael Clark #endif
391dc5bd18fSMichael Clark 
392426f0348SMichael Clark /* sstatus CSR bits */
393dc5bd18fSMichael Clark #define SSTATUS_UIE         0x00000001
394dc5bd18fSMichael Clark #define SSTATUS_SIE         0x00000002
395dc5bd18fSMichael Clark #define SSTATUS_UPIE        0x00000010
396dc5bd18fSMichael Clark #define SSTATUS_SPIE        0x00000020
397dc5bd18fSMichael Clark #define SSTATUS_SPP         0x00000100
398dc5bd18fSMichael Clark #define SSTATUS_FS          0x00006000
399dc5bd18fSMichael Clark #define SSTATUS_XS          0x00018000
400dc5bd18fSMichael Clark #define SSTATUS_SUM         0x00040000 /* since: priv-1.10 */
401dc5bd18fSMichael Clark #define SSTATUS_MXR         0x00080000
402dc5bd18fSMichael Clark 
403dc5bd18fSMichael Clark #define SSTATUS32_SD        0x80000000
404dc5bd18fSMichael Clark #define SSTATUS64_SD        0x8000000000000000ULL
405dc5bd18fSMichael Clark 
406dc5bd18fSMichael Clark #if defined(TARGET_RISCV32)
407dc5bd18fSMichael Clark #define SSTATUS_SD SSTATUS32_SD
408dc5bd18fSMichael Clark #elif defined(TARGET_RISCV64)
409dc5bd18fSMichael Clark #define SSTATUS_SD SSTATUS64_SD
410dc5bd18fSMichael Clark #endif
411dc5bd18fSMichael Clark 
412d28b15a4SAlistair Francis /* hstatus CSR bits */
413543ba531SAlistair Francis #define HSTATUS_VSBE         0x00000020
414543ba531SAlistair Francis #define HSTATUS_GVA          0x00000040
415d28b15a4SAlistair Francis #define HSTATUS_SPV          0x00000080
416543ba531SAlistair Francis #define HSTATUS_SPVP         0x00000100
417543ba531SAlistair Francis #define HSTATUS_HU           0x00000200
418543ba531SAlistair Francis #define HSTATUS_VGEIN        0x0003F000
419d28b15a4SAlistair Francis #define HSTATUS_VTVM         0x00100000
420d28b15a4SAlistair Francis #define HSTATUS_VTSR         0x00400000
421543ba531SAlistair Francis #define HSTATUS_VSXL         0x300000000
422d28b15a4SAlistair Francis 
423d28b15a4SAlistair Francis #define HSTATUS32_WPRI       0xFF8FF87E
424d28b15a4SAlistair Francis #define HSTATUS64_WPRI       0xFFFFFFFFFF8FF87EULL
425d28b15a4SAlistair Francis 
426d28b15a4SAlistair Francis #if defined(TARGET_RISCV32)
427d28b15a4SAlistair Francis #define HSTATUS_WPRI HSTATUS32_WPRI
428d28b15a4SAlistair Francis #elif defined(TARGET_RISCV64)
429d28b15a4SAlistair Francis #define HSTATUS_WPRI HSTATUS64_WPRI
430d28b15a4SAlistair Francis #endif
431d28b15a4SAlistair Francis 
432e39a8320SAlistair Francis #define HCOUNTEREN_CY        (1 << 0)
433e39a8320SAlistair Francis #define HCOUNTEREN_TM        (1 << 1)
434e39a8320SAlistair Francis #define HCOUNTEREN_IR        (1 << 2)
435e39a8320SAlistair Francis #define HCOUNTEREN_HPM3      (1 << 3)
436e39a8320SAlistair Francis 
437426f0348SMichael Clark /* Privilege modes */
438dc5bd18fSMichael Clark #define PRV_U 0
439dc5bd18fSMichael Clark #define PRV_S 1
440356d7419SAlistair Francis #define PRV_H 2 /* Reserved */
441dc5bd18fSMichael Clark #define PRV_M 3
442dc5bd18fSMichael Clark 
443ef6bb7b6SAlistair Francis /* Virtulisation Register Fields */
444ef6bb7b6SAlistair Francis #define VIRT_ONOFF          1
445c7b1bbc8SAlistair Francis /* This is used to save state for when we take an exception. If this is set
446c7b1bbc8SAlistair Francis  * that means that we want to force a HS level exception (no matter what the
447c7b1bbc8SAlistair Francis  * delegation is set to). This will occur for things such as a second level
448c7b1bbc8SAlistair Francis  * page table fault.
449c7b1bbc8SAlistair Francis  */
450c7b1bbc8SAlistair Francis #define FORCE_HS_EXCEP      2
451ef6bb7b6SAlistair Francis 
452426f0348SMichael Clark /* RV32 satp CSR field masks */
453dc5bd18fSMichael Clark #define SATP32_MODE         0x80000000
454dc5bd18fSMichael Clark #define SATP32_ASID         0x7fc00000
455dc5bd18fSMichael Clark #define SATP32_PPN          0x003fffff
456dc5bd18fSMichael Clark 
457426f0348SMichael Clark /* RV64 satp CSR field masks */
458dc5bd18fSMichael Clark #define SATP64_MODE         0xF000000000000000ULL
459dc5bd18fSMichael Clark #define SATP64_ASID         0x0FFFF00000000000ULL
460dc5bd18fSMichael Clark #define SATP64_PPN          0x00000FFFFFFFFFFFULL
461dc5bd18fSMichael Clark 
462dc5bd18fSMichael Clark #if defined(TARGET_RISCV32)
463dc5bd18fSMichael Clark #define SATP_MODE           SATP32_MODE
464dc5bd18fSMichael Clark #define SATP_ASID           SATP32_ASID
465dc5bd18fSMichael Clark #define SATP_PPN            SATP32_PPN
466dc5bd18fSMichael Clark #endif
467dc5bd18fSMichael Clark #if defined(TARGET_RISCV64)
468dc5bd18fSMichael Clark #define SATP_MODE           SATP64_MODE
469dc5bd18fSMichael Clark #define SATP_ASID           SATP64_ASID
470dc5bd18fSMichael Clark #define SATP_PPN            SATP64_PPN
471dc5bd18fSMichael Clark #endif
472dc5bd18fSMichael Clark 
473426f0348SMichael Clark /* VM modes (mstatus.vm) privileged ISA 1.9.1 */
474426f0348SMichael Clark #define VM_1_09_MBARE       0
475426f0348SMichael Clark #define VM_1_09_MBB         1
476426f0348SMichael Clark #define VM_1_09_MBBID       2
477426f0348SMichael Clark #define VM_1_09_SV32        8
478426f0348SMichael Clark #define VM_1_09_SV39        9
479426f0348SMichael Clark #define VM_1_09_SV48        10
480dc5bd18fSMichael Clark 
481426f0348SMichael Clark /* VM modes (satp.mode) privileged ISA 1.10 */
482426f0348SMichael Clark #define VM_1_10_MBARE       0
483426f0348SMichael Clark #define VM_1_10_SV32        1
484426f0348SMichael Clark #define VM_1_10_SV39        8
485426f0348SMichael Clark #define VM_1_10_SV48        9
486426f0348SMichael Clark #define VM_1_10_SV57        10
487426f0348SMichael Clark #define VM_1_10_SV64        11
488dc5bd18fSMichael Clark 
489426f0348SMichael Clark /* Page table entry (PTE) fields */
490dc5bd18fSMichael Clark #define PTE_V               0x001 /* Valid */
491dc5bd18fSMichael Clark #define PTE_R               0x002 /* Read */
492dc5bd18fSMichael Clark #define PTE_W               0x004 /* Write */
493dc5bd18fSMichael Clark #define PTE_X               0x008 /* Execute */
494dc5bd18fSMichael Clark #define PTE_U               0x010 /* User */
495dc5bd18fSMichael Clark #define PTE_G               0x020 /* Global */
496dc5bd18fSMichael Clark #define PTE_A               0x040 /* Accessed */
497dc5bd18fSMichael Clark #define PTE_D               0x080 /* Dirty */
498dc5bd18fSMichael Clark #define PTE_SOFT            0x300 /* Reserved for Software */
499dc5bd18fSMichael Clark 
500426f0348SMichael Clark /* Page table PPN shift amount */
501dc5bd18fSMichael Clark #define PTE_PPN_SHIFT       10
502426f0348SMichael Clark 
503426f0348SMichael Clark /* Leaf page shift amount */
504426f0348SMichael Clark #define PGSHIFT             12
505426f0348SMichael Clark 
506426f0348SMichael Clark /* Default Reset Vector adress */
507426f0348SMichael Clark #define DEFAULT_RSTVEC      0x1000
508426f0348SMichael Clark 
509426f0348SMichael Clark /* Exception causes */
510330d2ae3SAlistair Francis typedef enum RISCVException {
511330d2ae3SAlistair Francis     RISCV_EXCP_NONE = -1, /* sentinel value */
512330d2ae3SAlistair Francis     RISCV_EXCP_INST_ADDR_MIS = 0x0,
513330d2ae3SAlistair Francis     RISCV_EXCP_INST_ACCESS_FAULT = 0x1,
514330d2ae3SAlistair Francis     RISCV_EXCP_ILLEGAL_INST = 0x2,
515330d2ae3SAlistair Francis     RISCV_EXCP_BREAKPOINT = 0x3,
516330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_ADDR_MIS = 0x4,
517330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_ACCESS_FAULT = 0x5,
518330d2ae3SAlistair Francis     RISCV_EXCP_STORE_AMO_ADDR_MIS = 0x6,
519330d2ae3SAlistair Francis     RISCV_EXCP_STORE_AMO_ACCESS_FAULT = 0x7,
520330d2ae3SAlistair Francis     RISCV_EXCP_U_ECALL = 0x8,
521330d2ae3SAlistair Francis     RISCV_EXCP_S_ECALL = 0x9,
522330d2ae3SAlistair Francis     RISCV_EXCP_VS_ECALL = 0xa,
523330d2ae3SAlistair Francis     RISCV_EXCP_M_ECALL = 0xb,
524330d2ae3SAlistair Francis     RISCV_EXCP_INST_PAGE_FAULT = 0xc, /* since: priv-1.10.0 */
525330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_PAGE_FAULT = 0xd, /* since: priv-1.10.0 */
526330d2ae3SAlistair Francis     RISCV_EXCP_STORE_PAGE_FAULT = 0xf, /* since: priv-1.10.0 */
527330d2ae3SAlistair Francis     RISCV_EXCP_SEMIHOST = 0x10,
528330d2ae3SAlistair Francis     RISCV_EXCP_INST_GUEST_PAGE_FAULT = 0x14,
529330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_GUEST_ACCESS_FAULT = 0x15,
530330d2ae3SAlistair Francis     RISCV_EXCP_VIRT_INSTRUCTION_FAULT = 0x16,
531330d2ae3SAlistair Francis     RISCV_EXCP_STORE_GUEST_AMO_ACCESS_FAULT = 0x17,
532330d2ae3SAlistair Francis } RISCVException;
533426f0348SMichael Clark 
534426f0348SMichael Clark #define RISCV_EXCP_INT_FLAG                0x80000000
535426f0348SMichael Clark #define RISCV_EXCP_INT_MASK                0x7fffffff
536426f0348SMichael Clark 
537426f0348SMichael Clark /* Interrupt causes */
538426f0348SMichael Clark #define IRQ_U_SOFT                         0
539426f0348SMichael Clark #define IRQ_S_SOFT                         1
540205377f8SAlistair Francis #define IRQ_VS_SOFT                        2
541426f0348SMichael Clark #define IRQ_M_SOFT                         3
542426f0348SMichael Clark #define IRQ_U_TIMER                        4
543426f0348SMichael Clark #define IRQ_S_TIMER                        5
544205377f8SAlistair Francis #define IRQ_VS_TIMER                       6
545426f0348SMichael Clark #define IRQ_M_TIMER                        7
546426f0348SMichael Clark #define IRQ_U_EXT                          8
547426f0348SMichael Clark #define IRQ_S_EXT                          9
548205377f8SAlistair Francis #define IRQ_VS_EXT                         10
549426f0348SMichael Clark #define IRQ_M_EXT                          11
550426f0348SMichael Clark 
551426f0348SMichael Clark /* mip masks */
552426f0348SMichael Clark #define MIP_USIP                           (1 << IRQ_U_SOFT)
553426f0348SMichael Clark #define MIP_SSIP                           (1 << IRQ_S_SOFT)
554205377f8SAlistair Francis #define MIP_VSSIP                          (1 << IRQ_VS_SOFT)
555426f0348SMichael Clark #define MIP_MSIP                           (1 << IRQ_M_SOFT)
556426f0348SMichael Clark #define MIP_UTIP                           (1 << IRQ_U_TIMER)
557426f0348SMichael Clark #define MIP_STIP                           (1 << IRQ_S_TIMER)
558205377f8SAlistair Francis #define MIP_VSTIP                          (1 << IRQ_VS_TIMER)
559426f0348SMichael Clark #define MIP_MTIP                           (1 << IRQ_M_TIMER)
560426f0348SMichael Clark #define MIP_UEIP                           (1 << IRQ_U_EXT)
561426f0348SMichael Clark #define MIP_SEIP                           (1 << IRQ_S_EXT)
562205377f8SAlistair Francis #define MIP_VSEIP                          (1 << IRQ_VS_EXT)
563426f0348SMichael Clark #define MIP_MEIP                           (1 << IRQ_M_EXT)
564426f0348SMichael Clark 
565426f0348SMichael Clark /* sip masks */
566426f0348SMichael Clark #define SIP_SSIP                           MIP_SSIP
567426f0348SMichael Clark #define SIP_STIP                           MIP_STIP
568426f0348SMichael Clark #define SIP_SEIP                           MIP_SEIP
569f91005e1SMarkus Armbruster 
57066e594f2SAlistair Francis /* MIE masks */
57166e594f2SAlistair Francis #define MIE_SEIE                           (1 << IRQ_S_EXT)
57266e594f2SAlistair Francis #define MIE_UEIE                           (1 << IRQ_U_EXT)
57366e594f2SAlistair Francis #define MIE_STIE                           (1 << IRQ_S_TIMER)
57466e594f2SAlistair Francis #define MIE_UTIE                           (1 << IRQ_U_TIMER)
57566e594f2SAlistair Francis #define MIE_SSIE                           (1 << IRQ_S_SOFT)
57666e594f2SAlistair Francis #define MIE_USIE                           (1 << IRQ_U_SOFT)
577f91005e1SMarkus Armbruster #endif
578