1dc5bd18fSMichael Clark /* RISC-V ISA constants */ 2dc5bd18fSMichael Clark 3dc5bd18fSMichael Clark #define get_field(reg, mask) (((reg) & \ 4dc5bd18fSMichael Clark (target_ulong)(mask)) / ((mask) & ~((mask) << 1))) 5dc5bd18fSMichael Clark #define set_field(reg, mask, val) (((reg) & ~(target_ulong)(mask)) | \ 6dc5bd18fSMichael Clark (((target_ulong)(val) * ((mask) & ~((mask) << 1))) & \ 7dc5bd18fSMichael Clark (target_ulong)(mask))) 8dc5bd18fSMichael Clark 9426f0348SMichael Clark /* Floating point round mode */ 10dc5bd18fSMichael Clark #define FSR_RD_SHIFT 5 11dc5bd18fSMichael Clark #define FSR_RD (0x7 << FSR_RD_SHIFT) 12dc5bd18fSMichael Clark 13426f0348SMichael Clark /* Floating point accrued exception flags */ 14dc5bd18fSMichael Clark #define FPEXC_NX 0x01 15dc5bd18fSMichael Clark #define FPEXC_UF 0x02 16dc5bd18fSMichael Clark #define FPEXC_OF 0x04 17dc5bd18fSMichael Clark #define FPEXC_DZ 0x08 18dc5bd18fSMichael Clark #define FPEXC_NV 0x10 19dc5bd18fSMichael Clark 20426f0348SMichael Clark /* Floating point status register bits */ 21dc5bd18fSMichael Clark #define FSR_AEXC_SHIFT 0 22dc5bd18fSMichael Clark #define FSR_NVA (FPEXC_NV << FSR_AEXC_SHIFT) 23dc5bd18fSMichael Clark #define FSR_OFA (FPEXC_OF << FSR_AEXC_SHIFT) 24dc5bd18fSMichael Clark #define FSR_UFA (FPEXC_UF << FSR_AEXC_SHIFT) 25dc5bd18fSMichael Clark #define FSR_DZA (FPEXC_DZ << FSR_AEXC_SHIFT) 26dc5bd18fSMichael Clark #define FSR_NXA (FPEXC_NX << FSR_AEXC_SHIFT) 27dc5bd18fSMichael Clark #define FSR_AEXC (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA) 28dc5bd18fSMichael Clark 29426f0348SMichael Clark /* Control and Status Registers */ 30426f0348SMichael Clark 31426f0348SMichael Clark /* User Trap Setup */ 32426f0348SMichael Clark #define CSR_USTATUS 0x000 33426f0348SMichael Clark #define CSR_UIE 0x004 34426f0348SMichael Clark #define CSR_UTVEC 0x005 35426f0348SMichael Clark 36426f0348SMichael Clark /* User Trap Handling */ 37426f0348SMichael Clark #define CSR_USCRATCH 0x040 38426f0348SMichael Clark #define CSR_UEPC 0x041 39426f0348SMichael Clark #define CSR_UCAUSE 0x042 40426f0348SMichael Clark #define CSR_UTVAL 0x043 41426f0348SMichael Clark #define CSR_UIP 0x044 42426f0348SMichael Clark 43426f0348SMichael Clark /* User Floating-Point CSRs */ 44426f0348SMichael Clark #define CSR_FFLAGS 0x001 45426f0348SMichael Clark #define CSR_FRM 0x002 46426f0348SMichael Clark #define CSR_FCSR 0x003 47426f0348SMichael Clark 48426f0348SMichael Clark /* User Timers and Counters */ 49dc5bd18fSMichael Clark #define CSR_CYCLE 0xc00 50dc5bd18fSMichael Clark #define CSR_TIME 0xc01 51dc5bd18fSMichael Clark #define CSR_INSTRET 0xc02 52dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3 0xc03 53dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4 0xc04 54dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5 0xc05 55dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6 0xc06 56dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7 0xc07 57dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8 0xc08 58dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9 0xc09 59dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10 0xc0a 60dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11 0xc0b 61dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12 0xc0c 62dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13 0xc0d 63dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14 0xc0e 64dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15 0xc0f 65dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16 0xc10 66dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17 0xc11 67dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18 0xc12 68dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19 0xc13 69dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20 0xc14 70dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21 0xc15 71dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22 0xc16 72dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23 0xc17 73dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24 0xc18 74dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25 0xc19 75dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26 0xc1a 76dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27 0xc1b 77dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28 0xc1c 78dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29 0xc1d 79dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30 0xc1e 80dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31 0xc1f 81dc5bd18fSMichael Clark #define CSR_CYCLEH 0xc80 82dc5bd18fSMichael Clark #define CSR_TIMEH 0xc81 83dc5bd18fSMichael Clark #define CSR_INSTRETH 0xc82 84dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3H 0xc83 85dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4H 0xc84 86dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5H 0xc85 87dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6H 0xc86 88dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7H 0xc87 89dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8H 0xc88 90dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9H 0xc89 91dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10H 0xc8a 92dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11H 0xc8b 93dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12H 0xc8c 94dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13H 0xc8d 95dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14H 0xc8e 96dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15H 0xc8f 97dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16H 0xc90 98dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17H 0xc91 99dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18H 0xc92 100dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19H 0xc93 101dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20H 0xc94 102dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21H 0xc95 103dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22H 0xc96 104dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23H 0xc97 105dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24H 0xc98 106dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25H 0xc99 107dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26H 0xc9a 108dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27H 0xc9b 109dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28H 0xc9c 110dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29H 0xc9d 111dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30H 0xc9e 112dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31H 0xc9f 113426f0348SMichael Clark 114426f0348SMichael Clark /* Machine Timers and Counters */ 115426f0348SMichael Clark #define CSR_MCYCLE 0xb00 116426f0348SMichael Clark #define CSR_MINSTRET 0xb02 117dc5bd18fSMichael Clark #define CSR_MCYCLEH 0xb80 118dc5bd18fSMichael Clark #define CSR_MINSTRETH 0xb82 119426f0348SMichael Clark 120426f0348SMichael Clark /* Machine Information Registers */ 121426f0348SMichael Clark #define CSR_MVENDORID 0xf11 122426f0348SMichael Clark #define CSR_MARCHID 0xf12 123426f0348SMichael Clark #define CSR_MIMPID 0xf13 124426f0348SMichael Clark #define CSR_MHARTID 0xf14 125426f0348SMichael Clark 126426f0348SMichael Clark /* Machine Trap Setup */ 127426f0348SMichael Clark #define CSR_MSTATUS 0x300 128426f0348SMichael Clark #define CSR_MISA 0x301 129426f0348SMichael Clark #define CSR_MEDELEG 0x302 130426f0348SMichael Clark #define CSR_MIDELEG 0x303 131426f0348SMichael Clark #define CSR_MIE 0x304 132426f0348SMichael Clark #define CSR_MTVEC 0x305 133426f0348SMichael Clark #define CSR_MCOUNTEREN 0x306 134426f0348SMichael Clark 135426f0348SMichael Clark /* Legacy Counter Setup (priv v1.9.1) */ 136426f0348SMichael Clark #define CSR_MUCOUNTEREN 0x320 137426f0348SMichael Clark #define CSR_MSCOUNTEREN 0x321 1388e73df6aSJim Wilson #define CSR_MHCOUNTEREN 0x322 139426f0348SMichael Clark 140426f0348SMichael Clark /* Machine Trap Handling */ 141426f0348SMichael Clark #define CSR_MSCRATCH 0x340 142426f0348SMichael Clark #define CSR_MEPC 0x341 143426f0348SMichael Clark #define CSR_MCAUSE 0x342 1448e73df6aSJim Wilson #define CSR_MTVAL 0x343 145426f0348SMichael Clark #define CSR_MIP 0x344 146426f0348SMichael Clark 1478e73df6aSJim Wilson /* Legacy Machine Trap Handling (priv v1.9.1) */ 1488e73df6aSJim Wilson #define CSR_MBADADDR 0x343 1498e73df6aSJim Wilson 150426f0348SMichael Clark /* Supervisor Trap Setup */ 151426f0348SMichael Clark #define CSR_SSTATUS 0x100 1528e73df6aSJim Wilson #define CSR_SEDELEG 0x102 1538e73df6aSJim Wilson #define CSR_SIDELEG 0x103 154426f0348SMichael Clark #define CSR_SIE 0x104 155426f0348SMichael Clark #define CSR_STVEC 0x105 156426f0348SMichael Clark #define CSR_SCOUNTEREN 0x106 157426f0348SMichael Clark 158426f0348SMichael Clark /* Supervisor Trap Handling */ 159426f0348SMichael Clark #define CSR_SSCRATCH 0x140 160426f0348SMichael Clark #define CSR_SEPC 0x141 161426f0348SMichael Clark #define CSR_SCAUSE 0x142 1628e73df6aSJim Wilson #define CSR_STVAL 0x143 163426f0348SMichael Clark #define CSR_SIP 0x144 164426f0348SMichael Clark 1658e73df6aSJim Wilson /* Legacy Supervisor Trap Handling (priv v1.9.1) */ 1668e73df6aSJim Wilson #define CSR_SBADADDR 0x143 1678e73df6aSJim Wilson 168426f0348SMichael Clark /* Supervisor Protection and Translation */ 169426f0348SMichael Clark #define CSR_SPTBR 0x180 170426f0348SMichael Clark #define CSR_SATP 0x180 171426f0348SMichael Clark 172426f0348SMichael Clark /* Physical Memory Protection */ 173426f0348SMichael Clark #define CSR_PMPCFG0 0x3a0 174426f0348SMichael Clark #define CSR_PMPCFG1 0x3a1 175426f0348SMichael Clark #define CSR_PMPCFG2 0x3a2 176426f0348SMichael Clark #define CSR_PMPCFG3 0x3a3 177426f0348SMichael Clark #define CSR_PMPADDR0 0x3b0 178426f0348SMichael Clark #define CSR_PMPADDR1 0x3b1 179426f0348SMichael Clark #define CSR_PMPADDR2 0x3b2 180426f0348SMichael Clark #define CSR_PMPADDR3 0x3b3 181426f0348SMichael Clark #define CSR_PMPADDR4 0x3b4 182426f0348SMichael Clark #define CSR_PMPADDR5 0x3b5 183426f0348SMichael Clark #define CSR_PMPADDR6 0x3b6 184426f0348SMichael Clark #define CSR_PMPADDR7 0x3b7 185426f0348SMichael Clark #define CSR_PMPADDR8 0x3b8 186426f0348SMichael Clark #define CSR_PMPADDR9 0x3b9 187426f0348SMichael Clark #define CSR_PMPADDR10 0x3ba 188426f0348SMichael Clark #define CSR_PMPADDR11 0x3bb 189426f0348SMichael Clark #define CSR_PMPADDR12 0x3bc 190426f0348SMichael Clark #define CSR_PMPADDR13 0x3bd 191426f0348SMichael Clark #define CSR_PMPADDR14 0x3be 192426f0348SMichael Clark #define CSR_PMPADDR15 0x3bf 193426f0348SMichael Clark 194426f0348SMichael Clark /* Debug/Trace Registers (shared with Debug Mode) */ 195426f0348SMichael Clark #define CSR_TSELECT 0x7a0 196426f0348SMichael Clark #define CSR_TDATA1 0x7a1 197426f0348SMichael Clark #define CSR_TDATA2 0x7a2 198426f0348SMichael Clark #define CSR_TDATA3 0x7a3 199426f0348SMichael Clark 200426f0348SMichael Clark /* Debug Mode Registers */ 201426f0348SMichael Clark #define CSR_DCSR 0x7b0 202426f0348SMichael Clark #define CSR_DPC 0x7b1 203426f0348SMichael Clark #define CSR_DSCRATCH 0x7b2 204426f0348SMichael Clark 20571f09a5bSAlistair Francis /* Hpervisor CSRs */ 20671f09a5bSAlistair Francis #define CSR_HSTATUS 0xa00 20771f09a5bSAlistair Francis #define CSR_HEDELEG 0xa02 20871f09a5bSAlistair Francis #define CSR_HIDELEG 0xa03 20971f09a5bSAlistair Francis #define CSR_HGATP 0xa80 21071f09a5bSAlistair Francis 211426f0348SMichael Clark /* Performance Counters */ 212426f0348SMichael Clark #define CSR_MHPMCOUNTER3 0xb03 213426f0348SMichael Clark #define CSR_MHPMCOUNTER4 0xb04 214426f0348SMichael Clark #define CSR_MHPMCOUNTER5 0xb05 215426f0348SMichael Clark #define CSR_MHPMCOUNTER6 0xb06 216426f0348SMichael Clark #define CSR_MHPMCOUNTER7 0xb07 217426f0348SMichael Clark #define CSR_MHPMCOUNTER8 0xb08 218426f0348SMichael Clark #define CSR_MHPMCOUNTER9 0xb09 219426f0348SMichael Clark #define CSR_MHPMCOUNTER10 0xb0a 220426f0348SMichael Clark #define CSR_MHPMCOUNTER11 0xb0b 221426f0348SMichael Clark #define CSR_MHPMCOUNTER12 0xb0c 222426f0348SMichael Clark #define CSR_MHPMCOUNTER13 0xb0d 223426f0348SMichael Clark #define CSR_MHPMCOUNTER14 0xb0e 224426f0348SMichael Clark #define CSR_MHPMCOUNTER15 0xb0f 225426f0348SMichael Clark #define CSR_MHPMCOUNTER16 0xb10 226426f0348SMichael Clark #define CSR_MHPMCOUNTER17 0xb11 227426f0348SMichael Clark #define CSR_MHPMCOUNTER18 0xb12 228426f0348SMichael Clark #define CSR_MHPMCOUNTER19 0xb13 229426f0348SMichael Clark #define CSR_MHPMCOUNTER20 0xb14 230426f0348SMichael Clark #define CSR_MHPMCOUNTER21 0xb15 231426f0348SMichael Clark #define CSR_MHPMCOUNTER22 0xb16 232426f0348SMichael Clark #define CSR_MHPMCOUNTER23 0xb17 233426f0348SMichael Clark #define CSR_MHPMCOUNTER24 0xb18 234426f0348SMichael Clark #define CSR_MHPMCOUNTER25 0xb19 235426f0348SMichael Clark #define CSR_MHPMCOUNTER26 0xb1a 236426f0348SMichael Clark #define CSR_MHPMCOUNTER27 0xb1b 237426f0348SMichael Clark #define CSR_MHPMCOUNTER28 0xb1c 238426f0348SMichael Clark #define CSR_MHPMCOUNTER29 0xb1d 239426f0348SMichael Clark #define CSR_MHPMCOUNTER30 0xb1e 240426f0348SMichael Clark #define CSR_MHPMCOUNTER31 0xb1f 241426f0348SMichael Clark #define CSR_MHPMEVENT3 0x323 242426f0348SMichael Clark #define CSR_MHPMEVENT4 0x324 243426f0348SMichael Clark #define CSR_MHPMEVENT5 0x325 244426f0348SMichael Clark #define CSR_MHPMEVENT6 0x326 245426f0348SMichael Clark #define CSR_MHPMEVENT7 0x327 246426f0348SMichael Clark #define CSR_MHPMEVENT8 0x328 247426f0348SMichael Clark #define CSR_MHPMEVENT9 0x329 248426f0348SMichael Clark #define CSR_MHPMEVENT10 0x32a 249426f0348SMichael Clark #define CSR_MHPMEVENT11 0x32b 250426f0348SMichael Clark #define CSR_MHPMEVENT12 0x32c 251426f0348SMichael Clark #define CSR_MHPMEVENT13 0x32d 252426f0348SMichael Clark #define CSR_MHPMEVENT14 0x32e 253426f0348SMichael Clark #define CSR_MHPMEVENT15 0x32f 254426f0348SMichael Clark #define CSR_MHPMEVENT16 0x330 255426f0348SMichael Clark #define CSR_MHPMEVENT17 0x331 256426f0348SMichael Clark #define CSR_MHPMEVENT18 0x332 257426f0348SMichael Clark #define CSR_MHPMEVENT19 0x333 258426f0348SMichael Clark #define CSR_MHPMEVENT20 0x334 259426f0348SMichael Clark #define CSR_MHPMEVENT21 0x335 260426f0348SMichael Clark #define CSR_MHPMEVENT22 0x336 261426f0348SMichael Clark #define CSR_MHPMEVENT23 0x337 262426f0348SMichael Clark #define CSR_MHPMEVENT24 0x338 263426f0348SMichael Clark #define CSR_MHPMEVENT25 0x339 264426f0348SMichael Clark #define CSR_MHPMEVENT26 0x33a 265426f0348SMichael Clark #define CSR_MHPMEVENT27 0x33b 266426f0348SMichael Clark #define CSR_MHPMEVENT28 0x33c 267426f0348SMichael Clark #define CSR_MHPMEVENT29 0x33d 268426f0348SMichael Clark #define CSR_MHPMEVENT30 0x33e 269426f0348SMichael Clark #define CSR_MHPMEVENT31 0x33f 270dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER3H 0xb83 271dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER4H 0xb84 272dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER5H 0xb85 273dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER6H 0xb86 274dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER7H 0xb87 275dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER8H 0xb88 276dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER9H 0xb89 277dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER10H 0xb8a 278dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER11H 0xb8b 279dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER12H 0xb8c 280dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER13H 0xb8d 281dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER14H 0xb8e 282dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER15H 0xb8f 283dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER16H 0xb90 284dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER17H 0xb91 285dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER18H 0xb92 286dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER19H 0xb93 287dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER20H 0xb94 288dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER21H 0xb95 289dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER22H 0xb96 290dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER23H 0xb97 291dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER24H 0xb98 292dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER25H 0xb99 293dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER26H 0xb9a 294dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER27H 0xb9b 295dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER28H 0xb9c 296dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER29H 0xb9d 297dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER30H 0xb9e 298dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER31H 0xb9f 299dc5bd18fSMichael Clark 3008e73df6aSJim Wilson /* Legacy Hypervisor Trap Setup (priv v1.9.1) */ 3018e73df6aSJim Wilson #define CSR_HIE 0x204 3028e73df6aSJim Wilson #define CSR_HTVEC 0x205 3038e73df6aSJim Wilson 3048e73df6aSJim Wilson /* Legacy Hypervisor Trap Handling (priv v1.9.1) */ 3058e73df6aSJim Wilson #define CSR_HSCRATCH 0x240 3068e73df6aSJim Wilson #define CSR_HEPC 0x241 3078e73df6aSJim Wilson #define CSR_HCAUSE 0x242 3088e73df6aSJim Wilson #define CSR_HBADADDR 0x243 3098e73df6aSJim Wilson #define CSR_HIP 0x244 3108e73df6aSJim Wilson 3118e73df6aSJim Wilson /* Legacy Machine Protection and Translation (priv v1.9.1) */ 3128e73df6aSJim Wilson #define CSR_MBASE 0x380 3138e73df6aSJim Wilson #define CSR_MBOUND 0x381 3148e73df6aSJim Wilson #define CSR_MIBASE 0x382 3158e73df6aSJim Wilson #define CSR_MIBOUND 0x383 3168e73df6aSJim Wilson #define CSR_MDBASE 0x384 3178e73df6aSJim Wilson #define CSR_MDBOUND 0x385 3188e73df6aSJim Wilson 319426f0348SMichael Clark /* mstatus CSR bits */ 320dc5bd18fSMichael Clark #define MSTATUS_UIE 0x00000001 321dc5bd18fSMichael Clark #define MSTATUS_SIE 0x00000002 322dc5bd18fSMichael Clark #define MSTATUS_MIE 0x00000008 323dc5bd18fSMichael Clark #define MSTATUS_UPIE 0x00000010 324dc5bd18fSMichael Clark #define MSTATUS_SPIE 0x00000020 325dc5bd18fSMichael Clark #define MSTATUS_MPIE 0x00000080 326dc5bd18fSMichael Clark #define MSTATUS_SPP 0x00000100 327dc5bd18fSMichael Clark #define MSTATUS_MPP 0x00001800 328dc5bd18fSMichael Clark #define MSTATUS_FS 0x00006000 329dc5bd18fSMichael Clark #define MSTATUS_XS 0x00018000 330dc5bd18fSMichael Clark #define MSTATUS_MPRV 0x00020000 331dc5bd18fSMichael Clark #define MSTATUS_PUM 0x00040000 /* until: priv-1.9.1 */ 332dc5bd18fSMichael Clark #define MSTATUS_SUM 0x00040000 /* since: priv-1.10 */ 333dc5bd18fSMichael Clark #define MSTATUS_MXR 0x00080000 334dc5bd18fSMichael Clark #define MSTATUS_VM 0x1F000000 /* until: priv-1.9.1 */ 335dc5bd18fSMichael Clark #define MSTATUS_TVM 0x00100000 /* since: priv-1.10 */ 336dc5bd18fSMichael Clark #define MSTATUS_TW 0x20000000 /* since: priv-1.10 */ 337dc5bd18fSMichael Clark #define MSTATUS_TSR 0x40000000 /* since: priv-1.10 */ 33849aaa3e5SAlistair Francis #define MSTATUS_MTL 0x4000000000ULL 33949aaa3e5SAlistair Francis #define MSTATUS_MPV 0x8000000000ULL 340dc5bd18fSMichael Clark 341dc5bd18fSMichael Clark #define MSTATUS64_UXL 0x0000000300000000ULL 342dc5bd18fSMichael Clark #define MSTATUS64_SXL 0x0000000C00000000ULL 343dc5bd18fSMichael Clark 344dc5bd18fSMichael Clark #define MSTATUS32_SD 0x80000000 345dc5bd18fSMichael Clark #define MSTATUS64_SD 0x8000000000000000ULL 346dc5bd18fSMichael Clark 347f18637cdSMichael Clark #define MISA32_MXL 0xC0000000 348f18637cdSMichael Clark #define MISA64_MXL 0xC000000000000000ULL 349f18637cdSMichael Clark 350f18637cdSMichael Clark #define MXL_RV32 1 351f18637cdSMichael Clark #define MXL_RV64 2 352f18637cdSMichael Clark #define MXL_RV128 3 353f18637cdSMichael Clark 354dc5bd18fSMichael Clark #if defined(TARGET_RISCV32) 355dc5bd18fSMichael Clark #define MSTATUS_SD MSTATUS32_SD 356f18637cdSMichael Clark #define MISA_MXL MISA32_MXL 357f18637cdSMichael Clark #define MXL_VAL MXL_RV32 358dc5bd18fSMichael Clark #elif defined(TARGET_RISCV64) 359dc5bd18fSMichael Clark #define MSTATUS_SD MSTATUS64_SD 360f18637cdSMichael Clark #define MISA_MXL MISA64_MXL 361f18637cdSMichael Clark #define MXL_VAL MXL_RV64 362dc5bd18fSMichael Clark #endif 363dc5bd18fSMichael Clark 364426f0348SMichael Clark /* sstatus CSR bits */ 365dc5bd18fSMichael Clark #define SSTATUS_UIE 0x00000001 366dc5bd18fSMichael Clark #define SSTATUS_SIE 0x00000002 367dc5bd18fSMichael Clark #define SSTATUS_UPIE 0x00000010 368dc5bd18fSMichael Clark #define SSTATUS_SPIE 0x00000020 369dc5bd18fSMichael Clark #define SSTATUS_SPP 0x00000100 370dc5bd18fSMichael Clark #define SSTATUS_FS 0x00006000 371dc5bd18fSMichael Clark #define SSTATUS_XS 0x00018000 372dc5bd18fSMichael Clark #define SSTATUS_PUM 0x00040000 /* until: priv-1.9.1 */ 373dc5bd18fSMichael Clark #define SSTATUS_SUM 0x00040000 /* since: priv-1.10 */ 374dc5bd18fSMichael Clark #define SSTATUS_MXR 0x00080000 375dc5bd18fSMichael Clark 376dc5bd18fSMichael Clark #define SSTATUS32_SD 0x80000000 377dc5bd18fSMichael Clark #define SSTATUS64_SD 0x8000000000000000ULL 378dc5bd18fSMichael Clark 379dc5bd18fSMichael Clark #if defined(TARGET_RISCV32) 380dc5bd18fSMichael Clark #define SSTATUS_SD SSTATUS32_SD 381dc5bd18fSMichael Clark #elif defined(TARGET_RISCV64) 382dc5bd18fSMichael Clark #define SSTATUS_SD SSTATUS64_SD 383dc5bd18fSMichael Clark #endif 384dc5bd18fSMichael Clark 385*d28b15a4SAlistair Francis /* hstatus CSR bits */ 386*d28b15a4SAlistair Francis #define HSTATUS_SPRV 0x00000001 387*d28b15a4SAlistair Francis #define HSTATUS_STL 0x00000040 388*d28b15a4SAlistair Francis #define HSTATUS_SPV 0x00000080 389*d28b15a4SAlistair Francis #define HSTATUS_SP2P 0x00000100 390*d28b15a4SAlistair Francis #define HSTATUS_SP2V 0x00000200 391*d28b15a4SAlistair Francis #define HSTATUS_VTVM 0x00100000 392*d28b15a4SAlistair Francis #define HSTATUS_VTSR 0x00400000 393*d28b15a4SAlistair Francis 394*d28b15a4SAlistair Francis #define HSTATUS32_WPRI 0xFF8FF87E 395*d28b15a4SAlistair Francis #define HSTATUS64_WPRI 0xFFFFFFFFFF8FF87EULL 396*d28b15a4SAlistair Francis 397*d28b15a4SAlistair Francis #if defined(TARGET_RISCV32) 398*d28b15a4SAlistair Francis #define HSTATUS_WPRI HSTATUS32_WPRI 399*d28b15a4SAlistair Francis #elif defined(TARGET_RISCV64) 400*d28b15a4SAlistair Francis #define HSTATUS_WPRI HSTATUS64_WPRI 401*d28b15a4SAlistair Francis #endif 402*d28b15a4SAlistair Francis 403426f0348SMichael Clark /* Privilege modes */ 404dc5bd18fSMichael Clark #define PRV_U 0 405dc5bd18fSMichael Clark #define PRV_S 1 406356d7419SAlistair Francis #define PRV_H 2 /* Reserved */ 407dc5bd18fSMichael Clark #define PRV_M 3 408dc5bd18fSMichael Clark 409426f0348SMichael Clark /* RV32 satp CSR field masks */ 410dc5bd18fSMichael Clark #define SATP32_MODE 0x80000000 411dc5bd18fSMichael Clark #define SATP32_ASID 0x7fc00000 412dc5bd18fSMichael Clark #define SATP32_PPN 0x003fffff 413dc5bd18fSMichael Clark 414426f0348SMichael Clark /* RV64 satp CSR field masks */ 415dc5bd18fSMichael Clark #define SATP64_MODE 0xF000000000000000ULL 416dc5bd18fSMichael Clark #define SATP64_ASID 0x0FFFF00000000000ULL 417dc5bd18fSMichael Clark #define SATP64_PPN 0x00000FFFFFFFFFFFULL 418dc5bd18fSMichael Clark 419dc5bd18fSMichael Clark #if defined(TARGET_RISCV32) 420dc5bd18fSMichael Clark #define SATP_MODE SATP32_MODE 421dc5bd18fSMichael Clark #define SATP_ASID SATP32_ASID 422dc5bd18fSMichael Clark #define SATP_PPN SATP32_PPN 423dc5bd18fSMichael Clark #endif 424dc5bd18fSMichael Clark #if defined(TARGET_RISCV64) 425dc5bd18fSMichael Clark #define SATP_MODE SATP64_MODE 426dc5bd18fSMichael Clark #define SATP_ASID SATP64_ASID 427dc5bd18fSMichael Clark #define SATP_PPN SATP64_PPN 428dc5bd18fSMichael Clark #endif 429dc5bd18fSMichael Clark 430426f0348SMichael Clark /* VM modes (mstatus.vm) privileged ISA 1.9.1 */ 431426f0348SMichael Clark #define VM_1_09_MBARE 0 432426f0348SMichael Clark #define VM_1_09_MBB 1 433426f0348SMichael Clark #define VM_1_09_MBBID 2 434426f0348SMichael Clark #define VM_1_09_SV32 8 435426f0348SMichael Clark #define VM_1_09_SV39 9 436426f0348SMichael Clark #define VM_1_09_SV48 10 437dc5bd18fSMichael Clark 438426f0348SMichael Clark /* VM modes (satp.mode) privileged ISA 1.10 */ 439426f0348SMichael Clark #define VM_1_10_MBARE 0 440426f0348SMichael Clark #define VM_1_10_SV32 1 441426f0348SMichael Clark #define VM_1_10_SV39 8 442426f0348SMichael Clark #define VM_1_10_SV48 9 443426f0348SMichael Clark #define VM_1_10_SV57 10 444426f0348SMichael Clark #define VM_1_10_SV64 11 445dc5bd18fSMichael Clark 446426f0348SMichael Clark /* Page table entry (PTE) fields */ 447dc5bd18fSMichael Clark #define PTE_V 0x001 /* Valid */ 448dc5bd18fSMichael Clark #define PTE_R 0x002 /* Read */ 449dc5bd18fSMichael Clark #define PTE_W 0x004 /* Write */ 450dc5bd18fSMichael Clark #define PTE_X 0x008 /* Execute */ 451dc5bd18fSMichael Clark #define PTE_U 0x010 /* User */ 452dc5bd18fSMichael Clark #define PTE_G 0x020 /* Global */ 453dc5bd18fSMichael Clark #define PTE_A 0x040 /* Accessed */ 454dc5bd18fSMichael Clark #define PTE_D 0x080 /* Dirty */ 455dc5bd18fSMichael Clark #define PTE_SOFT 0x300 /* Reserved for Software */ 456dc5bd18fSMichael Clark 457426f0348SMichael Clark /* Page table PPN shift amount */ 458dc5bd18fSMichael Clark #define PTE_PPN_SHIFT 10 459426f0348SMichael Clark 460426f0348SMichael Clark /* Leaf page shift amount */ 461426f0348SMichael Clark #define PGSHIFT 12 462426f0348SMichael Clark 463426f0348SMichael Clark /* Default Reset Vector adress */ 464426f0348SMichael Clark #define DEFAULT_RSTVEC 0x1000 465426f0348SMichael Clark 466426f0348SMichael Clark /* Exception causes */ 467426f0348SMichael Clark #define EXCP_NONE -1 /* sentinel value */ 468426f0348SMichael Clark #define RISCV_EXCP_INST_ADDR_MIS 0x0 469426f0348SMichael Clark #define RISCV_EXCP_INST_ACCESS_FAULT 0x1 470426f0348SMichael Clark #define RISCV_EXCP_ILLEGAL_INST 0x2 471426f0348SMichael Clark #define RISCV_EXCP_BREAKPOINT 0x3 472426f0348SMichael Clark #define RISCV_EXCP_LOAD_ADDR_MIS 0x4 473426f0348SMichael Clark #define RISCV_EXCP_LOAD_ACCESS_FAULT 0x5 474426f0348SMichael Clark #define RISCV_EXCP_STORE_AMO_ADDR_MIS 0x6 475426f0348SMichael Clark #define RISCV_EXCP_STORE_AMO_ACCESS_FAULT 0x7 476426f0348SMichael Clark #define RISCV_EXCP_U_ECALL 0x8 477426f0348SMichael Clark #define RISCV_EXCP_S_ECALL 0x9 478426f0348SMichael Clark #define RISCV_EXCP_H_ECALL 0xa 479426f0348SMichael Clark #define RISCV_EXCP_M_ECALL 0xb 480426f0348SMichael Clark #define RISCV_EXCP_INST_PAGE_FAULT 0xc /* since: priv-1.10.0 */ 481426f0348SMichael Clark #define RISCV_EXCP_LOAD_PAGE_FAULT 0xd /* since: priv-1.10.0 */ 482426f0348SMichael Clark #define RISCV_EXCP_STORE_PAGE_FAULT 0xf /* since: priv-1.10.0 */ 483426f0348SMichael Clark 484426f0348SMichael Clark #define RISCV_EXCP_INT_FLAG 0x80000000 485426f0348SMichael Clark #define RISCV_EXCP_INT_MASK 0x7fffffff 486426f0348SMichael Clark 487426f0348SMichael Clark /* Interrupt causes */ 488426f0348SMichael Clark #define IRQ_U_SOFT 0 489426f0348SMichael Clark #define IRQ_S_SOFT 1 490426f0348SMichael Clark #define IRQ_H_SOFT 2 /* reserved */ 491426f0348SMichael Clark #define IRQ_M_SOFT 3 492426f0348SMichael Clark #define IRQ_U_TIMER 4 493426f0348SMichael Clark #define IRQ_S_TIMER 5 494426f0348SMichael Clark #define IRQ_H_TIMER 6 /* reserved */ 495426f0348SMichael Clark #define IRQ_M_TIMER 7 496426f0348SMichael Clark #define IRQ_U_EXT 8 497426f0348SMichael Clark #define IRQ_S_EXT 9 498426f0348SMichael Clark #define IRQ_H_EXT 10 /* reserved */ 499426f0348SMichael Clark #define IRQ_M_EXT 11 500426f0348SMichael Clark 501426f0348SMichael Clark /* mip masks */ 502426f0348SMichael Clark #define MIP_USIP (1 << IRQ_U_SOFT) 503426f0348SMichael Clark #define MIP_SSIP (1 << IRQ_S_SOFT) 504426f0348SMichael Clark #define MIP_HSIP (1 << IRQ_H_SOFT) 505426f0348SMichael Clark #define MIP_MSIP (1 << IRQ_M_SOFT) 506426f0348SMichael Clark #define MIP_UTIP (1 << IRQ_U_TIMER) 507426f0348SMichael Clark #define MIP_STIP (1 << IRQ_S_TIMER) 508426f0348SMichael Clark #define MIP_HTIP (1 << IRQ_H_TIMER) 509426f0348SMichael Clark #define MIP_MTIP (1 << IRQ_M_TIMER) 510426f0348SMichael Clark #define MIP_UEIP (1 << IRQ_U_EXT) 511426f0348SMichael Clark #define MIP_SEIP (1 << IRQ_S_EXT) 512426f0348SMichael Clark #define MIP_HEIP (1 << IRQ_H_EXT) 513426f0348SMichael Clark #define MIP_MEIP (1 << IRQ_M_EXT) 514426f0348SMichael Clark 515426f0348SMichael Clark /* sip masks */ 516426f0348SMichael Clark #define SIP_SSIP MIP_SSIP 517426f0348SMichael Clark #define SIP_STIP MIP_STIP 518426f0348SMichael Clark #define SIP_SEIP MIP_SEIP 519