xref: /qemu/target/riscv/cpu_bits.h (revision 92c82a126e633c51ac01b6fc158123aca96dddf6)
1dc5bd18fSMichael Clark /* RISC-V ISA constants */
2dc5bd18fSMichael Clark 
3f91005e1SMarkus Armbruster #ifndef TARGET_RISCV_CPU_BITS_H
4f91005e1SMarkus Armbruster #define TARGET_RISCV_CPU_BITS_H
5f91005e1SMarkus Armbruster 
6dc5bd18fSMichael Clark #define get_field(reg, mask) (((reg) & \
7284d697cSYifei Jiang                  (uint64_t)(mask)) / ((mask) & ~((mask) << 1)))
8284d697cSYifei Jiang #define set_field(reg, mask, val) (((reg) & ~(uint64_t)(mask)) | \
9284d697cSYifei Jiang                  (((uint64_t)(val) * ((mask) & ~((mask) << 1))) & \
10284d697cSYifei Jiang                  (uint64_t)(mask)))
11dc5bd18fSMichael Clark 
1242967f40SLIU Zhiwei /* Extension context status mask */
1342967f40SLIU Zhiwei #define EXT_STATUS_MASK     0x3ULL
1442967f40SLIU Zhiwei 
15426f0348SMichael Clark /* Floating point round mode */
16dc5bd18fSMichael Clark #define FSR_RD_SHIFT        5
17dc5bd18fSMichael Clark #define FSR_RD              (0x7 << FSR_RD_SHIFT)
18dc5bd18fSMichael Clark 
19426f0348SMichael Clark /* Floating point accrued exception flags */
20dc5bd18fSMichael Clark #define FPEXC_NX            0x01
21dc5bd18fSMichael Clark #define FPEXC_UF            0x02
22dc5bd18fSMichael Clark #define FPEXC_OF            0x04
23dc5bd18fSMichael Clark #define FPEXC_DZ            0x08
24dc5bd18fSMichael Clark #define FPEXC_NV            0x10
25dc5bd18fSMichael Clark 
26426f0348SMichael Clark /* Floating point status register bits */
27dc5bd18fSMichael Clark #define FSR_AEXC_SHIFT      0
28dc5bd18fSMichael Clark #define FSR_NVA             (FPEXC_NV << FSR_AEXC_SHIFT)
29dc5bd18fSMichael Clark #define FSR_OFA             (FPEXC_OF << FSR_AEXC_SHIFT)
30dc5bd18fSMichael Clark #define FSR_UFA             (FPEXC_UF << FSR_AEXC_SHIFT)
31dc5bd18fSMichael Clark #define FSR_DZA             (FPEXC_DZ << FSR_AEXC_SHIFT)
32dc5bd18fSMichael Clark #define FSR_NXA             (FPEXC_NX << FSR_AEXC_SHIFT)
33dc5bd18fSMichael Clark #define FSR_AEXC            (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
34dc5bd18fSMichael Clark 
35426f0348SMichael Clark /* Control and Status Registers */
36426f0348SMichael Clark 
37426f0348SMichael Clark /* User Trap Setup */
38426f0348SMichael Clark #define CSR_USTATUS         0x000
39426f0348SMichael Clark #define CSR_UIE             0x004
40426f0348SMichael Clark #define CSR_UTVEC           0x005
41426f0348SMichael Clark 
42426f0348SMichael Clark /* User Trap Handling */
43426f0348SMichael Clark #define CSR_USCRATCH        0x040
44426f0348SMichael Clark #define CSR_UEPC            0x041
45426f0348SMichael Clark #define CSR_UCAUSE          0x042
46426f0348SMichael Clark #define CSR_UTVAL           0x043
47426f0348SMichael Clark #define CSR_UIP             0x044
48426f0348SMichael Clark 
49426f0348SMichael Clark /* User Floating-Point CSRs */
50426f0348SMichael Clark #define CSR_FFLAGS          0x001
51426f0348SMichael Clark #define CSR_FRM             0x002
52426f0348SMichael Clark #define CSR_FCSR            0x003
53426f0348SMichael Clark 
548e3a1f18SLIU Zhiwei /* User Vector CSRs */
558e3a1f18SLIU Zhiwei #define CSR_VSTART          0x008
568e3a1f18SLIU Zhiwei #define CSR_VXSAT           0x009
578e3a1f18SLIU Zhiwei #define CSR_VXRM            0x00a
584594fa5aSLIU Zhiwei #define CSR_VCSR            0x00f
598e3a1f18SLIU Zhiwei #define CSR_VL              0xc20
608e3a1f18SLIU Zhiwei #define CSR_VTYPE           0xc21
612e565054SGreentime Hu #define CSR_VLENB           0xc22
628e3a1f18SLIU Zhiwei 
634594fa5aSLIU Zhiwei /* VCSR fields */
644594fa5aSLIU Zhiwei #define VCSR_VXSAT_SHIFT    0
654594fa5aSLIU Zhiwei #define VCSR_VXSAT          (0x1 << VCSR_VXSAT_SHIFT)
664594fa5aSLIU Zhiwei #define VCSR_VXRM_SHIFT     1
674594fa5aSLIU Zhiwei #define VCSR_VXRM           (0x3 << VCSR_VXRM_SHIFT)
684594fa5aSLIU Zhiwei 
69426f0348SMichael Clark /* User Timers and Counters */
70dc5bd18fSMichael Clark #define CSR_CYCLE           0xc00
71dc5bd18fSMichael Clark #define CSR_TIME            0xc01
72dc5bd18fSMichael Clark #define CSR_INSTRET         0xc02
73dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3     0xc03
74dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4     0xc04
75dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5     0xc05
76dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6     0xc06
77dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7     0xc07
78dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8     0xc08
79dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9     0xc09
80dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10    0xc0a
81dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11    0xc0b
82dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12    0xc0c
83dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13    0xc0d
84dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14    0xc0e
85dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15    0xc0f
86dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16    0xc10
87dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17    0xc11
88dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18    0xc12
89dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19    0xc13
90dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20    0xc14
91dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21    0xc15
92dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22    0xc16
93dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23    0xc17
94dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24    0xc18
95dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25    0xc19
96dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26    0xc1a
97dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27    0xc1b
98dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28    0xc1c
99dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29    0xc1d
100dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30    0xc1e
101dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31    0xc1f
102dc5bd18fSMichael Clark #define CSR_CYCLEH          0xc80
103dc5bd18fSMichael Clark #define CSR_TIMEH           0xc81
104dc5bd18fSMichael Clark #define CSR_INSTRETH        0xc82
105dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3H    0xc83
106dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4H    0xc84
107dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5H    0xc85
108dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6H    0xc86
109dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7H    0xc87
110dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8H    0xc88
111dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9H    0xc89
112dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10H   0xc8a
113dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11H   0xc8b
114dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12H   0xc8c
115dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13H   0xc8d
116dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14H   0xc8e
117dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15H   0xc8f
118dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16H   0xc90
119dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17H   0xc91
120dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18H   0xc92
121dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19H   0xc93
122dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20H   0xc94
123dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21H   0xc95
124dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22H   0xc96
125dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23H   0xc97
126dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24H   0xc98
127dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25H   0xc99
128dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26H   0xc9a
129dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27H   0xc9b
130dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28H   0xc9c
131dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29H   0xc9d
132dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30H   0xc9e
133dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31H   0xc9f
134426f0348SMichael Clark 
135426f0348SMichael Clark /* Machine Timers and Counters */
136426f0348SMichael Clark #define CSR_MCYCLE          0xb00
137426f0348SMichael Clark #define CSR_MINSTRET        0xb02
138dc5bd18fSMichael Clark #define CSR_MCYCLEH         0xb80
139dc5bd18fSMichael Clark #define CSR_MINSTRETH       0xb82
140426f0348SMichael Clark 
141426f0348SMichael Clark /* Machine Information Registers */
142426f0348SMichael Clark #define CSR_MVENDORID       0xf11
143426f0348SMichael Clark #define CSR_MARCHID         0xf12
144426f0348SMichael Clark #define CSR_MIMPID          0xf13
145426f0348SMichael Clark #define CSR_MHARTID         0xf14
1463e6a417cSAtish Patra #define CSR_MCONFIGPTR      0xf15
147426f0348SMichael Clark 
148426f0348SMichael Clark /* Machine Trap Setup */
149426f0348SMichael Clark #define CSR_MSTATUS         0x300
150426f0348SMichael Clark #define CSR_MISA            0x301
151426f0348SMichael Clark #define CSR_MEDELEG         0x302
152426f0348SMichael Clark #define CSR_MIDELEG         0x303
153426f0348SMichael Clark #define CSR_MIE             0x304
154426f0348SMichael Clark #define CSR_MTVEC           0x305
155426f0348SMichael Clark #define CSR_MCOUNTEREN      0x306
156426f0348SMichael Clark 
157551fa7e8SAlistair Francis /* 32-bit only */
158551fa7e8SAlistair Francis #define CSR_MSTATUSH        0x310
159551fa7e8SAlistair Francis 
160426f0348SMichael Clark /* Machine Trap Handling */
161426f0348SMichael Clark #define CSR_MSCRATCH        0x340
162426f0348SMichael Clark #define CSR_MEPC            0x341
163426f0348SMichael Clark #define CSR_MCAUSE          0x342
1648e73df6aSJim Wilson #define CSR_MTVAL           0x343
165426f0348SMichael Clark #define CSR_MIP             0x344
166426f0348SMichael Clark 
167aa7508bbSAnup Patel /* Machine-Level Window to Indirectly Accessed Registers (AIA) */
168aa7508bbSAnup Patel #define CSR_MISELECT        0x350
169aa7508bbSAnup Patel #define CSR_MIREG           0x351
170aa7508bbSAnup Patel 
171aa7508bbSAnup Patel /* Machine-Level Interrupts (AIA) */
172aa7508bbSAnup Patel #define CSR_MTOPEI          0x35c
173df01af33SAnup Patel #define CSR_MTOPI           0xfb0
174aa7508bbSAnup Patel 
175aa7508bbSAnup Patel /* Virtual Interrupts for Supervisor Level (AIA) */
176aa7508bbSAnup Patel #define CSR_MVIEN           0x308
177aa7508bbSAnup Patel #define CSR_MVIP            0x309
178aa7508bbSAnup Patel 
179aa7508bbSAnup Patel /* Machine-Level High-Half CSRs (AIA) */
180aa7508bbSAnup Patel #define CSR_MIDELEGH        0x313
181aa7508bbSAnup Patel #define CSR_MIEH            0x314
182aa7508bbSAnup Patel #define CSR_MVIENH          0x318
183aa7508bbSAnup Patel #define CSR_MVIPH           0x319
184aa7508bbSAnup Patel #define CSR_MIPH            0x354
185aa7508bbSAnup Patel 
186426f0348SMichael Clark /* Supervisor Trap Setup */
187426f0348SMichael Clark #define CSR_SSTATUS         0x100
188426f0348SMichael Clark #define CSR_SIE             0x104
189426f0348SMichael Clark #define CSR_STVEC           0x105
190426f0348SMichael Clark #define CSR_SCOUNTEREN      0x106
191426f0348SMichael Clark 
19229a9ec9bSAtish Patra /* Supervisor Configuration CSRs */
19329a9ec9bSAtish Patra #define CSR_SENVCFG         0x10A
19429a9ec9bSAtish Patra 
1953bee0e40SMayuresh Chitale /* Supervisor state CSRs */
1963bee0e40SMayuresh Chitale #define CSR_SSTATEEN0       0x10C
1973bee0e40SMayuresh Chitale #define CSR_SSTATEEN1       0x10D
1983bee0e40SMayuresh Chitale #define CSR_SSTATEEN2       0x10E
1993bee0e40SMayuresh Chitale #define CSR_SSTATEEN3       0x10F
2003bee0e40SMayuresh Chitale 
201426f0348SMichael Clark /* Supervisor Trap Handling */
202426f0348SMichael Clark #define CSR_SSCRATCH        0x140
203426f0348SMichael Clark #define CSR_SEPC            0x141
204426f0348SMichael Clark #define CSR_SCAUSE          0x142
2058e73df6aSJim Wilson #define CSR_STVAL           0x143
206426f0348SMichael Clark #define CSR_SIP             0x144
207426f0348SMichael Clark 
20843888c2fSAtish Patra /* Sstc supervisor CSRs */
20943888c2fSAtish Patra #define CSR_STIMECMP        0x14D
21043888c2fSAtish Patra #define CSR_STIMECMPH       0x15D
21143888c2fSAtish Patra 
212426f0348SMichael Clark /* Supervisor Protection and Translation */
213426f0348SMichael Clark #define CSR_SPTBR           0x180
214426f0348SMichael Clark #define CSR_SATP            0x180
215426f0348SMichael Clark 
216aa7508bbSAnup Patel /* Supervisor-Level Window to Indirectly Accessed Registers (AIA) */
217aa7508bbSAnup Patel #define CSR_SISELECT        0x150
218aa7508bbSAnup Patel #define CSR_SIREG           0x151
219aa7508bbSAnup Patel 
220aa7508bbSAnup Patel /* Supervisor-Level Interrupts (AIA) */
221aa7508bbSAnup Patel #define CSR_STOPEI          0x15c
222df01af33SAnup Patel #define CSR_STOPI           0xdb0
223aa7508bbSAnup Patel 
224aa7508bbSAnup Patel /* Supervisor-Level High-Half CSRs (AIA) */
225aa7508bbSAnup Patel #define CSR_SIEH            0x114
226aa7508bbSAnup Patel #define CSR_SIPH            0x154
227aa7508bbSAnup Patel 
2287f8dcfebSAlistair Francis /* Hpervisor CSRs */
2297f8dcfebSAlistair Francis #define CSR_HSTATUS         0x600
2307f8dcfebSAlistair Francis #define CSR_HEDELEG         0x602
2317f8dcfebSAlistair Francis #define CSR_HIDELEG         0x603
232bd023ce3SAlistair Francis #define CSR_HIE             0x604
233bd023ce3SAlistair Francis #define CSR_HCOUNTEREN      0x606
23483028098SAlistair Francis #define CSR_HGEIE           0x607
235bd023ce3SAlistair Francis #define CSR_HTVAL           0x643
23683028098SAlistair Francis #define CSR_HVIP            0x645
237bd023ce3SAlistair Francis #define CSR_HIP             0x644
238bd023ce3SAlistair Francis #define CSR_HTINST          0x64A
23983028098SAlistair Francis #define CSR_HGEIP           0xE12
2407f8dcfebSAlistair Francis #define CSR_HGATP           0x680
241bd023ce3SAlistair Francis #define CSR_HTIMEDELTA      0x605
242bd023ce3SAlistair Francis #define CSR_HTIMEDELTAH     0x615
2437f8dcfebSAlistair Francis 
24429a9ec9bSAtish Patra /* Hypervisor Configuration CSRs */
24529a9ec9bSAtish Patra #define CSR_HENVCFG         0x60A
24629a9ec9bSAtish Patra #define CSR_HENVCFGH        0x61A
24729a9ec9bSAtish Patra 
2483bee0e40SMayuresh Chitale /* Hypervisor state CSRs */
2493bee0e40SMayuresh Chitale #define CSR_HSTATEEN0       0x60C
2503bee0e40SMayuresh Chitale #define CSR_HSTATEEN0H      0x61C
2513bee0e40SMayuresh Chitale #define CSR_HSTATEEN1       0x60D
2523bee0e40SMayuresh Chitale #define CSR_HSTATEEN1H      0x61D
2533bee0e40SMayuresh Chitale #define CSR_HSTATEEN2       0x60E
2543bee0e40SMayuresh Chitale #define CSR_HSTATEEN2H      0x61E
2553bee0e40SMayuresh Chitale #define CSR_HSTATEEN3       0x60F
2563bee0e40SMayuresh Chitale #define CSR_HSTATEEN3H      0x61F
2573bee0e40SMayuresh Chitale 
258bd023ce3SAlistair Francis /* Virtual CSRs */
259bd023ce3SAlistair Francis #define CSR_VSSTATUS        0x200
260bd023ce3SAlistair Francis #define CSR_VSIE            0x204
261bd023ce3SAlistair Francis #define CSR_VSTVEC          0x205
262bd023ce3SAlistair Francis #define CSR_VSSCRATCH       0x240
263bd023ce3SAlistair Francis #define CSR_VSEPC           0x241
264bd023ce3SAlistair Francis #define CSR_VSCAUSE         0x242
265bd023ce3SAlistair Francis #define CSR_VSTVAL          0x243
266bd023ce3SAlistair Francis #define CSR_VSIP            0x244
267bd023ce3SAlistair Francis #define CSR_VSATP           0x280
268bd023ce3SAlistair Francis 
2693ec0fe18SAtish Patra /* Sstc virtual CSRs */
2703ec0fe18SAtish Patra #define CSR_VSTIMECMP       0x24D
2713ec0fe18SAtish Patra #define CSR_VSTIMECMPH      0x25D
2723ec0fe18SAtish Patra 
273bd023ce3SAlistair Francis #define CSR_MTINST          0x34a
274bd023ce3SAlistair Francis #define CSR_MTVAL2          0x34b
275bd023ce3SAlistair Francis 
276aa7508bbSAnup Patel /* Virtual Interrupts and Interrupt Priorities (H-extension with AIA) */
277aa7508bbSAnup Patel #define CSR_HVIEN           0x608
278aa7508bbSAnup Patel #define CSR_HVICTL          0x609
279aa7508bbSAnup Patel #define CSR_HVIPRIO1        0x646
280aa7508bbSAnup Patel #define CSR_HVIPRIO2        0x647
281aa7508bbSAnup Patel 
282aa7508bbSAnup Patel /* VS-Level Window to Indirectly Accessed Registers (H-extension with AIA) */
283aa7508bbSAnup Patel #define CSR_VSISELECT       0x250
284aa7508bbSAnup Patel #define CSR_VSIREG          0x251
285aa7508bbSAnup Patel 
286aa7508bbSAnup Patel /* VS-Level Interrupts (H-extension with AIA) */
287aa7508bbSAnup Patel #define CSR_VSTOPEI         0x25c
288df01af33SAnup Patel #define CSR_VSTOPI          0xeb0
289aa7508bbSAnup Patel 
290aa7508bbSAnup Patel /* Hypervisor and VS-Level High-Half CSRs (H-extension with AIA) */
291aa7508bbSAnup Patel #define CSR_HIDELEGH        0x613
292aa7508bbSAnup Patel #define CSR_HVIENH          0x618
293aa7508bbSAnup Patel #define CSR_HVIPH           0x655
294aa7508bbSAnup Patel #define CSR_HVIPRIO1H       0x656
295aa7508bbSAnup Patel #define CSR_HVIPRIO2H       0x657
296aa7508bbSAnup Patel #define CSR_VSIEH           0x214
297aa7508bbSAnup Patel #define CSR_VSIPH           0x254
298aa7508bbSAnup Patel 
29929a9ec9bSAtish Patra /* Machine Configuration CSRs */
30029a9ec9bSAtish Patra #define CSR_MENVCFG         0x30A
30129a9ec9bSAtish Patra #define CSR_MENVCFGH        0x31A
30229a9ec9bSAtish Patra 
3033bee0e40SMayuresh Chitale /* Machine state CSRs */
3043bee0e40SMayuresh Chitale #define CSR_MSTATEEN0       0x30C
3053bee0e40SMayuresh Chitale #define CSR_MSTATEEN0H      0x31C
3063bee0e40SMayuresh Chitale #define CSR_MSTATEEN1       0x30D
3073bee0e40SMayuresh Chitale #define CSR_MSTATEEN1H      0x31D
3083bee0e40SMayuresh Chitale #define CSR_MSTATEEN2       0x30E
3093bee0e40SMayuresh Chitale #define CSR_MSTATEEN2H      0x31E
3103bee0e40SMayuresh Chitale #define CSR_MSTATEEN3       0x30F
3113bee0e40SMayuresh Chitale #define CSR_MSTATEEN3H      0x31F
3123bee0e40SMayuresh Chitale 
3133bee0e40SMayuresh Chitale /* Common defines for all smstateen */
3143bee0e40SMayuresh Chitale #define SMSTATEEN_MAX_COUNT 4
3153bee0e40SMayuresh Chitale #define SMSTATEEN0_CS       (1ULL << 0)
3163bee0e40SMayuresh Chitale #define SMSTATEEN0_FCSR     (1ULL << 1)
317ce3af0bbSWeiwei Li #define SMSTATEEN0_JVT      (1ULL << 2)
3183bee0e40SMayuresh Chitale #define SMSTATEEN0_HSCONTXT (1ULL << 57)
3193bee0e40SMayuresh Chitale #define SMSTATEEN0_IMSIC    (1ULL << 58)
3203bee0e40SMayuresh Chitale #define SMSTATEEN0_AIA      (1ULL << 59)
3213bee0e40SMayuresh Chitale #define SMSTATEEN0_SVSLCT   (1ULL << 60)
3223bee0e40SMayuresh Chitale #define SMSTATEEN0_HSENVCFG (1ULL << 62)
3233bee0e40SMayuresh Chitale #define SMSTATEEN_STATEEN   (1ULL << 63)
3243bee0e40SMayuresh Chitale 
325db9f1dacSHou Weiying /* Enhanced Physical Memory Protection (ePMP) */
326a44da25aSAlistair Francis #define CSR_MSECCFG         0x747
327a44da25aSAlistair Francis #define CSR_MSECCFGH        0x757
328426f0348SMichael Clark /* Physical Memory Protection */
329426f0348SMichael Clark #define CSR_PMPCFG0         0x3a0
330426f0348SMichael Clark #define CSR_PMPCFG1         0x3a1
331426f0348SMichael Clark #define CSR_PMPCFG2         0x3a2
332426f0348SMichael Clark #define CSR_PMPCFG3         0x3a3
333426f0348SMichael Clark #define CSR_PMPADDR0        0x3b0
334426f0348SMichael Clark #define CSR_PMPADDR1        0x3b1
335426f0348SMichael Clark #define CSR_PMPADDR2        0x3b2
336426f0348SMichael Clark #define CSR_PMPADDR3        0x3b3
337426f0348SMichael Clark #define CSR_PMPADDR4        0x3b4
338426f0348SMichael Clark #define CSR_PMPADDR5        0x3b5
339426f0348SMichael Clark #define CSR_PMPADDR6        0x3b6
340426f0348SMichael Clark #define CSR_PMPADDR7        0x3b7
341426f0348SMichael Clark #define CSR_PMPADDR8        0x3b8
342426f0348SMichael Clark #define CSR_PMPADDR9        0x3b9
343426f0348SMichael Clark #define CSR_PMPADDR10       0x3ba
344426f0348SMichael Clark #define CSR_PMPADDR11       0x3bb
345426f0348SMichael Clark #define CSR_PMPADDR12       0x3bc
346426f0348SMichael Clark #define CSR_PMPADDR13       0x3bd
347426f0348SMichael Clark #define CSR_PMPADDR14       0x3be
348426f0348SMichael Clark #define CSR_PMPADDR15       0x3bf
349426f0348SMichael Clark 
350426f0348SMichael Clark /* Debug/Trace Registers (shared with Debug Mode) */
351426f0348SMichael Clark #define CSR_TSELECT         0x7a0
352426f0348SMichael Clark #define CSR_TDATA1          0x7a1
353426f0348SMichael Clark #define CSR_TDATA2          0x7a2
354426f0348SMichael Clark #define CSR_TDATA3          0x7a3
35531b9798dSFrank Chang #define CSR_TINFO           0x7a4
3560c4e579aSAlvin Chang #define CSR_MCONTEXT        0x7a8
357426f0348SMichael Clark 
358426f0348SMichael Clark /* Debug Mode Registers */
359426f0348SMichael Clark #define CSR_DCSR            0x7b0
360426f0348SMichael Clark #define CSR_DPC             0x7b1
361426f0348SMichael Clark #define CSR_DSCRATCH        0x7b2
362426f0348SMichael Clark 
363426f0348SMichael Clark /* Performance Counters */
364426f0348SMichael Clark #define CSR_MHPMCOUNTER3    0xb03
365426f0348SMichael Clark #define CSR_MHPMCOUNTER4    0xb04
366426f0348SMichael Clark #define CSR_MHPMCOUNTER5    0xb05
367426f0348SMichael Clark #define CSR_MHPMCOUNTER6    0xb06
368426f0348SMichael Clark #define CSR_MHPMCOUNTER7    0xb07
369426f0348SMichael Clark #define CSR_MHPMCOUNTER8    0xb08
370426f0348SMichael Clark #define CSR_MHPMCOUNTER9    0xb09
371426f0348SMichael Clark #define CSR_MHPMCOUNTER10   0xb0a
372426f0348SMichael Clark #define CSR_MHPMCOUNTER11   0xb0b
373426f0348SMichael Clark #define CSR_MHPMCOUNTER12   0xb0c
374426f0348SMichael Clark #define CSR_MHPMCOUNTER13   0xb0d
375426f0348SMichael Clark #define CSR_MHPMCOUNTER14   0xb0e
376426f0348SMichael Clark #define CSR_MHPMCOUNTER15   0xb0f
377426f0348SMichael Clark #define CSR_MHPMCOUNTER16   0xb10
378426f0348SMichael Clark #define CSR_MHPMCOUNTER17   0xb11
379426f0348SMichael Clark #define CSR_MHPMCOUNTER18   0xb12
380426f0348SMichael Clark #define CSR_MHPMCOUNTER19   0xb13
381426f0348SMichael Clark #define CSR_MHPMCOUNTER20   0xb14
382426f0348SMichael Clark #define CSR_MHPMCOUNTER21   0xb15
383426f0348SMichael Clark #define CSR_MHPMCOUNTER22   0xb16
384426f0348SMichael Clark #define CSR_MHPMCOUNTER23   0xb17
385426f0348SMichael Clark #define CSR_MHPMCOUNTER24   0xb18
386426f0348SMichael Clark #define CSR_MHPMCOUNTER25   0xb19
387426f0348SMichael Clark #define CSR_MHPMCOUNTER26   0xb1a
388426f0348SMichael Clark #define CSR_MHPMCOUNTER27   0xb1b
389426f0348SMichael Clark #define CSR_MHPMCOUNTER28   0xb1c
390426f0348SMichael Clark #define CSR_MHPMCOUNTER29   0xb1d
391426f0348SMichael Clark #define CSR_MHPMCOUNTER30   0xb1e
392426f0348SMichael Clark #define CSR_MHPMCOUNTER31   0xb1f
393b1675eebSAtish Patra 
394b1675eebSAtish Patra /* Machine counter-inhibit register */
395b1675eebSAtish Patra #define CSR_MCOUNTINHIBIT   0x320
396b1675eebSAtish Patra 
397426f0348SMichael Clark #define CSR_MHPMEVENT3      0x323
398426f0348SMichael Clark #define CSR_MHPMEVENT4      0x324
399426f0348SMichael Clark #define CSR_MHPMEVENT5      0x325
400426f0348SMichael Clark #define CSR_MHPMEVENT6      0x326
401426f0348SMichael Clark #define CSR_MHPMEVENT7      0x327
402426f0348SMichael Clark #define CSR_MHPMEVENT8      0x328
403426f0348SMichael Clark #define CSR_MHPMEVENT9      0x329
404426f0348SMichael Clark #define CSR_MHPMEVENT10     0x32a
405426f0348SMichael Clark #define CSR_MHPMEVENT11     0x32b
406426f0348SMichael Clark #define CSR_MHPMEVENT12     0x32c
407426f0348SMichael Clark #define CSR_MHPMEVENT13     0x32d
408426f0348SMichael Clark #define CSR_MHPMEVENT14     0x32e
409426f0348SMichael Clark #define CSR_MHPMEVENT15     0x32f
410426f0348SMichael Clark #define CSR_MHPMEVENT16     0x330
411426f0348SMichael Clark #define CSR_MHPMEVENT17     0x331
412426f0348SMichael Clark #define CSR_MHPMEVENT18     0x332
413426f0348SMichael Clark #define CSR_MHPMEVENT19     0x333
414426f0348SMichael Clark #define CSR_MHPMEVENT20     0x334
415426f0348SMichael Clark #define CSR_MHPMEVENT21     0x335
416426f0348SMichael Clark #define CSR_MHPMEVENT22     0x336
417426f0348SMichael Clark #define CSR_MHPMEVENT23     0x337
418426f0348SMichael Clark #define CSR_MHPMEVENT24     0x338
419426f0348SMichael Clark #define CSR_MHPMEVENT25     0x339
420426f0348SMichael Clark #define CSR_MHPMEVENT26     0x33a
421426f0348SMichael Clark #define CSR_MHPMEVENT27     0x33b
422426f0348SMichael Clark #define CSR_MHPMEVENT28     0x33c
423426f0348SMichael Clark #define CSR_MHPMEVENT29     0x33d
424426f0348SMichael Clark #define CSR_MHPMEVENT30     0x33e
425426f0348SMichael Clark #define CSR_MHPMEVENT31     0x33f
42614664483SAtish Patra 
42714664483SAtish Patra #define CSR_MHPMEVENT3H     0x723
42814664483SAtish Patra #define CSR_MHPMEVENT4H     0x724
42914664483SAtish Patra #define CSR_MHPMEVENT5H     0x725
43014664483SAtish Patra #define CSR_MHPMEVENT6H     0x726
43114664483SAtish Patra #define CSR_MHPMEVENT7H     0x727
43214664483SAtish Patra #define CSR_MHPMEVENT8H     0x728
43314664483SAtish Patra #define CSR_MHPMEVENT9H     0x729
43414664483SAtish Patra #define CSR_MHPMEVENT10H    0x72a
43514664483SAtish Patra #define CSR_MHPMEVENT11H    0x72b
43614664483SAtish Patra #define CSR_MHPMEVENT12H    0x72c
43714664483SAtish Patra #define CSR_MHPMEVENT13H    0x72d
43814664483SAtish Patra #define CSR_MHPMEVENT14H    0x72e
43914664483SAtish Patra #define CSR_MHPMEVENT15H    0x72f
44014664483SAtish Patra #define CSR_MHPMEVENT16H    0x730
44114664483SAtish Patra #define CSR_MHPMEVENT17H    0x731
44214664483SAtish Patra #define CSR_MHPMEVENT18H    0x732
44314664483SAtish Patra #define CSR_MHPMEVENT19H    0x733
44414664483SAtish Patra #define CSR_MHPMEVENT20H    0x734
44514664483SAtish Patra #define CSR_MHPMEVENT21H    0x735
44614664483SAtish Patra #define CSR_MHPMEVENT22H    0x736
44714664483SAtish Patra #define CSR_MHPMEVENT23H    0x737
44814664483SAtish Patra #define CSR_MHPMEVENT24H    0x738
44914664483SAtish Patra #define CSR_MHPMEVENT25H    0x739
45014664483SAtish Patra #define CSR_MHPMEVENT26H    0x73a
45114664483SAtish Patra #define CSR_MHPMEVENT27H    0x73b
45214664483SAtish Patra #define CSR_MHPMEVENT28H    0x73c
45314664483SAtish Patra #define CSR_MHPMEVENT29H    0x73d
45414664483SAtish Patra #define CSR_MHPMEVENT30H    0x73e
45514664483SAtish Patra #define CSR_MHPMEVENT31H    0x73f
45614664483SAtish Patra 
457dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER3H   0xb83
458dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER4H   0xb84
459dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER5H   0xb85
460dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER6H   0xb86
461dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER7H   0xb87
462dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER8H   0xb88
463dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER9H   0xb89
464dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER10H  0xb8a
465dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER11H  0xb8b
466dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER12H  0xb8c
467dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER13H  0xb8d
468dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER14H  0xb8e
469dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER15H  0xb8f
470dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER16H  0xb90
471dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER17H  0xb91
472dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER18H  0xb92
473dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER19H  0xb93
474dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER20H  0xb94
475dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER21H  0xb95
476dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER22H  0xb96
477dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER23H  0xb97
478dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER24H  0xb98
479dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER25H  0xb99
480dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER26H  0xb9a
481dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER27H  0xb9b
482dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER28H  0xb9c
483dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER29H  0xb9d
484dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER30H  0xb9e
485dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER31H  0xb9f
486dc5bd18fSMichael Clark 
487138b5c5fSAlexey Baturo /*
488138b5c5fSAlexey Baturo  * User PointerMasking registers
489138b5c5fSAlexey Baturo  * NB: actual CSR numbers might be changed in future
490138b5c5fSAlexey Baturo  */
491138b5c5fSAlexey Baturo #define CSR_UMTE            0x4c0
492138b5c5fSAlexey Baturo #define CSR_UPMMASK         0x4c1
493138b5c5fSAlexey Baturo #define CSR_UPMBASE         0x4c2
494138b5c5fSAlexey Baturo 
495138b5c5fSAlexey Baturo /*
496138b5c5fSAlexey Baturo  * Machine PointerMasking registers
497138b5c5fSAlexey Baturo  * NB: actual CSR numbers might be changed in future
498138b5c5fSAlexey Baturo  */
499138b5c5fSAlexey Baturo #define CSR_MMTE            0x3c0
500138b5c5fSAlexey Baturo #define CSR_MPMMASK         0x3c1
501138b5c5fSAlexey Baturo #define CSR_MPMBASE         0x3c2
502138b5c5fSAlexey Baturo 
503138b5c5fSAlexey Baturo /*
504138b5c5fSAlexey Baturo  * Supervisor PointerMaster registers
505138b5c5fSAlexey Baturo  * NB: actual CSR numbers might be changed in future
506138b5c5fSAlexey Baturo  */
507138b5c5fSAlexey Baturo #define CSR_SMTE            0x1c0
508138b5c5fSAlexey Baturo #define CSR_SPMMASK         0x1c1
509138b5c5fSAlexey Baturo #define CSR_SPMBASE         0x1c2
510138b5c5fSAlexey Baturo 
511138b5c5fSAlexey Baturo /*
512138b5c5fSAlexey Baturo  * Hypervisor PointerMaster registers
513138b5c5fSAlexey Baturo  * NB: actual CSR numbers might be changed in future
514138b5c5fSAlexey Baturo  */
515138b5c5fSAlexey Baturo #define CSR_VSMTE           0x2c0
516138b5c5fSAlexey Baturo #define CSR_VSPMMASK        0x2c1
517138b5c5fSAlexey Baturo #define CSR_VSPMBASE        0x2c2
51814664483SAtish Patra #define CSR_SCOUNTOVF       0xda0
519138b5c5fSAlexey Baturo 
52077442380SWeiwei Li /* Crypto Extension */
52177442380SWeiwei Li #define CSR_SEED            0x015
52277442380SWeiwei Li 
523ce3af0bbSWeiwei Li /* Zcmt Extension */
524ce3af0bbSWeiwei Li #define CSR_JVT             0x017
525ce3af0bbSWeiwei Li 
526426f0348SMichael Clark /* mstatus CSR bits */
527dc5bd18fSMichael Clark #define MSTATUS_UIE         0x00000001
528dc5bd18fSMichael Clark #define MSTATUS_SIE         0x00000002
529dc5bd18fSMichael Clark #define MSTATUS_MIE         0x00000008
530dc5bd18fSMichael Clark #define MSTATUS_UPIE        0x00000010
531dc5bd18fSMichael Clark #define MSTATUS_SPIE        0x00000020
53243a96588SYifei Jiang #define MSTATUS_UBE         0x00000040
533dc5bd18fSMichael Clark #define MSTATUS_MPIE        0x00000080
534dc5bd18fSMichael Clark #define MSTATUS_SPP         0x00000100
53561b4b69dSLIU Zhiwei #define MSTATUS_VS          0x00000600
536dc5bd18fSMichael Clark #define MSTATUS_MPP         0x00001800
537dc5bd18fSMichael Clark #define MSTATUS_FS          0x00006000
538dc5bd18fSMichael Clark #define MSTATUS_XS          0x00018000
539dc5bd18fSMichael Clark #define MSTATUS_MPRV        0x00020000
540dc5bd18fSMichael Clark #define MSTATUS_SUM         0x00040000 /* since: priv-1.10 */
541dc5bd18fSMichael Clark #define MSTATUS_MXR         0x00080000
542dc5bd18fSMichael Clark #define MSTATUS_TVM         0x00100000 /* since: priv-1.10 */
54352957745SAlex Richardson #define MSTATUS_TW          0x00200000 /* since: priv-1.10 */
54452957745SAlex Richardson #define MSTATUS_TSR         0x00400000 /* since: priv-1.10 */
5459034e90aSAlistair Francis #define MSTATUS_GVA         0x4000000000ULL
54649aaa3e5SAlistair Francis #define MSTATUS_MPV         0x8000000000ULL
547dc5bd18fSMichael Clark 
548dc5bd18fSMichael Clark #define MSTATUS64_UXL       0x0000000300000000ULL
549dc5bd18fSMichael Clark #define MSTATUS64_SXL       0x0000000C00000000ULL
550dc5bd18fSMichael Clark 
551dc5bd18fSMichael Clark #define MSTATUS32_SD        0x80000000
552dc5bd18fSMichael Clark #define MSTATUS64_SD        0x8000000000000000ULL
553457c360fSFrédéric Pétrot #define MSTATUSH128_SD      0x8000000000000000ULL
554dc5bd18fSMichael Clark 
555f18637cdSMichael Clark #define MISA32_MXL          0xC0000000
556f18637cdSMichael Clark #define MISA64_MXL          0xC000000000000000ULL
557f18637cdSMichael Clark 
55899bc874fSRichard Henderson typedef enum {
55999bc874fSRichard Henderson     MXL_RV32  = 1,
56099bc874fSRichard Henderson     MXL_RV64  = 2,
56199bc874fSRichard Henderson     MXL_RV128 = 3,
56299bc874fSRichard Henderson } RISCVMXL;
563f18637cdSMichael Clark 
564426f0348SMichael Clark /* sstatus CSR bits */
565dc5bd18fSMichael Clark #define SSTATUS_UIE         0x00000001
566dc5bd18fSMichael Clark #define SSTATUS_SIE         0x00000002
567dc5bd18fSMichael Clark #define SSTATUS_UPIE        0x00000010
568dc5bd18fSMichael Clark #define SSTATUS_SPIE        0x00000020
569dc5bd18fSMichael Clark #define SSTATUS_SPP         0x00000100
57089a81e37SLIU Zhiwei #define SSTATUS_VS          0x00000600
571dc5bd18fSMichael Clark #define SSTATUS_FS          0x00006000
572dc5bd18fSMichael Clark #define SSTATUS_XS          0x00018000
573dc5bd18fSMichael Clark #define SSTATUS_SUM         0x00040000 /* since: priv-1.10 */
574dc5bd18fSMichael Clark #define SSTATUS_MXR         0x00080000
575dc5bd18fSMichael Clark 
576457c360fSFrédéric Pétrot #define SSTATUS64_UXL       0x0000000300000000ULL
577457c360fSFrédéric Pétrot 
578dc5bd18fSMichael Clark #define SSTATUS32_SD        0x80000000
579dc5bd18fSMichael Clark #define SSTATUS64_SD        0x8000000000000000ULL
580dc5bd18fSMichael Clark 
581d28b15a4SAlistair Francis /* hstatus CSR bits */
582543ba531SAlistair Francis #define HSTATUS_VSBE         0x00000020
583543ba531SAlistair Francis #define HSTATUS_GVA          0x00000040
584d28b15a4SAlistair Francis #define HSTATUS_SPV          0x00000080
585543ba531SAlistair Francis #define HSTATUS_SPVP         0x00000100
586543ba531SAlistair Francis #define HSTATUS_HU           0x00000200
587543ba531SAlistair Francis #define HSTATUS_VGEIN        0x0003F000
588d28b15a4SAlistair Francis #define HSTATUS_VTVM         0x00100000
589719f0f60SJose Martins #define HSTATUS_VTW          0x00200000
590d28b15a4SAlistair Francis #define HSTATUS_VTSR         0x00400000
591543ba531SAlistair Francis #define HSTATUS_VSXL         0x300000000
592d28b15a4SAlistair Francis 
593d28b15a4SAlistair Francis #define HSTATUS32_WPRI       0xFF8FF87E
594d28b15a4SAlistair Francis #define HSTATUS64_WPRI       0xFFFFFFFFFF8FF87EULL
595d28b15a4SAlistair Francis 
596db70794eSBin Meng #define COUNTEREN_CY         (1 << 0)
597db70794eSBin Meng #define COUNTEREN_TM         (1 << 1)
598db70794eSBin Meng #define COUNTEREN_IR         (1 << 2)
599db70794eSBin Meng #define COUNTEREN_HPM3       (1 << 3)
600e39a8320SAlistair Francis 
601f310df58SLIU Zhiwei /* vsstatus CSR bits */
602f310df58SLIU Zhiwei #define VSSTATUS64_UXL       0x0000000300000000ULL
603f310df58SLIU Zhiwei 
604426f0348SMichael Clark /* Privilege modes */
605dc5bd18fSMichael Clark #define PRV_U 0
606dc5bd18fSMichael Clark #define PRV_S 1
60744b8f74bSWeiwei Li #define PRV_RESERVED 2
608dc5bd18fSMichael Clark #define PRV_M 3
609dc5bd18fSMichael Clark 
610426f0348SMichael Clark /* RV32 satp CSR field masks */
611dc5bd18fSMichael Clark #define SATP32_MODE         0x80000000
612dc5bd18fSMichael Clark #define SATP32_ASID         0x7fc00000
613dc5bd18fSMichael Clark #define SATP32_PPN          0x003fffff
614dc5bd18fSMichael Clark 
615426f0348SMichael Clark /* RV64 satp CSR field masks */
616dc5bd18fSMichael Clark #define SATP64_MODE         0xF000000000000000ULL
617dc5bd18fSMichael Clark #define SATP64_ASID         0x0FFFF00000000000ULL
618dc5bd18fSMichael Clark #define SATP64_PPN          0x00000FFFFFFFFFFFULL
619dc5bd18fSMichael Clark 
620426f0348SMichael Clark /* VM modes (satp.mode) privileged ISA 1.10 */
621426f0348SMichael Clark #define VM_1_10_MBARE       0
622426f0348SMichael Clark #define VM_1_10_SV32        1
623426f0348SMichael Clark #define VM_1_10_SV39        8
624426f0348SMichael Clark #define VM_1_10_SV48        9
625426f0348SMichael Clark #define VM_1_10_SV57        10
626426f0348SMichael Clark #define VM_1_10_SV64        11
627dc5bd18fSMichael Clark 
628426f0348SMichael Clark /* Page table entry (PTE) fields */
629dc5bd18fSMichael Clark #define PTE_V               0x001 /* Valid */
630dc5bd18fSMichael Clark #define PTE_R               0x002 /* Read */
631dc5bd18fSMichael Clark #define PTE_W               0x004 /* Write */
632dc5bd18fSMichael Clark #define PTE_X               0x008 /* Execute */
633dc5bd18fSMichael Clark #define PTE_U               0x010 /* User */
634dc5bd18fSMichael Clark #define PTE_G               0x020 /* Global */
635dc5bd18fSMichael Clark #define PTE_A               0x040 /* Accessed */
636dc5bd18fSMichael Clark #define PTE_D               0x080 /* Dirty */
637dc5bd18fSMichael Clark #define PTE_SOFT            0x300 /* Reserved for Software */
638bbce8ba8SWeiwei Li #define PTE_PBMT            0x6000000000000000ULL /* Page-based memory types */
6392bacb224SWeiwei Li #define PTE_N               0x8000000000000000ULL /* NAPOT translation */
640190e9f8eSAlexandre Ghiti #define PTE_RESERVED        0x1FC0000000000000ULL /* Reserved bits */
641bbce8ba8SWeiwei Li #define PTE_ATTR            (PTE_N | PTE_PBMT) /* All attributes bits */
642dc5bd18fSMichael Clark 
643426f0348SMichael Clark /* Page table PPN shift amount */
644dc5bd18fSMichael Clark #define PTE_PPN_SHIFT       10
645426f0348SMichael Clark 
64605e6ca5eSGuo Ren /* Page table PPN mask */
64705e6ca5eSGuo Ren #define PTE_PPN_MASK        0x3FFFFFFFFFFC00ULL
64805e6ca5eSGuo Ren 
649426f0348SMichael Clark /* Leaf page shift amount */
650426f0348SMichael Clark #define PGSHIFT             12
651426f0348SMichael Clark 
65242fe7499SMichael Tokarev /* Default Reset Vector address */
653426f0348SMichael Clark #define DEFAULT_RSTVEC      0x1000
654426f0348SMichael Clark 
655426f0348SMichael Clark /* Exception causes */
656330d2ae3SAlistair Francis typedef enum RISCVException {
657330d2ae3SAlistair Francis     RISCV_EXCP_NONE = -1, /* sentinel value */
658330d2ae3SAlistair Francis     RISCV_EXCP_INST_ADDR_MIS = 0x0,
659330d2ae3SAlistair Francis     RISCV_EXCP_INST_ACCESS_FAULT = 0x1,
660330d2ae3SAlistair Francis     RISCV_EXCP_ILLEGAL_INST = 0x2,
661330d2ae3SAlistair Francis     RISCV_EXCP_BREAKPOINT = 0x3,
662330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_ADDR_MIS = 0x4,
663330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_ACCESS_FAULT = 0x5,
664330d2ae3SAlistair Francis     RISCV_EXCP_STORE_AMO_ADDR_MIS = 0x6,
665330d2ae3SAlistair Francis     RISCV_EXCP_STORE_AMO_ACCESS_FAULT = 0x7,
666330d2ae3SAlistair Francis     RISCV_EXCP_U_ECALL = 0x8,
667330d2ae3SAlistair Francis     RISCV_EXCP_S_ECALL = 0x9,
668330d2ae3SAlistair Francis     RISCV_EXCP_VS_ECALL = 0xa,
669330d2ae3SAlistair Francis     RISCV_EXCP_M_ECALL = 0xb,
670330d2ae3SAlistair Francis     RISCV_EXCP_INST_PAGE_FAULT = 0xc, /* since: priv-1.10.0 */
671330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_PAGE_FAULT = 0xd, /* since: priv-1.10.0 */
672330d2ae3SAlistair Francis     RISCV_EXCP_STORE_PAGE_FAULT = 0xf, /* since: priv-1.10.0 */
673330d2ae3SAlistair Francis     RISCV_EXCP_INST_GUEST_PAGE_FAULT = 0x14,
674330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_GUEST_ACCESS_FAULT = 0x15,
675330d2ae3SAlistair Francis     RISCV_EXCP_VIRT_INSTRUCTION_FAULT = 0x16,
676330d2ae3SAlistair Francis     RISCV_EXCP_STORE_GUEST_AMO_ACCESS_FAULT = 0x17,
677ba7a1c52SClément Léger     RISCV_EXCP_SEMIHOST = 0x3f,
678330d2ae3SAlistair Francis } RISCVException;
679426f0348SMichael Clark 
680426f0348SMichael Clark #define RISCV_EXCP_INT_FLAG                0x80000000
681426f0348SMichael Clark #define RISCV_EXCP_INT_MASK                0x7fffffff
682426f0348SMichael Clark 
683426f0348SMichael Clark /* Interrupt causes */
684426f0348SMichael Clark #define IRQ_U_SOFT                         0
685426f0348SMichael Clark #define IRQ_S_SOFT                         1
686205377f8SAlistair Francis #define IRQ_VS_SOFT                        2
687426f0348SMichael Clark #define IRQ_M_SOFT                         3
688426f0348SMichael Clark #define IRQ_U_TIMER                        4
689426f0348SMichael Clark #define IRQ_S_TIMER                        5
690205377f8SAlistair Francis #define IRQ_VS_TIMER                       6
691426f0348SMichael Clark #define IRQ_M_TIMER                        7
692426f0348SMichael Clark #define IRQ_U_EXT                          8
693426f0348SMichael Clark #define IRQ_S_EXT                          9
694205377f8SAlistair Francis #define IRQ_VS_EXT                         10
695426f0348SMichael Clark #define IRQ_M_EXT                          11
696881df35dSAnup Patel #define IRQ_S_GEXT                         12
69714664483SAtish Patra #define IRQ_PMU_OVF                        13
698*92c82a12SRajnesh Kanwal #define IRQ_LOCAL_MAX                      64
699*92c82a12SRajnesh Kanwal /* -1 is due to bit zero of hgeip and hgeie being ROZ. */
700cd032fe7SAnup Patel #define IRQ_LOCAL_GUEST_MAX                (TARGET_LONG_BITS - 1)
701426f0348SMichael Clark 
702426f0348SMichael Clark /* mip masks */
703426f0348SMichael Clark #define MIP_USIP                           (1 << IRQ_U_SOFT)
704426f0348SMichael Clark #define MIP_SSIP                           (1 << IRQ_S_SOFT)
705205377f8SAlistair Francis #define MIP_VSSIP                          (1 << IRQ_VS_SOFT)
706426f0348SMichael Clark #define MIP_MSIP                           (1 << IRQ_M_SOFT)
707426f0348SMichael Clark #define MIP_UTIP                           (1 << IRQ_U_TIMER)
708426f0348SMichael Clark #define MIP_STIP                           (1 << IRQ_S_TIMER)
709205377f8SAlistair Francis #define MIP_VSTIP                          (1 << IRQ_VS_TIMER)
710426f0348SMichael Clark #define MIP_MTIP                           (1 << IRQ_M_TIMER)
711426f0348SMichael Clark #define MIP_UEIP                           (1 << IRQ_U_EXT)
712426f0348SMichael Clark #define MIP_SEIP                           (1 << IRQ_S_EXT)
713205377f8SAlistair Francis #define MIP_VSEIP                          (1 << IRQ_VS_EXT)
714426f0348SMichael Clark #define MIP_MEIP                           (1 << IRQ_M_EXT)
715881df35dSAnup Patel #define MIP_SGEIP                          (1 << IRQ_S_GEXT)
71614664483SAtish Patra #define MIP_LCOFIP                         (1 << IRQ_PMU_OVF)
717426f0348SMichael Clark 
718426f0348SMichael Clark /* sip masks */
719426f0348SMichael Clark #define SIP_SSIP                           MIP_SSIP
720426f0348SMichael Clark #define SIP_STIP                           MIP_STIP
721426f0348SMichael Clark #define SIP_SEIP                           MIP_SEIP
72214664483SAtish Patra #define SIP_LCOFIP                         MIP_LCOFIP
723f91005e1SMarkus Armbruster 
72466e594f2SAlistair Francis /* MIE masks */
72566e594f2SAlistair Francis #define MIE_SEIE                           (1 << IRQ_S_EXT)
72666e594f2SAlistair Francis #define MIE_UEIE                           (1 << IRQ_U_EXT)
72766e594f2SAlistair Francis #define MIE_STIE                           (1 << IRQ_S_TIMER)
72866e594f2SAlistair Francis #define MIE_UTIE                           (1 << IRQ_U_TIMER)
72966e594f2SAlistair Francis #define MIE_SSIE                           (1 << IRQ_S_SOFT)
73066e594f2SAlistair Francis #define MIE_USIE                           (1 << IRQ_U_SOFT)
731138b5c5fSAlexey Baturo 
7321697837eSRajnesh Kanwal /* Machine constants */
7331697837eSRajnesh Kanwal #define M_MODE_INTERRUPTS  ((uint64_t)(MIP_MSIP | MIP_MTIP | MIP_MEIP))
7341697837eSRajnesh Kanwal #define S_MODE_INTERRUPTS  ((uint64_t)(MIP_SSIP | MIP_STIP | MIP_SEIP))
7351697837eSRajnesh Kanwal #define VS_MODE_INTERRUPTS ((uint64_t)(MIP_VSSIP | MIP_VSTIP | MIP_VSEIP))
7361697837eSRajnesh Kanwal #define HS_MODE_INTERRUPTS ((uint64_t)(MIP_SGEIP | VS_MODE_INTERRUPTS))
7371697837eSRajnesh Kanwal 
738138b5c5fSAlexey Baturo /* General PointerMasking CSR bits */
739138b5c5fSAlexey Baturo #define PM_ENABLE       0x00000001ULL
740138b5c5fSAlexey Baturo #define PM_CURRENT      0x00000002ULL
741138b5c5fSAlexey Baturo #define PM_INSN         0x00000004ULL
742138b5c5fSAlexey Baturo 
74342fe7499SMichael Tokarev /* Execution environment configuration bits */
74429a9ec9bSAtish Patra #define MENVCFG_FIOM                       BIT(0)
74529a9ec9bSAtish Patra #define MENVCFG_CBIE                       (3UL << 4)
74629a9ec9bSAtish Patra #define MENVCFG_CBCFE                      BIT(6)
74729a9ec9bSAtish Patra #define MENVCFG_CBZE                       BIT(7)
748ed67d637SWeiwei Li #define MENVCFG_ADUE                       (1ULL << 61)
74929a9ec9bSAtish Patra #define MENVCFG_PBMTE                      (1ULL << 62)
75029a9ec9bSAtish Patra #define MENVCFG_STCE                       (1ULL << 63)
75129a9ec9bSAtish Patra 
75229a9ec9bSAtish Patra /* For RV32 */
753ed67d637SWeiwei Li #define MENVCFGH_ADUE                      BIT(29)
75429a9ec9bSAtish Patra #define MENVCFGH_PBMTE                     BIT(30)
75529a9ec9bSAtish Patra #define MENVCFGH_STCE                      BIT(31)
75629a9ec9bSAtish Patra 
75729a9ec9bSAtish Patra #define SENVCFG_FIOM                       MENVCFG_FIOM
75829a9ec9bSAtish Patra #define SENVCFG_CBIE                       MENVCFG_CBIE
75929a9ec9bSAtish Patra #define SENVCFG_CBCFE                      MENVCFG_CBCFE
76029a9ec9bSAtish Patra #define SENVCFG_CBZE                       MENVCFG_CBZE
76129a9ec9bSAtish Patra 
76229a9ec9bSAtish Patra #define HENVCFG_FIOM                       MENVCFG_FIOM
76329a9ec9bSAtish Patra #define HENVCFG_CBIE                       MENVCFG_CBIE
76429a9ec9bSAtish Patra #define HENVCFG_CBCFE                      MENVCFG_CBCFE
76529a9ec9bSAtish Patra #define HENVCFG_CBZE                       MENVCFG_CBZE
766ed67d637SWeiwei Li #define HENVCFG_ADUE                       MENVCFG_ADUE
76729a9ec9bSAtish Patra #define HENVCFG_PBMTE                      MENVCFG_PBMTE
76829a9ec9bSAtish Patra #define HENVCFG_STCE                       MENVCFG_STCE
76929a9ec9bSAtish Patra 
77029a9ec9bSAtish Patra /* For RV32 */
771ed67d637SWeiwei Li #define HENVCFGH_ADUE                       MENVCFGH_ADUE
77229a9ec9bSAtish Patra #define HENVCFGH_PBMTE                      MENVCFGH_PBMTE
77329a9ec9bSAtish Patra #define HENVCFGH_STCE                       MENVCFGH_STCE
77429a9ec9bSAtish Patra 
775138b5c5fSAlexey Baturo /* Offsets for every pair of control bits per each priv level */
776138b5c5fSAlexey Baturo #define XS_OFFSET    0ULL
777138b5c5fSAlexey Baturo #define U_OFFSET     2ULL
778138b5c5fSAlexey Baturo #define S_OFFSET     5ULL
779138b5c5fSAlexey Baturo #define M_OFFSET     8ULL
780138b5c5fSAlexey Baturo 
78142967f40SLIU Zhiwei #define PM_XS_BITS   (EXT_STATUS_MASK << XS_OFFSET)
782138b5c5fSAlexey Baturo #define U_PM_ENABLE  (PM_ENABLE  << U_OFFSET)
783138b5c5fSAlexey Baturo #define U_PM_CURRENT (PM_CURRENT << U_OFFSET)
784138b5c5fSAlexey Baturo #define U_PM_INSN    (PM_INSN    << U_OFFSET)
785138b5c5fSAlexey Baturo #define S_PM_ENABLE  (PM_ENABLE  << S_OFFSET)
786138b5c5fSAlexey Baturo #define S_PM_CURRENT (PM_CURRENT << S_OFFSET)
787138b5c5fSAlexey Baturo #define S_PM_INSN    (PM_INSN    << S_OFFSET)
788138b5c5fSAlexey Baturo #define M_PM_ENABLE  (PM_ENABLE  << M_OFFSET)
789138b5c5fSAlexey Baturo #define M_PM_CURRENT (PM_CURRENT << M_OFFSET)
790138b5c5fSAlexey Baturo #define M_PM_INSN    (PM_INSN    << M_OFFSET)
791138b5c5fSAlexey Baturo 
792138b5c5fSAlexey Baturo /* mmte CSR bits */
793138b5c5fSAlexey Baturo #define MMTE_PM_XS_BITS     PM_XS_BITS
794138b5c5fSAlexey Baturo #define MMTE_U_PM_ENABLE    U_PM_ENABLE
795138b5c5fSAlexey Baturo #define MMTE_U_PM_CURRENT   U_PM_CURRENT
796138b5c5fSAlexey Baturo #define MMTE_U_PM_INSN      U_PM_INSN
797138b5c5fSAlexey Baturo #define MMTE_S_PM_ENABLE    S_PM_ENABLE
798138b5c5fSAlexey Baturo #define MMTE_S_PM_CURRENT   S_PM_CURRENT
799138b5c5fSAlexey Baturo #define MMTE_S_PM_INSN      S_PM_INSN
800138b5c5fSAlexey Baturo #define MMTE_M_PM_ENABLE    M_PM_ENABLE
801138b5c5fSAlexey Baturo #define MMTE_M_PM_CURRENT   M_PM_CURRENT
802138b5c5fSAlexey Baturo #define MMTE_M_PM_INSN      M_PM_INSN
803138b5c5fSAlexey Baturo #define MMTE_MASK    (MMTE_U_PM_ENABLE | MMTE_U_PM_CURRENT | MMTE_U_PM_INSN | \
804138b5c5fSAlexey Baturo                       MMTE_S_PM_ENABLE | MMTE_S_PM_CURRENT | MMTE_S_PM_INSN | \
805138b5c5fSAlexey Baturo                       MMTE_M_PM_ENABLE | MMTE_M_PM_CURRENT | MMTE_M_PM_INSN | \
806138b5c5fSAlexey Baturo                       MMTE_PM_XS_BITS)
807138b5c5fSAlexey Baturo 
808138b5c5fSAlexey Baturo /* (v)smte CSR bits */
809138b5c5fSAlexey Baturo #define SMTE_PM_XS_BITS     PM_XS_BITS
810138b5c5fSAlexey Baturo #define SMTE_U_PM_ENABLE    U_PM_ENABLE
811138b5c5fSAlexey Baturo #define SMTE_U_PM_CURRENT   U_PM_CURRENT
812138b5c5fSAlexey Baturo #define SMTE_U_PM_INSN      U_PM_INSN
813138b5c5fSAlexey Baturo #define SMTE_S_PM_ENABLE    S_PM_ENABLE
814138b5c5fSAlexey Baturo #define SMTE_S_PM_CURRENT   S_PM_CURRENT
815138b5c5fSAlexey Baturo #define SMTE_S_PM_INSN      S_PM_INSN
816138b5c5fSAlexey Baturo #define SMTE_MASK    (SMTE_U_PM_ENABLE | SMTE_U_PM_CURRENT | SMTE_U_PM_INSN | \
817138b5c5fSAlexey Baturo                       SMTE_S_PM_ENABLE | SMTE_S_PM_CURRENT | SMTE_S_PM_INSN | \
818138b5c5fSAlexey Baturo                       SMTE_PM_XS_BITS)
819138b5c5fSAlexey Baturo 
820138b5c5fSAlexey Baturo /* umte CSR bits */
821138b5c5fSAlexey Baturo #define UMTE_U_PM_ENABLE    U_PM_ENABLE
822138b5c5fSAlexey Baturo #define UMTE_U_PM_CURRENT   U_PM_CURRENT
823138b5c5fSAlexey Baturo #define UMTE_U_PM_INSN      U_PM_INSN
824138b5c5fSAlexey Baturo #define UMTE_MASK     (UMTE_U_PM_ENABLE | MMTE_U_PM_CURRENT | UMTE_U_PM_INSN)
825138b5c5fSAlexey Baturo 
826aa7508bbSAnup Patel /* MISELECT, SISELECT, and VSISELECT bits (AIA) */
827aa7508bbSAnup Patel #define ISELECT_IPRIO0                     0x30
828aa7508bbSAnup Patel #define ISELECT_IPRIO15                    0x3f
829aa7508bbSAnup Patel #define ISELECT_IMSIC_EIDELIVERY           0x70
830aa7508bbSAnup Patel #define ISELECT_IMSIC_EITHRESHOLD          0x72
831aa7508bbSAnup Patel #define ISELECT_IMSIC_EIP0                 0x80
832aa7508bbSAnup Patel #define ISELECT_IMSIC_EIP63                0xbf
833aa7508bbSAnup Patel #define ISELECT_IMSIC_EIE0                 0xc0
834aa7508bbSAnup Patel #define ISELECT_IMSIC_EIE63                0xff
835aa7508bbSAnup Patel #define ISELECT_IMSIC_FIRST                ISELECT_IMSIC_EIDELIVERY
836aa7508bbSAnup Patel #define ISELECT_IMSIC_LAST                 ISELECT_IMSIC_EIE63
837aa7508bbSAnup Patel #define ISELECT_MASK                       0x1ff
838aa7508bbSAnup Patel 
839aa7508bbSAnup Patel /* Dummy [M|S|VS]ISELECT value for emulating [M|S|VS]TOPEI CSRs */
840aa7508bbSAnup Patel #define ISELECT_IMSIC_TOPEI                (ISELECT_MASK + 1)
841aa7508bbSAnup Patel 
842aa7508bbSAnup Patel /* IMSIC bits (AIA) */
843aa7508bbSAnup Patel #define IMSIC_TOPEI_IID_SHIFT              16
844aa7508bbSAnup Patel #define IMSIC_TOPEI_IID_MASK               0x7ff
845aa7508bbSAnup Patel #define IMSIC_TOPEI_IPRIO_MASK             0x7ff
846aa7508bbSAnup Patel #define IMSIC_EIPx_BITS                    32
847aa7508bbSAnup Patel #define IMSIC_EIEx_BITS                    32
848aa7508bbSAnup Patel 
849aa7508bbSAnup Patel /* MTOPI and STOPI bits (AIA) */
850aa7508bbSAnup Patel #define TOPI_IID_SHIFT                     16
851aa7508bbSAnup Patel #define TOPI_IID_MASK                      0xfff
852aa7508bbSAnup Patel #define TOPI_IPRIO_MASK                    0xff
853aa7508bbSAnup Patel 
854aa7508bbSAnup Patel /* Interrupt priority bits (AIA) */
855aa7508bbSAnup Patel #define IPRIO_IRQ_BITS                     8
856aa7508bbSAnup Patel #define IPRIO_MMAXIPRIO                    255
857aa7508bbSAnup Patel #define IPRIO_DEFAULT_UPPER                4
85843577499SAnup Patel #define IPRIO_DEFAULT_MIDDLE               (IPRIO_DEFAULT_UPPER + 12)
859aa7508bbSAnup Patel #define IPRIO_DEFAULT_M                    IPRIO_DEFAULT_MIDDLE
860aa7508bbSAnup Patel #define IPRIO_DEFAULT_S                    (IPRIO_DEFAULT_M + 3)
861aa7508bbSAnup Patel #define IPRIO_DEFAULT_SGEXT                (IPRIO_DEFAULT_S + 3)
862aa7508bbSAnup Patel #define IPRIO_DEFAULT_VS                   (IPRIO_DEFAULT_SGEXT + 1)
863aa7508bbSAnup Patel #define IPRIO_DEFAULT_LOWER                (IPRIO_DEFAULT_VS + 3)
864aa7508bbSAnup Patel 
865aa7508bbSAnup Patel /* HVICTL bits (AIA) */
866aa7508bbSAnup Patel #define HVICTL_VTI                         0x40000000
867aa7508bbSAnup Patel #define HVICTL_IID                         0x0fff0000
868aa7508bbSAnup Patel #define HVICTL_IPRIOM                      0x00000100
869aa7508bbSAnup Patel #define HVICTL_IPRIO                       0x000000ff
870aa7508bbSAnup Patel #define HVICTL_VALID_MASK                  \
871aa7508bbSAnup Patel     (HVICTL_VTI | HVICTL_IID | HVICTL_IPRIOM | HVICTL_IPRIO)
872aa7508bbSAnup Patel 
87377442380SWeiwei Li /* seed CSR bits */
87477442380SWeiwei Li #define SEED_OPST                        (0b11 << 30)
87577442380SWeiwei Li #define SEED_OPST_BIST                   (0b00 << 30)
87677442380SWeiwei Li #define SEED_OPST_WAIT                   (0b01 << 30)
87777442380SWeiwei Li #define SEED_OPST_ES16                   (0b10 << 30)
87877442380SWeiwei Li #define SEED_OPST_DEAD                   (0b11 << 30)
87914664483SAtish Patra /* PMU related bits */
88014664483SAtish Patra #define MIE_LCOFIE                         (1 << IRQ_PMU_OVF)
88114664483SAtish Patra 
88214664483SAtish Patra #define MHPMEVENT_BIT_OF                   BIT_ULL(63)
88314664483SAtish Patra #define MHPMEVENTH_BIT_OF                  BIT(31)
88414664483SAtish Patra #define MHPMEVENT_BIT_MINH                 BIT_ULL(62)
88514664483SAtish Patra #define MHPMEVENTH_BIT_MINH                BIT(30)
88614664483SAtish Patra #define MHPMEVENT_BIT_SINH                 BIT_ULL(61)
88714664483SAtish Patra #define MHPMEVENTH_BIT_SINH                BIT(29)
88814664483SAtish Patra #define MHPMEVENT_BIT_UINH                 BIT_ULL(60)
88914664483SAtish Patra #define MHPMEVENTH_BIT_UINH                BIT(28)
89014664483SAtish Patra #define MHPMEVENT_BIT_VSINH                BIT_ULL(59)
89114664483SAtish Patra #define MHPMEVENTH_BIT_VSINH               BIT(27)
89214664483SAtish Patra #define MHPMEVENT_BIT_VUINH                BIT_ULL(58)
89314664483SAtish Patra #define MHPMEVENTH_BIT_VUINH               BIT(26)
89414664483SAtish Patra 
89514664483SAtish Patra #define MHPMEVENT_SSCOF_MASK               _ULL(0xFFFF000000000000)
89614664483SAtish Patra #define MHPMEVENT_IDX_MASK                 0xFFFFF
89714664483SAtish Patra #define MHPMEVENT_SSCOF_RESVD              16
89814664483SAtish Patra 
899ce3af0bbSWeiwei Li /* JVT CSR bits */
900ce3af0bbSWeiwei Li #define JVT_MODE                           0x3F
901ce3af0bbSWeiwei Li #define JVT_BASE                           (~0x3F)
9020c4e579aSAlvin Chang 
9030c4e579aSAlvin Chang /* Debug Sdtrig CSR masks */
9040c4e579aSAlvin Chang #define MCONTEXT32                         0x0000003F
9050c4e579aSAlvin Chang #define MCONTEXT64                         0x0000000000001FFFULL
9060c4e579aSAlvin Chang #define MCONTEXT32_HCONTEXT                0x0000007F
9070c4e579aSAlvin Chang #define MCONTEXT64_HCONTEXT                0x0000000000003FFFULL
908f91005e1SMarkus Armbruster #endif
909