1dc5bd18fSMichael Clark /* RISC-V ISA constants */ 2dc5bd18fSMichael Clark 3f91005e1SMarkus Armbruster #ifndef TARGET_RISCV_CPU_BITS_H 4f91005e1SMarkus Armbruster #define TARGET_RISCV_CPU_BITS_H 5f91005e1SMarkus Armbruster 6dc5bd18fSMichael Clark #define get_field(reg, mask) (((reg) & \ 7284d697cSYifei Jiang (uint64_t)(mask)) / ((mask) & ~((mask) << 1))) 8284d697cSYifei Jiang #define set_field(reg, mask, val) (((reg) & ~(uint64_t)(mask)) | \ 9284d697cSYifei Jiang (((uint64_t)(val) * ((mask) & ~((mask) << 1))) & \ 10284d697cSYifei Jiang (uint64_t)(mask))) 11dc5bd18fSMichael Clark 12426f0348SMichael Clark /* Floating point round mode */ 13dc5bd18fSMichael Clark #define FSR_RD_SHIFT 5 14dc5bd18fSMichael Clark #define FSR_RD (0x7 << FSR_RD_SHIFT) 15dc5bd18fSMichael Clark 16426f0348SMichael Clark /* Floating point accrued exception flags */ 17dc5bd18fSMichael Clark #define FPEXC_NX 0x01 18dc5bd18fSMichael Clark #define FPEXC_UF 0x02 19dc5bd18fSMichael Clark #define FPEXC_OF 0x04 20dc5bd18fSMichael Clark #define FPEXC_DZ 0x08 21dc5bd18fSMichael Clark #define FPEXC_NV 0x10 22dc5bd18fSMichael Clark 23426f0348SMichael Clark /* Floating point status register bits */ 24dc5bd18fSMichael Clark #define FSR_AEXC_SHIFT 0 25dc5bd18fSMichael Clark #define FSR_NVA (FPEXC_NV << FSR_AEXC_SHIFT) 26dc5bd18fSMichael Clark #define FSR_OFA (FPEXC_OF << FSR_AEXC_SHIFT) 27dc5bd18fSMichael Clark #define FSR_UFA (FPEXC_UF << FSR_AEXC_SHIFT) 28dc5bd18fSMichael Clark #define FSR_DZA (FPEXC_DZ << FSR_AEXC_SHIFT) 29dc5bd18fSMichael Clark #define FSR_NXA (FPEXC_NX << FSR_AEXC_SHIFT) 30dc5bd18fSMichael Clark #define FSR_AEXC (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA) 31dc5bd18fSMichael Clark 328e3a1f18SLIU Zhiwei /* Vector Fixed-Point round model */ 338e3a1f18SLIU Zhiwei #define FSR_VXRM_SHIFT 9 348e3a1f18SLIU Zhiwei #define FSR_VXRM (0x3 << FSR_VXRM_SHIFT) 358e3a1f18SLIU Zhiwei 368e3a1f18SLIU Zhiwei /* Vector Fixed-Point saturation flag */ 378e3a1f18SLIU Zhiwei #define FSR_VXSAT_SHIFT 8 388e3a1f18SLIU Zhiwei #define FSR_VXSAT (0x1 << FSR_VXSAT_SHIFT) 398e3a1f18SLIU Zhiwei 40426f0348SMichael Clark /* Control and Status Registers */ 41426f0348SMichael Clark 42426f0348SMichael Clark /* User Trap Setup */ 43426f0348SMichael Clark #define CSR_USTATUS 0x000 44426f0348SMichael Clark #define CSR_UIE 0x004 45426f0348SMichael Clark #define CSR_UTVEC 0x005 46426f0348SMichael Clark 47426f0348SMichael Clark /* User Trap Handling */ 48426f0348SMichael Clark #define CSR_USCRATCH 0x040 49426f0348SMichael Clark #define CSR_UEPC 0x041 50426f0348SMichael Clark #define CSR_UCAUSE 0x042 51426f0348SMichael Clark #define CSR_UTVAL 0x043 52426f0348SMichael Clark #define CSR_UIP 0x044 53426f0348SMichael Clark 54426f0348SMichael Clark /* User Floating-Point CSRs */ 55426f0348SMichael Clark #define CSR_FFLAGS 0x001 56426f0348SMichael Clark #define CSR_FRM 0x002 57426f0348SMichael Clark #define CSR_FCSR 0x003 58426f0348SMichael Clark 598e3a1f18SLIU Zhiwei /* User Vector CSRs */ 608e3a1f18SLIU Zhiwei #define CSR_VSTART 0x008 618e3a1f18SLIU Zhiwei #define CSR_VXSAT 0x009 628e3a1f18SLIU Zhiwei #define CSR_VXRM 0x00a 638e3a1f18SLIU Zhiwei #define CSR_VL 0xc20 648e3a1f18SLIU Zhiwei #define CSR_VTYPE 0xc21 658e3a1f18SLIU Zhiwei 66426f0348SMichael Clark /* User Timers and Counters */ 67dc5bd18fSMichael Clark #define CSR_CYCLE 0xc00 68dc5bd18fSMichael Clark #define CSR_TIME 0xc01 69dc5bd18fSMichael Clark #define CSR_INSTRET 0xc02 70dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3 0xc03 71dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4 0xc04 72dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5 0xc05 73dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6 0xc06 74dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7 0xc07 75dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8 0xc08 76dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9 0xc09 77dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10 0xc0a 78dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11 0xc0b 79dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12 0xc0c 80dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13 0xc0d 81dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14 0xc0e 82dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15 0xc0f 83dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16 0xc10 84dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17 0xc11 85dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18 0xc12 86dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19 0xc13 87dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20 0xc14 88dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21 0xc15 89dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22 0xc16 90dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23 0xc17 91dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24 0xc18 92dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25 0xc19 93dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26 0xc1a 94dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27 0xc1b 95dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28 0xc1c 96dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29 0xc1d 97dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30 0xc1e 98dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31 0xc1f 99dc5bd18fSMichael Clark #define CSR_CYCLEH 0xc80 100dc5bd18fSMichael Clark #define CSR_TIMEH 0xc81 101dc5bd18fSMichael Clark #define CSR_INSTRETH 0xc82 102dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3H 0xc83 103dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4H 0xc84 104dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5H 0xc85 105dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6H 0xc86 106dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7H 0xc87 107dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8H 0xc88 108dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9H 0xc89 109dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10H 0xc8a 110dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11H 0xc8b 111dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12H 0xc8c 112dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13H 0xc8d 113dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14H 0xc8e 114dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15H 0xc8f 115dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16H 0xc90 116dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17H 0xc91 117dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18H 0xc92 118dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19H 0xc93 119dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20H 0xc94 120dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21H 0xc95 121dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22H 0xc96 122dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23H 0xc97 123dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24H 0xc98 124dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25H 0xc99 125dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26H 0xc9a 126dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27H 0xc9b 127dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28H 0xc9c 128dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29H 0xc9d 129dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30H 0xc9e 130dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31H 0xc9f 131426f0348SMichael Clark 132426f0348SMichael Clark /* Machine Timers and Counters */ 133426f0348SMichael Clark #define CSR_MCYCLE 0xb00 134426f0348SMichael Clark #define CSR_MINSTRET 0xb02 135dc5bd18fSMichael Clark #define CSR_MCYCLEH 0xb80 136dc5bd18fSMichael Clark #define CSR_MINSTRETH 0xb82 137426f0348SMichael Clark 138426f0348SMichael Clark /* Machine Information Registers */ 139426f0348SMichael Clark #define CSR_MVENDORID 0xf11 140426f0348SMichael Clark #define CSR_MARCHID 0xf12 141426f0348SMichael Clark #define CSR_MIMPID 0xf13 142426f0348SMichael Clark #define CSR_MHARTID 0xf14 143426f0348SMichael Clark 144426f0348SMichael Clark /* Machine Trap Setup */ 145426f0348SMichael Clark #define CSR_MSTATUS 0x300 146426f0348SMichael Clark #define CSR_MISA 0x301 147426f0348SMichael Clark #define CSR_MEDELEG 0x302 148426f0348SMichael Clark #define CSR_MIDELEG 0x303 149426f0348SMichael Clark #define CSR_MIE 0x304 150426f0348SMichael Clark #define CSR_MTVEC 0x305 151426f0348SMichael Clark #define CSR_MCOUNTEREN 0x306 152426f0348SMichael Clark 153551fa7e8SAlistair Francis /* 32-bit only */ 154551fa7e8SAlistair Francis #define CSR_MSTATUSH 0x310 155551fa7e8SAlistair Francis 156426f0348SMichael Clark /* Machine Trap Handling */ 157426f0348SMichael Clark #define CSR_MSCRATCH 0x340 158426f0348SMichael Clark #define CSR_MEPC 0x341 159426f0348SMichael Clark #define CSR_MCAUSE 0x342 1608e73df6aSJim Wilson #define CSR_MTVAL 0x343 161426f0348SMichael Clark #define CSR_MIP 0x344 162426f0348SMichael Clark 163426f0348SMichael Clark /* Supervisor Trap Setup */ 164426f0348SMichael Clark #define CSR_SSTATUS 0x100 1658e73df6aSJim Wilson #define CSR_SEDELEG 0x102 1668e73df6aSJim Wilson #define CSR_SIDELEG 0x103 167426f0348SMichael Clark #define CSR_SIE 0x104 168426f0348SMichael Clark #define CSR_STVEC 0x105 169426f0348SMichael Clark #define CSR_SCOUNTEREN 0x106 170426f0348SMichael Clark 171426f0348SMichael Clark /* Supervisor Trap Handling */ 172426f0348SMichael Clark #define CSR_SSCRATCH 0x140 173426f0348SMichael Clark #define CSR_SEPC 0x141 174426f0348SMichael Clark #define CSR_SCAUSE 0x142 1758e73df6aSJim Wilson #define CSR_STVAL 0x143 176426f0348SMichael Clark #define CSR_SIP 0x144 177426f0348SMichael Clark 178426f0348SMichael Clark /* Supervisor Protection and Translation */ 179426f0348SMichael Clark #define CSR_SPTBR 0x180 180426f0348SMichael Clark #define CSR_SATP 0x180 181426f0348SMichael Clark 1827f8dcfebSAlistair Francis /* Hpervisor CSRs */ 1837f8dcfebSAlistair Francis #define CSR_HSTATUS 0x600 1847f8dcfebSAlistair Francis #define CSR_HEDELEG 0x602 1857f8dcfebSAlistair Francis #define CSR_HIDELEG 0x603 186bd023ce3SAlistair Francis #define CSR_HIE 0x604 187bd023ce3SAlistair Francis #define CSR_HCOUNTEREN 0x606 18883028098SAlistair Francis #define CSR_HGEIE 0x607 189bd023ce3SAlistair Francis #define CSR_HTVAL 0x643 19083028098SAlistair Francis #define CSR_HVIP 0x645 191bd023ce3SAlistair Francis #define CSR_HIP 0x644 192bd023ce3SAlistair Francis #define CSR_HTINST 0x64A 19383028098SAlistair Francis #define CSR_HGEIP 0xE12 1947f8dcfebSAlistair Francis #define CSR_HGATP 0x680 195bd023ce3SAlistair Francis #define CSR_HTIMEDELTA 0x605 196bd023ce3SAlistair Francis #define CSR_HTIMEDELTAH 0x615 1977f8dcfebSAlistair Francis 198bd023ce3SAlistair Francis /* Virtual CSRs */ 199bd023ce3SAlistair Francis #define CSR_VSSTATUS 0x200 200bd023ce3SAlistair Francis #define CSR_VSIE 0x204 201bd023ce3SAlistair Francis #define CSR_VSTVEC 0x205 202bd023ce3SAlistair Francis #define CSR_VSSCRATCH 0x240 203bd023ce3SAlistair Francis #define CSR_VSEPC 0x241 204bd023ce3SAlistair Francis #define CSR_VSCAUSE 0x242 205bd023ce3SAlistair Francis #define CSR_VSTVAL 0x243 206bd023ce3SAlistair Francis #define CSR_VSIP 0x244 207bd023ce3SAlistair Francis #define CSR_VSATP 0x280 208bd023ce3SAlistair Francis 209bd023ce3SAlistair Francis #define CSR_MTINST 0x34a 210bd023ce3SAlistair Francis #define CSR_MTVAL2 0x34b 211bd023ce3SAlistair Francis 212db9f1dacSHou Weiying /* Enhanced Physical Memory Protection (ePMP) */ 213a44da25aSAlistair Francis #define CSR_MSECCFG 0x747 214a44da25aSAlistair Francis #define CSR_MSECCFGH 0x757 215426f0348SMichael Clark /* Physical Memory Protection */ 216426f0348SMichael Clark #define CSR_PMPCFG0 0x3a0 217426f0348SMichael Clark #define CSR_PMPCFG1 0x3a1 218426f0348SMichael Clark #define CSR_PMPCFG2 0x3a2 219426f0348SMichael Clark #define CSR_PMPCFG3 0x3a3 220426f0348SMichael Clark #define CSR_PMPADDR0 0x3b0 221426f0348SMichael Clark #define CSR_PMPADDR1 0x3b1 222426f0348SMichael Clark #define CSR_PMPADDR2 0x3b2 223426f0348SMichael Clark #define CSR_PMPADDR3 0x3b3 224426f0348SMichael Clark #define CSR_PMPADDR4 0x3b4 225426f0348SMichael Clark #define CSR_PMPADDR5 0x3b5 226426f0348SMichael Clark #define CSR_PMPADDR6 0x3b6 227426f0348SMichael Clark #define CSR_PMPADDR7 0x3b7 228426f0348SMichael Clark #define CSR_PMPADDR8 0x3b8 229426f0348SMichael Clark #define CSR_PMPADDR9 0x3b9 230426f0348SMichael Clark #define CSR_PMPADDR10 0x3ba 231426f0348SMichael Clark #define CSR_PMPADDR11 0x3bb 232426f0348SMichael Clark #define CSR_PMPADDR12 0x3bc 233426f0348SMichael Clark #define CSR_PMPADDR13 0x3bd 234426f0348SMichael Clark #define CSR_PMPADDR14 0x3be 235426f0348SMichael Clark #define CSR_PMPADDR15 0x3bf 236426f0348SMichael Clark 237426f0348SMichael Clark /* Debug/Trace Registers (shared with Debug Mode) */ 238426f0348SMichael Clark #define CSR_TSELECT 0x7a0 239426f0348SMichael Clark #define CSR_TDATA1 0x7a1 240426f0348SMichael Clark #define CSR_TDATA2 0x7a2 241426f0348SMichael Clark #define CSR_TDATA3 0x7a3 242426f0348SMichael Clark 243426f0348SMichael Clark /* Debug Mode Registers */ 244426f0348SMichael Clark #define CSR_DCSR 0x7b0 245426f0348SMichael Clark #define CSR_DPC 0x7b1 246426f0348SMichael Clark #define CSR_DSCRATCH 0x7b2 247426f0348SMichael Clark 248426f0348SMichael Clark /* Performance Counters */ 249426f0348SMichael Clark #define CSR_MHPMCOUNTER3 0xb03 250426f0348SMichael Clark #define CSR_MHPMCOUNTER4 0xb04 251426f0348SMichael Clark #define CSR_MHPMCOUNTER5 0xb05 252426f0348SMichael Clark #define CSR_MHPMCOUNTER6 0xb06 253426f0348SMichael Clark #define CSR_MHPMCOUNTER7 0xb07 254426f0348SMichael Clark #define CSR_MHPMCOUNTER8 0xb08 255426f0348SMichael Clark #define CSR_MHPMCOUNTER9 0xb09 256426f0348SMichael Clark #define CSR_MHPMCOUNTER10 0xb0a 257426f0348SMichael Clark #define CSR_MHPMCOUNTER11 0xb0b 258426f0348SMichael Clark #define CSR_MHPMCOUNTER12 0xb0c 259426f0348SMichael Clark #define CSR_MHPMCOUNTER13 0xb0d 260426f0348SMichael Clark #define CSR_MHPMCOUNTER14 0xb0e 261426f0348SMichael Clark #define CSR_MHPMCOUNTER15 0xb0f 262426f0348SMichael Clark #define CSR_MHPMCOUNTER16 0xb10 263426f0348SMichael Clark #define CSR_MHPMCOUNTER17 0xb11 264426f0348SMichael Clark #define CSR_MHPMCOUNTER18 0xb12 265426f0348SMichael Clark #define CSR_MHPMCOUNTER19 0xb13 266426f0348SMichael Clark #define CSR_MHPMCOUNTER20 0xb14 267426f0348SMichael Clark #define CSR_MHPMCOUNTER21 0xb15 268426f0348SMichael Clark #define CSR_MHPMCOUNTER22 0xb16 269426f0348SMichael Clark #define CSR_MHPMCOUNTER23 0xb17 270426f0348SMichael Clark #define CSR_MHPMCOUNTER24 0xb18 271426f0348SMichael Clark #define CSR_MHPMCOUNTER25 0xb19 272426f0348SMichael Clark #define CSR_MHPMCOUNTER26 0xb1a 273426f0348SMichael Clark #define CSR_MHPMCOUNTER27 0xb1b 274426f0348SMichael Clark #define CSR_MHPMCOUNTER28 0xb1c 275426f0348SMichael Clark #define CSR_MHPMCOUNTER29 0xb1d 276426f0348SMichael Clark #define CSR_MHPMCOUNTER30 0xb1e 277426f0348SMichael Clark #define CSR_MHPMCOUNTER31 0xb1f 278426f0348SMichael Clark #define CSR_MHPMEVENT3 0x323 279426f0348SMichael Clark #define CSR_MHPMEVENT4 0x324 280426f0348SMichael Clark #define CSR_MHPMEVENT5 0x325 281426f0348SMichael Clark #define CSR_MHPMEVENT6 0x326 282426f0348SMichael Clark #define CSR_MHPMEVENT7 0x327 283426f0348SMichael Clark #define CSR_MHPMEVENT8 0x328 284426f0348SMichael Clark #define CSR_MHPMEVENT9 0x329 285426f0348SMichael Clark #define CSR_MHPMEVENT10 0x32a 286426f0348SMichael Clark #define CSR_MHPMEVENT11 0x32b 287426f0348SMichael Clark #define CSR_MHPMEVENT12 0x32c 288426f0348SMichael Clark #define CSR_MHPMEVENT13 0x32d 289426f0348SMichael Clark #define CSR_MHPMEVENT14 0x32e 290426f0348SMichael Clark #define CSR_MHPMEVENT15 0x32f 291426f0348SMichael Clark #define CSR_MHPMEVENT16 0x330 292426f0348SMichael Clark #define CSR_MHPMEVENT17 0x331 293426f0348SMichael Clark #define CSR_MHPMEVENT18 0x332 294426f0348SMichael Clark #define CSR_MHPMEVENT19 0x333 295426f0348SMichael Clark #define CSR_MHPMEVENT20 0x334 296426f0348SMichael Clark #define CSR_MHPMEVENT21 0x335 297426f0348SMichael Clark #define CSR_MHPMEVENT22 0x336 298426f0348SMichael Clark #define CSR_MHPMEVENT23 0x337 299426f0348SMichael Clark #define CSR_MHPMEVENT24 0x338 300426f0348SMichael Clark #define CSR_MHPMEVENT25 0x339 301426f0348SMichael Clark #define CSR_MHPMEVENT26 0x33a 302426f0348SMichael Clark #define CSR_MHPMEVENT27 0x33b 303426f0348SMichael Clark #define CSR_MHPMEVENT28 0x33c 304426f0348SMichael Clark #define CSR_MHPMEVENT29 0x33d 305426f0348SMichael Clark #define CSR_MHPMEVENT30 0x33e 306426f0348SMichael Clark #define CSR_MHPMEVENT31 0x33f 307dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER3H 0xb83 308dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER4H 0xb84 309dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER5H 0xb85 310dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER6H 0xb86 311dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER7H 0xb87 312dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER8H 0xb88 313dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER9H 0xb89 314dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER10H 0xb8a 315dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER11H 0xb8b 316dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER12H 0xb8c 317dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER13H 0xb8d 318dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER14H 0xb8e 319dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER15H 0xb8f 320dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER16H 0xb90 321dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER17H 0xb91 322dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER18H 0xb92 323dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER19H 0xb93 324dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER20H 0xb94 325dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER21H 0xb95 326dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER22H 0xb96 327dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER23H 0xb97 328dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER24H 0xb98 329dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER25H 0xb99 330dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER26H 0xb9a 331dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER27H 0xb9b 332dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER28H 0xb9c 333dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER29H 0xb9d 334dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER30H 0xb9e 335dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER31H 0xb9f 336dc5bd18fSMichael Clark 337138b5c5fSAlexey Baturo /* 338138b5c5fSAlexey Baturo * User PointerMasking registers 339138b5c5fSAlexey Baturo * NB: actual CSR numbers might be changed in future 340138b5c5fSAlexey Baturo */ 341138b5c5fSAlexey Baturo #define CSR_UMTE 0x4c0 342138b5c5fSAlexey Baturo #define CSR_UPMMASK 0x4c1 343138b5c5fSAlexey Baturo #define CSR_UPMBASE 0x4c2 344138b5c5fSAlexey Baturo 345138b5c5fSAlexey Baturo /* 346138b5c5fSAlexey Baturo * Machine PointerMasking registers 347138b5c5fSAlexey Baturo * NB: actual CSR numbers might be changed in future 348138b5c5fSAlexey Baturo */ 349138b5c5fSAlexey Baturo #define CSR_MMTE 0x3c0 350138b5c5fSAlexey Baturo #define CSR_MPMMASK 0x3c1 351138b5c5fSAlexey Baturo #define CSR_MPMBASE 0x3c2 352138b5c5fSAlexey Baturo 353138b5c5fSAlexey Baturo /* 354138b5c5fSAlexey Baturo * Supervisor PointerMaster registers 355138b5c5fSAlexey Baturo * NB: actual CSR numbers might be changed in future 356138b5c5fSAlexey Baturo */ 357138b5c5fSAlexey Baturo #define CSR_SMTE 0x1c0 358138b5c5fSAlexey Baturo #define CSR_SPMMASK 0x1c1 359138b5c5fSAlexey Baturo #define CSR_SPMBASE 0x1c2 360138b5c5fSAlexey Baturo 361138b5c5fSAlexey Baturo /* 362138b5c5fSAlexey Baturo * Hypervisor PointerMaster registers 363138b5c5fSAlexey Baturo * NB: actual CSR numbers might be changed in future 364138b5c5fSAlexey Baturo */ 365138b5c5fSAlexey Baturo #define CSR_VSMTE 0x2c0 366138b5c5fSAlexey Baturo #define CSR_VSPMMASK 0x2c1 367138b5c5fSAlexey Baturo #define CSR_VSPMBASE 0x2c2 368138b5c5fSAlexey Baturo 369426f0348SMichael Clark /* mstatus CSR bits */ 370dc5bd18fSMichael Clark #define MSTATUS_UIE 0x00000001 371dc5bd18fSMichael Clark #define MSTATUS_SIE 0x00000002 372dc5bd18fSMichael Clark #define MSTATUS_MIE 0x00000008 373dc5bd18fSMichael Clark #define MSTATUS_UPIE 0x00000010 374dc5bd18fSMichael Clark #define MSTATUS_SPIE 0x00000020 37543a96588SYifei Jiang #define MSTATUS_UBE 0x00000040 376dc5bd18fSMichael Clark #define MSTATUS_MPIE 0x00000080 377dc5bd18fSMichael Clark #define MSTATUS_SPP 0x00000100 37861b4b69dSLIU Zhiwei #define MSTATUS_VS 0x00000600 379dc5bd18fSMichael Clark #define MSTATUS_MPP 0x00001800 380dc5bd18fSMichael Clark #define MSTATUS_FS 0x00006000 381dc5bd18fSMichael Clark #define MSTATUS_XS 0x00018000 382dc5bd18fSMichael Clark #define MSTATUS_MPRV 0x00020000 383dc5bd18fSMichael Clark #define MSTATUS_SUM 0x00040000 /* since: priv-1.10 */ 384dc5bd18fSMichael Clark #define MSTATUS_MXR 0x00080000 385dc5bd18fSMichael Clark #define MSTATUS_TVM 0x00100000 /* since: priv-1.10 */ 38652957745SAlex Richardson #define MSTATUS_TW 0x00200000 /* since: priv-1.10 */ 38752957745SAlex Richardson #define MSTATUS_TSR 0x00400000 /* since: priv-1.10 */ 3889034e90aSAlistair Francis #define MSTATUS_GVA 0x4000000000ULL 38949aaa3e5SAlistair Francis #define MSTATUS_MPV 0x8000000000ULL 390dc5bd18fSMichael Clark 391dc5bd18fSMichael Clark #define MSTATUS64_UXL 0x0000000300000000ULL 392dc5bd18fSMichael Clark #define MSTATUS64_SXL 0x0000000C00000000ULL 393dc5bd18fSMichael Clark 394dc5bd18fSMichael Clark #define MSTATUS32_SD 0x80000000 395dc5bd18fSMichael Clark #define MSTATUS64_SD 0x8000000000000000ULL 396dc5bd18fSMichael Clark 397f18637cdSMichael Clark #define MISA32_MXL 0xC0000000 398f18637cdSMichael Clark #define MISA64_MXL 0xC000000000000000ULL 399f18637cdSMichael Clark 40099bc874fSRichard Henderson typedef enum { 40199bc874fSRichard Henderson MXL_RV32 = 1, 40299bc874fSRichard Henderson MXL_RV64 = 2, 40399bc874fSRichard Henderson MXL_RV128 = 3, 40499bc874fSRichard Henderson } RISCVMXL; 405f18637cdSMichael Clark 406426f0348SMichael Clark /* sstatus CSR bits */ 407dc5bd18fSMichael Clark #define SSTATUS_UIE 0x00000001 408dc5bd18fSMichael Clark #define SSTATUS_SIE 0x00000002 409dc5bd18fSMichael Clark #define SSTATUS_UPIE 0x00000010 410dc5bd18fSMichael Clark #define SSTATUS_SPIE 0x00000020 411dc5bd18fSMichael Clark #define SSTATUS_SPP 0x00000100 412*89a81e37SLIU Zhiwei #define SSTATUS_VS 0x00000600 413dc5bd18fSMichael Clark #define SSTATUS_FS 0x00006000 414dc5bd18fSMichael Clark #define SSTATUS_XS 0x00018000 415dc5bd18fSMichael Clark #define SSTATUS_SUM 0x00040000 /* since: priv-1.10 */ 416dc5bd18fSMichael Clark #define SSTATUS_MXR 0x00080000 417dc5bd18fSMichael Clark 418dc5bd18fSMichael Clark #define SSTATUS32_SD 0x80000000 419dc5bd18fSMichael Clark #define SSTATUS64_SD 0x8000000000000000ULL 420dc5bd18fSMichael Clark 421d28b15a4SAlistair Francis /* hstatus CSR bits */ 422543ba531SAlistair Francis #define HSTATUS_VSBE 0x00000020 423543ba531SAlistair Francis #define HSTATUS_GVA 0x00000040 424d28b15a4SAlistair Francis #define HSTATUS_SPV 0x00000080 425543ba531SAlistair Francis #define HSTATUS_SPVP 0x00000100 426543ba531SAlistair Francis #define HSTATUS_HU 0x00000200 427543ba531SAlistair Francis #define HSTATUS_VGEIN 0x0003F000 428d28b15a4SAlistair Francis #define HSTATUS_VTVM 0x00100000 429719f0f60SJose Martins #define HSTATUS_VTW 0x00200000 430d28b15a4SAlistair Francis #define HSTATUS_VTSR 0x00400000 431543ba531SAlistair Francis #define HSTATUS_VSXL 0x300000000 432d28b15a4SAlistair Francis 433d28b15a4SAlistair Francis #define HSTATUS32_WPRI 0xFF8FF87E 434d28b15a4SAlistair Francis #define HSTATUS64_WPRI 0xFFFFFFFFFF8FF87EULL 435d28b15a4SAlistair Francis 436db70794eSBin Meng #define COUNTEREN_CY (1 << 0) 437db70794eSBin Meng #define COUNTEREN_TM (1 << 1) 438db70794eSBin Meng #define COUNTEREN_IR (1 << 2) 439db70794eSBin Meng #define COUNTEREN_HPM3 (1 << 3) 440e39a8320SAlistair Francis 441426f0348SMichael Clark /* Privilege modes */ 442dc5bd18fSMichael Clark #define PRV_U 0 443dc5bd18fSMichael Clark #define PRV_S 1 444356d7419SAlistair Francis #define PRV_H 2 /* Reserved */ 445dc5bd18fSMichael Clark #define PRV_M 3 446dc5bd18fSMichael Clark 447ef6bb7b6SAlistair Francis /* Virtulisation Register Fields */ 448ef6bb7b6SAlistair Francis #define VIRT_ONOFF 1 449ef6bb7b6SAlistair Francis 450426f0348SMichael Clark /* RV32 satp CSR field masks */ 451dc5bd18fSMichael Clark #define SATP32_MODE 0x80000000 452dc5bd18fSMichael Clark #define SATP32_ASID 0x7fc00000 453dc5bd18fSMichael Clark #define SATP32_PPN 0x003fffff 454dc5bd18fSMichael Clark 455426f0348SMichael Clark /* RV64 satp CSR field masks */ 456dc5bd18fSMichael Clark #define SATP64_MODE 0xF000000000000000ULL 457dc5bd18fSMichael Clark #define SATP64_ASID 0x0FFFF00000000000ULL 458dc5bd18fSMichael Clark #define SATP64_PPN 0x00000FFFFFFFFFFFULL 459dc5bd18fSMichael Clark 460426f0348SMichael Clark /* VM modes (satp.mode) privileged ISA 1.10 */ 461426f0348SMichael Clark #define VM_1_10_MBARE 0 462426f0348SMichael Clark #define VM_1_10_SV32 1 463426f0348SMichael Clark #define VM_1_10_SV39 8 464426f0348SMichael Clark #define VM_1_10_SV48 9 465426f0348SMichael Clark #define VM_1_10_SV57 10 466426f0348SMichael Clark #define VM_1_10_SV64 11 467dc5bd18fSMichael Clark 468426f0348SMichael Clark /* Page table entry (PTE) fields */ 469dc5bd18fSMichael Clark #define PTE_V 0x001 /* Valid */ 470dc5bd18fSMichael Clark #define PTE_R 0x002 /* Read */ 471dc5bd18fSMichael Clark #define PTE_W 0x004 /* Write */ 472dc5bd18fSMichael Clark #define PTE_X 0x008 /* Execute */ 473dc5bd18fSMichael Clark #define PTE_U 0x010 /* User */ 474dc5bd18fSMichael Clark #define PTE_G 0x020 /* Global */ 475dc5bd18fSMichael Clark #define PTE_A 0x040 /* Accessed */ 476dc5bd18fSMichael Clark #define PTE_D 0x080 /* Dirty */ 477dc5bd18fSMichael Clark #define PTE_SOFT 0x300 /* Reserved for Software */ 478dc5bd18fSMichael Clark 479426f0348SMichael Clark /* Page table PPN shift amount */ 480dc5bd18fSMichael Clark #define PTE_PPN_SHIFT 10 481426f0348SMichael Clark 482426f0348SMichael Clark /* Leaf page shift amount */ 483426f0348SMichael Clark #define PGSHIFT 12 484426f0348SMichael Clark 485426f0348SMichael Clark /* Default Reset Vector adress */ 486426f0348SMichael Clark #define DEFAULT_RSTVEC 0x1000 487426f0348SMichael Clark 488426f0348SMichael Clark /* Exception causes */ 489330d2ae3SAlistair Francis typedef enum RISCVException { 490330d2ae3SAlistair Francis RISCV_EXCP_NONE = -1, /* sentinel value */ 491330d2ae3SAlistair Francis RISCV_EXCP_INST_ADDR_MIS = 0x0, 492330d2ae3SAlistair Francis RISCV_EXCP_INST_ACCESS_FAULT = 0x1, 493330d2ae3SAlistair Francis RISCV_EXCP_ILLEGAL_INST = 0x2, 494330d2ae3SAlistair Francis RISCV_EXCP_BREAKPOINT = 0x3, 495330d2ae3SAlistair Francis RISCV_EXCP_LOAD_ADDR_MIS = 0x4, 496330d2ae3SAlistair Francis RISCV_EXCP_LOAD_ACCESS_FAULT = 0x5, 497330d2ae3SAlistair Francis RISCV_EXCP_STORE_AMO_ADDR_MIS = 0x6, 498330d2ae3SAlistair Francis RISCV_EXCP_STORE_AMO_ACCESS_FAULT = 0x7, 499330d2ae3SAlistair Francis RISCV_EXCP_U_ECALL = 0x8, 500330d2ae3SAlistair Francis RISCV_EXCP_S_ECALL = 0x9, 501330d2ae3SAlistair Francis RISCV_EXCP_VS_ECALL = 0xa, 502330d2ae3SAlistair Francis RISCV_EXCP_M_ECALL = 0xb, 503330d2ae3SAlistair Francis RISCV_EXCP_INST_PAGE_FAULT = 0xc, /* since: priv-1.10.0 */ 504330d2ae3SAlistair Francis RISCV_EXCP_LOAD_PAGE_FAULT = 0xd, /* since: priv-1.10.0 */ 505330d2ae3SAlistair Francis RISCV_EXCP_STORE_PAGE_FAULT = 0xf, /* since: priv-1.10.0 */ 506330d2ae3SAlistair Francis RISCV_EXCP_SEMIHOST = 0x10, 507330d2ae3SAlistair Francis RISCV_EXCP_INST_GUEST_PAGE_FAULT = 0x14, 508330d2ae3SAlistair Francis RISCV_EXCP_LOAD_GUEST_ACCESS_FAULT = 0x15, 509330d2ae3SAlistair Francis RISCV_EXCP_VIRT_INSTRUCTION_FAULT = 0x16, 510330d2ae3SAlistair Francis RISCV_EXCP_STORE_GUEST_AMO_ACCESS_FAULT = 0x17, 511330d2ae3SAlistair Francis } RISCVException; 512426f0348SMichael Clark 513426f0348SMichael Clark #define RISCV_EXCP_INT_FLAG 0x80000000 514426f0348SMichael Clark #define RISCV_EXCP_INT_MASK 0x7fffffff 515426f0348SMichael Clark 516426f0348SMichael Clark /* Interrupt causes */ 517426f0348SMichael Clark #define IRQ_U_SOFT 0 518426f0348SMichael Clark #define IRQ_S_SOFT 1 519205377f8SAlistair Francis #define IRQ_VS_SOFT 2 520426f0348SMichael Clark #define IRQ_M_SOFT 3 521426f0348SMichael Clark #define IRQ_U_TIMER 4 522426f0348SMichael Clark #define IRQ_S_TIMER 5 523205377f8SAlistair Francis #define IRQ_VS_TIMER 6 524426f0348SMichael Clark #define IRQ_M_TIMER 7 525426f0348SMichael Clark #define IRQ_U_EXT 8 526426f0348SMichael Clark #define IRQ_S_EXT 9 527205377f8SAlistair Francis #define IRQ_VS_EXT 10 528426f0348SMichael Clark #define IRQ_M_EXT 11 529426f0348SMichael Clark 530426f0348SMichael Clark /* mip masks */ 531426f0348SMichael Clark #define MIP_USIP (1 << IRQ_U_SOFT) 532426f0348SMichael Clark #define MIP_SSIP (1 << IRQ_S_SOFT) 533205377f8SAlistair Francis #define MIP_VSSIP (1 << IRQ_VS_SOFT) 534426f0348SMichael Clark #define MIP_MSIP (1 << IRQ_M_SOFT) 535426f0348SMichael Clark #define MIP_UTIP (1 << IRQ_U_TIMER) 536426f0348SMichael Clark #define MIP_STIP (1 << IRQ_S_TIMER) 537205377f8SAlistair Francis #define MIP_VSTIP (1 << IRQ_VS_TIMER) 538426f0348SMichael Clark #define MIP_MTIP (1 << IRQ_M_TIMER) 539426f0348SMichael Clark #define MIP_UEIP (1 << IRQ_U_EXT) 540426f0348SMichael Clark #define MIP_SEIP (1 << IRQ_S_EXT) 541205377f8SAlistair Francis #define MIP_VSEIP (1 << IRQ_VS_EXT) 542426f0348SMichael Clark #define MIP_MEIP (1 << IRQ_M_EXT) 543426f0348SMichael Clark 544426f0348SMichael Clark /* sip masks */ 545426f0348SMichael Clark #define SIP_SSIP MIP_SSIP 546426f0348SMichael Clark #define SIP_STIP MIP_STIP 547426f0348SMichael Clark #define SIP_SEIP MIP_SEIP 548f91005e1SMarkus Armbruster 54966e594f2SAlistair Francis /* MIE masks */ 55066e594f2SAlistair Francis #define MIE_SEIE (1 << IRQ_S_EXT) 55166e594f2SAlistair Francis #define MIE_UEIE (1 << IRQ_U_EXT) 55266e594f2SAlistair Francis #define MIE_STIE (1 << IRQ_S_TIMER) 55366e594f2SAlistair Francis #define MIE_UTIE (1 << IRQ_U_TIMER) 55466e594f2SAlistair Francis #define MIE_SSIE (1 << IRQ_S_SOFT) 55566e594f2SAlistair Francis #define MIE_USIE (1 << IRQ_U_SOFT) 556138b5c5fSAlexey Baturo 557138b5c5fSAlexey Baturo /* General PointerMasking CSR bits*/ 558138b5c5fSAlexey Baturo #define PM_ENABLE 0x00000001ULL 559138b5c5fSAlexey Baturo #define PM_CURRENT 0x00000002ULL 560138b5c5fSAlexey Baturo #define PM_INSN 0x00000004ULL 561138b5c5fSAlexey Baturo #define PM_XS_MASK 0x00000003ULL 562138b5c5fSAlexey Baturo 563138b5c5fSAlexey Baturo /* PointerMasking XS bits values */ 564138b5c5fSAlexey Baturo #define PM_EXT_DISABLE 0x00000000ULL 565138b5c5fSAlexey Baturo #define PM_EXT_INITIAL 0x00000001ULL 566138b5c5fSAlexey Baturo #define PM_EXT_CLEAN 0x00000002ULL 567138b5c5fSAlexey Baturo #define PM_EXT_DIRTY 0x00000003ULL 568138b5c5fSAlexey Baturo 569138b5c5fSAlexey Baturo /* Offsets for every pair of control bits per each priv level */ 570138b5c5fSAlexey Baturo #define XS_OFFSET 0ULL 571138b5c5fSAlexey Baturo #define U_OFFSET 2ULL 572138b5c5fSAlexey Baturo #define S_OFFSET 5ULL 573138b5c5fSAlexey Baturo #define M_OFFSET 8ULL 574138b5c5fSAlexey Baturo 575138b5c5fSAlexey Baturo #define PM_XS_BITS (PM_XS_MASK << XS_OFFSET) 576138b5c5fSAlexey Baturo #define U_PM_ENABLE (PM_ENABLE << U_OFFSET) 577138b5c5fSAlexey Baturo #define U_PM_CURRENT (PM_CURRENT << U_OFFSET) 578138b5c5fSAlexey Baturo #define U_PM_INSN (PM_INSN << U_OFFSET) 579138b5c5fSAlexey Baturo #define S_PM_ENABLE (PM_ENABLE << S_OFFSET) 580138b5c5fSAlexey Baturo #define S_PM_CURRENT (PM_CURRENT << S_OFFSET) 581138b5c5fSAlexey Baturo #define S_PM_INSN (PM_INSN << S_OFFSET) 582138b5c5fSAlexey Baturo #define M_PM_ENABLE (PM_ENABLE << M_OFFSET) 583138b5c5fSAlexey Baturo #define M_PM_CURRENT (PM_CURRENT << M_OFFSET) 584138b5c5fSAlexey Baturo #define M_PM_INSN (PM_INSN << M_OFFSET) 585138b5c5fSAlexey Baturo 586138b5c5fSAlexey Baturo /* mmte CSR bits */ 587138b5c5fSAlexey Baturo #define MMTE_PM_XS_BITS PM_XS_BITS 588138b5c5fSAlexey Baturo #define MMTE_U_PM_ENABLE U_PM_ENABLE 589138b5c5fSAlexey Baturo #define MMTE_U_PM_CURRENT U_PM_CURRENT 590138b5c5fSAlexey Baturo #define MMTE_U_PM_INSN U_PM_INSN 591138b5c5fSAlexey Baturo #define MMTE_S_PM_ENABLE S_PM_ENABLE 592138b5c5fSAlexey Baturo #define MMTE_S_PM_CURRENT S_PM_CURRENT 593138b5c5fSAlexey Baturo #define MMTE_S_PM_INSN S_PM_INSN 594138b5c5fSAlexey Baturo #define MMTE_M_PM_ENABLE M_PM_ENABLE 595138b5c5fSAlexey Baturo #define MMTE_M_PM_CURRENT M_PM_CURRENT 596138b5c5fSAlexey Baturo #define MMTE_M_PM_INSN M_PM_INSN 597138b5c5fSAlexey Baturo #define MMTE_MASK (MMTE_U_PM_ENABLE | MMTE_U_PM_CURRENT | MMTE_U_PM_INSN | \ 598138b5c5fSAlexey Baturo MMTE_S_PM_ENABLE | MMTE_S_PM_CURRENT | MMTE_S_PM_INSN | \ 599138b5c5fSAlexey Baturo MMTE_M_PM_ENABLE | MMTE_M_PM_CURRENT | MMTE_M_PM_INSN | \ 600138b5c5fSAlexey Baturo MMTE_PM_XS_BITS) 601138b5c5fSAlexey Baturo 602138b5c5fSAlexey Baturo /* (v)smte CSR bits */ 603138b5c5fSAlexey Baturo #define SMTE_PM_XS_BITS PM_XS_BITS 604138b5c5fSAlexey Baturo #define SMTE_U_PM_ENABLE U_PM_ENABLE 605138b5c5fSAlexey Baturo #define SMTE_U_PM_CURRENT U_PM_CURRENT 606138b5c5fSAlexey Baturo #define SMTE_U_PM_INSN U_PM_INSN 607138b5c5fSAlexey Baturo #define SMTE_S_PM_ENABLE S_PM_ENABLE 608138b5c5fSAlexey Baturo #define SMTE_S_PM_CURRENT S_PM_CURRENT 609138b5c5fSAlexey Baturo #define SMTE_S_PM_INSN S_PM_INSN 610138b5c5fSAlexey Baturo #define SMTE_MASK (SMTE_U_PM_ENABLE | SMTE_U_PM_CURRENT | SMTE_U_PM_INSN | \ 611138b5c5fSAlexey Baturo SMTE_S_PM_ENABLE | SMTE_S_PM_CURRENT | SMTE_S_PM_INSN | \ 612138b5c5fSAlexey Baturo SMTE_PM_XS_BITS) 613138b5c5fSAlexey Baturo 614138b5c5fSAlexey Baturo /* umte CSR bits */ 615138b5c5fSAlexey Baturo #define UMTE_U_PM_ENABLE U_PM_ENABLE 616138b5c5fSAlexey Baturo #define UMTE_U_PM_CURRENT U_PM_CURRENT 617138b5c5fSAlexey Baturo #define UMTE_U_PM_INSN U_PM_INSN 618138b5c5fSAlexey Baturo #define UMTE_MASK (UMTE_U_PM_ENABLE | MMTE_U_PM_CURRENT | UMTE_U_PM_INSN) 619138b5c5fSAlexey Baturo 620f91005e1SMarkus Armbruster #endif 621