xref: /qemu/target/riscv/cpu_bits.h (revision 881df35d3df52efd845087fb76d0b0116b366468)
1dc5bd18fSMichael Clark /* RISC-V ISA constants */
2dc5bd18fSMichael Clark 
3f91005e1SMarkus Armbruster #ifndef TARGET_RISCV_CPU_BITS_H
4f91005e1SMarkus Armbruster #define TARGET_RISCV_CPU_BITS_H
5f91005e1SMarkus Armbruster 
6dc5bd18fSMichael Clark #define get_field(reg, mask) (((reg) & \
7284d697cSYifei Jiang                  (uint64_t)(mask)) / ((mask) & ~((mask) << 1)))
8284d697cSYifei Jiang #define set_field(reg, mask, val) (((reg) & ~(uint64_t)(mask)) | \
9284d697cSYifei Jiang                  (((uint64_t)(val) * ((mask) & ~((mask) << 1))) & \
10284d697cSYifei Jiang                  (uint64_t)(mask)))
11dc5bd18fSMichael Clark 
12426f0348SMichael Clark /* Floating point round mode */
13dc5bd18fSMichael Clark #define FSR_RD_SHIFT        5
14dc5bd18fSMichael Clark #define FSR_RD              (0x7 << FSR_RD_SHIFT)
15dc5bd18fSMichael Clark 
16426f0348SMichael Clark /* Floating point accrued exception flags */
17dc5bd18fSMichael Clark #define FPEXC_NX            0x01
18dc5bd18fSMichael Clark #define FPEXC_UF            0x02
19dc5bd18fSMichael Clark #define FPEXC_OF            0x04
20dc5bd18fSMichael Clark #define FPEXC_DZ            0x08
21dc5bd18fSMichael Clark #define FPEXC_NV            0x10
22dc5bd18fSMichael Clark 
23426f0348SMichael Clark /* Floating point status register bits */
24dc5bd18fSMichael Clark #define FSR_AEXC_SHIFT      0
25dc5bd18fSMichael Clark #define FSR_NVA             (FPEXC_NV << FSR_AEXC_SHIFT)
26dc5bd18fSMichael Clark #define FSR_OFA             (FPEXC_OF << FSR_AEXC_SHIFT)
27dc5bd18fSMichael Clark #define FSR_UFA             (FPEXC_UF << FSR_AEXC_SHIFT)
28dc5bd18fSMichael Clark #define FSR_DZA             (FPEXC_DZ << FSR_AEXC_SHIFT)
29dc5bd18fSMichael Clark #define FSR_NXA             (FPEXC_NX << FSR_AEXC_SHIFT)
30dc5bd18fSMichael Clark #define FSR_AEXC            (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
31dc5bd18fSMichael Clark 
328e3a1f18SLIU Zhiwei /* Vector Fixed-Point round model */
338e3a1f18SLIU Zhiwei #define FSR_VXRM_SHIFT      9
348e3a1f18SLIU Zhiwei #define FSR_VXRM            (0x3 << FSR_VXRM_SHIFT)
358e3a1f18SLIU Zhiwei 
368e3a1f18SLIU Zhiwei /* Vector Fixed-Point saturation flag */
378e3a1f18SLIU Zhiwei #define FSR_VXSAT_SHIFT     8
388e3a1f18SLIU Zhiwei #define FSR_VXSAT           (0x1 << FSR_VXSAT_SHIFT)
398e3a1f18SLIU Zhiwei 
40426f0348SMichael Clark /* Control and Status Registers */
41426f0348SMichael Clark 
42426f0348SMichael Clark /* User Trap Setup */
43426f0348SMichael Clark #define CSR_USTATUS         0x000
44426f0348SMichael Clark #define CSR_UIE             0x004
45426f0348SMichael Clark #define CSR_UTVEC           0x005
46426f0348SMichael Clark 
47426f0348SMichael Clark /* User Trap Handling */
48426f0348SMichael Clark #define CSR_USCRATCH        0x040
49426f0348SMichael Clark #define CSR_UEPC            0x041
50426f0348SMichael Clark #define CSR_UCAUSE          0x042
51426f0348SMichael Clark #define CSR_UTVAL           0x043
52426f0348SMichael Clark #define CSR_UIP             0x044
53426f0348SMichael Clark 
54426f0348SMichael Clark /* User Floating-Point CSRs */
55426f0348SMichael Clark #define CSR_FFLAGS          0x001
56426f0348SMichael Clark #define CSR_FRM             0x002
57426f0348SMichael Clark #define CSR_FCSR            0x003
58426f0348SMichael Clark 
598e3a1f18SLIU Zhiwei /* User Vector CSRs */
608e3a1f18SLIU Zhiwei #define CSR_VSTART          0x008
618e3a1f18SLIU Zhiwei #define CSR_VXSAT           0x009
628e3a1f18SLIU Zhiwei #define CSR_VXRM            0x00a
634594fa5aSLIU Zhiwei #define CSR_VCSR            0x00f
648e3a1f18SLIU Zhiwei #define CSR_VL              0xc20
658e3a1f18SLIU Zhiwei #define CSR_VTYPE           0xc21
662e565054SGreentime Hu #define CSR_VLENB           0xc22
678e3a1f18SLIU Zhiwei 
684594fa5aSLIU Zhiwei /* VCSR fields */
694594fa5aSLIU Zhiwei #define VCSR_VXSAT_SHIFT    0
704594fa5aSLIU Zhiwei #define VCSR_VXSAT          (0x1 << VCSR_VXSAT_SHIFT)
714594fa5aSLIU Zhiwei #define VCSR_VXRM_SHIFT     1
724594fa5aSLIU Zhiwei #define VCSR_VXRM           (0x3 << VCSR_VXRM_SHIFT)
734594fa5aSLIU Zhiwei 
74426f0348SMichael Clark /* User Timers and Counters */
75dc5bd18fSMichael Clark #define CSR_CYCLE           0xc00
76dc5bd18fSMichael Clark #define CSR_TIME            0xc01
77dc5bd18fSMichael Clark #define CSR_INSTRET         0xc02
78dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3     0xc03
79dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4     0xc04
80dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5     0xc05
81dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6     0xc06
82dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7     0xc07
83dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8     0xc08
84dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9     0xc09
85dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10    0xc0a
86dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11    0xc0b
87dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12    0xc0c
88dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13    0xc0d
89dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14    0xc0e
90dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15    0xc0f
91dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16    0xc10
92dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17    0xc11
93dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18    0xc12
94dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19    0xc13
95dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20    0xc14
96dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21    0xc15
97dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22    0xc16
98dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23    0xc17
99dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24    0xc18
100dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25    0xc19
101dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26    0xc1a
102dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27    0xc1b
103dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28    0xc1c
104dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29    0xc1d
105dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30    0xc1e
106dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31    0xc1f
107dc5bd18fSMichael Clark #define CSR_CYCLEH          0xc80
108dc5bd18fSMichael Clark #define CSR_TIMEH           0xc81
109dc5bd18fSMichael Clark #define CSR_INSTRETH        0xc82
110dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3H    0xc83
111dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4H    0xc84
112dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5H    0xc85
113dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6H    0xc86
114dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7H    0xc87
115dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8H    0xc88
116dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9H    0xc89
117dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10H   0xc8a
118dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11H   0xc8b
119dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12H   0xc8c
120dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13H   0xc8d
121dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14H   0xc8e
122dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15H   0xc8f
123dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16H   0xc90
124dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17H   0xc91
125dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18H   0xc92
126dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19H   0xc93
127dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20H   0xc94
128dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21H   0xc95
129dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22H   0xc96
130dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23H   0xc97
131dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24H   0xc98
132dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25H   0xc99
133dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26H   0xc9a
134dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27H   0xc9b
135dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28H   0xc9c
136dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29H   0xc9d
137dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30H   0xc9e
138dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31H   0xc9f
139426f0348SMichael Clark 
140426f0348SMichael Clark /* Machine Timers and Counters */
141426f0348SMichael Clark #define CSR_MCYCLE          0xb00
142426f0348SMichael Clark #define CSR_MINSTRET        0xb02
143dc5bd18fSMichael Clark #define CSR_MCYCLEH         0xb80
144dc5bd18fSMichael Clark #define CSR_MINSTRETH       0xb82
145426f0348SMichael Clark 
146426f0348SMichael Clark /* Machine Information Registers */
147426f0348SMichael Clark #define CSR_MVENDORID       0xf11
148426f0348SMichael Clark #define CSR_MARCHID         0xf12
149426f0348SMichael Clark #define CSR_MIMPID          0xf13
150426f0348SMichael Clark #define CSR_MHARTID         0xf14
151426f0348SMichael Clark 
152426f0348SMichael Clark /* Machine Trap Setup */
153426f0348SMichael Clark #define CSR_MSTATUS         0x300
154426f0348SMichael Clark #define CSR_MISA            0x301
155426f0348SMichael Clark #define CSR_MEDELEG         0x302
156426f0348SMichael Clark #define CSR_MIDELEG         0x303
157426f0348SMichael Clark #define CSR_MIE             0x304
158426f0348SMichael Clark #define CSR_MTVEC           0x305
159426f0348SMichael Clark #define CSR_MCOUNTEREN      0x306
160426f0348SMichael Clark 
161551fa7e8SAlistair Francis /* 32-bit only */
162551fa7e8SAlistair Francis #define CSR_MSTATUSH        0x310
163551fa7e8SAlistair Francis 
164426f0348SMichael Clark /* Machine Trap Handling */
165426f0348SMichael Clark #define CSR_MSCRATCH        0x340
166426f0348SMichael Clark #define CSR_MEPC            0x341
167426f0348SMichael Clark #define CSR_MCAUSE          0x342
1688e73df6aSJim Wilson #define CSR_MTVAL           0x343
169426f0348SMichael Clark #define CSR_MIP             0x344
170426f0348SMichael Clark 
171426f0348SMichael Clark /* Supervisor Trap Setup */
172426f0348SMichael Clark #define CSR_SSTATUS         0x100
1738e73df6aSJim Wilson #define CSR_SEDELEG         0x102
1748e73df6aSJim Wilson #define CSR_SIDELEG         0x103
175426f0348SMichael Clark #define CSR_SIE             0x104
176426f0348SMichael Clark #define CSR_STVEC           0x105
177426f0348SMichael Clark #define CSR_SCOUNTEREN      0x106
178426f0348SMichael Clark 
179426f0348SMichael Clark /* Supervisor Trap Handling */
180426f0348SMichael Clark #define CSR_SSCRATCH        0x140
181426f0348SMichael Clark #define CSR_SEPC            0x141
182426f0348SMichael Clark #define CSR_SCAUSE          0x142
1838e73df6aSJim Wilson #define CSR_STVAL           0x143
184426f0348SMichael Clark #define CSR_SIP             0x144
185426f0348SMichael Clark 
186426f0348SMichael Clark /* Supervisor Protection and Translation */
187426f0348SMichael Clark #define CSR_SPTBR           0x180
188426f0348SMichael Clark #define CSR_SATP            0x180
189426f0348SMichael Clark 
1907f8dcfebSAlistair Francis /* Hpervisor CSRs */
1917f8dcfebSAlistair Francis #define CSR_HSTATUS         0x600
1927f8dcfebSAlistair Francis #define CSR_HEDELEG         0x602
1937f8dcfebSAlistair Francis #define CSR_HIDELEG         0x603
194bd023ce3SAlistair Francis #define CSR_HIE             0x604
195bd023ce3SAlistair Francis #define CSR_HCOUNTEREN      0x606
19683028098SAlistair Francis #define CSR_HGEIE           0x607
197bd023ce3SAlistair Francis #define CSR_HTVAL           0x643
19883028098SAlistair Francis #define CSR_HVIP            0x645
199bd023ce3SAlistair Francis #define CSR_HIP             0x644
200bd023ce3SAlistair Francis #define CSR_HTINST          0x64A
20183028098SAlistair Francis #define CSR_HGEIP           0xE12
2027f8dcfebSAlistair Francis #define CSR_HGATP           0x680
203bd023ce3SAlistair Francis #define CSR_HTIMEDELTA      0x605
204bd023ce3SAlistair Francis #define CSR_HTIMEDELTAH     0x615
2057f8dcfebSAlistair Francis 
206bd023ce3SAlistair Francis /* Virtual CSRs */
207bd023ce3SAlistair Francis #define CSR_VSSTATUS        0x200
208bd023ce3SAlistair Francis #define CSR_VSIE            0x204
209bd023ce3SAlistair Francis #define CSR_VSTVEC          0x205
210bd023ce3SAlistair Francis #define CSR_VSSCRATCH       0x240
211bd023ce3SAlistair Francis #define CSR_VSEPC           0x241
212bd023ce3SAlistair Francis #define CSR_VSCAUSE         0x242
213bd023ce3SAlistair Francis #define CSR_VSTVAL          0x243
214bd023ce3SAlistair Francis #define CSR_VSIP            0x244
215bd023ce3SAlistair Francis #define CSR_VSATP           0x280
216bd023ce3SAlistair Francis 
217bd023ce3SAlistair Francis #define CSR_MTINST          0x34a
218bd023ce3SAlistair Francis #define CSR_MTVAL2          0x34b
219bd023ce3SAlistair Francis 
220db9f1dacSHou Weiying /* Enhanced Physical Memory Protection (ePMP) */
221a44da25aSAlistair Francis #define CSR_MSECCFG         0x747
222a44da25aSAlistair Francis #define CSR_MSECCFGH        0x757
223426f0348SMichael Clark /* Physical Memory Protection */
224426f0348SMichael Clark #define CSR_PMPCFG0         0x3a0
225426f0348SMichael Clark #define CSR_PMPCFG1         0x3a1
226426f0348SMichael Clark #define CSR_PMPCFG2         0x3a2
227426f0348SMichael Clark #define CSR_PMPCFG3         0x3a3
228426f0348SMichael Clark #define CSR_PMPADDR0        0x3b0
229426f0348SMichael Clark #define CSR_PMPADDR1        0x3b1
230426f0348SMichael Clark #define CSR_PMPADDR2        0x3b2
231426f0348SMichael Clark #define CSR_PMPADDR3        0x3b3
232426f0348SMichael Clark #define CSR_PMPADDR4        0x3b4
233426f0348SMichael Clark #define CSR_PMPADDR5        0x3b5
234426f0348SMichael Clark #define CSR_PMPADDR6        0x3b6
235426f0348SMichael Clark #define CSR_PMPADDR7        0x3b7
236426f0348SMichael Clark #define CSR_PMPADDR8        0x3b8
237426f0348SMichael Clark #define CSR_PMPADDR9        0x3b9
238426f0348SMichael Clark #define CSR_PMPADDR10       0x3ba
239426f0348SMichael Clark #define CSR_PMPADDR11       0x3bb
240426f0348SMichael Clark #define CSR_PMPADDR12       0x3bc
241426f0348SMichael Clark #define CSR_PMPADDR13       0x3bd
242426f0348SMichael Clark #define CSR_PMPADDR14       0x3be
243426f0348SMichael Clark #define CSR_PMPADDR15       0x3bf
244426f0348SMichael Clark 
245426f0348SMichael Clark /* Debug/Trace Registers (shared with Debug Mode) */
246426f0348SMichael Clark #define CSR_TSELECT         0x7a0
247426f0348SMichael Clark #define CSR_TDATA1          0x7a1
248426f0348SMichael Clark #define CSR_TDATA2          0x7a2
249426f0348SMichael Clark #define CSR_TDATA3          0x7a3
250426f0348SMichael Clark 
251426f0348SMichael Clark /* Debug Mode Registers */
252426f0348SMichael Clark #define CSR_DCSR            0x7b0
253426f0348SMichael Clark #define CSR_DPC             0x7b1
254426f0348SMichael Clark #define CSR_DSCRATCH        0x7b2
255426f0348SMichael Clark 
256426f0348SMichael Clark /* Performance Counters */
257426f0348SMichael Clark #define CSR_MHPMCOUNTER3    0xb03
258426f0348SMichael Clark #define CSR_MHPMCOUNTER4    0xb04
259426f0348SMichael Clark #define CSR_MHPMCOUNTER5    0xb05
260426f0348SMichael Clark #define CSR_MHPMCOUNTER6    0xb06
261426f0348SMichael Clark #define CSR_MHPMCOUNTER7    0xb07
262426f0348SMichael Clark #define CSR_MHPMCOUNTER8    0xb08
263426f0348SMichael Clark #define CSR_MHPMCOUNTER9    0xb09
264426f0348SMichael Clark #define CSR_MHPMCOUNTER10   0xb0a
265426f0348SMichael Clark #define CSR_MHPMCOUNTER11   0xb0b
266426f0348SMichael Clark #define CSR_MHPMCOUNTER12   0xb0c
267426f0348SMichael Clark #define CSR_MHPMCOUNTER13   0xb0d
268426f0348SMichael Clark #define CSR_MHPMCOUNTER14   0xb0e
269426f0348SMichael Clark #define CSR_MHPMCOUNTER15   0xb0f
270426f0348SMichael Clark #define CSR_MHPMCOUNTER16   0xb10
271426f0348SMichael Clark #define CSR_MHPMCOUNTER17   0xb11
272426f0348SMichael Clark #define CSR_MHPMCOUNTER18   0xb12
273426f0348SMichael Clark #define CSR_MHPMCOUNTER19   0xb13
274426f0348SMichael Clark #define CSR_MHPMCOUNTER20   0xb14
275426f0348SMichael Clark #define CSR_MHPMCOUNTER21   0xb15
276426f0348SMichael Clark #define CSR_MHPMCOUNTER22   0xb16
277426f0348SMichael Clark #define CSR_MHPMCOUNTER23   0xb17
278426f0348SMichael Clark #define CSR_MHPMCOUNTER24   0xb18
279426f0348SMichael Clark #define CSR_MHPMCOUNTER25   0xb19
280426f0348SMichael Clark #define CSR_MHPMCOUNTER26   0xb1a
281426f0348SMichael Clark #define CSR_MHPMCOUNTER27   0xb1b
282426f0348SMichael Clark #define CSR_MHPMCOUNTER28   0xb1c
283426f0348SMichael Clark #define CSR_MHPMCOUNTER29   0xb1d
284426f0348SMichael Clark #define CSR_MHPMCOUNTER30   0xb1e
285426f0348SMichael Clark #define CSR_MHPMCOUNTER31   0xb1f
286426f0348SMichael Clark #define CSR_MHPMEVENT3      0x323
287426f0348SMichael Clark #define CSR_MHPMEVENT4      0x324
288426f0348SMichael Clark #define CSR_MHPMEVENT5      0x325
289426f0348SMichael Clark #define CSR_MHPMEVENT6      0x326
290426f0348SMichael Clark #define CSR_MHPMEVENT7      0x327
291426f0348SMichael Clark #define CSR_MHPMEVENT8      0x328
292426f0348SMichael Clark #define CSR_MHPMEVENT9      0x329
293426f0348SMichael Clark #define CSR_MHPMEVENT10     0x32a
294426f0348SMichael Clark #define CSR_MHPMEVENT11     0x32b
295426f0348SMichael Clark #define CSR_MHPMEVENT12     0x32c
296426f0348SMichael Clark #define CSR_MHPMEVENT13     0x32d
297426f0348SMichael Clark #define CSR_MHPMEVENT14     0x32e
298426f0348SMichael Clark #define CSR_MHPMEVENT15     0x32f
299426f0348SMichael Clark #define CSR_MHPMEVENT16     0x330
300426f0348SMichael Clark #define CSR_MHPMEVENT17     0x331
301426f0348SMichael Clark #define CSR_MHPMEVENT18     0x332
302426f0348SMichael Clark #define CSR_MHPMEVENT19     0x333
303426f0348SMichael Clark #define CSR_MHPMEVENT20     0x334
304426f0348SMichael Clark #define CSR_MHPMEVENT21     0x335
305426f0348SMichael Clark #define CSR_MHPMEVENT22     0x336
306426f0348SMichael Clark #define CSR_MHPMEVENT23     0x337
307426f0348SMichael Clark #define CSR_MHPMEVENT24     0x338
308426f0348SMichael Clark #define CSR_MHPMEVENT25     0x339
309426f0348SMichael Clark #define CSR_MHPMEVENT26     0x33a
310426f0348SMichael Clark #define CSR_MHPMEVENT27     0x33b
311426f0348SMichael Clark #define CSR_MHPMEVENT28     0x33c
312426f0348SMichael Clark #define CSR_MHPMEVENT29     0x33d
313426f0348SMichael Clark #define CSR_MHPMEVENT30     0x33e
314426f0348SMichael Clark #define CSR_MHPMEVENT31     0x33f
315dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER3H   0xb83
316dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER4H   0xb84
317dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER5H   0xb85
318dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER6H   0xb86
319dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER7H   0xb87
320dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER8H   0xb88
321dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER9H   0xb89
322dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER10H  0xb8a
323dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER11H  0xb8b
324dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER12H  0xb8c
325dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER13H  0xb8d
326dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER14H  0xb8e
327dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER15H  0xb8f
328dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER16H  0xb90
329dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER17H  0xb91
330dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER18H  0xb92
331dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER19H  0xb93
332dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER20H  0xb94
333dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER21H  0xb95
334dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER22H  0xb96
335dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER23H  0xb97
336dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER24H  0xb98
337dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER25H  0xb99
338dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER26H  0xb9a
339dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER27H  0xb9b
340dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER28H  0xb9c
341dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER29H  0xb9d
342dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER30H  0xb9e
343dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER31H  0xb9f
344dc5bd18fSMichael Clark 
345138b5c5fSAlexey Baturo /*
346138b5c5fSAlexey Baturo  * User PointerMasking registers
347138b5c5fSAlexey Baturo  * NB: actual CSR numbers might be changed in future
348138b5c5fSAlexey Baturo  */
349138b5c5fSAlexey Baturo #define CSR_UMTE            0x4c0
350138b5c5fSAlexey Baturo #define CSR_UPMMASK         0x4c1
351138b5c5fSAlexey Baturo #define CSR_UPMBASE         0x4c2
352138b5c5fSAlexey Baturo 
353138b5c5fSAlexey Baturo /*
354138b5c5fSAlexey Baturo  * Machine PointerMasking registers
355138b5c5fSAlexey Baturo  * NB: actual CSR numbers might be changed in future
356138b5c5fSAlexey Baturo  */
357138b5c5fSAlexey Baturo #define CSR_MMTE            0x3c0
358138b5c5fSAlexey Baturo #define CSR_MPMMASK         0x3c1
359138b5c5fSAlexey Baturo #define CSR_MPMBASE         0x3c2
360138b5c5fSAlexey Baturo 
361138b5c5fSAlexey Baturo /*
362138b5c5fSAlexey Baturo  * Supervisor PointerMaster registers
363138b5c5fSAlexey Baturo  * NB: actual CSR numbers might be changed in future
364138b5c5fSAlexey Baturo  */
365138b5c5fSAlexey Baturo #define CSR_SMTE            0x1c0
366138b5c5fSAlexey Baturo #define CSR_SPMMASK         0x1c1
367138b5c5fSAlexey Baturo #define CSR_SPMBASE         0x1c2
368138b5c5fSAlexey Baturo 
369138b5c5fSAlexey Baturo /*
370138b5c5fSAlexey Baturo  * Hypervisor PointerMaster registers
371138b5c5fSAlexey Baturo  * NB: actual CSR numbers might be changed in future
372138b5c5fSAlexey Baturo  */
373138b5c5fSAlexey Baturo #define CSR_VSMTE           0x2c0
374138b5c5fSAlexey Baturo #define CSR_VSPMMASK        0x2c1
375138b5c5fSAlexey Baturo #define CSR_VSPMBASE        0x2c2
376138b5c5fSAlexey Baturo 
377426f0348SMichael Clark /* mstatus CSR bits */
378dc5bd18fSMichael Clark #define MSTATUS_UIE         0x00000001
379dc5bd18fSMichael Clark #define MSTATUS_SIE         0x00000002
380dc5bd18fSMichael Clark #define MSTATUS_MIE         0x00000008
381dc5bd18fSMichael Clark #define MSTATUS_UPIE        0x00000010
382dc5bd18fSMichael Clark #define MSTATUS_SPIE        0x00000020
38343a96588SYifei Jiang #define MSTATUS_UBE         0x00000040
384dc5bd18fSMichael Clark #define MSTATUS_MPIE        0x00000080
385dc5bd18fSMichael Clark #define MSTATUS_SPP         0x00000100
38661b4b69dSLIU Zhiwei #define MSTATUS_VS          0x00000600
387dc5bd18fSMichael Clark #define MSTATUS_MPP         0x00001800
388dc5bd18fSMichael Clark #define MSTATUS_FS          0x00006000
389dc5bd18fSMichael Clark #define MSTATUS_XS          0x00018000
390dc5bd18fSMichael Clark #define MSTATUS_MPRV        0x00020000
391dc5bd18fSMichael Clark #define MSTATUS_SUM         0x00040000 /* since: priv-1.10 */
392dc5bd18fSMichael Clark #define MSTATUS_MXR         0x00080000
393dc5bd18fSMichael Clark #define MSTATUS_TVM         0x00100000 /* since: priv-1.10 */
39452957745SAlex Richardson #define MSTATUS_TW          0x00200000 /* since: priv-1.10 */
39552957745SAlex Richardson #define MSTATUS_TSR         0x00400000 /* since: priv-1.10 */
3969034e90aSAlistair Francis #define MSTATUS_GVA         0x4000000000ULL
39749aaa3e5SAlistair Francis #define MSTATUS_MPV         0x8000000000ULL
398dc5bd18fSMichael Clark 
399dc5bd18fSMichael Clark #define MSTATUS64_UXL       0x0000000300000000ULL
400dc5bd18fSMichael Clark #define MSTATUS64_SXL       0x0000000C00000000ULL
401dc5bd18fSMichael Clark 
402dc5bd18fSMichael Clark #define MSTATUS32_SD        0x80000000
403dc5bd18fSMichael Clark #define MSTATUS64_SD        0x8000000000000000ULL
404457c360fSFrédéric Pétrot #define MSTATUSH128_SD      0x8000000000000000ULL
405dc5bd18fSMichael Clark 
406f18637cdSMichael Clark #define MISA32_MXL          0xC0000000
407f18637cdSMichael Clark #define MISA64_MXL          0xC000000000000000ULL
408f18637cdSMichael Clark 
40999bc874fSRichard Henderson typedef enum {
41099bc874fSRichard Henderson     MXL_RV32  = 1,
41199bc874fSRichard Henderson     MXL_RV64  = 2,
41299bc874fSRichard Henderson     MXL_RV128 = 3,
41399bc874fSRichard Henderson } RISCVMXL;
414f18637cdSMichael Clark 
415426f0348SMichael Clark /* sstatus CSR bits */
416dc5bd18fSMichael Clark #define SSTATUS_UIE         0x00000001
417dc5bd18fSMichael Clark #define SSTATUS_SIE         0x00000002
418dc5bd18fSMichael Clark #define SSTATUS_UPIE        0x00000010
419dc5bd18fSMichael Clark #define SSTATUS_SPIE        0x00000020
420dc5bd18fSMichael Clark #define SSTATUS_SPP         0x00000100
42189a81e37SLIU Zhiwei #define SSTATUS_VS          0x00000600
422dc5bd18fSMichael Clark #define SSTATUS_FS          0x00006000
423dc5bd18fSMichael Clark #define SSTATUS_XS          0x00018000
424dc5bd18fSMichael Clark #define SSTATUS_SUM         0x00040000 /* since: priv-1.10 */
425dc5bd18fSMichael Clark #define SSTATUS_MXR         0x00080000
426dc5bd18fSMichael Clark 
427457c360fSFrédéric Pétrot #define SSTATUS64_UXL       0x0000000300000000ULL
428457c360fSFrédéric Pétrot 
429dc5bd18fSMichael Clark #define SSTATUS32_SD        0x80000000
430dc5bd18fSMichael Clark #define SSTATUS64_SD        0x8000000000000000ULL
431dc5bd18fSMichael Clark 
432d28b15a4SAlistair Francis /* hstatus CSR bits */
433543ba531SAlistair Francis #define HSTATUS_VSBE         0x00000020
434543ba531SAlistair Francis #define HSTATUS_GVA          0x00000040
435d28b15a4SAlistair Francis #define HSTATUS_SPV          0x00000080
436543ba531SAlistair Francis #define HSTATUS_SPVP         0x00000100
437543ba531SAlistair Francis #define HSTATUS_HU           0x00000200
438543ba531SAlistair Francis #define HSTATUS_VGEIN        0x0003F000
439d28b15a4SAlistair Francis #define HSTATUS_VTVM         0x00100000
440719f0f60SJose Martins #define HSTATUS_VTW          0x00200000
441d28b15a4SAlistair Francis #define HSTATUS_VTSR         0x00400000
442543ba531SAlistair Francis #define HSTATUS_VSXL         0x300000000
443d28b15a4SAlistair Francis 
444d28b15a4SAlistair Francis #define HSTATUS32_WPRI       0xFF8FF87E
445d28b15a4SAlistair Francis #define HSTATUS64_WPRI       0xFFFFFFFFFF8FF87EULL
446d28b15a4SAlistair Francis 
447db70794eSBin Meng #define COUNTEREN_CY         (1 << 0)
448db70794eSBin Meng #define COUNTEREN_TM         (1 << 1)
449db70794eSBin Meng #define COUNTEREN_IR         (1 << 2)
450db70794eSBin Meng #define COUNTEREN_HPM3       (1 << 3)
451e39a8320SAlistair Francis 
452f310df58SLIU Zhiwei /* vsstatus CSR bits */
453f310df58SLIU Zhiwei #define VSSTATUS64_UXL       0x0000000300000000ULL
454f310df58SLIU Zhiwei 
455426f0348SMichael Clark /* Privilege modes */
456dc5bd18fSMichael Clark #define PRV_U 0
457dc5bd18fSMichael Clark #define PRV_S 1
458356d7419SAlistair Francis #define PRV_H 2 /* Reserved */
459dc5bd18fSMichael Clark #define PRV_M 3
460dc5bd18fSMichael Clark 
461ef6bb7b6SAlistair Francis /* Virtulisation Register Fields */
462ef6bb7b6SAlistair Francis #define VIRT_ONOFF          1
463ef6bb7b6SAlistair Francis 
464426f0348SMichael Clark /* RV32 satp CSR field masks */
465dc5bd18fSMichael Clark #define SATP32_MODE         0x80000000
466dc5bd18fSMichael Clark #define SATP32_ASID         0x7fc00000
467dc5bd18fSMichael Clark #define SATP32_PPN          0x003fffff
468dc5bd18fSMichael Clark 
469426f0348SMichael Clark /* RV64 satp CSR field masks */
470dc5bd18fSMichael Clark #define SATP64_MODE         0xF000000000000000ULL
471dc5bd18fSMichael Clark #define SATP64_ASID         0x0FFFF00000000000ULL
472dc5bd18fSMichael Clark #define SATP64_PPN          0x00000FFFFFFFFFFFULL
473dc5bd18fSMichael Clark 
474426f0348SMichael Clark /* VM modes (satp.mode) privileged ISA 1.10 */
475426f0348SMichael Clark #define VM_1_10_MBARE       0
476426f0348SMichael Clark #define VM_1_10_SV32        1
477426f0348SMichael Clark #define VM_1_10_SV39        8
478426f0348SMichael Clark #define VM_1_10_SV48        9
479426f0348SMichael Clark #define VM_1_10_SV57        10
480426f0348SMichael Clark #define VM_1_10_SV64        11
481dc5bd18fSMichael Clark 
482426f0348SMichael Clark /* Page table entry (PTE) fields */
483dc5bd18fSMichael Clark #define PTE_V               0x001 /* Valid */
484dc5bd18fSMichael Clark #define PTE_R               0x002 /* Read */
485dc5bd18fSMichael Clark #define PTE_W               0x004 /* Write */
486dc5bd18fSMichael Clark #define PTE_X               0x008 /* Execute */
487dc5bd18fSMichael Clark #define PTE_U               0x010 /* User */
488dc5bd18fSMichael Clark #define PTE_G               0x020 /* Global */
489dc5bd18fSMichael Clark #define PTE_A               0x040 /* Accessed */
490dc5bd18fSMichael Clark #define PTE_D               0x080 /* Dirty */
491dc5bd18fSMichael Clark #define PTE_SOFT            0x300 /* Reserved for Software */
492dc5bd18fSMichael Clark 
493426f0348SMichael Clark /* Page table PPN shift amount */
494dc5bd18fSMichael Clark #define PTE_PPN_SHIFT       10
495426f0348SMichael Clark 
496426f0348SMichael Clark /* Leaf page shift amount */
497426f0348SMichael Clark #define PGSHIFT             12
498426f0348SMichael Clark 
499426f0348SMichael Clark /* Default Reset Vector adress */
500426f0348SMichael Clark #define DEFAULT_RSTVEC      0x1000
501426f0348SMichael Clark 
502426f0348SMichael Clark /* Exception causes */
503330d2ae3SAlistair Francis typedef enum RISCVException {
504330d2ae3SAlistair Francis     RISCV_EXCP_NONE = -1, /* sentinel value */
505330d2ae3SAlistair Francis     RISCV_EXCP_INST_ADDR_MIS = 0x0,
506330d2ae3SAlistair Francis     RISCV_EXCP_INST_ACCESS_FAULT = 0x1,
507330d2ae3SAlistair Francis     RISCV_EXCP_ILLEGAL_INST = 0x2,
508330d2ae3SAlistair Francis     RISCV_EXCP_BREAKPOINT = 0x3,
509330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_ADDR_MIS = 0x4,
510330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_ACCESS_FAULT = 0x5,
511330d2ae3SAlistair Francis     RISCV_EXCP_STORE_AMO_ADDR_MIS = 0x6,
512330d2ae3SAlistair Francis     RISCV_EXCP_STORE_AMO_ACCESS_FAULT = 0x7,
513330d2ae3SAlistair Francis     RISCV_EXCP_U_ECALL = 0x8,
514330d2ae3SAlistair Francis     RISCV_EXCP_S_ECALL = 0x9,
515330d2ae3SAlistair Francis     RISCV_EXCP_VS_ECALL = 0xa,
516330d2ae3SAlistair Francis     RISCV_EXCP_M_ECALL = 0xb,
517330d2ae3SAlistair Francis     RISCV_EXCP_INST_PAGE_FAULT = 0xc, /* since: priv-1.10.0 */
518330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_PAGE_FAULT = 0xd, /* since: priv-1.10.0 */
519330d2ae3SAlistair Francis     RISCV_EXCP_STORE_PAGE_FAULT = 0xf, /* since: priv-1.10.0 */
520330d2ae3SAlistair Francis     RISCV_EXCP_SEMIHOST = 0x10,
521330d2ae3SAlistair Francis     RISCV_EXCP_INST_GUEST_PAGE_FAULT = 0x14,
522330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_GUEST_ACCESS_FAULT = 0x15,
523330d2ae3SAlistair Francis     RISCV_EXCP_VIRT_INSTRUCTION_FAULT = 0x16,
524330d2ae3SAlistair Francis     RISCV_EXCP_STORE_GUEST_AMO_ACCESS_FAULT = 0x17,
525330d2ae3SAlistair Francis } RISCVException;
526426f0348SMichael Clark 
527426f0348SMichael Clark #define RISCV_EXCP_INT_FLAG                0x80000000
528426f0348SMichael Clark #define RISCV_EXCP_INT_MASK                0x7fffffff
529426f0348SMichael Clark 
530426f0348SMichael Clark /* Interrupt causes */
531426f0348SMichael Clark #define IRQ_U_SOFT                         0
532426f0348SMichael Clark #define IRQ_S_SOFT                         1
533205377f8SAlistair Francis #define IRQ_VS_SOFT                        2
534426f0348SMichael Clark #define IRQ_M_SOFT                         3
535426f0348SMichael Clark #define IRQ_U_TIMER                        4
536426f0348SMichael Clark #define IRQ_S_TIMER                        5
537205377f8SAlistair Francis #define IRQ_VS_TIMER                       6
538426f0348SMichael Clark #define IRQ_M_TIMER                        7
539426f0348SMichael Clark #define IRQ_U_EXT                          8
540426f0348SMichael Clark #define IRQ_S_EXT                          9
541205377f8SAlistair Francis #define IRQ_VS_EXT                         10
542426f0348SMichael Clark #define IRQ_M_EXT                          11
543*881df35dSAnup Patel #define IRQ_S_GEXT                         12
544*881df35dSAnup Patel #define IRQ_LOCAL_MAX                      16
545426f0348SMichael Clark 
546426f0348SMichael Clark /* mip masks */
547426f0348SMichael Clark #define MIP_USIP                           (1 << IRQ_U_SOFT)
548426f0348SMichael Clark #define MIP_SSIP                           (1 << IRQ_S_SOFT)
549205377f8SAlistair Francis #define MIP_VSSIP                          (1 << IRQ_VS_SOFT)
550426f0348SMichael Clark #define MIP_MSIP                           (1 << IRQ_M_SOFT)
551426f0348SMichael Clark #define MIP_UTIP                           (1 << IRQ_U_TIMER)
552426f0348SMichael Clark #define MIP_STIP                           (1 << IRQ_S_TIMER)
553205377f8SAlistair Francis #define MIP_VSTIP                          (1 << IRQ_VS_TIMER)
554426f0348SMichael Clark #define MIP_MTIP                           (1 << IRQ_M_TIMER)
555426f0348SMichael Clark #define MIP_UEIP                           (1 << IRQ_U_EXT)
556426f0348SMichael Clark #define MIP_SEIP                           (1 << IRQ_S_EXT)
557205377f8SAlistair Francis #define MIP_VSEIP                          (1 << IRQ_VS_EXT)
558426f0348SMichael Clark #define MIP_MEIP                           (1 << IRQ_M_EXT)
559*881df35dSAnup Patel #define MIP_SGEIP                          (1 << IRQ_S_GEXT)
560426f0348SMichael Clark 
561426f0348SMichael Clark /* sip masks */
562426f0348SMichael Clark #define SIP_SSIP                           MIP_SSIP
563426f0348SMichael Clark #define SIP_STIP                           MIP_STIP
564426f0348SMichael Clark #define SIP_SEIP                           MIP_SEIP
565f91005e1SMarkus Armbruster 
56666e594f2SAlistair Francis /* MIE masks */
56766e594f2SAlistair Francis #define MIE_SEIE                           (1 << IRQ_S_EXT)
56866e594f2SAlistair Francis #define MIE_UEIE                           (1 << IRQ_U_EXT)
56966e594f2SAlistair Francis #define MIE_STIE                           (1 << IRQ_S_TIMER)
57066e594f2SAlistair Francis #define MIE_UTIE                           (1 << IRQ_U_TIMER)
57166e594f2SAlistair Francis #define MIE_SSIE                           (1 << IRQ_S_SOFT)
57266e594f2SAlistair Francis #define MIE_USIE                           (1 << IRQ_U_SOFT)
573138b5c5fSAlexey Baturo 
574138b5c5fSAlexey Baturo /* General PointerMasking CSR bits*/
575138b5c5fSAlexey Baturo #define PM_ENABLE       0x00000001ULL
576138b5c5fSAlexey Baturo #define PM_CURRENT      0x00000002ULL
577138b5c5fSAlexey Baturo #define PM_INSN         0x00000004ULL
578138b5c5fSAlexey Baturo #define PM_XS_MASK      0x00000003ULL
579138b5c5fSAlexey Baturo 
580138b5c5fSAlexey Baturo /* PointerMasking XS bits values */
581138b5c5fSAlexey Baturo #define PM_EXT_DISABLE  0x00000000ULL
582138b5c5fSAlexey Baturo #define PM_EXT_INITIAL  0x00000001ULL
583138b5c5fSAlexey Baturo #define PM_EXT_CLEAN    0x00000002ULL
584138b5c5fSAlexey Baturo #define PM_EXT_DIRTY    0x00000003ULL
585138b5c5fSAlexey Baturo 
586138b5c5fSAlexey Baturo /* Offsets for every pair of control bits per each priv level */
587138b5c5fSAlexey Baturo #define XS_OFFSET    0ULL
588138b5c5fSAlexey Baturo #define U_OFFSET     2ULL
589138b5c5fSAlexey Baturo #define S_OFFSET     5ULL
590138b5c5fSAlexey Baturo #define M_OFFSET     8ULL
591138b5c5fSAlexey Baturo 
592138b5c5fSAlexey Baturo #define PM_XS_BITS   (PM_XS_MASK << XS_OFFSET)
593138b5c5fSAlexey Baturo #define U_PM_ENABLE  (PM_ENABLE  << U_OFFSET)
594138b5c5fSAlexey Baturo #define U_PM_CURRENT (PM_CURRENT << U_OFFSET)
595138b5c5fSAlexey Baturo #define U_PM_INSN    (PM_INSN    << U_OFFSET)
596138b5c5fSAlexey Baturo #define S_PM_ENABLE  (PM_ENABLE  << S_OFFSET)
597138b5c5fSAlexey Baturo #define S_PM_CURRENT (PM_CURRENT << S_OFFSET)
598138b5c5fSAlexey Baturo #define S_PM_INSN    (PM_INSN    << S_OFFSET)
599138b5c5fSAlexey Baturo #define M_PM_ENABLE  (PM_ENABLE  << M_OFFSET)
600138b5c5fSAlexey Baturo #define M_PM_CURRENT (PM_CURRENT << M_OFFSET)
601138b5c5fSAlexey Baturo #define M_PM_INSN    (PM_INSN    << M_OFFSET)
602138b5c5fSAlexey Baturo 
603138b5c5fSAlexey Baturo /* mmte CSR bits */
604138b5c5fSAlexey Baturo #define MMTE_PM_XS_BITS     PM_XS_BITS
605138b5c5fSAlexey Baturo #define MMTE_U_PM_ENABLE    U_PM_ENABLE
606138b5c5fSAlexey Baturo #define MMTE_U_PM_CURRENT   U_PM_CURRENT
607138b5c5fSAlexey Baturo #define MMTE_U_PM_INSN      U_PM_INSN
608138b5c5fSAlexey Baturo #define MMTE_S_PM_ENABLE    S_PM_ENABLE
609138b5c5fSAlexey Baturo #define MMTE_S_PM_CURRENT   S_PM_CURRENT
610138b5c5fSAlexey Baturo #define MMTE_S_PM_INSN      S_PM_INSN
611138b5c5fSAlexey Baturo #define MMTE_M_PM_ENABLE    M_PM_ENABLE
612138b5c5fSAlexey Baturo #define MMTE_M_PM_CURRENT   M_PM_CURRENT
613138b5c5fSAlexey Baturo #define MMTE_M_PM_INSN      M_PM_INSN
614138b5c5fSAlexey Baturo #define MMTE_MASK    (MMTE_U_PM_ENABLE | MMTE_U_PM_CURRENT | MMTE_U_PM_INSN | \
615138b5c5fSAlexey Baturo                       MMTE_S_PM_ENABLE | MMTE_S_PM_CURRENT | MMTE_S_PM_INSN | \
616138b5c5fSAlexey Baturo                       MMTE_M_PM_ENABLE | MMTE_M_PM_CURRENT | MMTE_M_PM_INSN | \
617138b5c5fSAlexey Baturo                       MMTE_PM_XS_BITS)
618138b5c5fSAlexey Baturo 
619138b5c5fSAlexey Baturo /* (v)smte CSR bits */
620138b5c5fSAlexey Baturo #define SMTE_PM_XS_BITS     PM_XS_BITS
621138b5c5fSAlexey Baturo #define SMTE_U_PM_ENABLE    U_PM_ENABLE
622138b5c5fSAlexey Baturo #define SMTE_U_PM_CURRENT   U_PM_CURRENT
623138b5c5fSAlexey Baturo #define SMTE_U_PM_INSN      U_PM_INSN
624138b5c5fSAlexey Baturo #define SMTE_S_PM_ENABLE    S_PM_ENABLE
625138b5c5fSAlexey Baturo #define SMTE_S_PM_CURRENT   S_PM_CURRENT
626138b5c5fSAlexey Baturo #define SMTE_S_PM_INSN      S_PM_INSN
627138b5c5fSAlexey Baturo #define SMTE_MASK    (SMTE_U_PM_ENABLE | SMTE_U_PM_CURRENT | SMTE_U_PM_INSN | \
628138b5c5fSAlexey Baturo                       SMTE_S_PM_ENABLE | SMTE_S_PM_CURRENT | SMTE_S_PM_INSN | \
629138b5c5fSAlexey Baturo                       SMTE_PM_XS_BITS)
630138b5c5fSAlexey Baturo 
631138b5c5fSAlexey Baturo /* umte CSR bits */
632138b5c5fSAlexey Baturo #define UMTE_U_PM_ENABLE    U_PM_ENABLE
633138b5c5fSAlexey Baturo #define UMTE_U_PM_CURRENT   U_PM_CURRENT
634138b5c5fSAlexey Baturo #define UMTE_U_PM_INSN      U_PM_INSN
635138b5c5fSAlexey Baturo #define UMTE_MASK     (UMTE_U_PM_ENABLE | MMTE_U_PM_CURRENT | UMTE_U_PM_INSN)
636138b5c5fSAlexey Baturo 
637f91005e1SMarkus Armbruster #endif
638