xref: /qemu/target/riscv/cpu_bits.h (revision 747a43e818dc36bd50ef98c2b11a7c31ceb810fa)
1dc5bd18fSMichael Clark /* RISC-V ISA constants */
2dc5bd18fSMichael Clark 
3f91005e1SMarkus Armbruster #ifndef TARGET_RISCV_CPU_BITS_H
4f91005e1SMarkus Armbruster #define TARGET_RISCV_CPU_BITS_H
5f91005e1SMarkus Armbruster 
6dc5bd18fSMichael Clark #define get_field(reg, mask) (((reg) & \
7dc5bd18fSMichael Clark                  (target_ulong)(mask)) / ((mask) & ~((mask) << 1)))
8dc5bd18fSMichael Clark #define set_field(reg, mask, val) (((reg) & ~(target_ulong)(mask)) | \
9dc5bd18fSMichael Clark                  (((target_ulong)(val) * ((mask) & ~((mask) << 1))) & \
10dc5bd18fSMichael Clark                  (target_ulong)(mask)))
11dc5bd18fSMichael Clark 
12426f0348SMichael Clark /* Floating point round mode */
13dc5bd18fSMichael Clark #define FSR_RD_SHIFT        5
14dc5bd18fSMichael Clark #define FSR_RD              (0x7 << FSR_RD_SHIFT)
15dc5bd18fSMichael Clark 
16426f0348SMichael Clark /* Floating point accrued exception flags */
17dc5bd18fSMichael Clark #define FPEXC_NX            0x01
18dc5bd18fSMichael Clark #define FPEXC_UF            0x02
19dc5bd18fSMichael Clark #define FPEXC_OF            0x04
20dc5bd18fSMichael Clark #define FPEXC_DZ            0x08
21dc5bd18fSMichael Clark #define FPEXC_NV            0x10
22dc5bd18fSMichael Clark 
23426f0348SMichael Clark /* Floating point status register bits */
24dc5bd18fSMichael Clark #define FSR_AEXC_SHIFT      0
25dc5bd18fSMichael Clark #define FSR_NVA             (FPEXC_NV << FSR_AEXC_SHIFT)
26dc5bd18fSMichael Clark #define FSR_OFA             (FPEXC_OF << FSR_AEXC_SHIFT)
27dc5bd18fSMichael Clark #define FSR_UFA             (FPEXC_UF << FSR_AEXC_SHIFT)
28dc5bd18fSMichael Clark #define FSR_DZA             (FPEXC_DZ << FSR_AEXC_SHIFT)
29dc5bd18fSMichael Clark #define FSR_NXA             (FPEXC_NX << FSR_AEXC_SHIFT)
30dc5bd18fSMichael Clark #define FSR_AEXC            (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
31dc5bd18fSMichael Clark 
32426f0348SMichael Clark /* Control and Status Registers */
33426f0348SMichael Clark 
34426f0348SMichael Clark /* User Trap Setup */
35426f0348SMichael Clark #define CSR_USTATUS         0x000
36426f0348SMichael Clark #define CSR_UIE             0x004
37426f0348SMichael Clark #define CSR_UTVEC           0x005
38426f0348SMichael Clark 
39426f0348SMichael Clark /* User Trap Handling */
40426f0348SMichael Clark #define CSR_USCRATCH        0x040
41426f0348SMichael Clark #define CSR_UEPC            0x041
42426f0348SMichael Clark #define CSR_UCAUSE          0x042
43426f0348SMichael Clark #define CSR_UTVAL           0x043
44426f0348SMichael Clark #define CSR_UIP             0x044
45426f0348SMichael Clark 
46426f0348SMichael Clark /* User Floating-Point CSRs */
47426f0348SMichael Clark #define CSR_FFLAGS          0x001
48426f0348SMichael Clark #define CSR_FRM             0x002
49426f0348SMichael Clark #define CSR_FCSR            0x003
50426f0348SMichael Clark 
51426f0348SMichael Clark /* User Timers and Counters */
52dc5bd18fSMichael Clark #define CSR_CYCLE           0xc00
53dc5bd18fSMichael Clark #define CSR_TIME            0xc01
54dc5bd18fSMichael Clark #define CSR_INSTRET         0xc02
55dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3     0xc03
56dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4     0xc04
57dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5     0xc05
58dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6     0xc06
59dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7     0xc07
60dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8     0xc08
61dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9     0xc09
62dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10    0xc0a
63dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11    0xc0b
64dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12    0xc0c
65dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13    0xc0d
66dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14    0xc0e
67dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15    0xc0f
68dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16    0xc10
69dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17    0xc11
70dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18    0xc12
71dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19    0xc13
72dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20    0xc14
73dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21    0xc15
74dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22    0xc16
75dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23    0xc17
76dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24    0xc18
77dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25    0xc19
78dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26    0xc1a
79dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27    0xc1b
80dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28    0xc1c
81dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29    0xc1d
82dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30    0xc1e
83dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31    0xc1f
84dc5bd18fSMichael Clark #define CSR_CYCLEH          0xc80
85dc5bd18fSMichael Clark #define CSR_TIMEH           0xc81
86dc5bd18fSMichael Clark #define CSR_INSTRETH        0xc82
87dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3H    0xc83
88dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4H    0xc84
89dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5H    0xc85
90dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6H    0xc86
91dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7H    0xc87
92dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8H    0xc88
93dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9H    0xc89
94dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10H   0xc8a
95dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11H   0xc8b
96dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12H   0xc8c
97dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13H   0xc8d
98dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14H   0xc8e
99dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15H   0xc8f
100dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16H   0xc90
101dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17H   0xc91
102dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18H   0xc92
103dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19H   0xc93
104dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20H   0xc94
105dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21H   0xc95
106dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22H   0xc96
107dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23H   0xc97
108dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24H   0xc98
109dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25H   0xc99
110dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26H   0xc9a
111dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27H   0xc9b
112dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28H   0xc9c
113dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29H   0xc9d
114dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30H   0xc9e
115dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31H   0xc9f
116426f0348SMichael Clark 
117426f0348SMichael Clark /* Machine Timers and Counters */
118426f0348SMichael Clark #define CSR_MCYCLE          0xb00
119426f0348SMichael Clark #define CSR_MINSTRET        0xb02
120dc5bd18fSMichael Clark #define CSR_MCYCLEH         0xb80
121dc5bd18fSMichael Clark #define CSR_MINSTRETH       0xb82
122426f0348SMichael Clark 
123426f0348SMichael Clark /* Machine Information Registers */
124426f0348SMichael Clark #define CSR_MVENDORID       0xf11
125426f0348SMichael Clark #define CSR_MARCHID         0xf12
126426f0348SMichael Clark #define CSR_MIMPID          0xf13
127426f0348SMichael Clark #define CSR_MHARTID         0xf14
128426f0348SMichael Clark 
129426f0348SMichael Clark /* Machine Trap Setup */
130426f0348SMichael Clark #define CSR_MSTATUS         0x300
131426f0348SMichael Clark #define CSR_MISA            0x301
132426f0348SMichael Clark #define CSR_MEDELEG         0x302
133426f0348SMichael Clark #define CSR_MIDELEG         0x303
134426f0348SMichael Clark #define CSR_MIE             0x304
135426f0348SMichael Clark #define CSR_MTVEC           0x305
136426f0348SMichael Clark #define CSR_MCOUNTEREN      0x306
137426f0348SMichael Clark 
138426f0348SMichael Clark /* Legacy Counter Setup (priv v1.9.1) */
139*747a43e8SAlistair Francis /* Update to #define CSR_MCOUNTINHIBIT 0x320 for 1.11.0 */
140426f0348SMichael Clark #define CSR_MUCOUNTEREN     0x320
141426f0348SMichael Clark #define CSR_MSCOUNTEREN     0x321
1428e73df6aSJim Wilson #define CSR_MHCOUNTEREN     0x322
143426f0348SMichael Clark 
144426f0348SMichael Clark /* Machine Trap Handling */
145426f0348SMichael Clark #define CSR_MSCRATCH        0x340
146426f0348SMichael Clark #define CSR_MEPC            0x341
147426f0348SMichael Clark #define CSR_MCAUSE          0x342
1488e73df6aSJim Wilson #define CSR_MTVAL           0x343
149426f0348SMichael Clark #define CSR_MIP             0x344
150426f0348SMichael Clark 
1518e73df6aSJim Wilson /* Legacy Machine Trap Handling (priv v1.9.1) */
1528e73df6aSJim Wilson #define CSR_MBADADDR        0x343
1538e73df6aSJim Wilson 
154426f0348SMichael Clark /* Supervisor Trap Setup */
155426f0348SMichael Clark #define CSR_SSTATUS         0x100
1568e73df6aSJim Wilson #define CSR_SEDELEG         0x102
1578e73df6aSJim Wilson #define CSR_SIDELEG         0x103
158426f0348SMichael Clark #define CSR_SIE             0x104
159426f0348SMichael Clark #define CSR_STVEC           0x105
160426f0348SMichael Clark #define CSR_SCOUNTEREN      0x106
161426f0348SMichael Clark 
162426f0348SMichael Clark /* Supervisor Trap Handling */
163426f0348SMichael Clark #define CSR_SSCRATCH        0x140
164426f0348SMichael Clark #define CSR_SEPC            0x141
165426f0348SMichael Clark #define CSR_SCAUSE          0x142
1668e73df6aSJim Wilson #define CSR_STVAL           0x143
167426f0348SMichael Clark #define CSR_SIP             0x144
168426f0348SMichael Clark 
1698e73df6aSJim Wilson /* Legacy Supervisor Trap Handling (priv v1.9.1) */
1708e73df6aSJim Wilson #define CSR_SBADADDR        0x143
1718e73df6aSJim Wilson 
172426f0348SMichael Clark /* Supervisor Protection and Translation */
173426f0348SMichael Clark #define CSR_SPTBR           0x180
174426f0348SMichael Clark #define CSR_SATP            0x180
175426f0348SMichael Clark 
176426f0348SMichael Clark /* Physical Memory Protection */
177426f0348SMichael Clark #define CSR_PMPCFG0         0x3a0
178426f0348SMichael Clark #define CSR_PMPCFG1         0x3a1
179426f0348SMichael Clark #define CSR_PMPCFG2         0x3a2
180426f0348SMichael Clark #define CSR_PMPCFG3         0x3a3
181426f0348SMichael Clark #define CSR_PMPADDR0        0x3b0
182426f0348SMichael Clark #define CSR_PMPADDR1        0x3b1
183426f0348SMichael Clark #define CSR_PMPADDR2        0x3b2
184426f0348SMichael Clark #define CSR_PMPADDR3        0x3b3
185426f0348SMichael Clark #define CSR_PMPADDR4        0x3b4
186426f0348SMichael Clark #define CSR_PMPADDR5        0x3b5
187426f0348SMichael Clark #define CSR_PMPADDR6        0x3b6
188426f0348SMichael Clark #define CSR_PMPADDR7        0x3b7
189426f0348SMichael Clark #define CSR_PMPADDR8        0x3b8
190426f0348SMichael Clark #define CSR_PMPADDR9        0x3b9
191426f0348SMichael Clark #define CSR_PMPADDR10       0x3ba
192426f0348SMichael Clark #define CSR_PMPADDR11       0x3bb
193426f0348SMichael Clark #define CSR_PMPADDR12       0x3bc
194426f0348SMichael Clark #define CSR_PMPADDR13       0x3bd
195426f0348SMichael Clark #define CSR_PMPADDR14       0x3be
196426f0348SMichael Clark #define CSR_PMPADDR15       0x3bf
197426f0348SMichael Clark 
198426f0348SMichael Clark /* Debug/Trace Registers (shared with Debug Mode) */
199426f0348SMichael Clark #define CSR_TSELECT         0x7a0
200426f0348SMichael Clark #define CSR_TDATA1          0x7a1
201426f0348SMichael Clark #define CSR_TDATA2          0x7a2
202426f0348SMichael Clark #define CSR_TDATA3          0x7a3
203426f0348SMichael Clark 
204426f0348SMichael Clark /* Debug Mode Registers */
205426f0348SMichael Clark #define CSR_DCSR            0x7b0
206426f0348SMichael Clark #define CSR_DPC             0x7b1
207426f0348SMichael Clark #define CSR_DSCRATCH        0x7b2
208426f0348SMichael Clark 
20971f09a5bSAlistair Francis /* Hpervisor CSRs */
21071f09a5bSAlistair Francis #define CSR_HSTATUS         0xa00
21171f09a5bSAlistair Francis #define CSR_HEDELEG         0xa02
21271f09a5bSAlistair Francis #define CSR_HIDELEG         0xa03
21371f09a5bSAlistair Francis #define CSR_HGATP           0xa80
21471f09a5bSAlistair Francis 
215e0643110SAlistair Francis #if defined(TARGET_RISCV32)
216e0643110SAlistair Francis #define HGATP_MODE           SATP32_MODE
217e0643110SAlistair Francis #define HGATP_ASID           SATP32_ASID
218e0643110SAlistair Francis #define HGATP_PPN            SATP32_PPN
219e0643110SAlistair Francis #endif
220e0643110SAlistair Francis #if defined(TARGET_RISCV64)
221e0643110SAlistair Francis #define HGATP_MODE           SATP64_MODE
222e0643110SAlistair Francis #define HGATP_ASID           SATP64_ASID
223e0643110SAlistair Francis #define HGATP_PPN            SATP64_PPN
224e0643110SAlistair Francis #endif
225e0643110SAlistair Francis 
226426f0348SMichael Clark /* Performance Counters */
227426f0348SMichael Clark #define CSR_MHPMCOUNTER3    0xb03
228426f0348SMichael Clark #define CSR_MHPMCOUNTER4    0xb04
229426f0348SMichael Clark #define CSR_MHPMCOUNTER5    0xb05
230426f0348SMichael Clark #define CSR_MHPMCOUNTER6    0xb06
231426f0348SMichael Clark #define CSR_MHPMCOUNTER7    0xb07
232426f0348SMichael Clark #define CSR_MHPMCOUNTER8    0xb08
233426f0348SMichael Clark #define CSR_MHPMCOUNTER9    0xb09
234426f0348SMichael Clark #define CSR_MHPMCOUNTER10   0xb0a
235426f0348SMichael Clark #define CSR_MHPMCOUNTER11   0xb0b
236426f0348SMichael Clark #define CSR_MHPMCOUNTER12   0xb0c
237426f0348SMichael Clark #define CSR_MHPMCOUNTER13   0xb0d
238426f0348SMichael Clark #define CSR_MHPMCOUNTER14   0xb0e
239426f0348SMichael Clark #define CSR_MHPMCOUNTER15   0xb0f
240426f0348SMichael Clark #define CSR_MHPMCOUNTER16   0xb10
241426f0348SMichael Clark #define CSR_MHPMCOUNTER17   0xb11
242426f0348SMichael Clark #define CSR_MHPMCOUNTER18   0xb12
243426f0348SMichael Clark #define CSR_MHPMCOUNTER19   0xb13
244426f0348SMichael Clark #define CSR_MHPMCOUNTER20   0xb14
245426f0348SMichael Clark #define CSR_MHPMCOUNTER21   0xb15
246426f0348SMichael Clark #define CSR_MHPMCOUNTER22   0xb16
247426f0348SMichael Clark #define CSR_MHPMCOUNTER23   0xb17
248426f0348SMichael Clark #define CSR_MHPMCOUNTER24   0xb18
249426f0348SMichael Clark #define CSR_MHPMCOUNTER25   0xb19
250426f0348SMichael Clark #define CSR_MHPMCOUNTER26   0xb1a
251426f0348SMichael Clark #define CSR_MHPMCOUNTER27   0xb1b
252426f0348SMichael Clark #define CSR_MHPMCOUNTER28   0xb1c
253426f0348SMichael Clark #define CSR_MHPMCOUNTER29   0xb1d
254426f0348SMichael Clark #define CSR_MHPMCOUNTER30   0xb1e
255426f0348SMichael Clark #define CSR_MHPMCOUNTER31   0xb1f
256426f0348SMichael Clark #define CSR_MHPMEVENT3      0x323
257426f0348SMichael Clark #define CSR_MHPMEVENT4      0x324
258426f0348SMichael Clark #define CSR_MHPMEVENT5      0x325
259426f0348SMichael Clark #define CSR_MHPMEVENT6      0x326
260426f0348SMichael Clark #define CSR_MHPMEVENT7      0x327
261426f0348SMichael Clark #define CSR_MHPMEVENT8      0x328
262426f0348SMichael Clark #define CSR_MHPMEVENT9      0x329
263426f0348SMichael Clark #define CSR_MHPMEVENT10     0x32a
264426f0348SMichael Clark #define CSR_MHPMEVENT11     0x32b
265426f0348SMichael Clark #define CSR_MHPMEVENT12     0x32c
266426f0348SMichael Clark #define CSR_MHPMEVENT13     0x32d
267426f0348SMichael Clark #define CSR_MHPMEVENT14     0x32e
268426f0348SMichael Clark #define CSR_MHPMEVENT15     0x32f
269426f0348SMichael Clark #define CSR_MHPMEVENT16     0x330
270426f0348SMichael Clark #define CSR_MHPMEVENT17     0x331
271426f0348SMichael Clark #define CSR_MHPMEVENT18     0x332
272426f0348SMichael Clark #define CSR_MHPMEVENT19     0x333
273426f0348SMichael Clark #define CSR_MHPMEVENT20     0x334
274426f0348SMichael Clark #define CSR_MHPMEVENT21     0x335
275426f0348SMichael Clark #define CSR_MHPMEVENT22     0x336
276426f0348SMichael Clark #define CSR_MHPMEVENT23     0x337
277426f0348SMichael Clark #define CSR_MHPMEVENT24     0x338
278426f0348SMichael Clark #define CSR_MHPMEVENT25     0x339
279426f0348SMichael Clark #define CSR_MHPMEVENT26     0x33a
280426f0348SMichael Clark #define CSR_MHPMEVENT27     0x33b
281426f0348SMichael Clark #define CSR_MHPMEVENT28     0x33c
282426f0348SMichael Clark #define CSR_MHPMEVENT29     0x33d
283426f0348SMichael Clark #define CSR_MHPMEVENT30     0x33e
284426f0348SMichael Clark #define CSR_MHPMEVENT31     0x33f
285dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER3H   0xb83
286dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER4H   0xb84
287dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER5H   0xb85
288dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER6H   0xb86
289dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER7H   0xb87
290dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER8H   0xb88
291dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER9H   0xb89
292dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER10H  0xb8a
293dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER11H  0xb8b
294dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER12H  0xb8c
295dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER13H  0xb8d
296dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER14H  0xb8e
297dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER15H  0xb8f
298dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER16H  0xb90
299dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER17H  0xb91
300dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER18H  0xb92
301dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER19H  0xb93
302dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER20H  0xb94
303dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER21H  0xb95
304dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER22H  0xb96
305dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER23H  0xb97
306dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER24H  0xb98
307dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER25H  0xb99
308dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER26H  0xb9a
309dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER27H  0xb9b
310dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER28H  0xb9c
311dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER29H  0xb9d
312dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER30H  0xb9e
313dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER31H  0xb9f
314dc5bd18fSMichael Clark 
3158e73df6aSJim Wilson /* Legacy Hypervisor Trap Setup (priv v1.9.1) */
3168e73df6aSJim Wilson #define CSR_HIE             0x204
3178e73df6aSJim Wilson #define CSR_HTVEC           0x205
3188e73df6aSJim Wilson 
3198e73df6aSJim Wilson /* Legacy Hypervisor Trap Handling (priv v1.9.1) */
3208e73df6aSJim Wilson #define CSR_HSCRATCH        0x240
3218e73df6aSJim Wilson #define CSR_HEPC            0x241
3228e73df6aSJim Wilson #define CSR_HCAUSE          0x242
3238e73df6aSJim Wilson #define CSR_HBADADDR        0x243
3248e73df6aSJim Wilson #define CSR_HIP             0x244
3258e73df6aSJim Wilson 
3268e73df6aSJim Wilson /* Legacy Machine Protection and Translation (priv v1.9.1) */
3278e73df6aSJim Wilson #define CSR_MBASE           0x380
3288e73df6aSJim Wilson #define CSR_MBOUND          0x381
3298e73df6aSJim Wilson #define CSR_MIBASE          0x382
3308e73df6aSJim Wilson #define CSR_MIBOUND         0x383
3318e73df6aSJim Wilson #define CSR_MDBASE          0x384
3328e73df6aSJim Wilson #define CSR_MDBOUND         0x385
3338e73df6aSJim Wilson 
334426f0348SMichael Clark /* mstatus CSR bits */
335dc5bd18fSMichael Clark #define MSTATUS_UIE         0x00000001
336dc5bd18fSMichael Clark #define MSTATUS_SIE         0x00000002
337dc5bd18fSMichael Clark #define MSTATUS_MIE         0x00000008
338dc5bd18fSMichael Clark #define MSTATUS_UPIE        0x00000010
339dc5bd18fSMichael Clark #define MSTATUS_SPIE        0x00000020
340dc5bd18fSMichael Clark #define MSTATUS_MPIE        0x00000080
341dc5bd18fSMichael Clark #define MSTATUS_SPP         0x00000100
342dc5bd18fSMichael Clark #define MSTATUS_MPP         0x00001800
343dc5bd18fSMichael Clark #define MSTATUS_FS          0x00006000
344dc5bd18fSMichael Clark #define MSTATUS_XS          0x00018000
345dc5bd18fSMichael Clark #define MSTATUS_MPRV        0x00020000
346dc5bd18fSMichael Clark #define MSTATUS_PUM         0x00040000 /* until: priv-1.9.1 */
347dc5bd18fSMichael Clark #define MSTATUS_SUM         0x00040000 /* since: priv-1.10 */
348dc5bd18fSMichael Clark #define MSTATUS_MXR         0x00080000
349dc5bd18fSMichael Clark #define MSTATUS_VM          0x1F000000 /* until: priv-1.9.1 */
350dc5bd18fSMichael Clark #define MSTATUS_TVM         0x00100000 /* since: priv-1.10 */
351dc5bd18fSMichael Clark #define MSTATUS_TW          0x20000000 /* since: priv-1.10 */
352dc5bd18fSMichael Clark #define MSTATUS_TSR         0x40000000 /* since: priv-1.10 */
35349aaa3e5SAlistair Francis #define MSTATUS_MTL         0x4000000000ULL
35449aaa3e5SAlistair Francis #define MSTATUS_MPV         0x8000000000ULL
355dc5bd18fSMichael Clark 
356dc5bd18fSMichael Clark #define MSTATUS64_UXL       0x0000000300000000ULL
357dc5bd18fSMichael Clark #define MSTATUS64_SXL       0x0000000C00000000ULL
358dc5bd18fSMichael Clark 
359dc5bd18fSMichael Clark #define MSTATUS32_SD        0x80000000
360dc5bd18fSMichael Clark #define MSTATUS64_SD        0x8000000000000000ULL
361dc5bd18fSMichael Clark 
362f18637cdSMichael Clark #define MISA32_MXL          0xC0000000
363f18637cdSMichael Clark #define MISA64_MXL          0xC000000000000000ULL
364f18637cdSMichael Clark 
365f18637cdSMichael Clark #define MXL_RV32            1
366f18637cdSMichael Clark #define MXL_RV64            2
367f18637cdSMichael Clark #define MXL_RV128           3
368f18637cdSMichael Clark 
369dc5bd18fSMichael Clark #if defined(TARGET_RISCV32)
370dc5bd18fSMichael Clark #define MSTATUS_SD MSTATUS32_SD
371f18637cdSMichael Clark #define MISA_MXL MISA32_MXL
372f18637cdSMichael Clark #define MXL_VAL MXL_RV32
373dc5bd18fSMichael Clark #elif defined(TARGET_RISCV64)
374dc5bd18fSMichael Clark #define MSTATUS_SD MSTATUS64_SD
375f18637cdSMichael Clark #define MISA_MXL MISA64_MXL
376f18637cdSMichael Clark #define MXL_VAL MXL_RV64
377dc5bd18fSMichael Clark #endif
378dc5bd18fSMichael Clark 
379426f0348SMichael Clark /* sstatus CSR bits */
380dc5bd18fSMichael Clark #define SSTATUS_UIE         0x00000001
381dc5bd18fSMichael Clark #define SSTATUS_SIE         0x00000002
382dc5bd18fSMichael Clark #define SSTATUS_UPIE        0x00000010
383dc5bd18fSMichael Clark #define SSTATUS_SPIE        0x00000020
384dc5bd18fSMichael Clark #define SSTATUS_SPP         0x00000100
385dc5bd18fSMichael Clark #define SSTATUS_FS          0x00006000
386dc5bd18fSMichael Clark #define SSTATUS_XS          0x00018000
387dc5bd18fSMichael Clark #define SSTATUS_PUM         0x00040000 /* until: priv-1.9.1 */
388dc5bd18fSMichael Clark #define SSTATUS_SUM         0x00040000 /* since: priv-1.10 */
389dc5bd18fSMichael Clark #define SSTATUS_MXR         0x00080000
390dc5bd18fSMichael Clark 
391dc5bd18fSMichael Clark #define SSTATUS32_SD        0x80000000
392dc5bd18fSMichael Clark #define SSTATUS64_SD        0x8000000000000000ULL
393dc5bd18fSMichael Clark 
394dc5bd18fSMichael Clark #if defined(TARGET_RISCV32)
395dc5bd18fSMichael Clark #define SSTATUS_SD SSTATUS32_SD
396dc5bd18fSMichael Clark #elif defined(TARGET_RISCV64)
397dc5bd18fSMichael Clark #define SSTATUS_SD SSTATUS64_SD
398dc5bd18fSMichael Clark #endif
399dc5bd18fSMichael Clark 
400d28b15a4SAlistair Francis /* hstatus CSR bits */
401d28b15a4SAlistair Francis #define HSTATUS_SPRV         0x00000001
402d28b15a4SAlistair Francis #define HSTATUS_STL          0x00000040
403d28b15a4SAlistair Francis #define HSTATUS_SPV          0x00000080
404d28b15a4SAlistair Francis #define HSTATUS_SP2P         0x00000100
405d28b15a4SAlistair Francis #define HSTATUS_SP2V         0x00000200
406d28b15a4SAlistair Francis #define HSTATUS_VTVM         0x00100000
407d28b15a4SAlistair Francis #define HSTATUS_VTSR         0x00400000
408d28b15a4SAlistair Francis 
409d28b15a4SAlistair Francis #define HSTATUS32_WPRI       0xFF8FF87E
410d28b15a4SAlistair Francis #define HSTATUS64_WPRI       0xFFFFFFFFFF8FF87EULL
411d28b15a4SAlistair Francis 
412d28b15a4SAlistair Francis #if defined(TARGET_RISCV32)
413d28b15a4SAlistair Francis #define HSTATUS_WPRI HSTATUS32_WPRI
414d28b15a4SAlistair Francis #elif defined(TARGET_RISCV64)
415d28b15a4SAlistair Francis #define HSTATUS_WPRI HSTATUS64_WPRI
416d28b15a4SAlistair Francis #endif
417d28b15a4SAlistair Francis 
418426f0348SMichael Clark /* Privilege modes */
419dc5bd18fSMichael Clark #define PRV_U 0
420dc5bd18fSMichael Clark #define PRV_S 1
421356d7419SAlistair Francis #define PRV_H 2 /* Reserved */
422dc5bd18fSMichael Clark #define PRV_M 3
423dc5bd18fSMichael Clark 
424426f0348SMichael Clark /* RV32 satp CSR field masks */
425dc5bd18fSMichael Clark #define SATP32_MODE         0x80000000
426dc5bd18fSMichael Clark #define SATP32_ASID         0x7fc00000
427dc5bd18fSMichael Clark #define SATP32_PPN          0x003fffff
428dc5bd18fSMichael Clark 
429426f0348SMichael Clark /* RV64 satp CSR field masks */
430dc5bd18fSMichael Clark #define SATP64_MODE         0xF000000000000000ULL
431dc5bd18fSMichael Clark #define SATP64_ASID         0x0FFFF00000000000ULL
432dc5bd18fSMichael Clark #define SATP64_PPN          0x00000FFFFFFFFFFFULL
433dc5bd18fSMichael Clark 
434dc5bd18fSMichael Clark #if defined(TARGET_RISCV32)
435dc5bd18fSMichael Clark #define SATP_MODE           SATP32_MODE
436dc5bd18fSMichael Clark #define SATP_ASID           SATP32_ASID
437dc5bd18fSMichael Clark #define SATP_PPN            SATP32_PPN
438dc5bd18fSMichael Clark #endif
439dc5bd18fSMichael Clark #if defined(TARGET_RISCV64)
440dc5bd18fSMichael Clark #define SATP_MODE           SATP64_MODE
441dc5bd18fSMichael Clark #define SATP_ASID           SATP64_ASID
442dc5bd18fSMichael Clark #define SATP_PPN            SATP64_PPN
443dc5bd18fSMichael Clark #endif
444dc5bd18fSMichael Clark 
445426f0348SMichael Clark /* VM modes (mstatus.vm) privileged ISA 1.9.1 */
446426f0348SMichael Clark #define VM_1_09_MBARE       0
447426f0348SMichael Clark #define VM_1_09_MBB         1
448426f0348SMichael Clark #define VM_1_09_MBBID       2
449426f0348SMichael Clark #define VM_1_09_SV32        8
450426f0348SMichael Clark #define VM_1_09_SV39        9
451426f0348SMichael Clark #define VM_1_09_SV48        10
452dc5bd18fSMichael Clark 
453426f0348SMichael Clark /* VM modes (satp.mode) privileged ISA 1.10 */
454426f0348SMichael Clark #define VM_1_10_MBARE       0
455426f0348SMichael Clark #define VM_1_10_SV32        1
456426f0348SMichael Clark #define VM_1_10_SV39        8
457426f0348SMichael Clark #define VM_1_10_SV48        9
458426f0348SMichael Clark #define VM_1_10_SV57        10
459426f0348SMichael Clark #define VM_1_10_SV64        11
460dc5bd18fSMichael Clark 
461426f0348SMichael Clark /* Page table entry (PTE) fields */
462dc5bd18fSMichael Clark #define PTE_V               0x001 /* Valid */
463dc5bd18fSMichael Clark #define PTE_R               0x002 /* Read */
464dc5bd18fSMichael Clark #define PTE_W               0x004 /* Write */
465dc5bd18fSMichael Clark #define PTE_X               0x008 /* Execute */
466dc5bd18fSMichael Clark #define PTE_U               0x010 /* User */
467dc5bd18fSMichael Clark #define PTE_G               0x020 /* Global */
468dc5bd18fSMichael Clark #define PTE_A               0x040 /* Accessed */
469dc5bd18fSMichael Clark #define PTE_D               0x080 /* Dirty */
470dc5bd18fSMichael Clark #define PTE_SOFT            0x300 /* Reserved for Software */
471dc5bd18fSMichael Clark 
472426f0348SMichael Clark /* Page table PPN shift amount */
473dc5bd18fSMichael Clark #define PTE_PPN_SHIFT       10
474426f0348SMichael Clark 
475426f0348SMichael Clark /* Leaf page shift amount */
476426f0348SMichael Clark #define PGSHIFT             12
477426f0348SMichael Clark 
478426f0348SMichael Clark /* Default Reset Vector adress */
479426f0348SMichael Clark #define DEFAULT_RSTVEC      0x1000
480426f0348SMichael Clark 
481426f0348SMichael Clark /* Exception causes */
482426f0348SMichael Clark #define EXCP_NONE                          -1 /* sentinel value */
483426f0348SMichael Clark #define RISCV_EXCP_INST_ADDR_MIS           0x0
484426f0348SMichael Clark #define RISCV_EXCP_INST_ACCESS_FAULT       0x1
485426f0348SMichael Clark #define RISCV_EXCP_ILLEGAL_INST            0x2
486426f0348SMichael Clark #define RISCV_EXCP_BREAKPOINT              0x3
487426f0348SMichael Clark #define RISCV_EXCP_LOAD_ADDR_MIS           0x4
488426f0348SMichael Clark #define RISCV_EXCP_LOAD_ACCESS_FAULT       0x5
489426f0348SMichael Clark #define RISCV_EXCP_STORE_AMO_ADDR_MIS      0x6
490426f0348SMichael Clark #define RISCV_EXCP_STORE_AMO_ACCESS_FAULT  0x7
491426f0348SMichael Clark #define RISCV_EXCP_U_ECALL                 0x8
492426f0348SMichael Clark #define RISCV_EXCP_S_ECALL                 0x9
493426f0348SMichael Clark #define RISCV_EXCP_H_ECALL                 0xa
494426f0348SMichael Clark #define RISCV_EXCP_M_ECALL                 0xb
495426f0348SMichael Clark #define RISCV_EXCP_INST_PAGE_FAULT         0xc /* since: priv-1.10.0 */
496426f0348SMichael Clark #define RISCV_EXCP_LOAD_PAGE_FAULT         0xd /* since: priv-1.10.0 */
497426f0348SMichael Clark #define RISCV_EXCP_STORE_PAGE_FAULT        0xf /* since: priv-1.10.0 */
498426f0348SMichael Clark 
499426f0348SMichael Clark #define RISCV_EXCP_INT_FLAG                0x80000000
500426f0348SMichael Clark #define RISCV_EXCP_INT_MASK                0x7fffffff
501426f0348SMichael Clark 
502426f0348SMichael Clark /* Interrupt causes */
503426f0348SMichael Clark #define IRQ_U_SOFT                         0
504426f0348SMichael Clark #define IRQ_S_SOFT                         1
505426f0348SMichael Clark #define IRQ_H_SOFT                         2  /* reserved */
506426f0348SMichael Clark #define IRQ_M_SOFT                         3
507426f0348SMichael Clark #define IRQ_U_TIMER                        4
508426f0348SMichael Clark #define IRQ_S_TIMER                        5
509426f0348SMichael Clark #define IRQ_H_TIMER                        6  /* reserved */
510426f0348SMichael Clark #define IRQ_M_TIMER                        7
511426f0348SMichael Clark #define IRQ_U_EXT                          8
512426f0348SMichael Clark #define IRQ_S_EXT                          9
513426f0348SMichael Clark #define IRQ_H_EXT                          10 /* reserved */
514426f0348SMichael Clark #define IRQ_M_EXT                          11
515426f0348SMichael Clark 
516426f0348SMichael Clark /* mip masks */
517426f0348SMichael Clark #define MIP_USIP                           (1 << IRQ_U_SOFT)
518426f0348SMichael Clark #define MIP_SSIP                           (1 << IRQ_S_SOFT)
519426f0348SMichael Clark #define MIP_HSIP                           (1 << IRQ_H_SOFT)
520426f0348SMichael Clark #define MIP_MSIP                           (1 << IRQ_M_SOFT)
521426f0348SMichael Clark #define MIP_UTIP                           (1 << IRQ_U_TIMER)
522426f0348SMichael Clark #define MIP_STIP                           (1 << IRQ_S_TIMER)
523426f0348SMichael Clark #define MIP_HTIP                           (1 << IRQ_H_TIMER)
524426f0348SMichael Clark #define MIP_MTIP                           (1 << IRQ_M_TIMER)
525426f0348SMichael Clark #define MIP_UEIP                           (1 << IRQ_U_EXT)
526426f0348SMichael Clark #define MIP_SEIP                           (1 << IRQ_S_EXT)
527426f0348SMichael Clark #define MIP_HEIP                           (1 << IRQ_H_EXT)
528426f0348SMichael Clark #define MIP_MEIP                           (1 << IRQ_M_EXT)
529426f0348SMichael Clark 
530426f0348SMichael Clark /* sip masks */
531426f0348SMichael Clark #define SIP_SSIP                           MIP_SSIP
532426f0348SMichael Clark #define SIP_STIP                           MIP_STIP
533426f0348SMichael Clark #define SIP_SEIP                           MIP_SEIP
534f91005e1SMarkus Armbruster 
535f91005e1SMarkus Armbruster #endif
536