1dc5bd18fSMichael Clark /* RISC-V ISA constants */ 2dc5bd18fSMichael Clark 3f91005e1SMarkus Armbruster #ifndef TARGET_RISCV_CPU_BITS_H 4f91005e1SMarkus Armbruster #define TARGET_RISCV_CPU_BITS_H 5f91005e1SMarkus Armbruster 6dc5bd18fSMichael Clark #define get_field(reg, mask) (((reg) & \ 7284d697cSYifei Jiang (uint64_t)(mask)) / ((mask) & ~((mask) << 1))) 8284d697cSYifei Jiang #define set_field(reg, mask, val) (((reg) & ~(uint64_t)(mask)) | \ 9284d697cSYifei Jiang (((uint64_t)(val) * ((mask) & ~((mask) << 1))) & \ 10284d697cSYifei Jiang (uint64_t)(mask))) 11dc5bd18fSMichael Clark 1242967f40SLIU Zhiwei /* Extension context status mask */ 1342967f40SLIU Zhiwei #define EXT_STATUS_MASK 0x3ULL 1442967f40SLIU Zhiwei 15426f0348SMichael Clark /* Floating point round mode */ 16dc5bd18fSMichael Clark #define FSR_RD_SHIFT 5 17dc5bd18fSMichael Clark #define FSR_RD (0x7 << FSR_RD_SHIFT) 18dc5bd18fSMichael Clark 19426f0348SMichael Clark /* Floating point accrued exception flags */ 20dc5bd18fSMichael Clark #define FPEXC_NX 0x01 21dc5bd18fSMichael Clark #define FPEXC_UF 0x02 22dc5bd18fSMichael Clark #define FPEXC_OF 0x04 23dc5bd18fSMichael Clark #define FPEXC_DZ 0x08 24dc5bd18fSMichael Clark #define FPEXC_NV 0x10 25dc5bd18fSMichael Clark 26426f0348SMichael Clark /* Floating point status register bits */ 27dc5bd18fSMichael Clark #define FSR_AEXC_SHIFT 0 28dc5bd18fSMichael Clark #define FSR_NVA (FPEXC_NV << FSR_AEXC_SHIFT) 29dc5bd18fSMichael Clark #define FSR_OFA (FPEXC_OF << FSR_AEXC_SHIFT) 30dc5bd18fSMichael Clark #define FSR_UFA (FPEXC_UF << FSR_AEXC_SHIFT) 31dc5bd18fSMichael Clark #define FSR_DZA (FPEXC_DZ << FSR_AEXC_SHIFT) 32dc5bd18fSMichael Clark #define FSR_NXA (FPEXC_NX << FSR_AEXC_SHIFT) 33dc5bd18fSMichael Clark #define FSR_AEXC (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA) 34dc5bd18fSMichael Clark 35426f0348SMichael Clark /* Control and Status Registers */ 36426f0348SMichael Clark 378205bc12SDeepak Gupta /* zicfiss user ssp csr */ 388205bc12SDeepak Gupta #define CSR_SSP 0x011 398205bc12SDeepak Gupta 40426f0348SMichael Clark /* User Trap Setup */ 41426f0348SMichael Clark #define CSR_USTATUS 0x000 42426f0348SMichael Clark #define CSR_UIE 0x004 43426f0348SMichael Clark #define CSR_UTVEC 0x005 44426f0348SMichael Clark 45426f0348SMichael Clark /* User Trap Handling */ 46426f0348SMichael Clark #define CSR_USCRATCH 0x040 47426f0348SMichael Clark #define CSR_UEPC 0x041 48426f0348SMichael Clark #define CSR_UCAUSE 0x042 49426f0348SMichael Clark #define CSR_UTVAL 0x043 50426f0348SMichael Clark #define CSR_UIP 0x044 51426f0348SMichael Clark 52426f0348SMichael Clark /* User Floating-Point CSRs */ 53426f0348SMichael Clark #define CSR_FFLAGS 0x001 54426f0348SMichael Clark #define CSR_FRM 0x002 55426f0348SMichael Clark #define CSR_FCSR 0x003 56426f0348SMichael Clark 578e3a1f18SLIU Zhiwei /* User Vector CSRs */ 588e3a1f18SLIU Zhiwei #define CSR_VSTART 0x008 598e3a1f18SLIU Zhiwei #define CSR_VXSAT 0x009 608e3a1f18SLIU Zhiwei #define CSR_VXRM 0x00a 614594fa5aSLIU Zhiwei #define CSR_VCSR 0x00f 628e3a1f18SLIU Zhiwei #define CSR_VL 0xc20 638e3a1f18SLIU Zhiwei #define CSR_VTYPE 0xc21 642e565054SGreentime Hu #define CSR_VLENB 0xc22 658e3a1f18SLIU Zhiwei 664594fa5aSLIU Zhiwei /* VCSR fields */ 674594fa5aSLIU Zhiwei #define VCSR_VXSAT_SHIFT 0 684594fa5aSLIU Zhiwei #define VCSR_VXSAT (0x1 << VCSR_VXSAT_SHIFT) 694594fa5aSLIU Zhiwei #define VCSR_VXRM_SHIFT 1 704594fa5aSLIU Zhiwei #define VCSR_VXRM (0x3 << VCSR_VXRM_SHIFT) 714594fa5aSLIU Zhiwei 72426f0348SMichael Clark /* User Timers and Counters */ 73dc5bd18fSMichael Clark #define CSR_CYCLE 0xc00 74dc5bd18fSMichael Clark #define CSR_TIME 0xc01 75dc5bd18fSMichael Clark #define CSR_INSTRET 0xc02 76dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3 0xc03 77dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4 0xc04 78dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5 0xc05 79dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6 0xc06 80dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7 0xc07 81dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8 0xc08 82dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9 0xc09 83dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10 0xc0a 84dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11 0xc0b 85dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12 0xc0c 86dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13 0xc0d 87dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14 0xc0e 88dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15 0xc0f 89dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16 0xc10 90dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17 0xc11 91dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18 0xc12 92dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19 0xc13 93dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20 0xc14 94dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21 0xc15 95dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22 0xc16 96dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23 0xc17 97dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24 0xc18 98dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25 0xc19 99dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26 0xc1a 100dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27 0xc1b 101dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28 0xc1c 102dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29 0xc1d 103dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30 0xc1e 104dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31 0xc1f 105dc5bd18fSMichael Clark #define CSR_CYCLEH 0xc80 106dc5bd18fSMichael Clark #define CSR_TIMEH 0xc81 107dc5bd18fSMichael Clark #define CSR_INSTRETH 0xc82 108dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3H 0xc83 109dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4H 0xc84 110dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5H 0xc85 111dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6H 0xc86 112dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7H 0xc87 113dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8H 0xc88 114dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9H 0xc89 115dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10H 0xc8a 116dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11H 0xc8b 117dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12H 0xc8c 118dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13H 0xc8d 119dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14H 0xc8e 120dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15H 0xc8f 121dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16H 0xc90 122dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17H 0xc91 123dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18H 0xc92 124dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19H 0xc93 125dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20H 0xc94 126dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21H 0xc95 127dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22H 0xc96 128dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23H 0xc97 129dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24H 0xc98 130dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25H 0xc99 131dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26H 0xc9a 132dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27H 0xc9b 133dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28H 0xc9c 134dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29H 0xc9d 135dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30H 0xc9e 136dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31H 0xc9f 137426f0348SMichael Clark 138426f0348SMichael Clark /* Machine Timers and Counters */ 139426f0348SMichael Clark #define CSR_MCYCLE 0xb00 140426f0348SMichael Clark #define CSR_MINSTRET 0xb02 141dc5bd18fSMichael Clark #define CSR_MCYCLEH 0xb80 142dc5bd18fSMichael Clark #define CSR_MINSTRETH 0xb82 143426f0348SMichael Clark 144426f0348SMichael Clark /* Machine Information Registers */ 145426f0348SMichael Clark #define CSR_MVENDORID 0xf11 146426f0348SMichael Clark #define CSR_MARCHID 0xf12 147426f0348SMichael Clark #define CSR_MIMPID 0xf13 148426f0348SMichael Clark #define CSR_MHARTID 0xf14 1493e6a417cSAtish Patra #define CSR_MCONFIGPTR 0xf15 150426f0348SMichael Clark 151426f0348SMichael Clark /* Machine Trap Setup */ 152426f0348SMichael Clark #define CSR_MSTATUS 0x300 153426f0348SMichael Clark #define CSR_MISA 0x301 154426f0348SMichael Clark #define CSR_MEDELEG 0x302 155426f0348SMichael Clark #define CSR_MIDELEG 0x303 156426f0348SMichael Clark #define CSR_MIE 0x304 157426f0348SMichael Clark #define CSR_MTVEC 0x305 158426f0348SMichael Clark #define CSR_MCOUNTEREN 0x306 159426f0348SMichael Clark 160551fa7e8SAlistair Francis /* 32-bit only */ 161551fa7e8SAlistair Francis #define CSR_MSTATUSH 0x310 16227796989SFea.Wang #define CSR_MEDELEGH 0x312 16327796989SFea.Wang #define CSR_HEDELEGH 0x612 164551fa7e8SAlistair Francis 165426f0348SMichael Clark /* Machine Trap Handling */ 166426f0348SMichael Clark #define CSR_MSCRATCH 0x340 167426f0348SMichael Clark #define CSR_MEPC 0x341 168426f0348SMichael Clark #define CSR_MCAUSE 0x342 1698e73df6aSJim Wilson #define CSR_MTVAL 0x343 170426f0348SMichael Clark #define CSR_MIP 0x344 171426f0348SMichael Clark 172aa7508bbSAnup Patel /* Machine-Level Window to Indirectly Accessed Registers (AIA) */ 173aa7508bbSAnup Patel #define CSR_MISELECT 0x350 174aa7508bbSAnup Patel #define CSR_MIREG 0x351 175aa7508bbSAnup Patel 176*5e33a208SKaiwen Xue /* Machine Indirect Register Alias */ 177*5e33a208SKaiwen Xue #define CSR_MIREG2 0x352 178*5e33a208SKaiwen Xue #define CSR_MIREG3 0x353 179*5e33a208SKaiwen Xue #define CSR_MIREG4 0x355 180*5e33a208SKaiwen Xue #define CSR_MIREG5 0x356 181*5e33a208SKaiwen Xue #define CSR_MIREG6 0x357 182*5e33a208SKaiwen Xue 183aa7508bbSAnup Patel /* Machine-Level Interrupts (AIA) */ 184aa7508bbSAnup Patel #define CSR_MTOPEI 0x35c 185df01af33SAnup Patel #define CSR_MTOPI 0xfb0 186aa7508bbSAnup Patel 187aa7508bbSAnup Patel /* Virtual Interrupts for Supervisor Level (AIA) */ 188aa7508bbSAnup Patel #define CSR_MVIEN 0x308 189aa7508bbSAnup Patel #define CSR_MVIP 0x309 190aa7508bbSAnup Patel 191aa7508bbSAnup Patel /* Machine-Level High-Half CSRs (AIA) */ 192aa7508bbSAnup Patel #define CSR_MIDELEGH 0x313 193aa7508bbSAnup Patel #define CSR_MIEH 0x314 194aa7508bbSAnup Patel #define CSR_MVIENH 0x318 195aa7508bbSAnup Patel #define CSR_MVIPH 0x319 196aa7508bbSAnup Patel #define CSR_MIPH 0x354 197aa7508bbSAnup Patel 198426f0348SMichael Clark /* Supervisor Trap Setup */ 199426f0348SMichael Clark #define CSR_SSTATUS 0x100 200426f0348SMichael Clark #define CSR_SIE 0x104 201426f0348SMichael Clark #define CSR_STVEC 0x105 202426f0348SMichael Clark #define CSR_SCOUNTEREN 0x106 203426f0348SMichael Clark 20429a9ec9bSAtish Patra /* Supervisor Configuration CSRs */ 20529a9ec9bSAtish Patra #define CSR_SENVCFG 0x10A 20629a9ec9bSAtish Patra 2073bee0e40SMayuresh Chitale /* Supervisor state CSRs */ 2083bee0e40SMayuresh Chitale #define CSR_SSTATEEN0 0x10C 2093bee0e40SMayuresh Chitale #define CSR_SSTATEEN1 0x10D 2103bee0e40SMayuresh Chitale #define CSR_SSTATEEN2 0x10E 2113bee0e40SMayuresh Chitale #define CSR_SSTATEEN3 0x10F 2123bee0e40SMayuresh Chitale 213426f0348SMichael Clark /* Supervisor Trap Handling */ 214426f0348SMichael Clark #define CSR_SSCRATCH 0x140 215426f0348SMichael Clark #define CSR_SEPC 0x141 216426f0348SMichael Clark #define CSR_SCAUSE 0x142 2178e73df6aSJim Wilson #define CSR_STVAL 0x143 218426f0348SMichael Clark #define CSR_SIP 0x144 219426f0348SMichael Clark 22043888c2fSAtish Patra /* Sstc supervisor CSRs */ 22143888c2fSAtish Patra #define CSR_STIMECMP 0x14D 22243888c2fSAtish Patra #define CSR_STIMECMPH 0x15D 22343888c2fSAtish Patra 224426f0348SMichael Clark /* Supervisor Protection and Translation */ 225426f0348SMichael Clark #define CSR_SPTBR 0x180 226426f0348SMichael Clark #define CSR_SATP 0x180 227426f0348SMichael Clark 228aa7508bbSAnup Patel /* Supervisor-Level Window to Indirectly Accessed Registers (AIA) */ 229aa7508bbSAnup Patel #define CSR_SISELECT 0x150 230aa7508bbSAnup Patel #define CSR_SIREG 0x151 231aa7508bbSAnup Patel 232*5e33a208SKaiwen Xue /* Supervisor Indirect Register Alias */ 233*5e33a208SKaiwen Xue #define CSR_SIREG2 0x152 234*5e33a208SKaiwen Xue #define CSR_SIREG3 0x153 235*5e33a208SKaiwen Xue #define CSR_SIREG4 0x155 236*5e33a208SKaiwen Xue #define CSR_SIREG5 0x156 237*5e33a208SKaiwen Xue #define CSR_SIREG6 0x157 238*5e33a208SKaiwen Xue 239aa7508bbSAnup Patel /* Supervisor-Level Interrupts (AIA) */ 240aa7508bbSAnup Patel #define CSR_STOPEI 0x15c 241df01af33SAnup Patel #define CSR_STOPI 0xdb0 242aa7508bbSAnup Patel 243aa7508bbSAnup Patel /* Supervisor-Level High-Half CSRs (AIA) */ 244aa7508bbSAnup Patel #define CSR_SIEH 0x114 245aa7508bbSAnup Patel #define CSR_SIPH 0x154 246aa7508bbSAnup Patel 2477f8dcfebSAlistair Francis /* Hpervisor CSRs */ 2487f8dcfebSAlistair Francis #define CSR_HSTATUS 0x600 2497f8dcfebSAlistair Francis #define CSR_HEDELEG 0x602 2507f8dcfebSAlistair Francis #define CSR_HIDELEG 0x603 251bd023ce3SAlistair Francis #define CSR_HIE 0x604 252bd023ce3SAlistair Francis #define CSR_HCOUNTEREN 0x606 25383028098SAlistair Francis #define CSR_HGEIE 0x607 254bd023ce3SAlistair Francis #define CSR_HTVAL 0x643 25583028098SAlistair Francis #define CSR_HVIP 0x645 256bd023ce3SAlistair Francis #define CSR_HIP 0x644 257bd023ce3SAlistair Francis #define CSR_HTINST 0x64A 25883028098SAlistair Francis #define CSR_HGEIP 0xE12 2597f8dcfebSAlistair Francis #define CSR_HGATP 0x680 260bd023ce3SAlistair Francis #define CSR_HTIMEDELTA 0x605 261bd023ce3SAlistair Francis #define CSR_HTIMEDELTAH 0x615 2627f8dcfebSAlistair Francis 26329a9ec9bSAtish Patra /* Hypervisor Configuration CSRs */ 26429a9ec9bSAtish Patra #define CSR_HENVCFG 0x60A 26529a9ec9bSAtish Patra #define CSR_HENVCFGH 0x61A 26629a9ec9bSAtish Patra 2673bee0e40SMayuresh Chitale /* Hypervisor state CSRs */ 2683bee0e40SMayuresh Chitale #define CSR_HSTATEEN0 0x60C 2693bee0e40SMayuresh Chitale #define CSR_HSTATEEN0H 0x61C 2703bee0e40SMayuresh Chitale #define CSR_HSTATEEN1 0x60D 2713bee0e40SMayuresh Chitale #define CSR_HSTATEEN1H 0x61D 2723bee0e40SMayuresh Chitale #define CSR_HSTATEEN2 0x60E 2733bee0e40SMayuresh Chitale #define CSR_HSTATEEN2H 0x61E 2743bee0e40SMayuresh Chitale #define CSR_HSTATEEN3 0x60F 2753bee0e40SMayuresh Chitale #define CSR_HSTATEEN3H 0x61F 2763bee0e40SMayuresh Chitale 277bd023ce3SAlistair Francis /* Virtual CSRs */ 278bd023ce3SAlistair Francis #define CSR_VSSTATUS 0x200 279bd023ce3SAlistair Francis #define CSR_VSIE 0x204 280bd023ce3SAlistair Francis #define CSR_VSTVEC 0x205 281bd023ce3SAlistair Francis #define CSR_VSSCRATCH 0x240 282bd023ce3SAlistair Francis #define CSR_VSEPC 0x241 283bd023ce3SAlistair Francis #define CSR_VSCAUSE 0x242 284bd023ce3SAlistair Francis #define CSR_VSTVAL 0x243 285bd023ce3SAlistair Francis #define CSR_VSIP 0x244 286bd023ce3SAlistair Francis #define CSR_VSATP 0x280 287bd023ce3SAlistair Francis 2883ec0fe18SAtish Patra /* Sstc virtual CSRs */ 2893ec0fe18SAtish Patra #define CSR_VSTIMECMP 0x24D 2903ec0fe18SAtish Patra #define CSR_VSTIMECMPH 0x25D 2913ec0fe18SAtish Patra 292bd023ce3SAlistair Francis #define CSR_MTINST 0x34a 293bd023ce3SAlistair Francis #define CSR_MTVAL2 0x34b 294bd023ce3SAlistair Francis 295aa7508bbSAnup Patel /* Virtual Interrupts and Interrupt Priorities (H-extension with AIA) */ 296aa7508bbSAnup Patel #define CSR_HVIEN 0x608 297aa7508bbSAnup Patel #define CSR_HVICTL 0x609 298aa7508bbSAnup Patel #define CSR_HVIPRIO1 0x646 299aa7508bbSAnup Patel #define CSR_HVIPRIO2 0x647 300aa7508bbSAnup Patel 301aa7508bbSAnup Patel /* VS-Level Window to Indirectly Accessed Registers (H-extension with AIA) */ 302aa7508bbSAnup Patel #define CSR_VSISELECT 0x250 303aa7508bbSAnup Patel #define CSR_VSIREG 0x251 304aa7508bbSAnup Patel 305*5e33a208SKaiwen Xue /* Virtual Supervisor Indirect Alias */ 306*5e33a208SKaiwen Xue #define CSR_VSIREG2 0x252 307*5e33a208SKaiwen Xue #define CSR_VSIREG3 0x253 308*5e33a208SKaiwen Xue #define CSR_VSIREG4 0x255 309*5e33a208SKaiwen Xue #define CSR_VSIREG5 0x256 310*5e33a208SKaiwen Xue #define CSR_VSIREG6 0x257 311*5e33a208SKaiwen Xue 312aa7508bbSAnup Patel /* VS-Level Interrupts (H-extension with AIA) */ 313aa7508bbSAnup Patel #define CSR_VSTOPEI 0x25c 314df01af33SAnup Patel #define CSR_VSTOPI 0xeb0 315aa7508bbSAnup Patel 316aa7508bbSAnup Patel /* Hypervisor and VS-Level High-Half CSRs (H-extension with AIA) */ 317aa7508bbSAnup Patel #define CSR_HIDELEGH 0x613 318aa7508bbSAnup Patel #define CSR_HVIENH 0x618 319aa7508bbSAnup Patel #define CSR_HVIPH 0x655 320aa7508bbSAnup Patel #define CSR_HVIPRIO1H 0x656 321aa7508bbSAnup Patel #define CSR_HVIPRIO2H 0x657 322aa7508bbSAnup Patel #define CSR_VSIEH 0x214 323aa7508bbSAnup Patel #define CSR_VSIPH 0x254 324aa7508bbSAnup Patel 32529a9ec9bSAtish Patra /* Machine Configuration CSRs */ 32629a9ec9bSAtish Patra #define CSR_MENVCFG 0x30A 32729a9ec9bSAtish Patra #define CSR_MENVCFGH 0x31A 32829a9ec9bSAtish Patra 3293bee0e40SMayuresh Chitale /* Machine state CSRs */ 3303bee0e40SMayuresh Chitale #define CSR_MSTATEEN0 0x30C 3313bee0e40SMayuresh Chitale #define CSR_MSTATEEN0H 0x31C 3323bee0e40SMayuresh Chitale #define CSR_MSTATEEN1 0x30D 3333bee0e40SMayuresh Chitale #define CSR_MSTATEEN1H 0x31D 3343bee0e40SMayuresh Chitale #define CSR_MSTATEEN2 0x30E 3353bee0e40SMayuresh Chitale #define CSR_MSTATEEN2H 0x31E 3363bee0e40SMayuresh Chitale #define CSR_MSTATEEN3 0x30F 3373bee0e40SMayuresh Chitale #define CSR_MSTATEEN3H 0x31F 3383bee0e40SMayuresh Chitale 3393bee0e40SMayuresh Chitale /* Common defines for all smstateen */ 3403bee0e40SMayuresh Chitale #define SMSTATEEN_MAX_COUNT 4 3413bee0e40SMayuresh Chitale #define SMSTATEEN0_CS (1ULL << 0) 3423bee0e40SMayuresh Chitale #define SMSTATEEN0_FCSR (1ULL << 1) 343ce3af0bbSWeiwei Li #define SMSTATEEN0_JVT (1ULL << 2) 3447750e106SFea.Wang #define SMSTATEEN0_P1P13 (1ULL << 56) 3453bee0e40SMayuresh Chitale #define SMSTATEEN0_HSCONTXT (1ULL << 57) 3463bee0e40SMayuresh Chitale #define SMSTATEEN0_IMSIC (1ULL << 58) 3473bee0e40SMayuresh Chitale #define SMSTATEEN0_AIA (1ULL << 59) 3483bee0e40SMayuresh Chitale #define SMSTATEEN0_SVSLCT (1ULL << 60) 3493bee0e40SMayuresh Chitale #define SMSTATEEN0_HSENVCFG (1ULL << 62) 3503bee0e40SMayuresh Chitale #define SMSTATEEN_STATEEN (1ULL << 63) 3513bee0e40SMayuresh Chitale 352db9f1dacSHou Weiying /* Enhanced Physical Memory Protection (ePMP) */ 353a44da25aSAlistair Francis #define CSR_MSECCFG 0x747 354a44da25aSAlistair Francis #define CSR_MSECCFGH 0x757 355426f0348SMichael Clark /* Physical Memory Protection */ 356426f0348SMichael Clark #define CSR_PMPCFG0 0x3a0 357426f0348SMichael Clark #define CSR_PMPCFG1 0x3a1 358426f0348SMichael Clark #define CSR_PMPCFG2 0x3a2 359426f0348SMichael Clark #define CSR_PMPCFG3 0x3a3 360426f0348SMichael Clark #define CSR_PMPADDR0 0x3b0 361426f0348SMichael Clark #define CSR_PMPADDR1 0x3b1 362426f0348SMichael Clark #define CSR_PMPADDR2 0x3b2 363426f0348SMichael Clark #define CSR_PMPADDR3 0x3b3 364426f0348SMichael Clark #define CSR_PMPADDR4 0x3b4 365426f0348SMichael Clark #define CSR_PMPADDR5 0x3b5 366426f0348SMichael Clark #define CSR_PMPADDR6 0x3b6 367426f0348SMichael Clark #define CSR_PMPADDR7 0x3b7 368426f0348SMichael Clark #define CSR_PMPADDR8 0x3b8 369426f0348SMichael Clark #define CSR_PMPADDR9 0x3b9 370426f0348SMichael Clark #define CSR_PMPADDR10 0x3ba 371426f0348SMichael Clark #define CSR_PMPADDR11 0x3bb 372426f0348SMichael Clark #define CSR_PMPADDR12 0x3bc 373426f0348SMichael Clark #define CSR_PMPADDR13 0x3bd 374426f0348SMichael Clark #define CSR_PMPADDR14 0x3be 375426f0348SMichael Clark #define CSR_PMPADDR15 0x3bf 376426f0348SMichael Clark 3775db557f8STommy Wu /* RNMI */ 3785db557f8STommy Wu #define CSR_MNSCRATCH 0x740 3795db557f8STommy Wu #define CSR_MNEPC 0x741 3805db557f8STommy Wu #define CSR_MNCAUSE 0x742 3815db557f8STommy Wu #define CSR_MNSTATUS 0x744 3825db557f8STommy Wu 383426f0348SMichael Clark /* Debug/Trace Registers (shared with Debug Mode) */ 384426f0348SMichael Clark #define CSR_TSELECT 0x7a0 385426f0348SMichael Clark #define CSR_TDATA1 0x7a1 386426f0348SMichael Clark #define CSR_TDATA2 0x7a2 387426f0348SMichael Clark #define CSR_TDATA3 0x7a3 38831b9798dSFrank Chang #define CSR_TINFO 0x7a4 3890c4e579aSAlvin Chang #define CSR_MCONTEXT 0x7a8 390426f0348SMichael Clark 391426f0348SMichael Clark /* Debug Mode Registers */ 392426f0348SMichael Clark #define CSR_DCSR 0x7b0 393426f0348SMichael Clark #define CSR_DPC 0x7b1 394426f0348SMichael Clark #define CSR_DSCRATCH 0x7b2 395426f0348SMichael Clark 396426f0348SMichael Clark /* Performance Counters */ 397426f0348SMichael Clark #define CSR_MHPMCOUNTER3 0xb03 398426f0348SMichael Clark #define CSR_MHPMCOUNTER4 0xb04 399426f0348SMichael Clark #define CSR_MHPMCOUNTER5 0xb05 400426f0348SMichael Clark #define CSR_MHPMCOUNTER6 0xb06 401426f0348SMichael Clark #define CSR_MHPMCOUNTER7 0xb07 402426f0348SMichael Clark #define CSR_MHPMCOUNTER8 0xb08 403426f0348SMichael Clark #define CSR_MHPMCOUNTER9 0xb09 404426f0348SMichael Clark #define CSR_MHPMCOUNTER10 0xb0a 405426f0348SMichael Clark #define CSR_MHPMCOUNTER11 0xb0b 406426f0348SMichael Clark #define CSR_MHPMCOUNTER12 0xb0c 407426f0348SMichael Clark #define CSR_MHPMCOUNTER13 0xb0d 408426f0348SMichael Clark #define CSR_MHPMCOUNTER14 0xb0e 409426f0348SMichael Clark #define CSR_MHPMCOUNTER15 0xb0f 410426f0348SMichael Clark #define CSR_MHPMCOUNTER16 0xb10 411426f0348SMichael Clark #define CSR_MHPMCOUNTER17 0xb11 412426f0348SMichael Clark #define CSR_MHPMCOUNTER18 0xb12 413426f0348SMichael Clark #define CSR_MHPMCOUNTER19 0xb13 414426f0348SMichael Clark #define CSR_MHPMCOUNTER20 0xb14 415426f0348SMichael Clark #define CSR_MHPMCOUNTER21 0xb15 416426f0348SMichael Clark #define CSR_MHPMCOUNTER22 0xb16 417426f0348SMichael Clark #define CSR_MHPMCOUNTER23 0xb17 418426f0348SMichael Clark #define CSR_MHPMCOUNTER24 0xb18 419426f0348SMichael Clark #define CSR_MHPMCOUNTER25 0xb19 420426f0348SMichael Clark #define CSR_MHPMCOUNTER26 0xb1a 421426f0348SMichael Clark #define CSR_MHPMCOUNTER27 0xb1b 422426f0348SMichael Clark #define CSR_MHPMCOUNTER28 0xb1c 423426f0348SMichael Clark #define CSR_MHPMCOUNTER29 0xb1d 424426f0348SMichael Clark #define CSR_MHPMCOUNTER30 0xb1e 425426f0348SMichael Clark #define CSR_MHPMCOUNTER31 0xb1f 426b1675eebSAtish Patra 427b1675eebSAtish Patra /* Machine counter-inhibit register */ 428b1675eebSAtish Patra #define CSR_MCOUNTINHIBIT 0x320 429b1675eebSAtish Patra 4306d1e3893SKaiwen Xue /* Machine counter configuration registers */ 4316d1e3893SKaiwen Xue #define CSR_MCYCLECFG 0x321 4326d1e3893SKaiwen Xue #define CSR_MINSTRETCFG 0x322 4336d1e3893SKaiwen Xue 434426f0348SMichael Clark #define CSR_MHPMEVENT3 0x323 435426f0348SMichael Clark #define CSR_MHPMEVENT4 0x324 436426f0348SMichael Clark #define CSR_MHPMEVENT5 0x325 437426f0348SMichael Clark #define CSR_MHPMEVENT6 0x326 438426f0348SMichael Clark #define CSR_MHPMEVENT7 0x327 439426f0348SMichael Clark #define CSR_MHPMEVENT8 0x328 440426f0348SMichael Clark #define CSR_MHPMEVENT9 0x329 441426f0348SMichael Clark #define CSR_MHPMEVENT10 0x32a 442426f0348SMichael Clark #define CSR_MHPMEVENT11 0x32b 443426f0348SMichael Clark #define CSR_MHPMEVENT12 0x32c 444426f0348SMichael Clark #define CSR_MHPMEVENT13 0x32d 445426f0348SMichael Clark #define CSR_MHPMEVENT14 0x32e 446426f0348SMichael Clark #define CSR_MHPMEVENT15 0x32f 447426f0348SMichael Clark #define CSR_MHPMEVENT16 0x330 448426f0348SMichael Clark #define CSR_MHPMEVENT17 0x331 449426f0348SMichael Clark #define CSR_MHPMEVENT18 0x332 450426f0348SMichael Clark #define CSR_MHPMEVENT19 0x333 451426f0348SMichael Clark #define CSR_MHPMEVENT20 0x334 452426f0348SMichael Clark #define CSR_MHPMEVENT21 0x335 453426f0348SMichael Clark #define CSR_MHPMEVENT22 0x336 454426f0348SMichael Clark #define CSR_MHPMEVENT23 0x337 455426f0348SMichael Clark #define CSR_MHPMEVENT24 0x338 456426f0348SMichael Clark #define CSR_MHPMEVENT25 0x339 457426f0348SMichael Clark #define CSR_MHPMEVENT26 0x33a 458426f0348SMichael Clark #define CSR_MHPMEVENT27 0x33b 459426f0348SMichael Clark #define CSR_MHPMEVENT28 0x33c 460426f0348SMichael Clark #define CSR_MHPMEVENT29 0x33d 461426f0348SMichael Clark #define CSR_MHPMEVENT30 0x33e 462426f0348SMichael Clark #define CSR_MHPMEVENT31 0x33f 46314664483SAtish Patra 4646d1e3893SKaiwen Xue #define CSR_MCYCLECFGH 0x721 4656d1e3893SKaiwen Xue #define CSR_MINSTRETCFGH 0x722 4666d1e3893SKaiwen Xue 46714664483SAtish Patra #define CSR_MHPMEVENT3H 0x723 46814664483SAtish Patra #define CSR_MHPMEVENT4H 0x724 46914664483SAtish Patra #define CSR_MHPMEVENT5H 0x725 47014664483SAtish Patra #define CSR_MHPMEVENT6H 0x726 47114664483SAtish Patra #define CSR_MHPMEVENT7H 0x727 47214664483SAtish Patra #define CSR_MHPMEVENT8H 0x728 47314664483SAtish Patra #define CSR_MHPMEVENT9H 0x729 47414664483SAtish Patra #define CSR_MHPMEVENT10H 0x72a 47514664483SAtish Patra #define CSR_MHPMEVENT11H 0x72b 47614664483SAtish Patra #define CSR_MHPMEVENT12H 0x72c 47714664483SAtish Patra #define CSR_MHPMEVENT13H 0x72d 47814664483SAtish Patra #define CSR_MHPMEVENT14H 0x72e 47914664483SAtish Patra #define CSR_MHPMEVENT15H 0x72f 48014664483SAtish Patra #define CSR_MHPMEVENT16H 0x730 48114664483SAtish Patra #define CSR_MHPMEVENT17H 0x731 48214664483SAtish Patra #define CSR_MHPMEVENT18H 0x732 48314664483SAtish Patra #define CSR_MHPMEVENT19H 0x733 48414664483SAtish Patra #define CSR_MHPMEVENT20H 0x734 48514664483SAtish Patra #define CSR_MHPMEVENT21H 0x735 48614664483SAtish Patra #define CSR_MHPMEVENT22H 0x736 48714664483SAtish Patra #define CSR_MHPMEVENT23H 0x737 48814664483SAtish Patra #define CSR_MHPMEVENT24H 0x738 48914664483SAtish Patra #define CSR_MHPMEVENT25H 0x739 49014664483SAtish Patra #define CSR_MHPMEVENT26H 0x73a 49114664483SAtish Patra #define CSR_MHPMEVENT27H 0x73b 49214664483SAtish Patra #define CSR_MHPMEVENT28H 0x73c 49314664483SAtish Patra #define CSR_MHPMEVENT29H 0x73d 49414664483SAtish Patra #define CSR_MHPMEVENT30H 0x73e 49514664483SAtish Patra #define CSR_MHPMEVENT31H 0x73f 49614664483SAtish Patra 497dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER3H 0xb83 498dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER4H 0xb84 499dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER5H 0xb85 500dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER6H 0xb86 501dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER7H 0xb87 502dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER8H 0xb88 503dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER9H 0xb89 504dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER10H 0xb8a 505dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER11H 0xb8b 506dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER12H 0xb8c 507dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER13H 0xb8d 508dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER14H 0xb8e 509dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER15H 0xb8f 510dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER16H 0xb90 511dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER17H 0xb91 512dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER18H 0xb92 513dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER19H 0xb93 514dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER20H 0xb94 515dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER21H 0xb95 516dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER22H 0xb96 517dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER23H 0xb97 518dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER24H 0xb98 519dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER25H 0xb99 520dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER26H 0xb9a 521dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER27H 0xb9b 522dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER28H 0xb9c 523dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER29H 0xb9d 524dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER30H 0xb9e 525dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER31H 0xb9f 526dc5bd18fSMichael Clark 52714664483SAtish Patra #define CSR_SCOUNTOVF 0xda0 528138b5c5fSAlexey Baturo 52977442380SWeiwei Li /* Crypto Extension */ 53077442380SWeiwei Li #define CSR_SEED 0x015 53177442380SWeiwei Li 532ce3af0bbSWeiwei Li /* Zcmt Extension */ 533ce3af0bbSWeiwei Li #define CSR_JVT 0x017 534ce3af0bbSWeiwei Li 535426f0348SMichael Clark /* mstatus CSR bits */ 536dc5bd18fSMichael Clark #define MSTATUS_UIE 0x00000001 537dc5bd18fSMichael Clark #define MSTATUS_SIE 0x00000002 538dc5bd18fSMichael Clark #define MSTATUS_MIE 0x00000008 539dc5bd18fSMichael Clark #define MSTATUS_UPIE 0x00000010 540dc5bd18fSMichael Clark #define MSTATUS_SPIE 0x00000020 54143a96588SYifei Jiang #define MSTATUS_UBE 0x00000040 542dc5bd18fSMichael Clark #define MSTATUS_MPIE 0x00000080 543dc5bd18fSMichael Clark #define MSTATUS_SPP 0x00000100 54461b4b69dSLIU Zhiwei #define MSTATUS_VS 0x00000600 545dc5bd18fSMichael Clark #define MSTATUS_MPP 0x00001800 546dc5bd18fSMichael Clark #define MSTATUS_FS 0x00006000 547dc5bd18fSMichael Clark #define MSTATUS_XS 0x00018000 548dc5bd18fSMichael Clark #define MSTATUS_MPRV 0x00020000 549dc5bd18fSMichael Clark #define MSTATUS_SUM 0x00040000 /* since: priv-1.10 */ 550dc5bd18fSMichael Clark #define MSTATUS_MXR 0x00080000 551dc5bd18fSMichael Clark #define MSTATUS_TVM 0x00100000 /* since: priv-1.10 */ 55252957745SAlex Richardson #define MSTATUS_TW 0x00200000 /* since: priv-1.10 */ 55352957745SAlex Richardson #define MSTATUS_TSR 0x00400000 /* since: priv-1.10 */ 5544923f672SDeepak Gupta #define MSTATUS_SPELP 0x00800000 /* zicfilp */ 5554923f672SDeepak Gupta #define MSTATUS_MPELP 0x020000000000 /* zicfilp */ 5569034e90aSAlistair Francis #define MSTATUS_GVA 0x4000000000ULL 55749aaa3e5SAlistair Francis #define MSTATUS_MPV 0x8000000000ULL 558dc5bd18fSMichael Clark 559dc5bd18fSMichael Clark #define MSTATUS64_UXL 0x0000000300000000ULL 560dc5bd18fSMichael Clark #define MSTATUS64_SXL 0x0000000C00000000ULL 561dc5bd18fSMichael Clark 562dc5bd18fSMichael Clark #define MSTATUS32_SD 0x80000000 563dc5bd18fSMichael Clark #define MSTATUS64_SD 0x8000000000000000ULL 564457c360fSFrédéric Pétrot #define MSTATUSH128_SD 0x8000000000000000ULL 565dc5bd18fSMichael Clark 566f18637cdSMichael Clark #define MISA32_MXL 0xC0000000 567f18637cdSMichael Clark #define MISA64_MXL 0xC000000000000000ULL 568f18637cdSMichael Clark 56999bc874fSRichard Henderson typedef enum { 57099bc874fSRichard Henderson MXL_RV32 = 1, 57199bc874fSRichard Henderson MXL_RV64 = 2, 57299bc874fSRichard Henderson MXL_RV128 = 3, 57399bc874fSRichard Henderson } RISCVMXL; 574f18637cdSMichael Clark 575426f0348SMichael Clark /* sstatus CSR bits */ 576dc5bd18fSMichael Clark #define SSTATUS_UIE 0x00000001 577dc5bd18fSMichael Clark #define SSTATUS_SIE 0x00000002 578dc5bd18fSMichael Clark #define SSTATUS_UPIE 0x00000010 579dc5bd18fSMichael Clark #define SSTATUS_SPIE 0x00000020 580dc5bd18fSMichael Clark #define SSTATUS_SPP 0x00000100 58189a81e37SLIU Zhiwei #define SSTATUS_VS 0x00000600 582dc5bd18fSMichael Clark #define SSTATUS_FS 0x00006000 583dc5bd18fSMichael Clark #define SSTATUS_XS 0x00018000 584dc5bd18fSMichael Clark #define SSTATUS_SUM 0x00040000 /* since: priv-1.10 */ 585dc5bd18fSMichael Clark #define SSTATUS_MXR 0x00080000 5864923f672SDeepak Gupta #define SSTATUS_SPELP MSTATUS_SPELP /* zicfilp */ 587dc5bd18fSMichael Clark 588457c360fSFrédéric Pétrot #define SSTATUS64_UXL 0x0000000300000000ULL 589457c360fSFrédéric Pétrot 590dc5bd18fSMichael Clark #define SSTATUS32_SD 0x80000000 591dc5bd18fSMichael Clark #define SSTATUS64_SD 0x8000000000000000ULL 592dc5bd18fSMichael Clark 593d28b15a4SAlistair Francis /* hstatus CSR bits */ 594543ba531SAlistair Francis #define HSTATUS_VSBE 0x00000020 595543ba531SAlistair Francis #define HSTATUS_GVA 0x00000040 596d28b15a4SAlistair Francis #define HSTATUS_SPV 0x00000080 597543ba531SAlistair Francis #define HSTATUS_SPVP 0x00000100 598543ba531SAlistair Francis #define HSTATUS_HU 0x00000200 599543ba531SAlistair Francis #define HSTATUS_VGEIN 0x0003F000 600d28b15a4SAlistair Francis #define HSTATUS_VTVM 0x00100000 601719f0f60SJose Martins #define HSTATUS_VTW 0x00200000 602d28b15a4SAlistair Francis #define HSTATUS_VTSR 0x00400000 60319eb69d0SFea.Wang #define HSTATUS_HUKTE 0x01000000 604543ba531SAlistair Francis #define HSTATUS_VSXL 0x300000000 60533ca99a1SAlexey Baturo #define HSTATUS_HUPMM 0x3000000000000 606d28b15a4SAlistair Francis 607d28b15a4SAlistair Francis #define HSTATUS32_WPRI 0xFF8FF87E 608d28b15a4SAlistair Francis #define HSTATUS64_WPRI 0xFFFFFFFFFF8FF87EULL 609d28b15a4SAlistair Francis 610db70794eSBin Meng #define COUNTEREN_CY (1 << 0) 611db70794eSBin Meng #define COUNTEREN_TM (1 << 1) 612db70794eSBin Meng #define COUNTEREN_IR (1 << 2) 613db70794eSBin Meng #define COUNTEREN_HPM3 (1 << 3) 614e39a8320SAlistair Francis 615f310df58SLIU Zhiwei /* vsstatus CSR bits */ 616f310df58SLIU Zhiwei #define VSSTATUS64_UXL 0x0000000300000000ULL 617f310df58SLIU Zhiwei 618426f0348SMichael Clark /* Privilege modes */ 619dc5bd18fSMichael Clark #define PRV_U 0 620dc5bd18fSMichael Clark #define PRV_S 1 62144b8f74bSWeiwei Li #define PRV_RESERVED 2 622dc5bd18fSMichael Clark #define PRV_M 3 623dc5bd18fSMichael Clark 624426f0348SMichael Clark /* RV32 satp CSR field masks */ 625dc5bd18fSMichael Clark #define SATP32_MODE 0x80000000 626dc5bd18fSMichael Clark #define SATP32_ASID 0x7fc00000 627dc5bd18fSMichael Clark #define SATP32_PPN 0x003fffff 628dc5bd18fSMichael Clark 629426f0348SMichael Clark /* RV64 satp CSR field masks */ 630dc5bd18fSMichael Clark #define SATP64_MODE 0xF000000000000000ULL 631dc5bd18fSMichael Clark #define SATP64_ASID 0x0FFFF00000000000ULL 632dc5bd18fSMichael Clark #define SATP64_PPN 0x00000FFFFFFFFFFFULL 633dc5bd18fSMichael Clark 6345db557f8STommy Wu /* RNMI mnstatus CSR mask */ 6355db557f8STommy Wu #define MNSTATUS_NMIE 0x00000008 6365db557f8STommy Wu #define MNSTATUS_MNPV 0x00000080 6370266fd8bSFrank Chang #define MNSTATUS_MNPELP 0x00000200 6385db557f8STommy Wu #define MNSTATUS_MNPP 0x00001800 6395db557f8STommy Wu 640426f0348SMichael Clark /* VM modes (satp.mode) privileged ISA 1.10 */ 641426f0348SMichael Clark #define VM_1_10_MBARE 0 642426f0348SMichael Clark #define VM_1_10_SV32 1 643426f0348SMichael Clark #define VM_1_10_SV39 8 644426f0348SMichael Clark #define VM_1_10_SV48 9 645426f0348SMichael Clark #define VM_1_10_SV57 10 646426f0348SMichael Clark #define VM_1_10_SV64 11 647dc5bd18fSMichael Clark 648426f0348SMichael Clark /* Page table entry (PTE) fields */ 649dc5bd18fSMichael Clark #define PTE_V 0x001 /* Valid */ 650dc5bd18fSMichael Clark #define PTE_R 0x002 /* Read */ 651dc5bd18fSMichael Clark #define PTE_W 0x004 /* Write */ 652dc5bd18fSMichael Clark #define PTE_X 0x008 /* Execute */ 653dc5bd18fSMichael Clark #define PTE_U 0x010 /* User */ 654dc5bd18fSMichael Clark #define PTE_G 0x020 /* Global */ 655dc5bd18fSMichael Clark #define PTE_A 0x040 /* Accessed */ 656dc5bd18fSMichael Clark #define PTE_D 0x080 /* Dirty */ 657dc5bd18fSMichael Clark #define PTE_SOFT 0x300 /* Reserved for Software */ 658bbce8ba8SWeiwei Li #define PTE_PBMT 0x6000000000000000ULL /* Page-based memory types */ 6592bacb224SWeiwei Li #define PTE_N 0x8000000000000000ULL /* NAPOT translation */ 660190e9f8eSAlexandre Ghiti #define PTE_RESERVED 0x1FC0000000000000ULL /* Reserved bits */ 661bbce8ba8SWeiwei Li #define PTE_ATTR (PTE_N | PTE_PBMT) /* All attributes bits */ 662dc5bd18fSMichael Clark 663426f0348SMichael Clark /* Page table PPN shift amount */ 664dc5bd18fSMichael Clark #define PTE_PPN_SHIFT 10 665426f0348SMichael Clark 66605e6ca5eSGuo Ren /* Page table PPN mask */ 66705e6ca5eSGuo Ren #define PTE_PPN_MASK 0x3FFFFFFFFFFC00ULL 66805e6ca5eSGuo Ren 669426f0348SMichael Clark /* Leaf page shift amount */ 670426f0348SMichael Clark #define PGSHIFT 12 671426f0348SMichael Clark 67242fe7499SMichael Tokarev /* Default Reset Vector address */ 673426f0348SMichael Clark #define DEFAULT_RSTVEC 0x1000 674426f0348SMichael Clark 675c1149f69STommy Wu /* Default RNMI Interrupt Vector address */ 676c1149f69STommy Wu #define DEFAULT_RNMI_IRQVEC 0x0 677c1149f69STommy Wu 678c1149f69STommy Wu /* Default RNMI Exception Vector address */ 679c1149f69STommy Wu #define DEFAULT_RNMI_EXCPVEC 0x0 680c1149f69STommy Wu 681426f0348SMichael Clark /* Exception causes */ 682330d2ae3SAlistair Francis typedef enum RISCVException { 683330d2ae3SAlistair Francis RISCV_EXCP_NONE = -1, /* sentinel value */ 684330d2ae3SAlistair Francis RISCV_EXCP_INST_ADDR_MIS = 0x0, 685330d2ae3SAlistair Francis RISCV_EXCP_INST_ACCESS_FAULT = 0x1, 686330d2ae3SAlistair Francis RISCV_EXCP_ILLEGAL_INST = 0x2, 687330d2ae3SAlistair Francis RISCV_EXCP_BREAKPOINT = 0x3, 688330d2ae3SAlistair Francis RISCV_EXCP_LOAD_ADDR_MIS = 0x4, 689330d2ae3SAlistair Francis RISCV_EXCP_LOAD_ACCESS_FAULT = 0x5, 690330d2ae3SAlistair Francis RISCV_EXCP_STORE_AMO_ADDR_MIS = 0x6, 691330d2ae3SAlistair Francis RISCV_EXCP_STORE_AMO_ACCESS_FAULT = 0x7, 692330d2ae3SAlistair Francis RISCV_EXCP_U_ECALL = 0x8, 693330d2ae3SAlistair Francis RISCV_EXCP_S_ECALL = 0x9, 694330d2ae3SAlistair Francis RISCV_EXCP_VS_ECALL = 0xa, 695330d2ae3SAlistair Francis RISCV_EXCP_M_ECALL = 0xb, 696330d2ae3SAlistair Francis RISCV_EXCP_INST_PAGE_FAULT = 0xc, /* since: priv-1.10.0 */ 697330d2ae3SAlistair Francis RISCV_EXCP_LOAD_PAGE_FAULT = 0xd, /* since: priv-1.10.0 */ 698330d2ae3SAlistair Francis RISCV_EXCP_STORE_PAGE_FAULT = 0xf, /* since: priv-1.10.0 */ 6998392a7c1SFea.Wang RISCV_EXCP_SW_CHECK = 0x12, /* since: priv-1.13.0 */ 7008392a7c1SFea.Wang RISCV_EXCP_HW_ERR = 0x13, /* since: priv-1.13.0 */ 701330d2ae3SAlistair Francis RISCV_EXCP_INST_GUEST_PAGE_FAULT = 0x14, 702330d2ae3SAlistair Francis RISCV_EXCP_LOAD_GUEST_ACCESS_FAULT = 0x15, 703330d2ae3SAlistair Francis RISCV_EXCP_VIRT_INSTRUCTION_FAULT = 0x16, 704330d2ae3SAlistair Francis RISCV_EXCP_STORE_GUEST_AMO_ACCESS_FAULT = 0x17, 705ba7a1c52SClément Léger RISCV_EXCP_SEMIHOST = 0x3f, 706330d2ae3SAlistair Francis } RISCVException; 707426f0348SMichael Clark 708b039c961SDeepak Gupta /* zicfilp defines lp violation results in sw check with tval = 2*/ 709b039c961SDeepak Gupta #define RISCV_EXCP_SW_CHECK_FCFI_TVAL 2 710f06bfe3dSDeepak Gupta /* zicfiss defines ss violation results in sw check with tval = 3*/ 711f06bfe3dSDeepak Gupta #define RISCV_EXCP_SW_CHECK_BCFI_TVAL 3 712b039c961SDeepak Gupta 713426f0348SMichael Clark #define RISCV_EXCP_INT_FLAG 0x80000000 714426f0348SMichael Clark #define RISCV_EXCP_INT_MASK 0x7fffffff 715426f0348SMichael Clark 716426f0348SMichael Clark /* Interrupt causes */ 717426f0348SMichael Clark #define IRQ_U_SOFT 0 718426f0348SMichael Clark #define IRQ_S_SOFT 1 719205377f8SAlistair Francis #define IRQ_VS_SOFT 2 720426f0348SMichael Clark #define IRQ_M_SOFT 3 721426f0348SMichael Clark #define IRQ_U_TIMER 4 722426f0348SMichael Clark #define IRQ_S_TIMER 5 723205377f8SAlistair Francis #define IRQ_VS_TIMER 6 724426f0348SMichael Clark #define IRQ_M_TIMER 7 725426f0348SMichael Clark #define IRQ_U_EXT 8 726426f0348SMichael Clark #define IRQ_S_EXT 9 727205377f8SAlistair Francis #define IRQ_VS_EXT 10 728426f0348SMichael Clark #define IRQ_M_EXT 11 729881df35dSAnup Patel #define IRQ_S_GEXT 12 73014664483SAtish Patra #define IRQ_PMU_OVF 13 73192c82a12SRajnesh Kanwal #define IRQ_LOCAL_MAX 64 73292c82a12SRajnesh Kanwal /* -1 is due to bit zero of hgeip and hgeie being ROZ. */ 733cd032fe7SAnup Patel #define IRQ_LOCAL_GUEST_MAX (TARGET_LONG_BITS - 1) 734426f0348SMichael Clark 735c1149f69STommy Wu /* RNMI causes */ 736c1149f69STommy Wu #define RNMI_MAX 16 737c1149f69STommy Wu 738426f0348SMichael Clark /* mip masks */ 739426f0348SMichael Clark #define MIP_USIP (1 << IRQ_U_SOFT) 740426f0348SMichael Clark #define MIP_SSIP (1 << IRQ_S_SOFT) 741205377f8SAlistair Francis #define MIP_VSSIP (1 << IRQ_VS_SOFT) 742426f0348SMichael Clark #define MIP_MSIP (1 << IRQ_M_SOFT) 743426f0348SMichael Clark #define MIP_UTIP (1 << IRQ_U_TIMER) 744426f0348SMichael Clark #define MIP_STIP (1 << IRQ_S_TIMER) 745205377f8SAlistair Francis #define MIP_VSTIP (1 << IRQ_VS_TIMER) 746426f0348SMichael Clark #define MIP_MTIP (1 << IRQ_M_TIMER) 747426f0348SMichael Clark #define MIP_UEIP (1 << IRQ_U_EXT) 748426f0348SMichael Clark #define MIP_SEIP (1 << IRQ_S_EXT) 749205377f8SAlistair Francis #define MIP_VSEIP (1 << IRQ_VS_EXT) 750426f0348SMichael Clark #define MIP_MEIP (1 << IRQ_M_EXT) 751881df35dSAnup Patel #define MIP_SGEIP (1 << IRQ_S_GEXT) 75214664483SAtish Patra #define MIP_LCOFIP (1 << IRQ_PMU_OVF) 753426f0348SMichael Clark 754426f0348SMichael Clark /* sip masks */ 755426f0348SMichael Clark #define SIP_SSIP MIP_SSIP 756426f0348SMichael Clark #define SIP_STIP MIP_STIP 757426f0348SMichael Clark #define SIP_SEIP MIP_SEIP 75814664483SAtish Patra #define SIP_LCOFIP MIP_LCOFIP 759f91005e1SMarkus Armbruster 76066e594f2SAlistair Francis /* MIE masks */ 76166e594f2SAlistair Francis #define MIE_SEIE (1 << IRQ_S_EXT) 76266e594f2SAlistair Francis #define MIE_UEIE (1 << IRQ_U_EXT) 76366e594f2SAlistair Francis #define MIE_STIE (1 << IRQ_S_TIMER) 76466e594f2SAlistair Francis #define MIE_UTIE (1 << IRQ_U_TIMER) 76566e594f2SAlistair Francis #define MIE_SSIE (1 << IRQ_S_SOFT) 76666e594f2SAlistair Francis #define MIE_USIE (1 << IRQ_U_SOFT) 767138b5c5fSAlexey Baturo 7681697837eSRajnesh Kanwal /* Machine constants */ 7691697837eSRajnesh Kanwal #define M_MODE_INTERRUPTS ((uint64_t)(MIP_MSIP | MIP_MTIP | MIP_MEIP)) 7701697837eSRajnesh Kanwal #define S_MODE_INTERRUPTS ((uint64_t)(MIP_SSIP | MIP_STIP | MIP_SEIP)) 7711697837eSRajnesh Kanwal #define VS_MODE_INTERRUPTS ((uint64_t)(MIP_VSSIP | MIP_VSTIP | MIP_VSEIP)) 7721697837eSRajnesh Kanwal #define HS_MODE_INTERRUPTS ((uint64_t)(MIP_SGEIP | VS_MODE_INTERRUPTS)) 7731697837eSRajnesh Kanwal 77442fe7499SMichael Tokarev /* Execution environment configuration bits */ 77529a9ec9bSAtish Patra #define MENVCFG_FIOM BIT(0) 7764923f672SDeepak Gupta #define MENVCFG_LPE BIT(2) /* zicfilp */ 7778205bc12SDeepak Gupta #define MENVCFG_SSE BIT(3) /* zicfiss */ 77829a9ec9bSAtish Patra #define MENVCFG_CBIE (3UL << 4) 77929a9ec9bSAtish Patra #define MENVCFG_CBCFE BIT(6) 78029a9ec9bSAtish Patra #define MENVCFG_CBZE BIT(7) 78133ca99a1SAlexey Baturo #define MENVCFG_PMM (3ULL << 32) 782ed67d637SWeiwei Li #define MENVCFG_ADUE (1ULL << 61) 78329a9ec9bSAtish Patra #define MENVCFG_PBMTE (1ULL << 62) 78429a9ec9bSAtish Patra #define MENVCFG_STCE (1ULL << 63) 78529a9ec9bSAtish Patra 78629a9ec9bSAtish Patra /* For RV32 */ 787ed67d637SWeiwei Li #define MENVCFGH_ADUE BIT(29) 78829a9ec9bSAtish Patra #define MENVCFGH_PBMTE BIT(30) 78929a9ec9bSAtish Patra #define MENVCFGH_STCE BIT(31) 79029a9ec9bSAtish Patra 79129a9ec9bSAtish Patra #define SENVCFG_FIOM MENVCFG_FIOM 7924923f672SDeepak Gupta #define SENVCFG_LPE MENVCFG_LPE 7938205bc12SDeepak Gupta #define SENVCFG_SSE MENVCFG_SSE 79429a9ec9bSAtish Patra #define SENVCFG_CBIE MENVCFG_CBIE 79529a9ec9bSAtish Patra #define SENVCFG_CBCFE MENVCFG_CBCFE 79629a9ec9bSAtish Patra #define SENVCFG_CBZE MENVCFG_CBZE 79781c84362SFea.Wang #define SENVCFG_UKTE BIT(8) 79833ca99a1SAlexey Baturo #define SENVCFG_PMM MENVCFG_PMM 79929a9ec9bSAtish Patra 80029a9ec9bSAtish Patra #define HENVCFG_FIOM MENVCFG_FIOM 8014923f672SDeepak Gupta #define HENVCFG_LPE MENVCFG_LPE 8028205bc12SDeepak Gupta #define HENVCFG_SSE MENVCFG_SSE 80329a9ec9bSAtish Patra #define HENVCFG_CBIE MENVCFG_CBIE 80429a9ec9bSAtish Patra #define HENVCFG_CBCFE MENVCFG_CBCFE 80529a9ec9bSAtish Patra #define HENVCFG_CBZE MENVCFG_CBZE 80633ca99a1SAlexey Baturo #define HENVCFG_PMM MENVCFG_PMM 807ed67d637SWeiwei Li #define HENVCFG_ADUE MENVCFG_ADUE 80829a9ec9bSAtish Patra #define HENVCFG_PBMTE MENVCFG_PBMTE 80929a9ec9bSAtish Patra #define HENVCFG_STCE MENVCFG_STCE 81029a9ec9bSAtish Patra 81129a9ec9bSAtish Patra /* For RV32 */ 812ed67d637SWeiwei Li #define HENVCFGH_ADUE MENVCFGH_ADUE 81329a9ec9bSAtish Patra #define HENVCFGH_PBMTE MENVCFGH_PBMTE 81429a9ec9bSAtish Patra #define HENVCFGH_STCE MENVCFGH_STCE 81529a9ec9bSAtish Patra 816aa7508bbSAnup Patel /* MISELECT, SISELECT, and VSISELECT bits (AIA) */ 817aa7508bbSAnup Patel #define ISELECT_IPRIO0 0x30 818aa7508bbSAnup Patel #define ISELECT_IPRIO15 0x3f 819aa7508bbSAnup Patel #define ISELECT_IMSIC_EIDELIVERY 0x70 820aa7508bbSAnup Patel #define ISELECT_IMSIC_EITHRESHOLD 0x72 821aa7508bbSAnup Patel #define ISELECT_IMSIC_EIP0 0x80 822aa7508bbSAnup Patel #define ISELECT_IMSIC_EIP63 0xbf 823aa7508bbSAnup Patel #define ISELECT_IMSIC_EIE0 0xc0 824aa7508bbSAnup Patel #define ISELECT_IMSIC_EIE63 0xff 825aa7508bbSAnup Patel #define ISELECT_IMSIC_FIRST ISELECT_IMSIC_EIDELIVERY 826aa7508bbSAnup Patel #define ISELECT_IMSIC_LAST ISELECT_IMSIC_EIE63 827*5e33a208SKaiwen Xue #define ISELECT_MASK_AIA 0x1ff 828*5e33a208SKaiwen Xue 829*5e33a208SKaiwen Xue /* MISELECT, SISELECT, and VSISELECT bits (AIA) */ 830*5e33a208SKaiwen Xue #define ISELECT_MASK_SXCSRIND 0xfff 831aa7508bbSAnup Patel 832aa7508bbSAnup Patel /* Dummy [M|S|VS]ISELECT value for emulating [M|S|VS]TOPEI CSRs */ 833*5e33a208SKaiwen Xue #define ISELECT_IMSIC_TOPEI (ISELECT_MASK_AIA + 1) 834aa7508bbSAnup Patel 835aa7508bbSAnup Patel /* IMSIC bits (AIA) */ 836aa7508bbSAnup Patel #define IMSIC_TOPEI_IID_SHIFT 16 837aa7508bbSAnup Patel #define IMSIC_TOPEI_IID_MASK 0x7ff 838aa7508bbSAnup Patel #define IMSIC_TOPEI_IPRIO_MASK 0x7ff 839aa7508bbSAnup Patel #define IMSIC_EIPx_BITS 32 840aa7508bbSAnup Patel #define IMSIC_EIEx_BITS 32 841aa7508bbSAnup Patel 842aa7508bbSAnup Patel /* MTOPI and STOPI bits (AIA) */ 843aa7508bbSAnup Patel #define TOPI_IID_SHIFT 16 844aa7508bbSAnup Patel #define TOPI_IID_MASK 0xfff 845aa7508bbSAnup Patel #define TOPI_IPRIO_MASK 0xff 846aa7508bbSAnup Patel 847aa7508bbSAnup Patel /* Interrupt priority bits (AIA) */ 848aa7508bbSAnup Patel #define IPRIO_IRQ_BITS 8 849aa7508bbSAnup Patel #define IPRIO_MMAXIPRIO 255 850aa7508bbSAnup Patel #define IPRIO_DEFAULT_UPPER 4 85143577499SAnup Patel #define IPRIO_DEFAULT_MIDDLE (IPRIO_DEFAULT_UPPER + 12) 852aa7508bbSAnup Patel #define IPRIO_DEFAULT_M IPRIO_DEFAULT_MIDDLE 853aa7508bbSAnup Patel #define IPRIO_DEFAULT_S (IPRIO_DEFAULT_M + 3) 854aa7508bbSAnup Patel #define IPRIO_DEFAULT_SGEXT (IPRIO_DEFAULT_S + 3) 855aa7508bbSAnup Patel #define IPRIO_DEFAULT_VS (IPRIO_DEFAULT_SGEXT + 1) 856aa7508bbSAnup Patel #define IPRIO_DEFAULT_LOWER (IPRIO_DEFAULT_VS + 3) 857aa7508bbSAnup Patel 858aa7508bbSAnup Patel /* HVICTL bits (AIA) */ 859aa7508bbSAnup Patel #define HVICTL_VTI 0x40000000 860aa7508bbSAnup Patel #define HVICTL_IID 0x0fff0000 861aa7508bbSAnup Patel #define HVICTL_IPRIOM 0x00000100 862aa7508bbSAnup Patel #define HVICTL_IPRIO 0x000000ff 863aa7508bbSAnup Patel #define HVICTL_VALID_MASK \ 864aa7508bbSAnup Patel (HVICTL_VTI | HVICTL_IID | HVICTL_IPRIOM | HVICTL_IPRIO) 865aa7508bbSAnup Patel 86677442380SWeiwei Li /* seed CSR bits */ 86777442380SWeiwei Li #define SEED_OPST (0b11 << 30) 86877442380SWeiwei Li #define SEED_OPST_BIST (0b00 << 30) 86977442380SWeiwei Li #define SEED_OPST_WAIT (0b01 << 30) 87077442380SWeiwei Li #define SEED_OPST_ES16 (0b10 << 30) 87177442380SWeiwei Li #define SEED_OPST_DEAD (0b11 << 30) 87214664483SAtish Patra /* PMU related bits */ 87314664483SAtish Patra #define MIE_LCOFIE (1 << IRQ_PMU_OVF) 87414664483SAtish Patra 8756d1e3893SKaiwen Xue #define MCYCLECFG_BIT_MINH BIT_ULL(62) 8766d1e3893SKaiwen Xue #define MCYCLECFGH_BIT_MINH BIT(30) 8776d1e3893SKaiwen Xue #define MCYCLECFG_BIT_SINH BIT_ULL(61) 8786d1e3893SKaiwen Xue #define MCYCLECFGH_BIT_SINH BIT(29) 8796d1e3893SKaiwen Xue #define MCYCLECFG_BIT_UINH BIT_ULL(60) 8806d1e3893SKaiwen Xue #define MCYCLECFGH_BIT_UINH BIT(28) 8816d1e3893SKaiwen Xue #define MCYCLECFG_BIT_VSINH BIT_ULL(59) 8826d1e3893SKaiwen Xue #define MCYCLECFGH_BIT_VSINH BIT(27) 8836d1e3893SKaiwen Xue #define MCYCLECFG_BIT_VUINH BIT_ULL(58) 8846d1e3893SKaiwen Xue #define MCYCLECFGH_BIT_VUINH BIT(26) 8856d1e3893SKaiwen Xue 8866d1e3893SKaiwen Xue #define MINSTRETCFG_BIT_MINH BIT_ULL(62) 8876d1e3893SKaiwen Xue #define MINSTRETCFGH_BIT_MINH BIT(30) 8886d1e3893SKaiwen Xue #define MINSTRETCFG_BIT_SINH BIT_ULL(61) 8896d1e3893SKaiwen Xue #define MINSTRETCFGH_BIT_SINH BIT(29) 8906d1e3893SKaiwen Xue #define MINSTRETCFG_BIT_UINH BIT_ULL(60) 8916d1e3893SKaiwen Xue #define MINSTRETCFGH_BIT_UINH BIT(28) 8926d1e3893SKaiwen Xue #define MINSTRETCFG_BIT_VSINH BIT_ULL(59) 8936d1e3893SKaiwen Xue #define MINSTRETCFGH_BIT_VSINH BIT(27) 8946d1e3893SKaiwen Xue #define MINSTRETCFG_BIT_VUINH BIT_ULL(58) 8956d1e3893SKaiwen Xue #define MINSTRETCFGH_BIT_VUINH BIT(26) 8966d1e3893SKaiwen Xue 89714664483SAtish Patra #define MHPMEVENT_BIT_OF BIT_ULL(63) 89814664483SAtish Patra #define MHPMEVENTH_BIT_OF BIT(31) 89914664483SAtish Patra #define MHPMEVENT_BIT_MINH BIT_ULL(62) 90014664483SAtish Patra #define MHPMEVENTH_BIT_MINH BIT(30) 90114664483SAtish Patra #define MHPMEVENT_BIT_SINH BIT_ULL(61) 90214664483SAtish Patra #define MHPMEVENTH_BIT_SINH BIT(29) 90314664483SAtish Patra #define MHPMEVENT_BIT_UINH BIT_ULL(60) 90414664483SAtish Patra #define MHPMEVENTH_BIT_UINH BIT(28) 90514664483SAtish Patra #define MHPMEVENT_BIT_VSINH BIT_ULL(59) 90614664483SAtish Patra #define MHPMEVENTH_BIT_VSINH BIT(27) 90714664483SAtish Patra #define MHPMEVENT_BIT_VUINH BIT_ULL(58) 90814664483SAtish Patra #define MHPMEVENTH_BIT_VUINH BIT(26) 90914664483SAtish Patra 910b54a84c1SKaiwen Xue #define MHPMEVENT_FILTER_MASK (MHPMEVENT_BIT_MINH | \ 911b54a84c1SKaiwen Xue MHPMEVENT_BIT_SINH | \ 912b54a84c1SKaiwen Xue MHPMEVENT_BIT_UINH | \ 913b54a84c1SKaiwen Xue MHPMEVENT_BIT_VSINH | \ 914b54a84c1SKaiwen Xue MHPMEVENT_BIT_VUINH) 915b54a84c1SKaiwen Xue 916b54a84c1SKaiwen Xue #define MHPMEVENTH_FILTER_MASK (MHPMEVENTH_BIT_MINH | \ 917b54a84c1SKaiwen Xue MHPMEVENTH_BIT_SINH | \ 918b54a84c1SKaiwen Xue MHPMEVENTH_BIT_UINH | \ 919b54a84c1SKaiwen Xue MHPMEVENTH_BIT_VSINH | \ 920b54a84c1SKaiwen Xue MHPMEVENTH_BIT_VUINH) 921b54a84c1SKaiwen Xue 92214664483SAtish Patra #define MHPMEVENT_SSCOF_MASK _ULL(0xFFFF000000000000) 92314664483SAtish Patra #define MHPMEVENT_IDX_MASK 0xFFFFF 92414664483SAtish Patra #define MHPMEVENT_SSCOF_RESVD 16 92514664483SAtish Patra 926c1149f69STommy Wu /* RISC-V-specific interrupt pending bits. */ 927c1149f69STommy Wu #define CPU_INTERRUPT_RNMI CPU_INTERRUPT_TGT_EXT_0 928c1149f69STommy Wu 929ce3af0bbSWeiwei Li /* JVT CSR bits */ 930ce3af0bbSWeiwei Li #define JVT_MODE 0x3F 931ce3af0bbSWeiwei Li #define JVT_BASE (~0x3F) 9320c4e579aSAlvin Chang 9330c4e579aSAlvin Chang /* Debug Sdtrig CSR masks */ 934c4db48ccSAlvin Chang #define TEXTRA32_MHVALUE 0xFC000000 935c4db48ccSAlvin Chang #define TEXTRA32_MHSELECT 0x03800000 936c4db48ccSAlvin Chang #define TEXTRA32_SBYTEMASK 0x000C0000 937c4db48ccSAlvin Chang #define TEXTRA32_SVALUE 0x0003FFFC 938c4db48ccSAlvin Chang #define TEXTRA32_SSELECT 0x00000003 939c4db48ccSAlvin Chang #define TEXTRA64_MHVALUE 0xFFF8000000000000ULL 940c4db48ccSAlvin Chang #define TEXTRA64_MHSELECT 0x0007000000000000ULL 941c4db48ccSAlvin Chang #define TEXTRA64_SBYTEMASK 0x000000F000000000ULL 942c4db48ccSAlvin Chang #define TEXTRA64_SVALUE 0x00000003FFFFFFFCULL 943c4db48ccSAlvin Chang #define TEXTRA64_SSELECT 0x0000000000000003ULL 9440c4e579aSAlvin Chang #define MCONTEXT32 0x0000003F 9450c4e579aSAlvin Chang #define MCONTEXT64 0x0000000000001FFFULL 9460c4e579aSAlvin Chang #define MCONTEXT32_HCONTEXT 0x0000007F 9470c4e579aSAlvin Chang #define MCONTEXT64_HCONTEXT 0x0000000000003FFFULL 948f91005e1SMarkus Armbruster #endif 949