xref: /qemu/target/riscv/cpu_bits.h (revision 59eaf1570456b701fe6dfa4a8f747e65633c385f)
1dc5bd18fSMichael Clark /* RISC-V ISA constants */
2dc5bd18fSMichael Clark 
3f91005e1SMarkus Armbruster #ifndef TARGET_RISCV_CPU_BITS_H
4f91005e1SMarkus Armbruster #define TARGET_RISCV_CPU_BITS_H
5f91005e1SMarkus Armbruster 
6dc5bd18fSMichael Clark #define get_field(reg, mask) (((reg) & \
7284d697cSYifei Jiang                  (uint64_t)(mask)) / ((mask) & ~((mask) << 1)))
8284d697cSYifei Jiang #define set_field(reg, mask, val) (((reg) & ~(uint64_t)(mask)) | \
9284d697cSYifei Jiang                  (((uint64_t)(val) * ((mask) & ~((mask) << 1))) & \
10284d697cSYifei Jiang                  (uint64_t)(mask)))
11dc5bd18fSMichael Clark 
1242967f40SLIU Zhiwei /* Extension context status mask */
1342967f40SLIU Zhiwei #define EXT_STATUS_MASK     0x3ULL
1442967f40SLIU Zhiwei 
15426f0348SMichael Clark /* Floating point round mode */
16dc5bd18fSMichael Clark #define FSR_RD_SHIFT        5
17dc5bd18fSMichael Clark #define FSR_RD              (0x7 << FSR_RD_SHIFT)
18dc5bd18fSMichael Clark 
19426f0348SMichael Clark /* Floating point accrued exception flags */
20dc5bd18fSMichael Clark #define FPEXC_NX            0x01
21dc5bd18fSMichael Clark #define FPEXC_UF            0x02
22dc5bd18fSMichael Clark #define FPEXC_OF            0x04
23dc5bd18fSMichael Clark #define FPEXC_DZ            0x08
24dc5bd18fSMichael Clark #define FPEXC_NV            0x10
25dc5bd18fSMichael Clark 
26426f0348SMichael Clark /* Floating point status register bits */
27dc5bd18fSMichael Clark #define FSR_AEXC_SHIFT      0
28dc5bd18fSMichael Clark #define FSR_NVA             (FPEXC_NV << FSR_AEXC_SHIFT)
29dc5bd18fSMichael Clark #define FSR_OFA             (FPEXC_OF << FSR_AEXC_SHIFT)
30dc5bd18fSMichael Clark #define FSR_UFA             (FPEXC_UF << FSR_AEXC_SHIFT)
31dc5bd18fSMichael Clark #define FSR_DZA             (FPEXC_DZ << FSR_AEXC_SHIFT)
32dc5bd18fSMichael Clark #define FSR_NXA             (FPEXC_NX << FSR_AEXC_SHIFT)
33dc5bd18fSMichael Clark #define FSR_AEXC            (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
34dc5bd18fSMichael Clark 
35426f0348SMichael Clark /* Control and Status Registers */
36426f0348SMichael Clark 
378205bc12SDeepak Gupta /* zicfiss user ssp csr */
388205bc12SDeepak Gupta #define CSR_SSP             0x011
398205bc12SDeepak Gupta 
40426f0348SMichael Clark /* User Trap Setup */
41426f0348SMichael Clark #define CSR_USTATUS         0x000
42426f0348SMichael Clark #define CSR_UIE             0x004
43426f0348SMichael Clark #define CSR_UTVEC           0x005
44426f0348SMichael Clark 
45426f0348SMichael Clark /* User Trap Handling */
46426f0348SMichael Clark #define CSR_USCRATCH        0x040
47426f0348SMichael Clark #define CSR_UEPC            0x041
48426f0348SMichael Clark #define CSR_UCAUSE          0x042
49426f0348SMichael Clark #define CSR_UTVAL           0x043
50426f0348SMichael Clark #define CSR_UIP             0x044
51426f0348SMichael Clark 
52426f0348SMichael Clark /* User Floating-Point CSRs */
53426f0348SMichael Clark #define CSR_FFLAGS          0x001
54426f0348SMichael Clark #define CSR_FRM             0x002
55426f0348SMichael Clark #define CSR_FCSR            0x003
56426f0348SMichael Clark 
578e3a1f18SLIU Zhiwei /* User Vector CSRs */
588e3a1f18SLIU Zhiwei #define CSR_VSTART          0x008
598e3a1f18SLIU Zhiwei #define CSR_VXSAT           0x009
608e3a1f18SLIU Zhiwei #define CSR_VXRM            0x00a
614594fa5aSLIU Zhiwei #define CSR_VCSR            0x00f
628e3a1f18SLIU Zhiwei #define CSR_VL              0xc20
638e3a1f18SLIU Zhiwei #define CSR_VTYPE           0xc21
642e565054SGreentime Hu #define CSR_VLENB           0xc22
658e3a1f18SLIU Zhiwei 
664594fa5aSLIU Zhiwei /* VCSR fields */
674594fa5aSLIU Zhiwei #define VCSR_VXSAT_SHIFT    0
684594fa5aSLIU Zhiwei #define VCSR_VXSAT          (0x1 << VCSR_VXSAT_SHIFT)
694594fa5aSLIU Zhiwei #define VCSR_VXRM_SHIFT     1
704594fa5aSLIU Zhiwei #define VCSR_VXRM           (0x3 << VCSR_VXRM_SHIFT)
714594fa5aSLIU Zhiwei 
72426f0348SMichael Clark /* User Timers and Counters */
73dc5bd18fSMichael Clark #define CSR_CYCLE           0xc00
74dc5bd18fSMichael Clark #define CSR_TIME            0xc01
75dc5bd18fSMichael Clark #define CSR_INSTRET         0xc02
76dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3     0xc03
77dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4     0xc04
78dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5     0xc05
79dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6     0xc06
80dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7     0xc07
81dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8     0xc08
82dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9     0xc09
83dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10    0xc0a
84dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11    0xc0b
85dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12    0xc0c
86dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13    0xc0d
87dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14    0xc0e
88dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15    0xc0f
89dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16    0xc10
90dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17    0xc11
91dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18    0xc12
92dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19    0xc13
93dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20    0xc14
94dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21    0xc15
95dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22    0xc16
96dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23    0xc17
97dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24    0xc18
98dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25    0xc19
99dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26    0xc1a
100dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27    0xc1b
101dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28    0xc1c
102dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29    0xc1d
103dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30    0xc1e
104dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31    0xc1f
105dc5bd18fSMichael Clark #define CSR_CYCLEH          0xc80
106dc5bd18fSMichael Clark #define CSR_TIMEH           0xc81
107dc5bd18fSMichael Clark #define CSR_INSTRETH        0xc82
108dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3H    0xc83
109dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4H    0xc84
110dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5H    0xc85
111dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6H    0xc86
112dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7H    0xc87
113dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8H    0xc88
114dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9H    0xc89
115dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10H   0xc8a
116dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11H   0xc8b
117dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12H   0xc8c
118dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13H   0xc8d
119dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14H   0xc8e
120dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15H   0xc8f
121dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16H   0xc90
122dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17H   0xc91
123dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18H   0xc92
124dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19H   0xc93
125dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20H   0xc94
126dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21H   0xc95
127dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22H   0xc96
128dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23H   0xc97
129dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24H   0xc98
130dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25H   0xc99
131dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26H   0xc9a
132dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27H   0xc9b
133dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28H   0xc9c
134dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29H   0xc9d
135dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30H   0xc9e
136dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31H   0xc9f
137426f0348SMichael Clark 
138426f0348SMichael Clark /* Machine Timers and Counters */
139426f0348SMichael Clark #define CSR_MCYCLE          0xb00
140426f0348SMichael Clark #define CSR_MINSTRET        0xb02
141dc5bd18fSMichael Clark #define CSR_MCYCLEH         0xb80
142dc5bd18fSMichael Clark #define CSR_MINSTRETH       0xb82
143426f0348SMichael Clark 
144426f0348SMichael Clark /* Machine Information Registers */
145426f0348SMichael Clark #define CSR_MVENDORID       0xf11
146426f0348SMichael Clark #define CSR_MARCHID         0xf12
147426f0348SMichael Clark #define CSR_MIMPID          0xf13
148426f0348SMichael Clark #define CSR_MHARTID         0xf14
1493e6a417cSAtish Patra #define CSR_MCONFIGPTR      0xf15
150426f0348SMichael Clark 
151426f0348SMichael Clark /* Machine Trap Setup */
152426f0348SMichael Clark #define CSR_MSTATUS         0x300
153426f0348SMichael Clark #define CSR_MISA            0x301
154426f0348SMichael Clark #define CSR_MEDELEG         0x302
155426f0348SMichael Clark #define CSR_MIDELEG         0x303
156426f0348SMichael Clark #define CSR_MIE             0x304
157426f0348SMichael Clark #define CSR_MTVEC           0x305
158426f0348SMichael Clark #define CSR_MCOUNTEREN      0x306
159426f0348SMichael Clark 
160551fa7e8SAlistair Francis /* 32-bit only */
161551fa7e8SAlistair Francis #define CSR_MSTATUSH        0x310
16227796989SFea.Wang #define CSR_MEDELEGH        0x312
16327796989SFea.Wang #define CSR_HEDELEGH        0x612
164551fa7e8SAlistair Francis 
165426f0348SMichael Clark /* Machine Trap Handling */
166426f0348SMichael Clark #define CSR_MSCRATCH        0x340
167426f0348SMichael Clark #define CSR_MEPC            0x341
168426f0348SMichael Clark #define CSR_MCAUSE          0x342
1698e73df6aSJim Wilson #define CSR_MTVAL           0x343
170426f0348SMichael Clark #define CSR_MIP             0x344
171426f0348SMichael Clark 
172aa7508bbSAnup Patel /* Machine-Level Window to Indirectly Accessed Registers (AIA) */
173aa7508bbSAnup Patel #define CSR_MISELECT        0x350
174aa7508bbSAnup Patel #define CSR_MIREG           0x351
175aa7508bbSAnup Patel 
1765e33a208SKaiwen Xue /* Machine Indirect Register Alias */
1775e33a208SKaiwen Xue #define CSR_MIREG2          0x352
1785e33a208SKaiwen Xue #define CSR_MIREG3          0x353
1795e33a208SKaiwen Xue #define CSR_MIREG4          0x355
1805e33a208SKaiwen Xue #define CSR_MIREG5          0x356
1815e33a208SKaiwen Xue #define CSR_MIREG6          0x357
1825e33a208SKaiwen Xue 
183aa7508bbSAnup Patel /* Machine-Level Interrupts (AIA) */
184aa7508bbSAnup Patel #define CSR_MTOPEI          0x35c
185df01af33SAnup Patel #define CSR_MTOPI           0xfb0
186aa7508bbSAnup Patel 
187aa7508bbSAnup Patel /* Virtual Interrupts for Supervisor Level (AIA) */
188aa7508bbSAnup Patel #define CSR_MVIEN           0x308
189aa7508bbSAnup Patel #define CSR_MVIP            0x309
190aa7508bbSAnup Patel 
191aa7508bbSAnup Patel /* Machine-Level High-Half CSRs (AIA) */
192aa7508bbSAnup Patel #define CSR_MIDELEGH        0x313
193aa7508bbSAnup Patel #define CSR_MIEH            0x314
194aa7508bbSAnup Patel #define CSR_MVIENH          0x318
195aa7508bbSAnup Patel #define CSR_MVIPH           0x319
196aa7508bbSAnup Patel #define CSR_MIPH            0x354
197aa7508bbSAnup Patel 
198426f0348SMichael Clark /* Supervisor Trap Setup */
199426f0348SMichael Clark #define CSR_SSTATUS         0x100
200426f0348SMichael Clark #define CSR_SIE             0x104
201426f0348SMichael Clark #define CSR_STVEC           0x105
202426f0348SMichael Clark #define CSR_SCOUNTEREN      0x106
203426f0348SMichael Clark 
20429a9ec9bSAtish Patra /* Supervisor Configuration CSRs */
20529a9ec9bSAtish Patra #define CSR_SENVCFG         0x10A
20629a9ec9bSAtish Patra 
2073bee0e40SMayuresh Chitale /* Supervisor state CSRs */
2083bee0e40SMayuresh Chitale #define CSR_SSTATEEN0       0x10C
2093bee0e40SMayuresh Chitale #define CSR_SSTATEEN1       0x10D
2103bee0e40SMayuresh Chitale #define CSR_SSTATEEN2       0x10E
2113bee0e40SMayuresh Chitale #define CSR_SSTATEEN3       0x10F
2123bee0e40SMayuresh Chitale 
213e84af935SKaiwen Xue /* Supervisor Counter Delegation */
214e84af935SKaiwen Xue #define CSR_SCOUNTINHIBIT   0x120
215e84af935SKaiwen Xue 
216426f0348SMichael Clark /* Supervisor Trap Handling */
217426f0348SMichael Clark #define CSR_SSCRATCH        0x140
218426f0348SMichael Clark #define CSR_SEPC            0x141
219426f0348SMichael Clark #define CSR_SCAUSE          0x142
2208e73df6aSJim Wilson #define CSR_STVAL           0x143
221426f0348SMichael Clark #define CSR_SIP             0x144
222426f0348SMichael Clark 
22343888c2fSAtish Patra /* Sstc supervisor CSRs */
22443888c2fSAtish Patra #define CSR_STIMECMP        0x14D
22543888c2fSAtish Patra #define CSR_STIMECMPH       0x15D
22643888c2fSAtish Patra 
227426f0348SMichael Clark /* Supervisor Protection and Translation */
228426f0348SMichael Clark #define CSR_SPTBR           0x180
229426f0348SMichael Clark #define CSR_SATP            0x180
230426f0348SMichael Clark 
231aa7508bbSAnup Patel /* Supervisor-Level Window to Indirectly Accessed Registers (AIA) */
232aa7508bbSAnup Patel #define CSR_SISELECT        0x150
233aa7508bbSAnup Patel #define CSR_SIREG           0x151
234aa7508bbSAnup Patel 
2355e33a208SKaiwen Xue /* Supervisor Indirect Register Alias */
2365e33a208SKaiwen Xue #define CSR_SIREG2          0x152
2375e33a208SKaiwen Xue #define CSR_SIREG3          0x153
2385e33a208SKaiwen Xue #define CSR_SIREG4          0x155
2395e33a208SKaiwen Xue #define CSR_SIREG5          0x156
2405e33a208SKaiwen Xue #define CSR_SIREG6          0x157
2415e33a208SKaiwen Xue 
242aa7508bbSAnup Patel /* Supervisor-Level Interrupts (AIA) */
243aa7508bbSAnup Patel #define CSR_STOPEI          0x15c
244df01af33SAnup Patel #define CSR_STOPI           0xdb0
245aa7508bbSAnup Patel 
246aa7508bbSAnup Patel /* Supervisor-Level High-Half CSRs (AIA) */
247aa7508bbSAnup Patel #define CSR_SIEH            0x114
248aa7508bbSAnup Patel #define CSR_SIPH            0x154
249aa7508bbSAnup Patel 
2503f833f89SRajnesh Kanwal /* Machine-Level Control transfer records CSRs */
2513f833f89SRajnesh Kanwal #define CSR_MCTRCTL         0x34e
2523f833f89SRajnesh Kanwal 
2533f833f89SRajnesh Kanwal /* Supervisor-Level Control transfer records CSRs */
2543f833f89SRajnesh Kanwal #define CSR_SCTRCTL         0x14e
2553f833f89SRajnesh Kanwal #define CSR_SCTRSTATUS      0x14f
2563f833f89SRajnesh Kanwal #define CSR_SCTRDEPTH       0x15f
2573f833f89SRajnesh Kanwal 
2583f833f89SRajnesh Kanwal /* VS-Level Control transfer records CSRs */
2593f833f89SRajnesh Kanwal #define CSR_VSCTRCTL        0x24e
2603f833f89SRajnesh Kanwal 
2617f8dcfebSAlistair Francis /* Hpervisor CSRs */
2627f8dcfebSAlistair Francis #define CSR_HSTATUS         0x600
2637f8dcfebSAlistair Francis #define CSR_HEDELEG         0x602
2647f8dcfebSAlistair Francis #define CSR_HIDELEG         0x603
265bd023ce3SAlistair Francis #define CSR_HIE             0x604
266bd023ce3SAlistair Francis #define CSR_HCOUNTEREN      0x606
26783028098SAlistair Francis #define CSR_HGEIE           0x607
268bd023ce3SAlistair Francis #define CSR_HTVAL           0x643
26983028098SAlistair Francis #define CSR_HVIP            0x645
270bd023ce3SAlistair Francis #define CSR_HIP             0x644
271bd023ce3SAlistair Francis #define CSR_HTINST          0x64A
27283028098SAlistair Francis #define CSR_HGEIP           0xE12
2737f8dcfebSAlistair Francis #define CSR_HGATP           0x680
274bd023ce3SAlistair Francis #define CSR_HTIMEDELTA      0x605
275bd023ce3SAlistair Francis #define CSR_HTIMEDELTAH     0x615
2767f8dcfebSAlistair Francis 
27729a9ec9bSAtish Patra /* Hypervisor Configuration CSRs */
27829a9ec9bSAtish Patra #define CSR_HENVCFG         0x60A
27929a9ec9bSAtish Patra #define CSR_HENVCFGH        0x61A
28029a9ec9bSAtish Patra 
2813bee0e40SMayuresh Chitale /* Hypervisor state CSRs */
2823bee0e40SMayuresh Chitale #define CSR_HSTATEEN0       0x60C
2833bee0e40SMayuresh Chitale #define CSR_HSTATEEN0H      0x61C
2843bee0e40SMayuresh Chitale #define CSR_HSTATEEN1       0x60D
2853bee0e40SMayuresh Chitale #define CSR_HSTATEEN1H      0x61D
2863bee0e40SMayuresh Chitale #define CSR_HSTATEEN2       0x60E
2873bee0e40SMayuresh Chitale #define CSR_HSTATEEN2H      0x61E
2883bee0e40SMayuresh Chitale #define CSR_HSTATEEN3       0x60F
2893bee0e40SMayuresh Chitale #define CSR_HSTATEEN3H      0x61F
2903bee0e40SMayuresh Chitale 
291bd023ce3SAlistair Francis /* Virtual CSRs */
292bd023ce3SAlistair Francis #define CSR_VSSTATUS        0x200
293bd023ce3SAlistair Francis #define CSR_VSIE            0x204
294bd023ce3SAlistair Francis #define CSR_VSTVEC          0x205
295bd023ce3SAlistair Francis #define CSR_VSSCRATCH       0x240
296bd023ce3SAlistair Francis #define CSR_VSEPC           0x241
297bd023ce3SAlistair Francis #define CSR_VSCAUSE         0x242
298bd023ce3SAlistair Francis #define CSR_VSTVAL          0x243
299bd023ce3SAlistair Francis #define CSR_VSIP            0x244
300bd023ce3SAlistair Francis #define CSR_VSATP           0x280
301bd023ce3SAlistair Francis 
3023ec0fe18SAtish Patra /* Sstc virtual CSRs */
3033ec0fe18SAtish Patra #define CSR_VSTIMECMP       0x24D
3043ec0fe18SAtish Patra #define CSR_VSTIMECMPH      0x25D
3053ec0fe18SAtish Patra 
306bd023ce3SAlistair Francis #define CSR_MTINST          0x34a
307bd023ce3SAlistair Francis #define CSR_MTVAL2          0x34b
308bd023ce3SAlistair Francis 
309aa7508bbSAnup Patel /* Virtual Interrupts and Interrupt Priorities (H-extension with AIA) */
310aa7508bbSAnup Patel #define CSR_HVIEN           0x608
311aa7508bbSAnup Patel #define CSR_HVICTL          0x609
312aa7508bbSAnup Patel #define CSR_HVIPRIO1        0x646
313aa7508bbSAnup Patel #define CSR_HVIPRIO2        0x647
314aa7508bbSAnup Patel 
315aa7508bbSAnup Patel /* VS-Level Window to Indirectly Accessed Registers (H-extension with AIA) */
316aa7508bbSAnup Patel #define CSR_VSISELECT       0x250
317aa7508bbSAnup Patel #define CSR_VSIREG          0x251
318aa7508bbSAnup Patel 
3195e33a208SKaiwen Xue /* Virtual Supervisor Indirect Alias */
3205e33a208SKaiwen Xue #define CSR_VSIREG2         0x252
3215e33a208SKaiwen Xue #define CSR_VSIREG3         0x253
3225e33a208SKaiwen Xue #define CSR_VSIREG4         0x255
3235e33a208SKaiwen Xue #define CSR_VSIREG5         0x256
3245e33a208SKaiwen Xue #define CSR_VSIREG6         0x257
3255e33a208SKaiwen Xue 
326aa7508bbSAnup Patel /* VS-Level Interrupts (H-extension with AIA) */
327aa7508bbSAnup Patel #define CSR_VSTOPEI         0x25c
328df01af33SAnup Patel #define CSR_VSTOPI          0xeb0
329aa7508bbSAnup Patel 
330aa7508bbSAnup Patel /* Hypervisor and VS-Level High-Half CSRs (H-extension with AIA) */
331aa7508bbSAnup Patel #define CSR_HIDELEGH        0x613
332aa7508bbSAnup Patel #define CSR_HVIENH          0x618
333aa7508bbSAnup Patel #define CSR_HVIPH           0x655
334aa7508bbSAnup Patel #define CSR_HVIPRIO1H       0x656
335aa7508bbSAnup Patel #define CSR_HVIPRIO2H       0x657
336aa7508bbSAnup Patel #define CSR_VSIEH           0x214
337aa7508bbSAnup Patel #define CSR_VSIPH           0x254
338aa7508bbSAnup Patel 
33929a9ec9bSAtish Patra /* Machine Configuration CSRs */
34029a9ec9bSAtish Patra #define CSR_MENVCFG         0x30A
34129a9ec9bSAtish Patra #define CSR_MENVCFGH        0x31A
34229a9ec9bSAtish Patra 
3433bee0e40SMayuresh Chitale /* Machine state CSRs */
3443bee0e40SMayuresh Chitale #define CSR_MSTATEEN0       0x30C
3453bee0e40SMayuresh Chitale #define CSR_MSTATEEN0H      0x31C
3463bee0e40SMayuresh Chitale #define CSR_MSTATEEN1       0x30D
3473bee0e40SMayuresh Chitale #define CSR_MSTATEEN1H      0x31D
3483bee0e40SMayuresh Chitale #define CSR_MSTATEEN2       0x30E
3493bee0e40SMayuresh Chitale #define CSR_MSTATEEN2H      0x31E
3503bee0e40SMayuresh Chitale #define CSR_MSTATEEN3       0x30F
3513bee0e40SMayuresh Chitale #define CSR_MSTATEEN3H      0x31F
3523bee0e40SMayuresh Chitale 
3533bee0e40SMayuresh Chitale /* Common defines for all smstateen */
3543bee0e40SMayuresh Chitale #define SMSTATEEN_MAX_COUNT 4
3553bee0e40SMayuresh Chitale #define SMSTATEEN0_CS       (1ULL << 0)
3563bee0e40SMayuresh Chitale #define SMSTATEEN0_FCSR     (1ULL << 1)
357ce3af0bbSWeiwei Li #define SMSTATEEN0_JVT      (1ULL << 2)
3583f833f89SRajnesh Kanwal #define SMSTATEEN0_CTR      (1ULL << 54)
3597750e106SFea.Wang #define SMSTATEEN0_P1P13    (1ULL << 56)
3603bee0e40SMayuresh Chitale #define SMSTATEEN0_HSCONTXT (1ULL << 57)
3613bee0e40SMayuresh Chitale #define SMSTATEEN0_IMSIC    (1ULL << 58)
3623bee0e40SMayuresh Chitale #define SMSTATEEN0_AIA      (1ULL << 59)
3633bee0e40SMayuresh Chitale #define SMSTATEEN0_SVSLCT   (1ULL << 60)
3643bee0e40SMayuresh Chitale #define SMSTATEEN0_HSENVCFG (1ULL << 62)
3653bee0e40SMayuresh Chitale #define SMSTATEEN_STATEEN   (1ULL << 63)
3663bee0e40SMayuresh Chitale 
367db9f1dacSHou Weiying /* Enhanced Physical Memory Protection (ePMP) */
368a44da25aSAlistair Francis #define CSR_MSECCFG         0x747
369a44da25aSAlistair Francis #define CSR_MSECCFGH        0x757
370426f0348SMichael Clark /* Physical Memory Protection */
371426f0348SMichael Clark #define CSR_PMPCFG0         0x3a0
372426f0348SMichael Clark #define CSR_PMPCFG1         0x3a1
373426f0348SMichael Clark #define CSR_PMPCFG2         0x3a2
374426f0348SMichael Clark #define CSR_PMPCFG3         0x3a3
375426f0348SMichael Clark #define CSR_PMPADDR0        0x3b0
376426f0348SMichael Clark #define CSR_PMPADDR1        0x3b1
377426f0348SMichael Clark #define CSR_PMPADDR2        0x3b2
378426f0348SMichael Clark #define CSR_PMPADDR3        0x3b3
379426f0348SMichael Clark #define CSR_PMPADDR4        0x3b4
380426f0348SMichael Clark #define CSR_PMPADDR5        0x3b5
381426f0348SMichael Clark #define CSR_PMPADDR6        0x3b6
382426f0348SMichael Clark #define CSR_PMPADDR7        0x3b7
383426f0348SMichael Clark #define CSR_PMPADDR8        0x3b8
384426f0348SMichael Clark #define CSR_PMPADDR9        0x3b9
385426f0348SMichael Clark #define CSR_PMPADDR10       0x3ba
386426f0348SMichael Clark #define CSR_PMPADDR11       0x3bb
387426f0348SMichael Clark #define CSR_PMPADDR12       0x3bc
388426f0348SMichael Clark #define CSR_PMPADDR13       0x3bd
389426f0348SMichael Clark #define CSR_PMPADDR14       0x3be
390426f0348SMichael Clark #define CSR_PMPADDR15       0x3bf
391426f0348SMichael Clark 
3925db557f8STommy Wu /* RNMI */
3935db557f8STommy Wu #define CSR_MNSCRATCH       0x740
3945db557f8STommy Wu #define CSR_MNEPC           0x741
3955db557f8STommy Wu #define CSR_MNCAUSE         0x742
3965db557f8STommy Wu #define CSR_MNSTATUS        0x744
3975db557f8STommy Wu 
398426f0348SMichael Clark /* Debug/Trace Registers (shared with Debug Mode) */
399426f0348SMichael Clark #define CSR_TSELECT         0x7a0
400426f0348SMichael Clark #define CSR_TDATA1          0x7a1
401426f0348SMichael Clark #define CSR_TDATA2          0x7a2
402426f0348SMichael Clark #define CSR_TDATA3          0x7a3
40331b9798dSFrank Chang #define CSR_TINFO           0x7a4
4040c4e579aSAlvin Chang #define CSR_MCONTEXT        0x7a8
405426f0348SMichael Clark 
406426f0348SMichael Clark /* Debug Mode Registers */
407426f0348SMichael Clark #define CSR_DCSR            0x7b0
408426f0348SMichael Clark #define CSR_DPC             0x7b1
409426f0348SMichael Clark #define CSR_DSCRATCH        0x7b2
410426f0348SMichael Clark 
411426f0348SMichael Clark /* Performance Counters */
412426f0348SMichael Clark #define CSR_MHPMCOUNTER3    0xb03
413426f0348SMichael Clark #define CSR_MHPMCOUNTER4    0xb04
414426f0348SMichael Clark #define CSR_MHPMCOUNTER5    0xb05
415426f0348SMichael Clark #define CSR_MHPMCOUNTER6    0xb06
416426f0348SMichael Clark #define CSR_MHPMCOUNTER7    0xb07
417426f0348SMichael Clark #define CSR_MHPMCOUNTER8    0xb08
418426f0348SMichael Clark #define CSR_MHPMCOUNTER9    0xb09
419426f0348SMichael Clark #define CSR_MHPMCOUNTER10   0xb0a
420426f0348SMichael Clark #define CSR_MHPMCOUNTER11   0xb0b
421426f0348SMichael Clark #define CSR_MHPMCOUNTER12   0xb0c
422426f0348SMichael Clark #define CSR_MHPMCOUNTER13   0xb0d
423426f0348SMichael Clark #define CSR_MHPMCOUNTER14   0xb0e
424426f0348SMichael Clark #define CSR_MHPMCOUNTER15   0xb0f
425426f0348SMichael Clark #define CSR_MHPMCOUNTER16   0xb10
426426f0348SMichael Clark #define CSR_MHPMCOUNTER17   0xb11
427426f0348SMichael Clark #define CSR_MHPMCOUNTER18   0xb12
428426f0348SMichael Clark #define CSR_MHPMCOUNTER19   0xb13
429426f0348SMichael Clark #define CSR_MHPMCOUNTER20   0xb14
430426f0348SMichael Clark #define CSR_MHPMCOUNTER21   0xb15
431426f0348SMichael Clark #define CSR_MHPMCOUNTER22   0xb16
432426f0348SMichael Clark #define CSR_MHPMCOUNTER23   0xb17
433426f0348SMichael Clark #define CSR_MHPMCOUNTER24   0xb18
434426f0348SMichael Clark #define CSR_MHPMCOUNTER25   0xb19
435426f0348SMichael Clark #define CSR_MHPMCOUNTER26   0xb1a
436426f0348SMichael Clark #define CSR_MHPMCOUNTER27   0xb1b
437426f0348SMichael Clark #define CSR_MHPMCOUNTER28   0xb1c
438426f0348SMichael Clark #define CSR_MHPMCOUNTER29   0xb1d
439426f0348SMichael Clark #define CSR_MHPMCOUNTER30   0xb1e
440426f0348SMichael Clark #define CSR_MHPMCOUNTER31   0xb1f
441b1675eebSAtish Patra 
442b1675eebSAtish Patra /* Machine counter-inhibit register */
443b1675eebSAtish Patra #define CSR_MCOUNTINHIBIT   0x320
444b1675eebSAtish Patra 
4456d1e3893SKaiwen Xue /* Machine counter configuration registers */
4466d1e3893SKaiwen Xue #define CSR_MCYCLECFG       0x321
4476d1e3893SKaiwen Xue #define CSR_MINSTRETCFG     0x322
4486d1e3893SKaiwen Xue 
449426f0348SMichael Clark #define CSR_MHPMEVENT3      0x323
450426f0348SMichael Clark #define CSR_MHPMEVENT4      0x324
451426f0348SMichael Clark #define CSR_MHPMEVENT5      0x325
452426f0348SMichael Clark #define CSR_MHPMEVENT6      0x326
453426f0348SMichael Clark #define CSR_MHPMEVENT7      0x327
454426f0348SMichael Clark #define CSR_MHPMEVENT8      0x328
455426f0348SMichael Clark #define CSR_MHPMEVENT9      0x329
456426f0348SMichael Clark #define CSR_MHPMEVENT10     0x32a
457426f0348SMichael Clark #define CSR_MHPMEVENT11     0x32b
458426f0348SMichael Clark #define CSR_MHPMEVENT12     0x32c
459426f0348SMichael Clark #define CSR_MHPMEVENT13     0x32d
460426f0348SMichael Clark #define CSR_MHPMEVENT14     0x32e
461426f0348SMichael Clark #define CSR_MHPMEVENT15     0x32f
462426f0348SMichael Clark #define CSR_MHPMEVENT16     0x330
463426f0348SMichael Clark #define CSR_MHPMEVENT17     0x331
464426f0348SMichael Clark #define CSR_MHPMEVENT18     0x332
465426f0348SMichael Clark #define CSR_MHPMEVENT19     0x333
466426f0348SMichael Clark #define CSR_MHPMEVENT20     0x334
467426f0348SMichael Clark #define CSR_MHPMEVENT21     0x335
468426f0348SMichael Clark #define CSR_MHPMEVENT22     0x336
469426f0348SMichael Clark #define CSR_MHPMEVENT23     0x337
470426f0348SMichael Clark #define CSR_MHPMEVENT24     0x338
471426f0348SMichael Clark #define CSR_MHPMEVENT25     0x339
472426f0348SMichael Clark #define CSR_MHPMEVENT26     0x33a
473426f0348SMichael Clark #define CSR_MHPMEVENT27     0x33b
474426f0348SMichael Clark #define CSR_MHPMEVENT28     0x33c
475426f0348SMichael Clark #define CSR_MHPMEVENT29     0x33d
476426f0348SMichael Clark #define CSR_MHPMEVENT30     0x33e
477426f0348SMichael Clark #define CSR_MHPMEVENT31     0x33f
47814664483SAtish Patra 
4796d1e3893SKaiwen Xue #define CSR_MCYCLECFGH      0x721
4806d1e3893SKaiwen Xue #define CSR_MINSTRETCFGH    0x722
4816d1e3893SKaiwen Xue 
48214664483SAtish Patra #define CSR_MHPMEVENT3H     0x723
48314664483SAtish Patra #define CSR_MHPMEVENT4H     0x724
48414664483SAtish Patra #define CSR_MHPMEVENT5H     0x725
48514664483SAtish Patra #define CSR_MHPMEVENT6H     0x726
48614664483SAtish Patra #define CSR_MHPMEVENT7H     0x727
48714664483SAtish Patra #define CSR_MHPMEVENT8H     0x728
48814664483SAtish Patra #define CSR_MHPMEVENT9H     0x729
48914664483SAtish Patra #define CSR_MHPMEVENT10H    0x72a
49014664483SAtish Patra #define CSR_MHPMEVENT11H    0x72b
49114664483SAtish Patra #define CSR_MHPMEVENT12H    0x72c
49214664483SAtish Patra #define CSR_MHPMEVENT13H    0x72d
49314664483SAtish Patra #define CSR_MHPMEVENT14H    0x72e
49414664483SAtish Patra #define CSR_MHPMEVENT15H    0x72f
49514664483SAtish Patra #define CSR_MHPMEVENT16H    0x730
49614664483SAtish Patra #define CSR_MHPMEVENT17H    0x731
49714664483SAtish Patra #define CSR_MHPMEVENT18H    0x732
49814664483SAtish Patra #define CSR_MHPMEVENT19H    0x733
49914664483SAtish Patra #define CSR_MHPMEVENT20H    0x734
50014664483SAtish Patra #define CSR_MHPMEVENT21H    0x735
50114664483SAtish Patra #define CSR_MHPMEVENT22H    0x736
50214664483SAtish Patra #define CSR_MHPMEVENT23H    0x737
50314664483SAtish Patra #define CSR_MHPMEVENT24H    0x738
50414664483SAtish Patra #define CSR_MHPMEVENT25H    0x739
50514664483SAtish Patra #define CSR_MHPMEVENT26H    0x73a
50614664483SAtish Patra #define CSR_MHPMEVENT27H    0x73b
50714664483SAtish Patra #define CSR_MHPMEVENT28H    0x73c
50814664483SAtish Patra #define CSR_MHPMEVENT29H    0x73d
50914664483SAtish Patra #define CSR_MHPMEVENT30H    0x73e
51014664483SAtish Patra #define CSR_MHPMEVENT31H    0x73f
51114664483SAtish Patra 
512dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER3H   0xb83
513dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER4H   0xb84
514dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER5H   0xb85
515dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER6H   0xb86
516dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER7H   0xb87
517dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER8H   0xb88
518dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER9H   0xb89
519dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER10H  0xb8a
520dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER11H  0xb8b
521dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER12H  0xb8c
522dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER13H  0xb8d
523dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER14H  0xb8e
524dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER15H  0xb8f
525dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER16H  0xb90
526dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER17H  0xb91
527dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER18H  0xb92
528dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER19H  0xb93
529dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER20H  0xb94
530dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER21H  0xb95
531dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER22H  0xb96
532dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER23H  0xb97
533dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER24H  0xb98
534dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER25H  0xb99
535dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER26H  0xb9a
536dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER27H  0xb9b
537dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER28H  0xb9c
538dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER29H  0xb9d
539dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER30H  0xb9e
540dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER31H  0xb9f
541dc5bd18fSMichael Clark 
54214664483SAtish Patra #define CSR_SCOUNTOVF       0xda0
543138b5c5fSAlexey Baturo 
54477442380SWeiwei Li /* Crypto Extension */
54577442380SWeiwei Li #define CSR_SEED            0x015
54677442380SWeiwei Li 
547ce3af0bbSWeiwei Li /* Zcmt Extension */
548ce3af0bbSWeiwei Li #define CSR_JVT             0x017
549ce3af0bbSWeiwei Li 
550426f0348SMichael Clark /* mstatus CSR bits */
551dc5bd18fSMichael Clark #define MSTATUS_UIE         0x00000001
552dc5bd18fSMichael Clark #define MSTATUS_SIE         0x00000002
553dc5bd18fSMichael Clark #define MSTATUS_MIE         0x00000008
554dc5bd18fSMichael Clark #define MSTATUS_UPIE        0x00000010
555dc5bd18fSMichael Clark #define MSTATUS_SPIE        0x00000020
55643a96588SYifei Jiang #define MSTATUS_UBE         0x00000040
557dc5bd18fSMichael Clark #define MSTATUS_MPIE        0x00000080
558dc5bd18fSMichael Clark #define MSTATUS_SPP         0x00000100
55961b4b69dSLIU Zhiwei #define MSTATUS_VS          0x00000600
560dc5bd18fSMichael Clark #define MSTATUS_MPP         0x00001800
561dc5bd18fSMichael Clark #define MSTATUS_FS          0x00006000
562dc5bd18fSMichael Clark #define MSTATUS_XS          0x00018000
563dc5bd18fSMichael Clark #define MSTATUS_MPRV        0x00020000
564dc5bd18fSMichael Clark #define MSTATUS_SUM         0x00040000 /* since: priv-1.10 */
565dc5bd18fSMichael Clark #define MSTATUS_MXR         0x00080000
566dc5bd18fSMichael Clark #define MSTATUS_TVM         0x00100000 /* since: priv-1.10 */
56752957745SAlex Richardson #define MSTATUS_TW          0x00200000 /* since: priv-1.10 */
56852957745SAlex Richardson #define MSTATUS_TSR         0x00400000 /* since: priv-1.10 */
5694923f672SDeepak Gupta #define MSTATUS_SPELP       0x00800000 /* zicfilp */
5700aadf816SClément Léger #define MSTATUS_SDT         0x01000000
5714923f672SDeepak Gupta #define MSTATUS_MPELP       0x020000000000 /* zicfilp */
5729034e90aSAlistair Francis #define MSTATUS_GVA         0x4000000000ULL
57349aaa3e5SAlistair Francis #define MSTATUS_MPV         0x8000000000ULL
574d2e92f1cSClément Léger #define MSTATUS_MDT         0x40000000000ULL /* Smdbltrp extension */
575dc5bd18fSMichael Clark 
576dc5bd18fSMichael Clark #define MSTATUS64_UXL       0x0000000300000000ULL
577dc5bd18fSMichael Clark #define MSTATUS64_SXL       0x0000000C00000000ULL
578dc5bd18fSMichael Clark 
579dc5bd18fSMichael Clark #define MSTATUS32_SD        0x80000000
580dc5bd18fSMichael Clark #define MSTATUS64_SD        0x8000000000000000ULL
581457c360fSFrédéric Pétrot #define MSTATUSH128_SD      0x8000000000000000ULL
582dc5bd18fSMichael Clark 
583f18637cdSMichael Clark #define MISA32_MXL          0xC0000000
584f18637cdSMichael Clark #define MISA64_MXL          0xC000000000000000ULL
585f18637cdSMichael Clark 
58699bc874fSRichard Henderson typedef enum {
58799bc874fSRichard Henderson     MXL_RV32  = 1,
58899bc874fSRichard Henderson     MXL_RV64  = 2,
58999bc874fSRichard Henderson     MXL_RV128 = 3,
59099bc874fSRichard Henderson } RISCVMXL;
591f18637cdSMichael Clark 
592426f0348SMichael Clark /* sstatus CSR bits */
593dc5bd18fSMichael Clark #define SSTATUS_UIE         0x00000001
594dc5bd18fSMichael Clark #define SSTATUS_SIE         0x00000002
595dc5bd18fSMichael Clark #define SSTATUS_UPIE        0x00000010
596dc5bd18fSMichael Clark #define SSTATUS_SPIE        0x00000020
597dc5bd18fSMichael Clark #define SSTATUS_SPP         0x00000100
59889a81e37SLIU Zhiwei #define SSTATUS_VS          0x00000600
599dc5bd18fSMichael Clark #define SSTATUS_FS          0x00006000
600dc5bd18fSMichael Clark #define SSTATUS_XS          0x00018000
601dc5bd18fSMichael Clark #define SSTATUS_SUM         0x00040000 /* since: priv-1.10 */
602dc5bd18fSMichael Clark #define SSTATUS_MXR         0x00080000
6034923f672SDeepak Gupta #define SSTATUS_SPELP       MSTATUS_SPELP   /* zicfilp */
6040aadf816SClément Léger #define SSTATUS_SDT         MSTATUS_SDT
605dc5bd18fSMichael Clark 
606457c360fSFrédéric Pétrot #define SSTATUS64_UXL       0x0000000300000000ULL
607457c360fSFrédéric Pétrot 
608dc5bd18fSMichael Clark #define SSTATUS32_SD        0x80000000
609dc5bd18fSMichael Clark #define SSTATUS64_SD        0x8000000000000000ULL
610dc5bd18fSMichael Clark 
611d28b15a4SAlistair Francis /* hstatus CSR bits */
612543ba531SAlistair Francis #define HSTATUS_VSBE         0x00000020
613543ba531SAlistair Francis #define HSTATUS_GVA          0x00000040
614d28b15a4SAlistair Francis #define HSTATUS_SPV          0x00000080
615543ba531SAlistair Francis #define HSTATUS_SPVP         0x00000100
616543ba531SAlistair Francis #define HSTATUS_HU           0x00000200
617543ba531SAlistair Francis #define HSTATUS_VGEIN        0x0003F000
618d28b15a4SAlistair Francis #define HSTATUS_VTVM         0x00100000
619719f0f60SJose Martins #define HSTATUS_VTW          0x00200000
620d28b15a4SAlistair Francis #define HSTATUS_VTSR         0x00400000
62119eb69d0SFea.Wang #define HSTATUS_HUKTE        0x01000000
622543ba531SAlistair Francis #define HSTATUS_VSXL         0x300000000
62333ca99a1SAlexey Baturo #define HSTATUS_HUPMM        0x3000000000000
624d28b15a4SAlistair Francis 
625d28b15a4SAlistair Francis #define HSTATUS32_WPRI       0xFF8FF87E
626d28b15a4SAlistair Francis #define HSTATUS64_WPRI       0xFFFFFFFFFF8FF87EULL
627d28b15a4SAlistair Francis 
628db70794eSBin Meng #define COUNTEREN_CY         (1 << 0)
629db70794eSBin Meng #define COUNTEREN_TM         (1 << 1)
630db70794eSBin Meng #define COUNTEREN_IR         (1 << 2)
631db70794eSBin Meng #define COUNTEREN_HPM3       (1 << 3)
632e39a8320SAlistair Francis 
633f310df58SLIU Zhiwei /* vsstatus CSR bits */
634f310df58SLIU Zhiwei #define VSSTATUS64_UXL       0x0000000300000000ULL
635f310df58SLIU Zhiwei 
636426f0348SMichael Clark /* Privilege modes */
637dc5bd18fSMichael Clark #define PRV_U 0
638dc5bd18fSMichael Clark #define PRV_S 1
63944b8f74bSWeiwei Li #define PRV_RESERVED 2
640dc5bd18fSMichael Clark #define PRV_M 3
641dc5bd18fSMichael Clark 
642426f0348SMichael Clark /* RV32 satp CSR field masks */
643dc5bd18fSMichael Clark #define SATP32_MODE         0x80000000
644dc5bd18fSMichael Clark #define SATP32_ASID         0x7fc00000
645dc5bd18fSMichael Clark #define SATP32_PPN          0x003fffff
646dc5bd18fSMichael Clark 
647426f0348SMichael Clark /* RV64 satp CSR field masks */
648dc5bd18fSMichael Clark #define SATP64_MODE         0xF000000000000000ULL
649dc5bd18fSMichael Clark #define SATP64_ASID         0x0FFFF00000000000ULL
650dc5bd18fSMichael Clark #define SATP64_PPN          0x00000FFFFFFFFFFFULL
651dc5bd18fSMichael Clark 
6525db557f8STommy Wu /* RNMI mnstatus CSR mask */
6535db557f8STommy Wu #define MNSTATUS_NMIE       0x00000008
6545db557f8STommy Wu #define MNSTATUS_MNPV       0x00000080
6550266fd8bSFrank Chang #define MNSTATUS_MNPELP     0x00000200
6565db557f8STommy Wu #define MNSTATUS_MNPP       0x00001800
6575db557f8STommy Wu 
658426f0348SMichael Clark /* VM modes (satp.mode) privileged ISA 1.10 */
659426f0348SMichael Clark #define VM_1_10_MBARE       0
660426f0348SMichael Clark #define VM_1_10_SV32        1
661426f0348SMichael Clark #define VM_1_10_SV39        8
662426f0348SMichael Clark #define VM_1_10_SV48        9
663426f0348SMichael Clark #define VM_1_10_SV57        10
664426f0348SMichael Clark #define VM_1_10_SV64        11
665dc5bd18fSMichael Clark 
666426f0348SMichael Clark /* Page table entry (PTE) fields */
667dc5bd18fSMichael Clark #define PTE_V               0x001 /* Valid */
668dc5bd18fSMichael Clark #define PTE_R               0x002 /* Read */
669dc5bd18fSMichael Clark #define PTE_W               0x004 /* Write */
670dc5bd18fSMichael Clark #define PTE_X               0x008 /* Execute */
671dc5bd18fSMichael Clark #define PTE_U               0x010 /* User */
672dc5bd18fSMichael Clark #define PTE_G               0x020 /* Global */
673dc5bd18fSMichael Clark #define PTE_A               0x040 /* Accessed */
674dc5bd18fSMichael Clark #define PTE_D               0x080 /* Dirty */
675dc5bd18fSMichael Clark #define PTE_SOFT            0x300 /* Reserved for Software */
676bbce8ba8SWeiwei Li #define PTE_PBMT            0x6000000000000000ULL /* Page-based memory types */
6772bacb224SWeiwei Li #define PTE_N               0x8000000000000000ULL /* NAPOT translation */
678190e9f8eSAlexandre Ghiti #define PTE_RESERVED        0x1FC0000000000000ULL /* Reserved bits */
679bbce8ba8SWeiwei Li #define PTE_ATTR            (PTE_N | PTE_PBMT) /* All attributes bits */
680dc5bd18fSMichael Clark 
681426f0348SMichael Clark /* Page table PPN shift amount */
682dc5bd18fSMichael Clark #define PTE_PPN_SHIFT       10
683426f0348SMichael Clark 
68405e6ca5eSGuo Ren /* Page table PPN mask */
68505e6ca5eSGuo Ren #define PTE_PPN_MASK        0x3FFFFFFFFFFC00ULL
68605e6ca5eSGuo Ren 
687426f0348SMichael Clark /* Leaf page shift amount */
688426f0348SMichael Clark #define PGSHIFT             12
689426f0348SMichael Clark 
69042fe7499SMichael Tokarev /* Default Reset Vector address */
691426f0348SMichael Clark #define DEFAULT_RSTVEC      0x1000
692426f0348SMichael Clark 
693c1149f69STommy Wu /* Default RNMI Interrupt Vector address */
694c1149f69STommy Wu #define DEFAULT_RNMI_IRQVEC     0x0
695c1149f69STommy Wu 
696c1149f69STommy Wu /* Default RNMI Exception Vector address */
697c1149f69STommy Wu #define DEFAULT_RNMI_EXCPVEC    0x0
698c1149f69STommy Wu 
699426f0348SMichael Clark /* Exception causes */
700330d2ae3SAlistair Francis typedef enum RISCVException {
701330d2ae3SAlistair Francis     RISCV_EXCP_NONE = -1, /* sentinel value */
702330d2ae3SAlistair Francis     RISCV_EXCP_INST_ADDR_MIS = 0x0,
703330d2ae3SAlistair Francis     RISCV_EXCP_INST_ACCESS_FAULT = 0x1,
704330d2ae3SAlistair Francis     RISCV_EXCP_ILLEGAL_INST = 0x2,
705330d2ae3SAlistair Francis     RISCV_EXCP_BREAKPOINT = 0x3,
706330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_ADDR_MIS = 0x4,
707330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_ACCESS_FAULT = 0x5,
708330d2ae3SAlistair Francis     RISCV_EXCP_STORE_AMO_ADDR_MIS = 0x6,
709330d2ae3SAlistair Francis     RISCV_EXCP_STORE_AMO_ACCESS_FAULT = 0x7,
710330d2ae3SAlistair Francis     RISCV_EXCP_U_ECALL = 0x8,
711330d2ae3SAlistair Francis     RISCV_EXCP_S_ECALL = 0x9,
712330d2ae3SAlistair Francis     RISCV_EXCP_VS_ECALL = 0xa,
713330d2ae3SAlistair Francis     RISCV_EXCP_M_ECALL = 0xb,
714330d2ae3SAlistair Francis     RISCV_EXCP_INST_PAGE_FAULT = 0xc, /* since: priv-1.10.0 */
715330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_PAGE_FAULT = 0xd, /* since: priv-1.10.0 */
716330d2ae3SAlistair Francis     RISCV_EXCP_STORE_PAGE_FAULT = 0xf, /* since: priv-1.10.0 */
717967760f6SClément Léger     RISCV_EXCP_DOUBLE_TRAP = 0x10,
7188392a7c1SFea.Wang     RISCV_EXCP_SW_CHECK = 0x12, /* since: priv-1.13.0 */
7198392a7c1SFea.Wang     RISCV_EXCP_HW_ERR = 0x13, /* since: priv-1.13.0 */
720330d2ae3SAlistair Francis     RISCV_EXCP_INST_GUEST_PAGE_FAULT = 0x14,
721330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_GUEST_ACCESS_FAULT = 0x15,
722330d2ae3SAlistair Francis     RISCV_EXCP_VIRT_INSTRUCTION_FAULT = 0x16,
723330d2ae3SAlistair Francis     RISCV_EXCP_STORE_GUEST_AMO_ACCESS_FAULT = 0x17,
724ba7a1c52SClément Léger     RISCV_EXCP_SEMIHOST = 0x3f,
725330d2ae3SAlistair Francis } RISCVException;
726426f0348SMichael Clark 
727b039c961SDeepak Gupta /* zicfilp defines lp violation results in sw check with tval = 2*/
728b039c961SDeepak Gupta #define RISCV_EXCP_SW_CHECK_FCFI_TVAL      2
729f06bfe3dSDeepak Gupta /* zicfiss defines ss violation results in sw check with tval = 3*/
730f06bfe3dSDeepak Gupta #define RISCV_EXCP_SW_CHECK_BCFI_TVAL      3
731b039c961SDeepak Gupta 
732426f0348SMichael Clark #define RISCV_EXCP_INT_FLAG                0x80000000
733426f0348SMichael Clark #define RISCV_EXCP_INT_MASK                0x7fffffff
734426f0348SMichael Clark 
735426f0348SMichael Clark /* Interrupt causes */
736426f0348SMichael Clark #define IRQ_U_SOFT                         0
737426f0348SMichael Clark #define IRQ_S_SOFT                         1
738205377f8SAlistair Francis #define IRQ_VS_SOFT                        2
739426f0348SMichael Clark #define IRQ_M_SOFT                         3
740426f0348SMichael Clark #define IRQ_U_TIMER                        4
741426f0348SMichael Clark #define IRQ_S_TIMER                        5
742205377f8SAlistair Francis #define IRQ_VS_TIMER                       6
743426f0348SMichael Clark #define IRQ_M_TIMER                        7
744426f0348SMichael Clark #define IRQ_U_EXT                          8
745426f0348SMichael Clark #define IRQ_S_EXT                          9
746205377f8SAlistair Francis #define IRQ_VS_EXT                         10
747426f0348SMichael Clark #define IRQ_M_EXT                          11
748881df35dSAnup Patel #define IRQ_S_GEXT                         12
74914664483SAtish Patra #define IRQ_PMU_OVF                        13
75092c82a12SRajnesh Kanwal #define IRQ_LOCAL_MAX                      64
75192c82a12SRajnesh Kanwal /* -1 is due to bit zero of hgeip and hgeie being ROZ. */
752cd032fe7SAnup Patel #define IRQ_LOCAL_GUEST_MAX                (TARGET_LONG_BITS - 1)
753426f0348SMichael Clark 
754c1149f69STommy Wu /* RNMI causes */
755c1149f69STommy Wu #define RNMI_MAX                           16
756c1149f69STommy Wu 
757426f0348SMichael Clark /* mip masks */
758426f0348SMichael Clark #define MIP_USIP                           (1 << IRQ_U_SOFT)
759426f0348SMichael Clark #define MIP_SSIP                           (1 << IRQ_S_SOFT)
760205377f8SAlistair Francis #define MIP_VSSIP                          (1 << IRQ_VS_SOFT)
761426f0348SMichael Clark #define MIP_MSIP                           (1 << IRQ_M_SOFT)
762426f0348SMichael Clark #define MIP_UTIP                           (1 << IRQ_U_TIMER)
763426f0348SMichael Clark #define MIP_STIP                           (1 << IRQ_S_TIMER)
764205377f8SAlistair Francis #define MIP_VSTIP                          (1 << IRQ_VS_TIMER)
765426f0348SMichael Clark #define MIP_MTIP                           (1 << IRQ_M_TIMER)
766426f0348SMichael Clark #define MIP_UEIP                           (1 << IRQ_U_EXT)
767426f0348SMichael Clark #define MIP_SEIP                           (1 << IRQ_S_EXT)
768205377f8SAlistair Francis #define MIP_VSEIP                          (1 << IRQ_VS_EXT)
769426f0348SMichael Clark #define MIP_MEIP                           (1 << IRQ_M_EXT)
770881df35dSAnup Patel #define MIP_SGEIP                          (1 << IRQ_S_GEXT)
77114664483SAtish Patra #define MIP_LCOFIP                         (1 << IRQ_PMU_OVF)
772426f0348SMichael Clark 
773426f0348SMichael Clark /* sip masks */
774426f0348SMichael Clark #define SIP_SSIP                           MIP_SSIP
775426f0348SMichael Clark #define SIP_STIP                           MIP_STIP
776426f0348SMichael Clark #define SIP_SEIP                           MIP_SEIP
77714664483SAtish Patra #define SIP_LCOFIP                         MIP_LCOFIP
778f91005e1SMarkus Armbruster 
77966e594f2SAlistair Francis /* MIE masks */
78066e594f2SAlistair Francis #define MIE_SEIE                           (1 << IRQ_S_EXT)
78166e594f2SAlistair Francis #define MIE_UEIE                           (1 << IRQ_U_EXT)
78266e594f2SAlistair Francis #define MIE_STIE                           (1 << IRQ_S_TIMER)
78366e594f2SAlistair Francis #define MIE_UTIE                           (1 << IRQ_U_TIMER)
78466e594f2SAlistair Francis #define MIE_SSIE                           (1 << IRQ_S_SOFT)
78566e594f2SAlistair Francis #define MIE_USIE                           (1 << IRQ_U_SOFT)
786138b5c5fSAlexey Baturo 
7871697837eSRajnesh Kanwal /* Machine constants */
7881697837eSRajnesh Kanwal #define M_MODE_INTERRUPTS  ((uint64_t)(MIP_MSIP | MIP_MTIP | MIP_MEIP))
7891697837eSRajnesh Kanwal #define S_MODE_INTERRUPTS  ((uint64_t)(MIP_SSIP | MIP_STIP | MIP_SEIP))
7901697837eSRajnesh Kanwal #define VS_MODE_INTERRUPTS ((uint64_t)(MIP_VSSIP | MIP_VSTIP | MIP_VSEIP))
7911697837eSRajnesh Kanwal #define HS_MODE_INTERRUPTS ((uint64_t)(MIP_SGEIP | VS_MODE_INTERRUPTS))
7921697837eSRajnesh Kanwal 
79342fe7499SMichael Tokarev /* Execution environment configuration bits */
79429a9ec9bSAtish Patra #define MENVCFG_FIOM                       BIT(0)
7954923f672SDeepak Gupta #define MENVCFG_LPE                        BIT(2) /* zicfilp */
7968205bc12SDeepak Gupta #define MENVCFG_SSE                        BIT(3) /* zicfiss */
79729a9ec9bSAtish Patra #define MENVCFG_CBIE                       (3UL << 4)
79829a9ec9bSAtish Patra #define MENVCFG_CBCFE                      BIT(6)
79929a9ec9bSAtish Patra #define MENVCFG_CBZE                       BIT(7)
80033ca99a1SAlexey Baturo #define MENVCFG_PMM                        (3ULL << 32)
8010aadf816SClément Léger #define MENVCFG_DTE                        (1ULL << 59)
802e84af935SKaiwen Xue #define MENVCFG_CDE                        (1ULL << 60)
803ed67d637SWeiwei Li #define MENVCFG_ADUE                       (1ULL << 61)
80429a9ec9bSAtish Patra #define MENVCFG_PBMTE                      (1ULL << 62)
80529a9ec9bSAtish Patra #define MENVCFG_STCE                       (1ULL << 63)
80629a9ec9bSAtish Patra 
80729a9ec9bSAtish Patra /* For RV32 */
8080aadf816SClément Léger #define MENVCFGH_DTE                       BIT(27)
809ed67d637SWeiwei Li #define MENVCFGH_ADUE                      BIT(29)
81029a9ec9bSAtish Patra #define MENVCFGH_PBMTE                     BIT(30)
81129a9ec9bSAtish Patra #define MENVCFGH_STCE                      BIT(31)
81229a9ec9bSAtish Patra 
81329a9ec9bSAtish Patra #define SENVCFG_FIOM                       MENVCFG_FIOM
8144923f672SDeepak Gupta #define SENVCFG_LPE                        MENVCFG_LPE
8158205bc12SDeepak Gupta #define SENVCFG_SSE                        MENVCFG_SSE
81629a9ec9bSAtish Patra #define SENVCFG_CBIE                       MENVCFG_CBIE
81729a9ec9bSAtish Patra #define SENVCFG_CBCFE                      MENVCFG_CBCFE
81829a9ec9bSAtish Patra #define SENVCFG_CBZE                       MENVCFG_CBZE
81981c84362SFea.Wang #define SENVCFG_UKTE                       BIT(8)
82033ca99a1SAlexey Baturo #define SENVCFG_PMM                        MENVCFG_PMM
82129a9ec9bSAtish Patra 
82229a9ec9bSAtish Patra #define HENVCFG_FIOM                       MENVCFG_FIOM
8234923f672SDeepak Gupta #define HENVCFG_LPE                        MENVCFG_LPE
8248205bc12SDeepak Gupta #define HENVCFG_SSE                        MENVCFG_SSE
82529a9ec9bSAtish Patra #define HENVCFG_CBIE                       MENVCFG_CBIE
82629a9ec9bSAtish Patra #define HENVCFG_CBCFE                      MENVCFG_CBCFE
82729a9ec9bSAtish Patra #define HENVCFG_CBZE                       MENVCFG_CBZE
82833ca99a1SAlexey Baturo #define HENVCFG_PMM                        MENVCFG_PMM
8290aadf816SClément Léger #define HENVCFG_DTE                        MENVCFG_DTE
830ed67d637SWeiwei Li #define HENVCFG_ADUE                       MENVCFG_ADUE
83129a9ec9bSAtish Patra #define HENVCFG_PBMTE                      MENVCFG_PBMTE
83229a9ec9bSAtish Patra #define HENVCFG_STCE                       MENVCFG_STCE
83329a9ec9bSAtish Patra 
83429a9ec9bSAtish Patra /* For RV32 */
8350aadf816SClément Léger #define HENVCFGH_DTE                        MENVCFGH_DTE
836ed67d637SWeiwei Li #define HENVCFGH_ADUE                       MENVCFGH_ADUE
83729a9ec9bSAtish Patra #define HENVCFGH_PBMTE                      MENVCFGH_PBMTE
83829a9ec9bSAtish Patra #define HENVCFGH_STCE                       MENVCFGH_STCE
83929a9ec9bSAtish Patra 
8403f833f89SRajnesh Kanwal /* Offsets for every pair of control bits per each priv level */
8413f833f89SRajnesh Kanwal #define XS_OFFSET    0ULL
8423f833f89SRajnesh Kanwal #define U_OFFSET     2ULL
8433f833f89SRajnesh Kanwal #define S_OFFSET     5ULL
8443f833f89SRajnesh Kanwal #define M_OFFSET     8ULL
8453f833f89SRajnesh Kanwal 
8463f833f89SRajnesh Kanwal #define PM_XS_BITS   (EXT_STATUS_MASK << XS_OFFSET)
8473f833f89SRajnesh Kanwal #define U_PM_ENABLE  (PM_ENABLE  << U_OFFSET)
8483f833f89SRajnesh Kanwal #define U_PM_CURRENT (PM_CURRENT << U_OFFSET)
8493f833f89SRajnesh Kanwal #define U_PM_INSN    (PM_INSN    << U_OFFSET)
8503f833f89SRajnesh Kanwal #define S_PM_ENABLE  (PM_ENABLE  << S_OFFSET)
8513f833f89SRajnesh Kanwal #define S_PM_CURRENT (PM_CURRENT << S_OFFSET)
8523f833f89SRajnesh Kanwal #define S_PM_INSN    (PM_INSN    << S_OFFSET)
8533f833f89SRajnesh Kanwal #define M_PM_ENABLE  (PM_ENABLE  << M_OFFSET)
8543f833f89SRajnesh Kanwal #define M_PM_CURRENT (PM_CURRENT << M_OFFSET)
8553f833f89SRajnesh Kanwal #define M_PM_INSN    (PM_INSN    << M_OFFSET)
8563f833f89SRajnesh Kanwal 
8573f833f89SRajnesh Kanwal /* mmte CSR bits */
8583f833f89SRajnesh Kanwal #define MMTE_PM_XS_BITS     PM_XS_BITS
8593f833f89SRajnesh Kanwal #define MMTE_U_PM_ENABLE    U_PM_ENABLE
8603f833f89SRajnesh Kanwal #define MMTE_U_PM_CURRENT   U_PM_CURRENT
8613f833f89SRajnesh Kanwal #define MMTE_U_PM_INSN      U_PM_INSN
8623f833f89SRajnesh Kanwal #define MMTE_S_PM_ENABLE    S_PM_ENABLE
8633f833f89SRajnesh Kanwal #define MMTE_S_PM_CURRENT   S_PM_CURRENT
8643f833f89SRajnesh Kanwal #define MMTE_S_PM_INSN      S_PM_INSN
8653f833f89SRajnesh Kanwal #define MMTE_M_PM_ENABLE    M_PM_ENABLE
8663f833f89SRajnesh Kanwal #define MMTE_M_PM_CURRENT   M_PM_CURRENT
8673f833f89SRajnesh Kanwal #define MMTE_M_PM_INSN      M_PM_INSN
8683f833f89SRajnesh Kanwal #define MMTE_MASK    (MMTE_U_PM_ENABLE | MMTE_U_PM_CURRENT | MMTE_U_PM_INSN | \
8693f833f89SRajnesh Kanwal                       MMTE_S_PM_ENABLE | MMTE_S_PM_CURRENT | MMTE_S_PM_INSN | \
8703f833f89SRajnesh Kanwal                       MMTE_M_PM_ENABLE | MMTE_M_PM_CURRENT | MMTE_M_PM_INSN | \
8713f833f89SRajnesh Kanwal                       MMTE_PM_XS_BITS)
8723f833f89SRajnesh Kanwal 
8733f833f89SRajnesh Kanwal /* (v)smte CSR bits */
8743f833f89SRajnesh Kanwal #define SMTE_PM_XS_BITS     PM_XS_BITS
8753f833f89SRajnesh Kanwal #define SMTE_U_PM_ENABLE    U_PM_ENABLE
8763f833f89SRajnesh Kanwal #define SMTE_U_PM_CURRENT   U_PM_CURRENT
8773f833f89SRajnesh Kanwal #define SMTE_U_PM_INSN      U_PM_INSN
8783f833f89SRajnesh Kanwal #define SMTE_S_PM_ENABLE    S_PM_ENABLE
8793f833f89SRajnesh Kanwal #define SMTE_S_PM_CURRENT   S_PM_CURRENT
8803f833f89SRajnesh Kanwal #define SMTE_S_PM_INSN      S_PM_INSN
8813f833f89SRajnesh Kanwal #define SMTE_MASK    (SMTE_U_PM_ENABLE | SMTE_U_PM_CURRENT | SMTE_U_PM_INSN | \
8823f833f89SRajnesh Kanwal                       SMTE_S_PM_ENABLE | SMTE_S_PM_CURRENT | SMTE_S_PM_INSN | \
8833f833f89SRajnesh Kanwal                       SMTE_PM_XS_BITS)
8843f833f89SRajnesh Kanwal 
8853f833f89SRajnesh Kanwal /* umte CSR bits */
8863f833f89SRajnesh Kanwal #define UMTE_U_PM_ENABLE    U_PM_ENABLE
8873f833f89SRajnesh Kanwal #define UMTE_U_PM_CURRENT   U_PM_CURRENT
8883f833f89SRajnesh Kanwal #define UMTE_U_PM_INSN      U_PM_INSN
8893f833f89SRajnesh Kanwal #define UMTE_MASK     (UMTE_U_PM_ENABLE | MMTE_U_PM_CURRENT | UMTE_U_PM_INSN)
8903f833f89SRajnesh Kanwal 
8913f833f89SRajnesh Kanwal /* CTR control register commom fields */
8923f833f89SRajnesh Kanwal #define XCTRCTL_U              BIT_ULL(0)
8933f833f89SRajnesh Kanwal #define XCTRCTL_S              BIT_ULL(1)
8943f833f89SRajnesh Kanwal #define XCTRCTL_RASEMU         BIT_ULL(7)
8953f833f89SRajnesh Kanwal #define XCTRCTL_STE            BIT_ULL(8)
8963f833f89SRajnesh Kanwal #define XCTRCTL_BPFRZ          BIT_ULL(11)
8973f833f89SRajnesh Kanwal #define XCTRCTL_LCOFIFRZ       BIT_ULL(12)
8983f833f89SRajnesh Kanwal #define XCTRCTL_EXCINH         BIT_ULL(33)
8993f833f89SRajnesh Kanwal #define XCTRCTL_INTRINH        BIT_ULL(34)
9003f833f89SRajnesh Kanwal #define XCTRCTL_TRETINH        BIT_ULL(35)
9013f833f89SRajnesh Kanwal #define XCTRCTL_NTBREN         BIT_ULL(36)
9023f833f89SRajnesh Kanwal #define XCTRCTL_TKBRINH        BIT_ULL(37)
9033f833f89SRajnesh Kanwal #define XCTRCTL_INDCALLINH     BIT_ULL(40)
9043f833f89SRajnesh Kanwal #define XCTRCTL_DIRCALLINH     BIT_ULL(41)
9053f833f89SRajnesh Kanwal #define XCTRCTL_INDJMPINH      BIT_ULL(42)
9063f833f89SRajnesh Kanwal #define XCTRCTL_DIRJMPINH      BIT_ULL(43)
9073f833f89SRajnesh Kanwal #define XCTRCTL_CORSWAPINH     BIT_ULL(44)
9083f833f89SRajnesh Kanwal #define XCTRCTL_RETINH         BIT_ULL(45)
9093f833f89SRajnesh Kanwal #define XCTRCTL_INDLJMPINH     BIT_ULL(46)
9103f833f89SRajnesh Kanwal #define XCTRCTL_DIRLJMPINH     BIT_ULL(47)
9113f833f89SRajnesh Kanwal 
9123f833f89SRajnesh Kanwal #define XCTRCTL_MASK (XCTRCTL_U | XCTRCTL_S | XCTRCTL_RASEMU |                \
9133f833f89SRajnesh Kanwal                       XCTRCTL_STE | XCTRCTL_BPFRZ | XCTRCTL_LCOFIFRZ |        \
9143f833f89SRajnesh Kanwal                       XCTRCTL_EXCINH | XCTRCTL_INTRINH | XCTRCTL_TRETINH |    \
9153f833f89SRajnesh Kanwal                       XCTRCTL_NTBREN | XCTRCTL_TKBRINH | XCTRCTL_INDCALLINH | \
9163f833f89SRajnesh Kanwal                       XCTRCTL_DIRCALLINH | XCTRCTL_INDJMPINH |                \
9173f833f89SRajnesh Kanwal                       XCTRCTL_DIRJMPINH | XCTRCTL_CORSWAPINH |                \
9183f833f89SRajnesh Kanwal                       XCTRCTL_RETINH | XCTRCTL_INDLJMPINH | XCTRCTL_DIRLJMPINH)
9193f833f89SRajnesh Kanwal 
9203f833f89SRajnesh Kanwal #define XCTRCTL_INH_START         32U
9213f833f89SRajnesh Kanwal 
9223f833f89SRajnesh Kanwal /* CTR mctrctl bits */
9233f833f89SRajnesh Kanwal #define MCTRCTL_M                 BIT_ULL(2)
9243f833f89SRajnesh Kanwal #define MCTRCTL_MTE               BIT_ULL(9)
9253f833f89SRajnesh Kanwal 
9263f833f89SRajnesh Kanwal #define MCTRCTL_MASK              (XCTRCTL_MASK | MCTRCTL_M | MCTRCTL_MTE)
9273f833f89SRajnesh Kanwal #define SCTRCTL_MASK              XCTRCTL_MASK
9283f833f89SRajnesh Kanwal #define VSCTRCTL_MASK             XCTRCTL_MASK
9293f833f89SRajnesh Kanwal 
9303f833f89SRajnesh Kanwal /* sctrstatus CSR bits. */
9313f833f89SRajnesh Kanwal #define SCTRSTATUS_WRPTR_MASK       0xFF
9323f833f89SRajnesh Kanwal #define SCTRSTATUS_FROZEN           BIT(31)
9333f833f89SRajnesh Kanwal #define SCTRSTATUS_MASK             (SCTRSTATUS_WRPTR_MASK | SCTRSTATUS_FROZEN)
9343f833f89SRajnesh Kanwal 
9353f833f89SRajnesh Kanwal /* sctrdepth CSR bits. */
9363f833f89SRajnesh Kanwal #define SCTRDEPTH_MASK              0x7
9373f833f89SRajnesh Kanwal #define SCTRDEPTH_MIN               0U  /* 16 Entries. */
9383f833f89SRajnesh Kanwal #define SCTRDEPTH_MAX               4U  /* 256 Entries. */
9393f833f89SRajnesh Kanwal 
9403f833f89SRajnesh Kanwal #define CTR_ENTRIES_FIRST           0x200
9413f833f89SRajnesh Kanwal #define CTR_ENTRIES_LAST            0x2ff
9423f833f89SRajnesh Kanwal 
9433f833f89SRajnesh Kanwal #define CTRSOURCE_VALID             BIT(0)
9443f833f89SRajnesh Kanwal #define CTRTARGET_MISP              BIT(0)
9453f833f89SRajnesh Kanwal 
9463f833f89SRajnesh Kanwal #define CTRDATA_TYPE_MASK           0xF
9473f833f89SRajnesh Kanwal #define CTRDATA_CCV                 BIT(15)
9483f833f89SRajnesh Kanwal #define CTRDATA_CCM_MASK            0xFFF0000
9493f833f89SRajnesh Kanwal #define CTRDATA_CCE_MASK            0xF0000000
9503f833f89SRajnesh Kanwal 
9513f833f89SRajnesh Kanwal #define CTRDATA_MASK            (CTRDATA_TYPE_MASK | CTRDATA_CCV |  \
9523f833f89SRajnesh Kanwal                                  CTRDATA_CCM_MASK | CTRDATA_CCE_MASK)
9533f833f89SRajnesh Kanwal 
9543f833f89SRajnesh Kanwal typedef enum CTRType {
9553f833f89SRajnesh Kanwal     CTRDATA_TYPE_NONE                   = 0,
9563f833f89SRajnesh Kanwal     CTRDATA_TYPE_EXCEPTION              = 1,
9573f833f89SRajnesh Kanwal     CTRDATA_TYPE_INTERRUPT              = 2,
9583f833f89SRajnesh Kanwal     CTRDATA_TYPE_EXCEP_INT_RET          = 3,
9593f833f89SRajnesh Kanwal     CTRDATA_TYPE_NONTAKEN_BRANCH        = 4,
9603f833f89SRajnesh Kanwal     CTRDATA_TYPE_TAKEN_BRANCH           = 5,
9613f833f89SRajnesh Kanwal     CTRDATA_TYPE_RESERVED_0             = 6,
9623f833f89SRajnesh Kanwal     CTRDATA_TYPE_RESERVED_1             = 7,
9633f833f89SRajnesh Kanwal     CTRDATA_TYPE_INDIRECT_CALL          = 8,
9643f833f89SRajnesh Kanwal     CTRDATA_TYPE_DIRECT_CALL            = 9,
9653f833f89SRajnesh Kanwal     CTRDATA_TYPE_INDIRECT_JUMP          = 10,
9663f833f89SRajnesh Kanwal     CTRDATA_TYPE_DIRECT_JUMP            = 11,
9673f833f89SRajnesh Kanwal     CTRDATA_TYPE_CO_ROUTINE_SWAP        = 12,
9683f833f89SRajnesh Kanwal     CTRDATA_TYPE_RETURN                 = 13,
9693f833f89SRajnesh Kanwal     CTRDATA_TYPE_OTHER_INDIRECT_JUMP    = 14,
9703f833f89SRajnesh Kanwal     CTRDATA_TYPE_OTHER_DIRECT_JUMP      = 15,
9713f833f89SRajnesh Kanwal } CTRType;
9723f833f89SRajnesh Kanwal 
973aa7508bbSAnup Patel /* MISELECT, SISELECT, and VSISELECT bits (AIA) */
974aa7508bbSAnup Patel #define ISELECT_IPRIO0                     0x30
975aa7508bbSAnup Patel #define ISELECT_IPRIO15                    0x3f
976aa7508bbSAnup Patel #define ISELECT_IMSIC_EIDELIVERY           0x70
977aa7508bbSAnup Patel #define ISELECT_IMSIC_EITHRESHOLD          0x72
978aa7508bbSAnup Patel #define ISELECT_IMSIC_EIP0                 0x80
979aa7508bbSAnup Patel #define ISELECT_IMSIC_EIP63                0xbf
980aa7508bbSAnup Patel #define ISELECT_IMSIC_EIE0                 0xc0
981aa7508bbSAnup Patel #define ISELECT_IMSIC_EIE63                0xff
982aa7508bbSAnup Patel #define ISELECT_IMSIC_FIRST                ISELECT_IMSIC_EIDELIVERY
983aa7508bbSAnup Patel #define ISELECT_IMSIC_LAST                 ISELECT_IMSIC_EIE63
9845e33a208SKaiwen Xue #define ISELECT_MASK_AIA                   0x1ff
9855e33a208SKaiwen Xue 
986e84af935SKaiwen Xue /* [M|S|VS]SELCT value for Indirect CSR Access Extension */
987e84af935SKaiwen Xue #define ISELECT_CD_FIRST                   0x40
988e84af935SKaiwen Xue #define ISELECT_CD_LAST                    0x5f
9895e33a208SKaiwen Xue #define ISELECT_MASK_SXCSRIND              0xfff
990aa7508bbSAnup Patel 
991aa7508bbSAnup Patel /* Dummy [M|S|VS]ISELECT value for emulating [M|S|VS]TOPEI CSRs */
9925e33a208SKaiwen Xue #define ISELECT_IMSIC_TOPEI                (ISELECT_MASK_AIA + 1)
993aa7508bbSAnup Patel 
994aa7508bbSAnup Patel /* IMSIC bits (AIA) */
995aa7508bbSAnup Patel #define IMSIC_TOPEI_IID_SHIFT              16
996aa7508bbSAnup Patel #define IMSIC_TOPEI_IID_MASK               0x7ff
997aa7508bbSAnup Patel #define IMSIC_TOPEI_IPRIO_MASK             0x7ff
998aa7508bbSAnup Patel #define IMSIC_EIPx_BITS                    32
999aa7508bbSAnup Patel #define IMSIC_EIEx_BITS                    32
1000aa7508bbSAnup Patel 
1001aa7508bbSAnup Patel /* MTOPI and STOPI bits (AIA) */
1002aa7508bbSAnup Patel #define TOPI_IID_SHIFT                     16
1003aa7508bbSAnup Patel #define TOPI_IID_MASK                      0xfff
1004aa7508bbSAnup Patel #define TOPI_IPRIO_MASK                    0xff
1005aa7508bbSAnup Patel 
1006aa7508bbSAnup Patel /* Interrupt priority bits (AIA) */
1007aa7508bbSAnup Patel #define IPRIO_IRQ_BITS                     8
1008aa7508bbSAnup Patel #define IPRIO_MMAXIPRIO                    255
1009aa7508bbSAnup Patel #define IPRIO_DEFAULT_UPPER                4
101043577499SAnup Patel #define IPRIO_DEFAULT_MIDDLE               (IPRIO_DEFAULT_UPPER + 12)
1011aa7508bbSAnup Patel #define IPRIO_DEFAULT_M                    IPRIO_DEFAULT_MIDDLE
1012aa7508bbSAnup Patel #define IPRIO_DEFAULT_S                    (IPRIO_DEFAULT_M + 3)
1013aa7508bbSAnup Patel #define IPRIO_DEFAULT_SGEXT                (IPRIO_DEFAULT_S + 3)
1014aa7508bbSAnup Patel #define IPRIO_DEFAULT_VS                   (IPRIO_DEFAULT_SGEXT + 1)
1015aa7508bbSAnup Patel #define IPRIO_DEFAULT_LOWER                (IPRIO_DEFAULT_VS + 3)
1016aa7508bbSAnup Patel 
1017aa7508bbSAnup Patel /* HVICTL bits (AIA) */
1018aa7508bbSAnup Patel #define HVICTL_VTI                         0x40000000
1019aa7508bbSAnup Patel #define HVICTL_IID                         0x0fff0000
1020aa7508bbSAnup Patel #define HVICTL_IPRIOM                      0x00000100
1021aa7508bbSAnup Patel #define HVICTL_IPRIO                       0x000000ff
1022aa7508bbSAnup Patel #define HVICTL_VALID_MASK                  \
1023aa7508bbSAnup Patel     (HVICTL_VTI | HVICTL_IID | HVICTL_IPRIOM | HVICTL_IPRIO)
1024aa7508bbSAnup Patel 
102577442380SWeiwei Li /* seed CSR bits */
102677442380SWeiwei Li #define SEED_OPST                        (0b11 << 30)
102777442380SWeiwei Li #define SEED_OPST_BIST                   (0b00 << 30)
102877442380SWeiwei Li #define SEED_OPST_WAIT                   (0b01 << 30)
102977442380SWeiwei Li #define SEED_OPST_ES16                   (0b10 << 30)
103077442380SWeiwei Li #define SEED_OPST_DEAD                   (0b11 << 30)
103114664483SAtish Patra /* PMU related bits */
103214664483SAtish Patra #define MIE_LCOFIE                         (1 << IRQ_PMU_OVF)
103314664483SAtish Patra 
10346d1e3893SKaiwen Xue #define MCYCLECFG_BIT_MINH                 BIT_ULL(62)
10356d1e3893SKaiwen Xue #define MCYCLECFGH_BIT_MINH                BIT(30)
10366d1e3893SKaiwen Xue #define MCYCLECFG_BIT_SINH                 BIT_ULL(61)
10376d1e3893SKaiwen Xue #define MCYCLECFGH_BIT_SINH                BIT(29)
10386d1e3893SKaiwen Xue #define MCYCLECFG_BIT_UINH                 BIT_ULL(60)
10396d1e3893SKaiwen Xue #define MCYCLECFGH_BIT_UINH                BIT(28)
10406d1e3893SKaiwen Xue #define MCYCLECFG_BIT_VSINH                BIT_ULL(59)
10416d1e3893SKaiwen Xue #define MCYCLECFGH_BIT_VSINH               BIT(27)
10426d1e3893SKaiwen Xue #define MCYCLECFG_BIT_VUINH                BIT_ULL(58)
10436d1e3893SKaiwen Xue #define MCYCLECFGH_BIT_VUINH               BIT(26)
10446d1e3893SKaiwen Xue 
10456d1e3893SKaiwen Xue #define MINSTRETCFG_BIT_MINH               BIT_ULL(62)
10466d1e3893SKaiwen Xue #define MINSTRETCFGH_BIT_MINH              BIT(30)
10476d1e3893SKaiwen Xue #define MINSTRETCFG_BIT_SINH               BIT_ULL(61)
10486d1e3893SKaiwen Xue #define MINSTRETCFGH_BIT_SINH              BIT(29)
10496d1e3893SKaiwen Xue #define MINSTRETCFG_BIT_UINH               BIT_ULL(60)
10506d1e3893SKaiwen Xue #define MINSTRETCFGH_BIT_UINH              BIT(28)
10516d1e3893SKaiwen Xue #define MINSTRETCFG_BIT_VSINH              BIT_ULL(59)
10526d1e3893SKaiwen Xue #define MINSTRETCFGH_BIT_VSINH             BIT(27)
10536d1e3893SKaiwen Xue #define MINSTRETCFG_BIT_VUINH              BIT_ULL(58)
10546d1e3893SKaiwen Xue #define MINSTRETCFGH_BIT_VUINH             BIT(26)
10556d1e3893SKaiwen Xue 
105614664483SAtish Patra #define MHPMEVENT_BIT_OF                   BIT_ULL(63)
105714664483SAtish Patra #define MHPMEVENTH_BIT_OF                  BIT(31)
105814664483SAtish Patra #define MHPMEVENT_BIT_MINH                 BIT_ULL(62)
105914664483SAtish Patra #define MHPMEVENTH_BIT_MINH                BIT(30)
106014664483SAtish Patra #define MHPMEVENT_BIT_SINH                 BIT_ULL(61)
106114664483SAtish Patra #define MHPMEVENTH_BIT_SINH                BIT(29)
106214664483SAtish Patra #define MHPMEVENT_BIT_UINH                 BIT_ULL(60)
106314664483SAtish Patra #define MHPMEVENTH_BIT_UINH                BIT(28)
106414664483SAtish Patra #define MHPMEVENT_BIT_VSINH                BIT_ULL(59)
106514664483SAtish Patra #define MHPMEVENTH_BIT_VSINH               BIT(27)
106614664483SAtish Patra #define MHPMEVENT_BIT_VUINH                BIT_ULL(58)
106714664483SAtish Patra #define MHPMEVENTH_BIT_VUINH               BIT(26)
106814664483SAtish Patra 
1069b54a84c1SKaiwen Xue #define MHPMEVENT_FILTER_MASK              (MHPMEVENT_BIT_MINH  | \
1070b54a84c1SKaiwen Xue                                             MHPMEVENT_BIT_SINH  | \
1071b54a84c1SKaiwen Xue                                             MHPMEVENT_BIT_UINH  | \
1072b54a84c1SKaiwen Xue                                             MHPMEVENT_BIT_VSINH | \
1073b54a84c1SKaiwen Xue                                             MHPMEVENT_BIT_VUINH)
1074b54a84c1SKaiwen Xue 
1075b54a84c1SKaiwen Xue #define MHPMEVENTH_FILTER_MASK              (MHPMEVENTH_BIT_MINH  | \
1076b54a84c1SKaiwen Xue                                             MHPMEVENTH_BIT_SINH  | \
1077b54a84c1SKaiwen Xue                                             MHPMEVENTH_BIT_UINH  | \
1078b54a84c1SKaiwen Xue                                             MHPMEVENTH_BIT_VSINH | \
1079b54a84c1SKaiwen Xue                                             MHPMEVENTH_BIT_VUINH)
1080b54a84c1SKaiwen Xue 
1081*59eaf157SAtish Patra #define MHPMEVENT_SSCOF_MASK               MAKE_64BIT_MASK(63, 56)
1082*59eaf157SAtish Patra #define MHPMEVENT_IDX_MASK                 (~MHPMEVENT_SSCOF_MASK)
108314664483SAtish Patra 
1084c1149f69STommy Wu /* RISC-V-specific interrupt pending bits. */
1085c1149f69STommy Wu #define CPU_INTERRUPT_RNMI                 CPU_INTERRUPT_TGT_EXT_0
1086c1149f69STommy Wu 
1087ce3af0bbSWeiwei Li /* JVT CSR bits */
1088ce3af0bbSWeiwei Li #define JVT_MODE                           0x3F
1089ce3af0bbSWeiwei Li #define JVT_BASE                           (~0x3F)
10900c4e579aSAlvin Chang 
10910c4e579aSAlvin Chang /* Debug Sdtrig CSR masks */
1092c4db48ccSAlvin Chang #define TEXTRA32_MHVALUE                   0xFC000000
1093c4db48ccSAlvin Chang #define TEXTRA32_MHSELECT                  0x03800000
1094c4db48ccSAlvin Chang #define TEXTRA32_SBYTEMASK                 0x000C0000
1095c4db48ccSAlvin Chang #define TEXTRA32_SVALUE                    0x0003FFFC
1096c4db48ccSAlvin Chang #define TEXTRA32_SSELECT                   0x00000003
1097c4db48ccSAlvin Chang #define TEXTRA64_MHVALUE                   0xFFF8000000000000ULL
1098c4db48ccSAlvin Chang #define TEXTRA64_MHSELECT                  0x0007000000000000ULL
1099c4db48ccSAlvin Chang #define TEXTRA64_SBYTEMASK                 0x000000F000000000ULL
1100c4db48ccSAlvin Chang #define TEXTRA64_SVALUE                    0x00000003FFFFFFFCULL
1101c4db48ccSAlvin Chang #define TEXTRA64_SSELECT                   0x0000000000000003ULL
11020c4e579aSAlvin Chang #define MCONTEXT32                         0x0000003F
11030c4e579aSAlvin Chang #define MCONTEXT64                         0x0000000000001FFFULL
11040c4e579aSAlvin Chang #define MCONTEXT32_HCONTEXT                0x0000007F
11050c4e579aSAlvin Chang #define MCONTEXT64_HCONTEXT                0x0000000000003FFFULL
1106f91005e1SMarkus Armbruster #endif
1107