xref: /qemu/target/riscv/cpu_bits.h (revision 551fa7e8a695ea5fd1cca8ffd318556855bbf54f)
1dc5bd18fSMichael Clark /* RISC-V ISA constants */
2dc5bd18fSMichael Clark 
3f91005e1SMarkus Armbruster #ifndef TARGET_RISCV_CPU_BITS_H
4f91005e1SMarkus Armbruster #define TARGET_RISCV_CPU_BITS_H
5f91005e1SMarkus Armbruster 
6dc5bd18fSMichael Clark #define get_field(reg, mask) (((reg) & \
7dc5bd18fSMichael Clark                  (target_ulong)(mask)) / ((mask) & ~((mask) << 1)))
8dc5bd18fSMichael Clark #define set_field(reg, mask, val) (((reg) & ~(target_ulong)(mask)) | \
9dc5bd18fSMichael Clark                  (((target_ulong)(val) * ((mask) & ~((mask) << 1))) & \
10dc5bd18fSMichael Clark                  (target_ulong)(mask)))
11dc5bd18fSMichael Clark 
12426f0348SMichael Clark /* Floating point round mode */
13dc5bd18fSMichael Clark #define FSR_RD_SHIFT        5
14dc5bd18fSMichael Clark #define FSR_RD              (0x7 << FSR_RD_SHIFT)
15dc5bd18fSMichael Clark 
16426f0348SMichael Clark /* Floating point accrued exception flags */
17dc5bd18fSMichael Clark #define FPEXC_NX            0x01
18dc5bd18fSMichael Clark #define FPEXC_UF            0x02
19dc5bd18fSMichael Clark #define FPEXC_OF            0x04
20dc5bd18fSMichael Clark #define FPEXC_DZ            0x08
21dc5bd18fSMichael Clark #define FPEXC_NV            0x10
22dc5bd18fSMichael Clark 
23426f0348SMichael Clark /* Floating point status register bits */
24dc5bd18fSMichael Clark #define FSR_AEXC_SHIFT      0
25dc5bd18fSMichael Clark #define FSR_NVA             (FPEXC_NV << FSR_AEXC_SHIFT)
26dc5bd18fSMichael Clark #define FSR_OFA             (FPEXC_OF << FSR_AEXC_SHIFT)
27dc5bd18fSMichael Clark #define FSR_UFA             (FPEXC_UF << FSR_AEXC_SHIFT)
28dc5bd18fSMichael Clark #define FSR_DZA             (FPEXC_DZ << FSR_AEXC_SHIFT)
29dc5bd18fSMichael Clark #define FSR_NXA             (FPEXC_NX << FSR_AEXC_SHIFT)
30dc5bd18fSMichael Clark #define FSR_AEXC            (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
31dc5bd18fSMichael Clark 
32426f0348SMichael Clark /* Control and Status Registers */
33426f0348SMichael Clark 
34426f0348SMichael Clark /* User Trap Setup */
35426f0348SMichael Clark #define CSR_USTATUS         0x000
36426f0348SMichael Clark #define CSR_UIE             0x004
37426f0348SMichael Clark #define CSR_UTVEC           0x005
38426f0348SMichael Clark 
39426f0348SMichael Clark /* User Trap Handling */
40426f0348SMichael Clark #define CSR_USCRATCH        0x040
41426f0348SMichael Clark #define CSR_UEPC            0x041
42426f0348SMichael Clark #define CSR_UCAUSE          0x042
43426f0348SMichael Clark #define CSR_UTVAL           0x043
44426f0348SMichael Clark #define CSR_UIP             0x044
45426f0348SMichael Clark 
46426f0348SMichael Clark /* User Floating-Point CSRs */
47426f0348SMichael Clark #define CSR_FFLAGS          0x001
48426f0348SMichael Clark #define CSR_FRM             0x002
49426f0348SMichael Clark #define CSR_FCSR            0x003
50426f0348SMichael Clark 
51426f0348SMichael Clark /* User Timers and Counters */
52dc5bd18fSMichael Clark #define CSR_CYCLE           0xc00
53dc5bd18fSMichael Clark #define CSR_TIME            0xc01
54dc5bd18fSMichael Clark #define CSR_INSTRET         0xc02
55dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3     0xc03
56dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4     0xc04
57dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5     0xc05
58dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6     0xc06
59dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7     0xc07
60dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8     0xc08
61dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9     0xc09
62dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10    0xc0a
63dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11    0xc0b
64dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12    0xc0c
65dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13    0xc0d
66dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14    0xc0e
67dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15    0xc0f
68dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16    0xc10
69dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17    0xc11
70dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18    0xc12
71dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19    0xc13
72dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20    0xc14
73dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21    0xc15
74dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22    0xc16
75dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23    0xc17
76dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24    0xc18
77dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25    0xc19
78dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26    0xc1a
79dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27    0xc1b
80dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28    0xc1c
81dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29    0xc1d
82dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30    0xc1e
83dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31    0xc1f
84dc5bd18fSMichael Clark #define CSR_CYCLEH          0xc80
85dc5bd18fSMichael Clark #define CSR_TIMEH           0xc81
86dc5bd18fSMichael Clark #define CSR_INSTRETH        0xc82
87dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3H    0xc83
88dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4H    0xc84
89dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5H    0xc85
90dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6H    0xc86
91dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7H    0xc87
92dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8H    0xc88
93dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9H    0xc89
94dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10H   0xc8a
95dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11H   0xc8b
96dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12H   0xc8c
97dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13H   0xc8d
98dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14H   0xc8e
99dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15H   0xc8f
100dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16H   0xc90
101dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17H   0xc91
102dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18H   0xc92
103dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19H   0xc93
104dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20H   0xc94
105dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21H   0xc95
106dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22H   0xc96
107dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23H   0xc97
108dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24H   0xc98
109dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25H   0xc99
110dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26H   0xc9a
111dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27H   0xc9b
112dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28H   0xc9c
113dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29H   0xc9d
114dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30H   0xc9e
115dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31H   0xc9f
116426f0348SMichael Clark 
117426f0348SMichael Clark /* Machine Timers and Counters */
118426f0348SMichael Clark #define CSR_MCYCLE          0xb00
119426f0348SMichael Clark #define CSR_MINSTRET        0xb02
120dc5bd18fSMichael Clark #define CSR_MCYCLEH         0xb80
121dc5bd18fSMichael Clark #define CSR_MINSTRETH       0xb82
122426f0348SMichael Clark 
123426f0348SMichael Clark /* Machine Information Registers */
124426f0348SMichael Clark #define CSR_MVENDORID       0xf11
125426f0348SMichael Clark #define CSR_MARCHID         0xf12
126426f0348SMichael Clark #define CSR_MIMPID          0xf13
127426f0348SMichael Clark #define CSR_MHARTID         0xf14
128426f0348SMichael Clark 
129426f0348SMichael Clark /* Machine Trap Setup */
130426f0348SMichael Clark #define CSR_MSTATUS         0x300
131426f0348SMichael Clark #define CSR_MISA            0x301
132426f0348SMichael Clark #define CSR_MEDELEG         0x302
133426f0348SMichael Clark #define CSR_MIDELEG         0x303
134426f0348SMichael Clark #define CSR_MIE             0x304
135426f0348SMichael Clark #define CSR_MTVEC           0x305
136426f0348SMichael Clark #define CSR_MCOUNTEREN      0x306
137426f0348SMichael Clark 
138*551fa7e8SAlistair Francis /* 32-bit only */
139*551fa7e8SAlistair Francis #define CSR_MSTATUSH        0x310
140*551fa7e8SAlistair Francis 
141426f0348SMichael Clark /* Legacy Counter Setup (priv v1.9.1) */
142747a43e8SAlistair Francis /* Update to #define CSR_MCOUNTINHIBIT 0x320 for 1.11.0 */
143426f0348SMichael Clark #define CSR_MUCOUNTEREN     0x320
144426f0348SMichael Clark #define CSR_MSCOUNTEREN     0x321
1458e73df6aSJim Wilson #define CSR_MHCOUNTEREN     0x322
146426f0348SMichael Clark 
147426f0348SMichael Clark /* Machine Trap Handling */
148426f0348SMichael Clark #define CSR_MSCRATCH        0x340
149426f0348SMichael Clark #define CSR_MEPC            0x341
150426f0348SMichael Clark #define CSR_MCAUSE          0x342
1518e73df6aSJim Wilson #define CSR_MTVAL           0x343
152426f0348SMichael Clark #define CSR_MIP             0x344
153426f0348SMichael Clark 
1548e73df6aSJim Wilson /* Legacy Machine Trap Handling (priv v1.9.1) */
1558e73df6aSJim Wilson #define CSR_MBADADDR        0x343
1568e73df6aSJim Wilson 
157426f0348SMichael Clark /* Supervisor Trap Setup */
158426f0348SMichael Clark #define CSR_SSTATUS         0x100
1598e73df6aSJim Wilson #define CSR_SEDELEG         0x102
1608e73df6aSJim Wilson #define CSR_SIDELEG         0x103
161426f0348SMichael Clark #define CSR_SIE             0x104
162426f0348SMichael Clark #define CSR_STVEC           0x105
163426f0348SMichael Clark #define CSR_SCOUNTEREN      0x106
164426f0348SMichael Clark 
165426f0348SMichael Clark /* Supervisor Trap Handling */
166426f0348SMichael Clark #define CSR_SSCRATCH        0x140
167426f0348SMichael Clark #define CSR_SEPC            0x141
168426f0348SMichael Clark #define CSR_SCAUSE          0x142
1698e73df6aSJim Wilson #define CSR_STVAL           0x143
170426f0348SMichael Clark #define CSR_SIP             0x144
171426f0348SMichael Clark 
1728e73df6aSJim Wilson /* Legacy Supervisor Trap Handling (priv v1.9.1) */
1738e73df6aSJim Wilson #define CSR_SBADADDR        0x143
1748e73df6aSJim Wilson 
175426f0348SMichael Clark /* Supervisor Protection and Translation */
176426f0348SMichael Clark #define CSR_SPTBR           0x180
177426f0348SMichael Clark #define CSR_SATP            0x180
178426f0348SMichael Clark 
1797f8dcfebSAlistair Francis /* Hpervisor CSRs */
1807f8dcfebSAlistair Francis #define CSR_HSTATUS         0x600
1817f8dcfebSAlistair Francis #define CSR_HEDELEG         0x602
1827f8dcfebSAlistair Francis #define CSR_HIDELEG         0x603
183bd023ce3SAlistair Francis #define CSR_HIE             0x604
184bd023ce3SAlistair Francis #define CSR_HCOUNTEREN      0x606
185bd023ce3SAlistair Francis #define CSR_HTVAL           0x643
186bd023ce3SAlistair Francis #define CSR_HIP             0x644
187bd023ce3SAlistair Francis #define CSR_HTINST          0x64A
1887f8dcfebSAlistair Francis #define CSR_HGATP           0x680
189bd023ce3SAlistair Francis #define CSR_HTIMEDELTA      0x605
190bd023ce3SAlistair Francis #define CSR_HTIMEDELTAH     0x615
1917f8dcfebSAlistair Francis 
1927f8dcfebSAlistair Francis #if defined(TARGET_RISCV32)
1937f8dcfebSAlistair Francis #define HGATP_MODE           SATP32_MODE
1947f8dcfebSAlistair Francis #define HGATP_VMID           SATP32_ASID
1957f8dcfebSAlistair Francis #define HGATP_PPN            SATP32_PPN
1967f8dcfebSAlistair Francis #endif
1977f8dcfebSAlistair Francis #if defined(TARGET_RISCV64)
1987f8dcfebSAlistair Francis #define HGATP_MODE           SATP64_MODE
1997f8dcfebSAlistair Francis #define HGATP_VMID           SATP64_ASID
2007f8dcfebSAlistair Francis #define HGATP_PPN            SATP64_PPN
2017f8dcfebSAlistair Francis #endif
2027f8dcfebSAlistair Francis 
203bd023ce3SAlistair Francis /* Virtual CSRs */
204bd023ce3SAlistair Francis #define CSR_VSSTATUS        0x200
205bd023ce3SAlistair Francis #define CSR_VSIE            0x204
206bd023ce3SAlistair Francis #define CSR_VSTVEC          0x205
207bd023ce3SAlistair Francis #define CSR_VSSCRATCH       0x240
208bd023ce3SAlistair Francis #define CSR_VSEPC           0x241
209bd023ce3SAlistair Francis #define CSR_VSCAUSE         0x242
210bd023ce3SAlistair Francis #define CSR_VSTVAL          0x243
211bd023ce3SAlistair Francis #define CSR_VSIP            0x244
212bd023ce3SAlistair Francis #define CSR_VSATP           0x280
213bd023ce3SAlistair Francis 
214bd023ce3SAlistair Francis #define CSR_MTINST          0x34a
215bd023ce3SAlistair Francis #define CSR_MTVAL2          0x34b
216bd023ce3SAlistair Francis 
217426f0348SMichael Clark /* Physical Memory Protection */
218426f0348SMichael Clark #define CSR_PMPCFG0         0x3a0
219426f0348SMichael Clark #define CSR_PMPCFG1         0x3a1
220426f0348SMichael Clark #define CSR_PMPCFG2         0x3a2
221426f0348SMichael Clark #define CSR_PMPCFG3         0x3a3
222426f0348SMichael Clark #define CSR_PMPADDR0        0x3b0
223426f0348SMichael Clark #define CSR_PMPADDR1        0x3b1
224426f0348SMichael Clark #define CSR_PMPADDR2        0x3b2
225426f0348SMichael Clark #define CSR_PMPADDR3        0x3b3
226426f0348SMichael Clark #define CSR_PMPADDR4        0x3b4
227426f0348SMichael Clark #define CSR_PMPADDR5        0x3b5
228426f0348SMichael Clark #define CSR_PMPADDR6        0x3b6
229426f0348SMichael Clark #define CSR_PMPADDR7        0x3b7
230426f0348SMichael Clark #define CSR_PMPADDR8        0x3b8
231426f0348SMichael Clark #define CSR_PMPADDR9        0x3b9
232426f0348SMichael Clark #define CSR_PMPADDR10       0x3ba
233426f0348SMichael Clark #define CSR_PMPADDR11       0x3bb
234426f0348SMichael Clark #define CSR_PMPADDR12       0x3bc
235426f0348SMichael Clark #define CSR_PMPADDR13       0x3bd
236426f0348SMichael Clark #define CSR_PMPADDR14       0x3be
237426f0348SMichael Clark #define CSR_PMPADDR15       0x3bf
238426f0348SMichael Clark 
239426f0348SMichael Clark /* Debug/Trace Registers (shared with Debug Mode) */
240426f0348SMichael Clark #define CSR_TSELECT         0x7a0
241426f0348SMichael Clark #define CSR_TDATA1          0x7a1
242426f0348SMichael Clark #define CSR_TDATA2          0x7a2
243426f0348SMichael Clark #define CSR_TDATA3          0x7a3
244426f0348SMichael Clark 
245426f0348SMichael Clark /* Debug Mode Registers */
246426f0348SMichael Clark #define CSR_DCSR            0x7b0
247426f0348SMichael Clark #define CSR_DPC             0x7b1
248426f0348SMichael Clark #define CSR_DSCRATCH        0x7b2
249426f0348SMichael Clark 
250426f0348SMichael Clark /* Performance Counters */
251426f0348SMichael Clark #define CSR_MHPMCOUNTER3    0xb03
252426f0348SMichael Clark #define CSR_MHPMCOUNTER4    0xb04
253426f0348SMichael Clark #define CSR_MHPMCOUNTER5    0xb05
254426f0348SMichael Clark #define CSR_MHPMCOUNTER6    0xb06
255426f0348SMichael Clark #define CSR_MHPMCOUNTER7    0xb07
256426f0348SMichael Clark #define CSR_MHPMCOUNTER8    0xb08
257426f0348SMichael Clark #define CSR_MHPMCOUNTER9    0xb09
258426f0348SMichael Clark #define CSR_MHPMCOUNTER10   0xb0a
259426f0348SMichael Clark #define CSR_MHPMCOUNTER11   0xb0b
260426f0348SMichael Clark #define CSR_MHPMCOUNTER12   0xb0c
261426f0348SMichael Clark #define CSR_MHPMCOUNTER13   0xb0d
262426f0348SMichael Clark #define CSR_MHPMCOUNTER14   0xb0e
263426f0348SMichael Clark #define CSR_MHPMCOUNTER15   0xb0f
264426f0348SMichael Clark #define CSR_MHPMCOUNTER16   0xb10
265426f0348SMichael Clark #define CSR_MHPMCOUNTER17   0xb11
266426f0348SMichael Clark #define CSR_MHPMCOUNTER18   0xb12
267426f0348SMichael Clark #define CSR_MHPMCOUNTER19   0xb13
268426f0348SMichael Clark #define CSR_MHPMCOUNTER20   0xb14
269426f0348SMichael Clark #define CSR_MHPMCOUNTER21   0xb15
270426f0348SMichael Clark #define CSR_MHPMCOUNTER22   0xb16
271426f0348SMichael Clark #define CSR_MHPMCOUNTER23   0xb17
272426f0348SMichael Clark #define CSR_MHPMCOUNTER24   0xb18
273426f0348SMichael Clark #define CSR_MHPMCOUNTER25   0xb19
274426f0348SMichael Clark #define CSR_MHPMCOUNTER26   0xb1a
275426f0348SMichael Clark #define CSR_MHPMCOUNTER27   0xb1b
276426f0348SMichael Clark #define CSR_MHPMCOUNTER28   0xb1c
277426f0348SMichael Clark #define CSR_MHPMCOUNTER29   0xb1d
278426f0348SMichael Clark #define CSR_MHPMCOUNTER30   0xb1e
279426f0348SMichael Clark #define CSR_MHPMCOUNTER31   0xb1f
280426f0348SMichael Clark #define CSR_MHPMEVENT3      0x323
281426f0348SMichael Clark #define CSR_MHPMEVENT4      0x324
282426f0348SMichael Clark #define CSR_MHPMEVENT5      0x325
283426f0348SMichael Clark #define CSR_MHPMEVENT6      0x326
284426f0348SMichael Clark #define CSR_MHPMEVENT7      0x327
285426f0348SMichael Clark #define CSR_MHPMEVENT8      0x328
286426f0348SMichael Clark #define CSR_MHPMEVENT9      0x329
287426f0348SMichael Clark #define CSR_MHPMEVENT10     0x32a
288426f0348SMichael Clark #define CSR_MHPMEVENT11     0x32b
289426f0348SMichael Clark #define CSR_MHPMEVENT12     0x32c
290426f0348SMichael Clark #define CSR_MHPMEVENT13     0x32d
291426f0348SMichael Clark #define CSR_MHPMEVENT14     0x32e
292426f0348SMichael Clark #define CSR_MHPMEVENT15     0x32f
293426f0348SMichael Clark #define CSR_MHPMEVENT16     0x330
294426f0348SMichael Clark #define CSR_MHPMEVENT17     0x331
295426f0348SMichael Clark #define CSR_MHPMEVENT18     0x332
296426f0348SMichael Clark #define CSR_MHPMEVENT19     0x333
297426f0348SMichael Clark #define CSR_MHPMEVENT20     0x334
298426f0348SMichael Clark #define CSR_MHPMEVENT21     0x335
299426f0348SMichael Clark #define CSR_MHPMEVENT22     0x336
300426f0348SMichael Clark #define CSR_MHPMEVENT23     0x337
301426f0348SMichael Clark #define CSR_MHPMEVENT24     0x338
302426f0348SMichael Clark #define CSR_MHPMEVENT25     0x339
303426f0348SMichael Clark #define CSR_MHPMEVENT26     0x33a
304426f0348SMichael Clark #define CSR_MHPMEVENT27     0x33b
305426f0348SMichael Clark #define CSR_MHPMEVENT28     0x33c
306426f0348SMichael Clark #define CSR_MHPMEVENT29     0x33d
307426f0348SMichael Clark #define CSR_MHPMEVENT30     0x33e
308426f0348SMichael Clark #define CSR_MHPMEVENT31     0x33f
309dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER3H   0xb83
310dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER4H   0xb84
311dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER5H   0xb85
312dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER6H   0xb86
313dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER7H   0xb87
314dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER8H   0xb88
315dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER9H   0xb89
316dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER10H  0xb8a
317dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER11H  0xb8b
318dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER12H  0xb8c
319dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER13H  0xb8d
320dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER14H  0xb8e
321dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER15H  0xb8f
322dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER16H  0xb90
323dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER17H  0xb91
324dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER18H  0xb92
325dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER19H  0xb93
326dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER20H  0xb94
327dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER21H  0xb95
328dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER22H  0xb96
329dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER23H  0xb97
330dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER24H  0xb98
331dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER25H  0xb99
332dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER26H  0xb9a
333dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER27H  0xb9b
334dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER28H  0xb9c
335dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER29H  0xb9d
336dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER30H  0xb9e
337dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER31H  0xb9f
338dc5bd18fSMichael Clark 
3398e73df6aSJim Wilson /* Legacy Machine Protection and Translation (priv v1.9.1) */
3408e73df6aSJim Wilson #define CSR_MBASE           0x380
3418e73df6aSJim Wilson #define CSR_MBOUND          0x381
3428e73df6aSJim Wilson #define CSR_MIBASE          0x382
3438e73df6aSJim Wilson #define CSR_MIBOUND         0x383
3448e73df6aSJim Wilson #define CSR_MDBASE          0x384
3458e73df6aSJim Wilson #define CSR_MDBOUND         0x385
3468e73df6aSJim Wilson 
347426f0348SMichael Clark /* mstatus CSR bits */
348dc5bd18fSMichael Clark #define MSTATUS_UIE         0x00000001
349dc5bd18fSMichael Clark #define MSTATUS_SIE         0x00000002
350dc5bd18fSMichael Clark #define MSTATUS_MIE         0x00000008
351dc5bd18fSMichael Clark #define MSTATUS_UPIE        0x00000010
352dc5bd18fSMichael Clark #define MSTATUS_SPIE        0x00000020
353dc5bd18fSMichael Clark #define MSTATUS_MPIE        0x00000080
354dc5bd18fSMichael Clark #define MSTATUS_SPP         0x00000100
355dc5bd18fSMichael Clark #define MSTATUS_MPP         0x00001800
356dc5bd18fSMichael Clark #define MSTATUS_FS          0x00006000
357dc5bd18fSMichael Clark #define MSTATUS_XS          0x00018000
358dc5bd18fSMichael Clark #define MSTATUS_MPRV        0x00020000
359dc5bd18fSMichael Clark #define MSTATUS_PUM         0x00040000 /* until: priv-1.9.1 */
360dc5bd18fSMichael Clark #define MSTATUS_SUM         0x00040000 /* since: priv-1.10 */
361dc5bd18fSMichael Clark #define MSTATUS_MXR         0x00080000
362dc5bd18fSMichael Clark #define MSTATUS_VM          0x1F000000 /* until: priv-1.9.1 */
363dc5bd18fSMichael Clark #define MSTATUS_TVM         0x00100000 /* since: priv-1.10 */
364dc5bd18fSMichael Clark #define MSTATUS_TW          0x20000000 /* since: priv-1.10 */
365dc5bd18fSMichael Clark #define MSTATUS_TSR         0x40000000 /* since: priv-1.10 */
36649aaa3e5SAlistair Francis #define MSTATUS_MTL         0x4000000000ULL
36749aaa3e5SAlistair Francis #define MSTATUS_MPV         0x8000000000ULL
368dc5bd18fSMichael Clark 
369dc5bd18fSMichael Clark #define MSTATUS64_UXL       0x0000000300000000ULL
370dc5bd18fSMichael Clark #define MSTATUS64_SXL       0x0000000C00000000ULL
371dc5bd18fSMichael Clark 
372dc5bd18fSMichael Clark #define MSTATUS32_SD        0x80000000
373dc5bd18fSMichael Clark #define MSTATUS64_SD        0x8000000000000000ULL
374dc5bd18fSMichael Clark 
375f18637cdSMichael Clark #define MISA32_MXL          0xC0000000
376f18637cdSMichael Clark #define MISA64_MXL          0xC000000000000000ULL
377f18637cdSMichael Clark 
378f18637cdSMichael Clark #define MXL_RV32            1
379f18637cdSMichael Clark #define MXL_RV64            2
380f18637cdSMichael Clark #define MXL_RV128           3
381f18637cdSMichael Clark 
382dc5bd18fSMichael Clark #if defined(TARGET_RISCV32)
383dc5bd18fSMichael Clark #define MSTATUS_SD MSTATUS32_SD
384f18637cdSMichael Clark #define MISA_MXL MISA32_MXL
385f18637cdSMichael Clark #define MXL_VAL MXL_RV32
386dc5bd18fSMichael Clark #elif defined(TARGET_RISCV64)
387dc5bd18fSMichael Clark #define MSTATUS_SD MSTATUS64_SD
388f18637cdSMichael Clark #define MISA_MXL MISA64_MXL
389f18637cdSMichael Clark #define MXL_VAL MXL_RV64
390dc5bd18fSMichael Clark #endif
391dc5bd18fSMichael Clark 
392426f0348SMichael Clark /* sstatus CSR bits */
393dc5bd18fSMichael Clark #define SSTATUS_UIE         0x00000001
394dc5bd18fSMichael Clark #define SSTATUS_SIE         0x00000002
395dc5bd18fSMichael Clark #define SSTATUS_UPIE        0x00000010
396dc5bd18fSMichael Clark #define SSTATUS_SPIE        0x00000020
397dc5bd18fSMichael Clark #define SSTATUS_SPP         0x00000100
398dc5bd18fSMichael Clark #define SSTATUS_FS          0x00006000
399dc5bd18fSMichael Clark #define SSTATUS_XS          0x00018000
400dc5bd18fSMichael Clark #define SSTATUS_PUM         0x00040000 /* until: priv-1.9.1 */
401dc5bd18fSMichael Clark #define SSTATUS_SUM         0x00040000 /* since: priv-1.10 */
402dc5bd18fSMichael Clark #define SSTATUS_MXR         0x00080000
403dc5bd18fSMichael Clark 
404dc5bd18fSMichael Clark #define SSTATUS32_SD        0x80000000
405dc5bd18fSMichael Clark #define SSTATUS64_SD        0x8000000000000000ULL
406dc5bd18fSMichael Clark 
407dc5bd18fSMichael Clark #if defined(TARGET_RISCV32)
408dc5bd18fSMichael Clark #define SSTATUS_SD SSTATUS32_SD
409dc5bd18fSMichael Clark #elif defined(TARGET_RISCV64)
410dc5bd18fSMichael Clark #define SSTATUS_SD SSTATUS64_SD
411dc5bd18fSMichael Clark #endif
412dc5bd18fSMichael Clark 
413d28b15a4SAlistair Francis /* hstatus CSR bits */
414d28b15a4SAlistair Francis #define HSTATUS_SPRV         0x00000001
415d28b15a4SAlistair Francis #define HSTATUS_SPV          0x00000080
416d28b15a4SAlistair Francis #define HSTATUS_SP2P         0x00000100
417d28b15a4SAlistair Francis #define HSTATUS_SP2V         0x00000200
418d28b15a4SAlistair Francis #define HSTATUS_VTVM         0x00100000
419d28b15a4SAlistair Francis #define HSTATUS_VTSR         0x00400000
420d28b15a4SAlistair Francis 
421d28b15a4SAlistair Francis #define HSTATUS32_WPRI       0xFF8FF87E
422d28b15a4SAlistair Francis #define HSTATUS64_WPRI       0xFFFFFFFFFF8FF87EULL
423d28b15a4SAlistair Francis 
424d28b15a4SAlistair Francis #if defined(TARGET_RISCV32)
425d28b15a4SAlistair Francis #define HSTATUS_WPRI HSTATUS32_WPRI
426d28b15a4SAlistair Francis #elif defined(TARGET_RISCV64)
427d28b15a4SAlistair Francis #define HSTATUS_WPRI HSTATUS64_WPRI
428d28b15a4SAlistair Francis #endif
429d28b15a4SAlistair Francis 
430426f0348SMichael Clark /* Privilege modes */
431dc5bd18fSMichael Clark #define PRV_U 0
432dc5bd18fSMichael Clark #define PRV_S 1
433356d7419SAlistair Francis #define PRV_H 2 /* Reserved */
434dc5bd18fSMichael Clark #define PRV_M 3
435dc5bd18fSMichael Clark 
436ef6bb7b6SAlistair Francis /* Virtulisation Register Fields */
437ef6bb7b6SAlistair Francis #define VIRT_ONOFF          1
438c7b1bbc8SAlistair Francis /* This is used to save state for when we take an exception. If this is set
439c7b1bbc8SAlistair Francis  * that means that we want to force a HS level exception (no matter what the
440c7b1bbc8SAlistair Francis  * delegation is set to). This will occur for things such as a second level
441c7b1bbc8SAlistair Francis  * page table fault.
442c7b1bbc8SAlistair Francis  */
443c7b1bbc8SAlistair Francis #define FORCE_HS_EXCEP      2
444ef6bb7b6SAlistair Francis 
445426f0348SMichael Clark /* RV32 satp CSR field masks */
446dc5bd18fSMichael Clark #define SATP32_MODE         0x80000000
447dc5bd18fSMichael Clark #define SATP32_ASID         0x7fc00000
448dc5bd18fSMichael Clark #define SATP32_PPN          0x003fffff
449dc5bd18fSMichael Clark 
450426f0348SMichael Clark /* RV64 satp CSR field masks */
451dc5bd18fSMichael Clark #define SATP64_MODE         0xF000000000000000ULL
452dc5bd18fSMichael Clark #define SATP64_ASID         0x0FFFF00000000000ULL
453dc5bd18fSMichael Clark #define SATP64_PPN          0x00000FFFFFFFFFFFULL
454dc5bd18fSMichael Clark 
455dc5bd18fSMichael Clark #if defined(TARGET_RISCV32)
456dc5bd18fSMichael Clark #define SATP_MODE           SATP32_MODE
457dc5bd18fSMichael Clark #define SATP_ASID           SATP32_ASID
458dc5bd18fSMichael Clark #define SATP_PPN            SATP32_PPN
459dc5bd18fSMichael Clark #endif
460dc5bd18fSMichael Clark #if defined(TARGET_RISCV64)
461dc5bd18fSMichael Clark #define SATP_MODE           SATP64_MODE
462dc5bd18fSMichael Clark #define SATP_ASID           SATP64_ASID
463dc5bd18fSMichael Clark #define SATP_PPN            SATP64_PPN
464dc5bd18fSMichael Clark #endif
465dc5bd18fSMichael Clark 
466426f0348SMichael Clark /* VM modes (mstatus.vm) privileged ISA 1.9.1 */
467426f0348SMichael Clark #define VM_1_09_MBARE       0
468426f0348SMichael Clark #define VM_1_09_MBB         1
469426f0348SMichael Clark #define VM_1_09_MBBID       2
470426f0348SMichael Clark #define VM_1_09_SV32        8
471426f0348SMichael Clark #define VM_1_09_SV39        9
472426f0348SMichael Clark #define VM_1_09_SV48        10
473dc5bd18fSMichael Clark 
474426f0348SMichael Clark /* VM modes (satp.mode) privileged ISA 1.10 */
475426f0348SMichael Clark #define VM_1_10_MBARE       0
476426f0348SMichael Clark #define VM_1_10_SV32        1
477426f0348SMichael Clark #define VM_1_10_SV39        8
478426f0348SMichael Clark #define VM_1_10_SV48        9
479426f0348SMichael Clark #define VM_1_10_SV57        10
480426f0348SMichael Clark #define VM_1_10_SV64        11
481dc5bd18fSMichael Clark 
482426f0348SMichael Clark /* Page table entry (PTE) fields */
483dc5bd18fSMichael Clark #define PTE_V               0x001 /* Valid */
484dc5bd18fSMichael Clark #define PTE_R               0x002 /* Read */
485dc5bd18fSMichael Clark #define PTE_W               0x004 /* Write */
486dc5bd18fSMichael Clark #define PTE_X               0x008 /* Execute */
487dc5bd18fSMichael Clark #define PTE_U               0x010 /* User */
488dc5bd18fSMichael Clark #define PTE_G               0x020 /* Global */
489dc5bd18fSMichael Clark #define PTE_A               0x040 /* Accessed */
490dc5bd18fSMichael Clark #define PTE_D               0x080 /* Dirty */
491dc5bd18fSMichael Clark #define PTE_SOFT            0x300 /* Reserved for Software */
492dc5bd18fSMichael Clark 
493426f0348SMichael Clark /* Page table PPN shift amount */
494dc5bd18fSMichael Clark #define PTE_PPN_SHIFT       10
495426f0348SMichael Clark 
496426f0348SMichael Clark /* Leaf page shift amount */
497426f0348SMichael Clark #define PGSHIFT             12
498426f0348SMichael Clark 
499426f0348SMichael Clark /* Default Reset Vector adress */
500426f0348SMichael Clark #define DEFAULT_RSTVEC      0x1000
501426f0348SMichael Clark 
502426f0348SMichael Clark /* Exception causes */
503426f0348SMichael Clark #define EXCP_NONE                                -1 /* sentinel value */
504426f0348SMichael Clark #define RISCV_EXCP_INST_ADDR_MIS                 0x0
505426f0348SMichael Clark #define RISCV_EXCP_INST_ACCESS_FAULT             0x1
506426f0348SMichael Clark #define RISCV_EXCP_ILLEGAL_INST                  0x2
507426f0348SMichael Clark #define RISCV_EXCP_BREAKPOINT                    0x3
508426f0348SMichael Clark #define RISCV_EXCP_LOAD_ADDR_MIS                 0x4
509426f0348SMichael Clark #define RISCV_EXCP_LOAD_ACCESS_FAULT             0x5
510426f0348SMichael Clark #define RISCV_EXCP_STORE_AMO_ADDR_MIS            0x6
511426f0348SMichael Clark #define RISCV_EXCP_STORE_AMO_ACCESS_FAULT        0x7
512426f0348SMichael Clark #define RISCV_EXCP_U_ECALL                       0x8
513426f0348SMichael Clark #define RISCV_EXCP_S_ECALL                      0x9
514ab67a1d0SAlistair Francis #define RISCV_EXCP_VS_ECALL                      0xa
515426f0348SMichael Clark #define RISCV_EXCP_M_ECALL                       0xb
516426f0348SMichael Clark #define RISCV_EXCP_INST_PAGE_FAULT               0xc /* since: priv-1.10.0 */
517426f0348SMichael Clark #define RISCV_EXCP_LOAD_PAGE_FAULT               0xd /* since: priv-1.10.0 */
518426f0348SMichael Clark #define RISCV_EXCP_STORE_PAGE_FAULT              0xf /* since: priv-1.10.0 */
519ab67a1d0SAlistair Francis #define RISCV_EXCP_INST_GUEST_PAGE_FAULT         0x14
520ab67a1d0SAlistair Francis #define RISCV_EXCP_LOAD_GUEST_ACCESS_FAULT       0x15
521ab67a1d0SAlistair Francis #define RISCV_EXCP_STORE_GUEST_AMO_ACCESS_FAULT  0x17
522426f0348SMichael Clark 
523426f0348SMichael Clark #define RISCV_EXCP_INT_FLAG                0x80000000
524426f0348SMichael Clark #define RISCV_EXCP_INT_MASK                0x7fffffff
525426f0348SMichael Clark 
526426f0348SMichael Clark /* Interrupt causes */
527426f0348SMichael Clark #define IRQ_U_SOFT                         0
528426f0348SMichael Clark #define IRQ_S_SOFT                         1
529205377f8SAlistair Francis #define IRQ_VS_SOFT                        2
530426f0348SMichael Clark #define IRQ_M_SOFT                         3
531426f0348SMichael Clark #define IRQ_U_TIMER                        4
532426f0348SMichael Clark #define IRQ_S_TIMER                        5
533205377f8SAlistair Francis #define IRQ_VS_TIMER                       6
534426f0348SMichael Clark #define IRQ_M_TIMER                        7
535426f0348SMichael Clark #define IRQ_U_EXT                          8
536426f0348SMichael Clark #define IRQ_S_EXT                          9
537205377f8SAlistair Francis #define IRQ_VS_EXT                         10
538426f0348SMichael Clark #define IRQ_M_EXT                          11
539426f0348SMichael Clark 
540426f0348SMichael Clark /* mip masks */
541426f0348SMichael Clark #define MIP_USIP                           (1 << IRQ_U_SOFT)
542426f0348SMichael Clark #define MIP_SSIP                           (1 << IRQ_S_SOFT)
543205377f8SAlistair Francis #define MIP_VSSIP                          (1 << IRQ_VS_SOFT)
544426f0348SMichael Clark #define MIP_MSIP                           (1 << IRQ_M_SOFT)
545426f0348SMichael Clark #define MIP_UTIP                           (1 << IRQ_U_TIMER)
546426f0348SMichael Clark #define MIP_STIP                           (1 << IRQ_S_TIMER)
547205377f8SAlistair Francis #define MIP_VSTIP                          (1 << IRQ_VS_TIMER)
548426f0348SMichael Clark #define MIP_MTIP                           (1 << IRQ_M_TIMER)
549426f0348SMichael Clark #define MIP_UEIP                           (1 << IRQ_U_EXT)
550426f0348SMichael Clark #define MIP_SEIP                           (1 << IRQ_S_EXT)
551205377f8SAlistair Francis #define MIP_VSEIP                          (1 << IRQ_VS_EXT)
552426f0348SMichael Clark #define MIP_MEIP                           (1 << IRQ_M_EXT)
553426f0348SMichael Clark 
554426f0348SMichael Clark /* sip masks */
555426f0348SMichael Clark #define SIP_SSIP                           MIP_SSIP
556426f0348SMichael Clark #define SIP_STIP                           MIP_STIP
557426f0348SMichael Clark #define SIP_SEIP                           MIP_SEIP
558f91005e1SMarkus Armbruster 
55966e594f2SAlistair Francis /* MIE masks */
56066e594f2SAlistair Francis #define MIE_SEIE                           (1 << IRQ_S_EXT)
56166e594f2SAlistair Francis #define MIE_UEIE                           (1 << IRQ_U_EXT)
56266e594f2SAlistair Francis #define MIE_STIE                           (1 << IRQ_S_TIMER)
56366e594f2SAlistair Francis #define MIE_UTIE                           (1 << IRQ_U_TIMER)
56466e594f2SAlistair Francis #define MIE_SSIE                           (1 << IRQ_S_SOFT)
56566e594f2SAlistair Francis #define MIE_USIE                           (1 << IRQ_U_SOFT)
566f91005e1SMarkus Armbruster #endif
567