xref: /qemu/target/riscv/cpu_bits.h (revision 3e6a417c8a077595ebcb4fb1d0944b291564cd43)
1dc5bd18fSMichael Clark /* RISC-V ISA constants */
2dc5bd18fSMichael Clark 
3f91005e1SMarkus Armbruster #ifndef TARGET_RISCV_CPU_BITS_H
4f91005e1SMarkus Armbruster #define TARGET_RISCV_CPU_BITS_H
5f91005e1SMarkus Armbruster 
6dc5bd18fSMichael Clark #define get_field(reg, mask) (((reg) & \
7284d697cSYifei Jiang                  (uint64_t)(mask)) / ((mask) & ~((mask) << 1)))
8284d697cSYifei Jiang #define set_field(reg, mask, val) (((reg) & ~(uint64_t)(mask)) | \
9284d697cSYifei Jiang                  (((uint64_t)(val) * ((mask) & ~((mask) << 1))) & \
10284d697cSYifei Jiang                  (uint64_t)(mask)))
11dc5bd18fSMichael Clark 
12426f0348SMichael Clark /* Floating point round mode */
13dc5bd18fSMichael Clark #define FSR_RD_SHIFT        5
14dc5bd18fSMichael Clark #define FSR_RD              (0x7 << FSR_RD_SHIFT)
15dc5bd18fSMichael Clark 
16426f0348SMichael Clark /* Floating point accrued exception flags */
17dc5bd18fSMichael Clark #define FPEXC_NX            0x01
18dc5bd18fSMichael Clark #define FPEXC_UF            0x02
19dc5bd18fSMichael Clark #define FPEXC_OF            0x04
20dc5bd18fSMichael Clark #define FPEXC_DZ            0x08
21dc5bd18fSMichael Clark #define FPEXC_NV            0x10
22dc5bd18fSMichael Clark 
23426f0348SMichael Clark /* Floating point status register bits */
24dc5bd18fSMichael Clark #define FSR_AEXC_SHIFT      0
25dc5bd18fSMichael Clark #define FSR_NVA             (FPEXC_NV << FSR_AEXC_SHIFT)
26dc5bd18fSMichael Clark #define FSR_OFA             (FPEXC_OF << FSR_AEXC_SHIFT)
27dc5bd18fSMichael Clark #define FSR_UFA             (FPEXC_UF << FSR_AEXC_SHIFT)
28dc5bd18fSMichael Clark #define FSR_DZA             (FPEXC_DZ << FSR_AEXC_SHIFT)
29dc5bd18fSMichael Clark #define FSR_NXA             (FPEXC_NX << FSR_AEXC_SHIFT)
30dc5bd18fSMichael Clark #define FSR_AEXC            (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
31dc5bd18fSMichael Clark 
328e3a1f18SLIU Zhiwei /* Vector Fixed-Point round model */
338e3a1f18SLIU Zhiwei #define FSR_VXRM_SHIFT      9
348e3a1f18SLIU Zhiwei #define FSR_VXRM            (0x3 << FSR_VXRM_SHIFT)
358e3a1f18SLIU Zhiwei 
368e3a1f18SLIU Zhiwei /* Vector Fixed-Point saturation flag */
378e3a1f18SLIU Zhiwei #define FSR_VXSAT_SHIFT     8
388e3a1f18SLIU Zhiwei #define FSR_VXSAT           (0x1 << FSR_VXSAT_SHIFT)
398e3a1f18SLIU Zhiwei 
40426f0348SMichael Clark /* Control and Status Registers */
41426f0348SMichael Clark 
42426f0348SMichael Clark /* User Trap Setup */
43426f0348SMichael Clark #define CSR_USTATUS         0x000
44426f0348SMichael Clark #define CSR_UIE             0x004
45426f0348SMichael Clark #define CSR_UTVEC           0x005
46426f0348SMichael Clark 
47426f0348SMichael Clark /* User Trap Handling */
48426f0348SMichael Clark #define CSR_USCRATCH        0x040
49426f0348SMichael Clark #define CSR_UEPC            0x041
50426f0348SMichael Clark #define CSR_UCAUSE          0x042
51426f0348SMichael Clark #define CSR_UTVAL           0x043
52426f0348SMichael Clark #define CSR_UIP             0x044
53426f0348SMichael Clark 
54426f0348SMichael Clark /* User Floating-Point CSRs */
55426f0348SMichael Clark #define CSR_FFLAGS          0x001
56426f0348SMichael Clark #define CSR_FRM             0x002
57426f0348SMichael Clark #define CSR_FCSR            0x003
58426f0348SMichael Clark 
598e3a1f18SLIU Zhiwei /* User Vector CSRs */
608e3a1f18SLIU Zhiwei #define CSR_VSTART          0x008
618e3a1f18SLIU Zhiwei #define CSR_VXSAT           0x009
628e3a1f18SLIU Zhiwei #define CSR_VXRM            0x00a
634594fa5aSLIU Zhiwei #define CSR_VCSR            0x00f
648e3a1f18SLIU Zhiwei #define CSR_VL              0xc20
658e3a1f18SLIU Zhiwei #define CSR_VTYPE           0xc21
662e565054SGreentime Hu #define CSR_VLENB           0xc22
678e3a1f18SLIU Zhiwei 
684594fa5aSLIU Zhiwei /* VCSR fields */
694594fa5aSLIU Zhiwei #define VCSR_VXSAT_SHIFT    0
704594fa5aSLIU Zhiwei #define VCSR_VXSAT          (0x1 << VCSR_VXSAT_SHIFT)
714594fa5aSLIU Zhiwei #define VCSR_VXRM_SHIFT     1
724594fa5aSLIU Zhiwei #define VCSR_VXRM           (0x3 << VCSR_VXRM_SHIFT)
734594fa5aSLIU Zhiwei 
74426f0348SMichael Clark /* User Timers and Counters */
75dc5bd18fSMichael Clark #define CSR_CYCLE           0xc00
76dc5bd18fSMichael Clark #define CSR_TIME            0xc01
77dc5bd18fSMichael Clark #define CSR_INSTRET         0xc02
78dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3     0xc03
79dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4     0xc04
80dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5     0xc05
81dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6     0xc06
82dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7     0xc07
83dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8     0xc08
84dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9     0xc09
85dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10    0xc0a
86dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11    0xc0b
87dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12    0xc0c
88dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13    0xc0d
89dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14    0xc0e
90dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15    0xc0f
91dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16    0xc10
92dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17    0xc11
93dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18    0xc12
94dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19    0xc13
95dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20    0xc14
96dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21    0xc15
97dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22    0xc16
98dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23    0xc17
99dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24    0xc18
100dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25    0xc19
101dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26    0xc1a
102dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27    0xc1b
103dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28    0xc1c
104dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29    0xc1d
105dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30    0xc1e
106dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31    0xc1f
107dc5bd18fSMichael Clark #define CSR_CYCLEH          0xc80
108dc5bd18fSMichael Clark #define CSR_TIMEH           0xc81
109dc5bd18fSMichael Clark #define CSR_INSTRETH        0xc82
110dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3H    0xc83
111dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4H    0xc84
112dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5H    0xc85
113dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6H    0xc86
114dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7H    0xc87
115dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8H    0xc88
116dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9H    0xc89
117dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10H   0xc8a
118dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11H   0xc8b
119dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12H   0xc8c
120dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13H   0xc8d
121dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14H   0xc8e
122dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15H   0xc8f
123dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16H   0xc90
124dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17H   0xc91
125dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18H   0xc92
126dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19H   0xc93
127dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20H   0xc94
128dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21H   0xc95
129dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22H   0xc96
130dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23H   0xc97
131dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24H   0xc98
132dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25H   0xc99
133dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26H   0xc9a
134dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27H   0xc9b
135dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28H   0xc9c
136dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29H   0xc9d
137dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30H   0xc9e
138dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31H   0xc9f
139426f0348SMichael Clark 
140426f0348SMichael Clark /* Machine Timers and Counters */
141426f0348SMichael Clark #define CSR_MCYCLE          0xb00
142426f0348SMichael Clark #define CSR_MINSTRET        0xb02
143dc5bd18fSMichael Clark #define CSR_MCYCLEH         0xb80
144dc5bd18fSMichael Clark #define CSR_MINSTRETH       0xb82
145426f0348SMichael Clark 
146426f0348SMichael Clark /* Machine Information Registers */
147426f0348SMichael Clark #define CSR_MVENDORID       0xf11
148426f0348SMichael Clark #define CSR_MARCHID         0xf12
149426f0348SMichael Clark #define CSR_MIMPID          0xf13
150426f0348SMichael Clark #define CSR_MHARTID         0xf14
151*3e6a417cSAtish Patra #define CSR_MCONFIGPTR      0xf15
152426f0348SMichael Clark 
153426f0348SMichael Clark /* Machine Trap Setup */
154426f0348SMichael Clark #define CSR_MSTATUS         0x300
155426f0348SMichael Clark #define CSR_MISA            0x301
156426f0348SMichael Clark #define CSR_MEDELEG         0x302
157426f0348SMichael Clark #define CSR_MIDELEG         0x303
158426f0348SMichael Clark #define CSR_MIE             0x304
159426f0348SMichael Clark #define CSR_MTVEC           0x305
160426f0348SMichael Clark #define CSR_MCOUNTEREN      0x306
161426f0348SMichael Clark 
162551fa7e8SAlistair Francis /* 32-bit only */
163551fa7e8SAlistair Francis #define CSR_MSTATUSH        0x310
164551fa7e8SAlistair Francis 
165426f0348SMichael Clark /* Machine Trap Handling */
166426f0348SMichael Clark #define CSR_MSCRATCH        0x340
167426f0348SMichael Clark #define CSR_MEPC            0x341
168426f0348SMichael Clark #define CSR_MCAUSE          0x342
1698e73df6aSJim Wilson #define CSR_MTVAL           0x343
170426f0348SMichael Clark #define CSR_MIP             0x344
171426f0348SMichael Clark 
172aa7508bbSAnup Patel /* Machine-Level Window to Indirectly Accessed Registers (AIA) */
173aa7508bbSAnup Patel #define CSR_MISELECT        0x350
174aa7508bbSAnup Patel #define CSR_MIREG           0x351
175aa7508bbSAnup Patel 
176aa7508bbSAnup Patel /* Machine-Level Interrupts (AIA) */
177aa7508bbSAnup Patel #define CSR_MTOPI           0xfb0
178aa7508bbSAnup Patel 
179aa7508bbSAnup Patel /* Machine-Level IMSIC Interface (AIA) */
180aa7508bbSAnup Patel #define CSR_MSETEIPNUM      0x358
181aa7508bbSAnup Patel #define CSR_MCLREIPNUM      0x359
182aa7508bbSAnup Patel #define CSR_MSETEIENUM      0x35a
183aa7508bbSAnup Patel #define CSR_MCLREIENUM      0x35b
184aa7508bbSAnup Patel #define CSR_MTOPEI          0x35c
185aa7508bbSAnup Patel 
186aa7508bbSAnup Patel /* Virtual Interrupts for Supervisor Level (AIA) */
187aa7508bbSAnup Patel #define CSR_MVIEN           0x308
188aa7508bbSAnup Patel #define CSR_MVIP            0x309
189aa7508bbSAnup Patel 
190aa7508bbSAnup Patel /* Machine-Level High-Half CSRs (AIA) */
191aa7508bbSAnup Patel #define CSR_MIDELEGH        0x313
192aa7508bbSAnup Patel #define CSR_MIEH            0x314
193aa7508bbSAnup Patel #define CSR_MVIENH          0x318
194aa7508bbSAnup Patel #define CSR_MVIPH           0x319
195aa7508bbSAnup Patel #define CSR_MIPH            0x354
196aa7508bbSAnup Patel 
197426f0348SMichael Clark /* Supervisor Trap Setup */
198426f0348SMichael Clark #define CSR_SSTATUS         0x100
1998e73df6aSJim Wilson #define CSR_SEDELEG         0x102
2008e73df6aSJim Wilson #define CSR_SIDELEG         0x103
201426f0348SMichael Clark #define CSR_SIE             0x104
202426f0348SMichael Clark #define CSR_STVEC           0x105
203426f0348SMichael Clark #define CSR_SCOUNTEREN      0x106
204426f0348SMichael Clark 
205426f0348SMichael Clark /* Supervisor Trap Handling */
206426f0348SMichael Clark #define CSR_SSCRATCH        0x140
207426f0348SMichael Clark #define CSR_SEPC            0x141
208426f0348SMichael Clark #define CSR_SCAUSE          0x142
2098e73df6aSJim Wilson #define CSR_STVAL           0x143
210426f0348SMichael Clark #define CSR_SIP             0x144
211426f0348SMichael Clark 
212426f0348SMichael Clark /* Supervisor Protection and Translation */
213426f0348SMichael Clark #define CSR_SPTBR           0x180
214426f0348SMichael Clark #define CSR_SATP            0x180
215426f0348SMichael Clark 
216aa7508bbSAnup Patel /* Supervisor-Level Window to Indirectly Accessed Registers (AIA) */
217aa7508bbSAnup Patel #define CSR_SISELECT        0x150
218aa7508bbSAnup Patel #define CSR_SIREG           0x151
219aa7508bbSAnup Patel 
220aa7508bbSAnup Patel /* Supervisor-Level Interrupts (AIA) */
221aa7508bbSAnup Patel #define CSR_STOPI           0xdb0
222aa7508bbSAnup Patel 
223aa7508bbSAnup Patel /* Supervisor-Level IMSIC Interface (AIA) */
224aa7508bbSAnup Patel #define CSR_SSETEIPNUM      0x158
225aa7508bbSAnup Patel #define CSR_SCLREIPNUM      0x159
226aa7508bbSAnup Patel #define CSR_SSETEIENUM      0x15a
227aa7508bbSAnup Patel #define CSR_SCLREIENUM      0x15b
228aa7508bbSAnup Patel #define CSR_STOPEI          0x15c
229aa7508bbSAnup Patel 
230aa7508bbSAnup Patel /* Supervisor-Level High-Half CSRs (AIA) */
231aa7508bbSAnup Patel #define CSR_SIEH            0x114
232aa7508bbSAnup Patel #define CSR_SIPH            0x154
233aa7508bbSAnup Patel 
2347f8dcfebSAlistair Francis /* Hpervisor CSRs */
2357f8dcfebSAlistair Francis #define CSR_HSTATUS         0x600
2367f8dcfebSAlistair Francis #define CSR_HEDELEG         0x602
2377f8dcfebSAlistair Francis #define CSR_HIDELEG         0x603
238bd023ce3SAlistair Francis #define CSR_HIE             0x604
239bd023ce3SAlistair Francis #define CSR_HCOUNTEREN      0x606
24083028098SAlistair Francis #define CSR_HGEIE           0x607
241bd023ce3SAlistair Francis #define CSR_HTVAL           0x643
24283028098SAlistair Francis #define CSR_HVIP            0x645
243bd023ce3SAlistair Francis #define CSR_HIP             0x644
244bd023ce3SAlistair Francis #define CSR_HTINST          0x64A
24583028098SAlistair Francis #define CSR_HGEIP           0xE12
2467f8dcfebSAlistair Francis #define CSR_HGATP           0x680
247bd023ce3SAlistair Francis #define CSR_HTIMEDELTA      0x605
248bd023ce3SAlistair Francis #define CSR_HTIMEDELTAH     0x615
2497f8dcfebSAlistair Francis 
250bd023ce3SAlistair Francis /* Virtual CSRs */
251bd023ce3SAlistair Francis #define CSR_VSSTATUS        0x200
252bd023ce3SAlistair Francis #define CSR_VSIE            0x204
253bd023ce3SAlistair Francis #define CSR_VSTVEC          0x205
254bd023ce3SAlistair Francis #define CSR_VSSCRATCH       0x240
255bd023ce3SAlistair Francis #define CSR_VSEPC           0x241
256bd023ce3SAlistair Francis #define CSR_VSCAUSE         0x242
257bd023ce3SAlistair Francis #define CSR_VSTVAL          0x243
258bd023ce3SAlistair Francis #define CSR_VSIP            0x244
259bd023ce3SAlistair Francis #define CSR_VSATP           0x280
260bd023ce3SAlistair Francis 
261bd023ce3SAlistair Francis #define CSR_MTINST          0x34a
262bd023ce3SAlistair Francis #define CSR_MTVAL2          0x34b
263bd023ce3SAlistair Francis 
264aa7508bbSAnup Patel /* Virtual Interrupts and Interrupt Priorities (H-extension with AIA) */
265aa7508bbSAnup Patel #define CSR_HVIEN           0x608
266aa7508bbSAnup Patel #define CSR_HVICTL          0x609
267aa7508bbSAnup Patel #define CSR_HVIPRIO1        0x646
268aa7508bbSAnup Patel #define CSR_HVIPRIO2        0x647
269aa7508bbSAnup Patel 
270aa7508bbSAnup Patel /* VS-Level Window to Indirectly Accessed Registers (H-extension with AIA) */
271aa7508bbSAnup Patel #define CSR_VSISELECT       0x250
272aa7508bbSAnup Patel #define CSR_VSIREG          0x251
273aa7508bbSAnup Patel 
274aa7508bbSAnup Patel /* VS-Level Interrupts (H-extension with AIA) */
275aa7508bbSAnup Patel #define CSR_VSTOPI          0xeb0
276aa7508bbSAnup Patel 
277aa7508bbSAnup Patel /* VS-Level IMSIC Interface (H-extension with AIA) */
278aa7508bbSAnup Patel #define CSR_VSSETEIPNUM     0x258
279aa7508bbSAnup Patel #define CSR_VSCLREIPNUM     0x259
280aa7508bbSAnup Patel #define CSR_VSSETEIENUM     0x25a
281aa7508bbSAnup Patel #define CSR_VSCLREIENUM     0x25b
282aa7508bbSAnup Patel #define CSR_VSTOPEI         0x25c
283aa7508bbSAnup Patel 
284aa7508bbSAnup Patel /* Hypervisor and VS-Level High-Half CSRs (H-extension with AIA) */
285aa7508bbSAnup Patel #define CSR_HIDELEGH        0x613
286aa7508bbSAnup Patel #define CSR_HVIENH          0x618
287aa7508bbSAnup Patel #define CSR_HVIPH           0x655
288aa7508bbSAnup Patel #define CSR_HVIPRIO1H       0x656
289aa7508bbSAnup Patel #define CSR_HVIPRIO2H       0x657
290aa7508bbSAnup Patel #define CSR_VSIEH           0x214
291aa7508bbSAnup Patel #define CSR_VSIPH           0x254
292aa7508bbSAnup Patel 
293db9f1dacSHou Weiying /* Enhanced Physical Memory Protection (ePMP) */
294a44da25aSAlistair Francis #define CSR_MSECCFG         0x747
295a44da25aSAlistair Francis #define CSR_MSECCFGH        0x757
296426f0348SMichael Clark /* Physical Memory Protection */
297426f0348SMichael Clark #define CSR_PMPCFG0         0x3a0
298426f0348SMichael Clark #define CSR_PMPCFG1         0x3a1
299426f0348SMichael Clark #define CSR_PMPCFG2         0x3a2
300426f0348SMichael Clark #define CSR_PMPCFG3         0x3a3
301426f0348SMichael Clark #define CSR_PMPADDR0        0x3b0
302426f0348SMichael Clark #define CSR_PMPADDR1        0x3b1
303426f0348SMichael Clark #define CSR_PMPADDR2        0x3b2
304426f0348SMichael Clark #define CSR_PMPADDR3        0x3b3
305426f0348SMichael Clark #define CSR_PMPADDR4        0x3b4
306426f0348SMichael Clark #define CSR_PMPADDR5        0x3b5
307426f0348SMichael Clark #define CSR_PMPADDR6        0x3b6
308426f0348SMichael Clark #define CSR_PMPADDR7        0x3b7
309426f0348SMichael Clark #define CSR_PMPADDR8        0x3b8
310426f0348SMichael Clark #define CSR_PMPADDR9        0x3b9
311426f0348SMichael Clark #define CSR_PMPADDR10       0x3ba
312426f0348SMichael Clark #define CSR_PMPADDR11       0x3bb
313426f0348SMichael Clark #define CSR_PMPADDR12       0x3bc
314426f0348SMichael Clark #define CSR_PMPADDR13       0x3bd
315426f0348SMichael Clark #define CSR_PMPADDR14       0x3be
316426f0348SMichael Clark #define CSR_PMPADDR15       0x3bf
317426f0348SMichael Clark 
318426f0348SMichael Clark /* Debug/Trace Registers (shared with Debug Mode) */
319426f0348SMichael Clark #define CSR_TSELECT         0x7a0
320426f0348SMichael Clark #define CSR_TDATA1          0x7a1
321426f0348SMichael Clark #define CSR_TDATA2          0x7a2
322426f0348SMichael Clark #define CSR_TDATA3          0x7a3
323426f0348SMichael Clark 
324426f0348SMichael Clark /* Debug Mode Registers */
325426f0348SMichael Clark #define CSR_DCSR            0x7b0
326426f0348SMichael Clark #define CSR_DPC             0x7b1
327426f0348SMichael Clark #define CSR_DSCRATCH        0x7b2
328426f0348SMichael Clark 
329426f0348SMichael Clark /* Performance Counters */
330426f0348SMichael Clark #define CSR_MHPMCOUNTER3    0xb03
331426f0348SMichael Clark #define CSR_MHPMCOUNTER4    0xb04
332426f0348SMichael Clark #define CSR_MHPMCOUNTER5    0xb05
333426f0348SMichael Clark #define CSR_MHPMCOUNTER6    0xb06
334426f0348SMichael Clark #define CSR_MHPMCOUNTER7    0xb07
335426f0348SMichael Clark #define CSR_MHPMCOUNTER8    0xb08
336426f0348SMichael Clark #define CSR_MHPMCOUNTER9    0xb09
337426f0348SMichael Clark #define CSR_MHPMCOUNTER10   0xb0a
338426f0348SMichael Clark #define CSR_MHPMCOUNTER11   0xb0b
339426f0348SMichael Clark #define CSR_MHPMCOUNTER12   0xb0c
340426f0348SMichael Clark #define CSR_MHPMCOUNTER13   0xb0d
341426f0348SMichael Clark #define CSR_MHPMCOUNTER14   0xb0e
342426f0348SMichael Clark #define CSR_MHPMCOUNTER15   0xb0f
343426f0348SMichael Clark #define CSR_MHPMCOUNTER16   0xb10
344426f0348SMichael Clark #define CSR_MHPMCOUNTER17   0xb11
345426f0348SMichael Clark #define CSR_MHPMCOUNTER18   0xb12
346426f0348SMichael Clark #define CSR_MHPMCOUNTER19   0xb13
347426f0348SMichael Clark #define CSR_MHPMCOUNTER20   0xb14
348426f0348SMichael Clark #define CSR_MHPMCOUNTER21   0xb15
349426f0348SMichael Clark #define CSR_MHPMCOUNTER22   0xb16
350426f0348SMichael Clark #define CSR_MHPMCOUNTER23   0xb17
351426f0348SMichael Clark #define CSR_MHPMCOUNTER24   0xb18
352426f0348SMichael Clark #define CSR_MHPMCOUNTER25   0xb19
353426f0348SMichael Clark #define CSR_MHPMCOUNTER26   0xb1a
354426f0348SMichael Clark #define CSR_MHPMCOUNTER27   0xb1b
355426f0348SMichael Clark #define CSR_MHPMCOUNTER28   0xb1c
356426f0348SMichael Clark #define CSR_MHPMCOUNTER29   0xb1d
357426f0348SMichael Clark #define CSR_MHPMCOUNTER30   0xb1e
358426f0348SMichael Clark #define CSR_MHPMCOUNTER31   0xb1f
359426f0348SMichael Clark #define CSR_MHPMEVENT3      0x323
360426f0348SMichael Clark #define CSR_MHPMEVENT4      0x324
361426f0348SMichael Clark #define CSR_MHPMEVENT5      0x325
362426f0348SMichael Clark #define CSR_MHPMEVENT6      0x326
363426f0348SMichael Clark #define CSR_MHPMEVENT7      0x327
364426f0348SMichael Clark #define CSR_MHPMEVENT8      0x328
365426f0348SMichael Clark #define CSR_MHPMEVENT9      0x329
366426f0348SMichael Clark #define CSR_MHPMEVENT10     0x32a
367426f0348SMichael Clark #define CSR_MHPMEVENT11     0x32b
368426f0348SMichael Clark #define CSR_MHPMEVENT12     0x32c
369426f0348SMichael Clark #define CSR_MHPMEVENT13     0x32d
370426f0348SMichael Clark #define CSR_MHPMEVENT14     0x32e
371426f0348SMichael Clark #define CSR_MHPMEVENT15     0x32f
372426f0348SMichael Clark #define CSR_MHPMEVENT16     0x330
373426f0348SMichael Clark #define CSR_MHPMEVENT17     0x331
374426f0348SMichael Clark #define CSR_MHPMEVENT18     0x332
375426f0348SMichael Clark #define CSR_MHPMEVENT19     0x333
376426f0348SMichael Clark #define CSR_MHPMEVENT20     0x334
377426f0348SMichael Clark #define CSR_MHPMEVENT21     0x335
378426f0348SMichael Clark #define CSR_MHPMEVENT22     0x336
379426f0348SMichael Clark #define CSR_MHPMEVENT23     0x337
380426f0348SMichael Clark #define CSR_MHPMEVENT24     0x338
381426f0348SMichael Clark #define CSR_MHPMEVENT25     0x339
382426f0348SMichael Clark #define CSR_MHPMEVENT26     0x33a
383426f0348SMichael Clark #define CSR_MHPMEVENT27     0x33b
384426f0348SMichael Clark #define CSR_MHPMEVENT28     0x33c
385426f0348SMichael Clark #define CSR_MHPMEVENT29     0x33d
386426f0348SMichael Clark #define CSR_MHPMEVENT30     0x33e
387426f0348SMichael Clark #define CSR_MHPMEVENT31     0x33f
388dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER3H   0xb83
389dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER4H   0xb84
390dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER5H   0xb85
391dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER6H   0xb86
392dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER7H   0xb87
393dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER8H   0xb88
394dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER9H   0xb89
395dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER10H  0xb8a
396dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER11H  0xb8b
397dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER12H  0xb8c
398dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER13H  0xb8d
399dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER14H  0xb8e
400dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER15H  0xb8f
401dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER16H  0xb90
402dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER17H  0xb91
403dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER18H  0xb92
404dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER19H  0xb93
405dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER20H  0xb94
406dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER21H  0xb95
407dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER22H  0xb96
408dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER23H  0xb97
409dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER24H  0xb98
410dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER25H  0xb99
411dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER26H  0xb9a
412dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER27H  0xb9b
413dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER28H  0xb9c
414dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER29H  0xb9d
415dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER30H  0xb9e
416dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER31H  0xb9f
417dc5bd18fSMichael Clark 
418138b5c5fSAlexey Baturo /*
419138b5c5fSAlexey Baturo  * User PointerMasking registers
420138b5c5fSAlexey Baturo  * NB: actual CSR numbers might be changed in future
421138b5c5fSAlexey Baturo  */
422138b5c5fSAlexey Baturo #define CSR_UMTE            0x4c0
423138b5c5fSAlexey Baturo #define CSR_UPMMASK         0x4c1
424138b5c5fSAlexey Baturo #define CSR_UPMBASE         0x4c2
425138b5c5fSAlexey Baturo 
426138b5c5fSAlexey Baturo /*
427138b5c5fSAlexey Baturo  * Machine PointerMasking registers
428138b5c5fSAlexey Baturo  * NB: actual CSR numbers might be changed in future
429138b5c5fSAlexey Baturo  */
430138b5c5fSAlexey Baturo #define CSR_MMTE            0x3c0
431138b5c5fSAlexey Baturo #define CSR_MPMMASK         0x3c1
432138b5c5fSAlexey Baturo #define CSR_MPMBASE         0x3c2
433138b5c5fSAlexey Baturo 
434138b5c5fSAlexey Baturo /*
435138b5c5fSAlexey Baturo  * Supervisor PointerMaster registers
436138b5c5fSAlexey Baturo  * NB: actual CSR numbers might be changed in future
437138b5c5fSAlexey Baturo  */
438138b5c5fSAlexey Baturo #define CSR_SMTE            0x1c0
439138b5c5fSAlexey Baturo #define CSR_SPMMASK         0x1c1
440138b5c5fSAlexey Baturo #define CSR_SPMBASE         0x1c2
441138b5c5fSAlexey Baturo 
442138b5c5fSAlexey Baturo /*
443138b5c5fSAlexey Baturo  * Hypervisor PointerMaster registers
444138b5c5fSAlexey Baturo  * NB: actual CSR numbers might be changed in future
445138b5c5fSAlexey Baturo  */
446138b5c5fSAlexey Baturo #define CSR_VSMTE           0x2c0
447138b5c5fSAlexey Baturo #define CSR_VSPMMASK        0x2c1
448138b5c5fSAlexey Baturo #define CSR_VSPMBASE        0x2c2
449138b5c5fSAlexey Baturo 
450426f0348SMichael Clark /* mstatus CSR bits */
451dc5bd18fSMichael Clark #define MSTATUS_UIE         0x00000001
452dc5bd18fSMichael Clark #define MSTATUS_SIE         0x00000002
453dc5bd18fSMichael Clark #define MSTATUS_MIE         0x00000008
454dc5bd18fSMichael Clark #define MSTATUS_UPIE        0x00000010
455dc5bd18fSMichael Clark #define MSTATUS_SPIE        0x00000020
45643a96588SYifei Jiang #define MSTATUS_UBE         0x00000040
457dc5bd18fSMichael Clark #define MSTATUS_MPIE        0x00000080
458dc5bd18fSMichael Clark #define MSTATUS_SPP         0x00000100
45961b4b69dSLIU Zhiwei #define MSTATUS_VS          0x00000600
460dc5bd18fSMichael Clark #define MSTATUS_MPP         0x00001800
461dc5bd18fSMichael Clark #define MSTATUS_FS          0x00006000
462dc5bd18fSMichael Clark #define MSTATUS_XS          0x00018000
463dc5bd18fSMichael Clark #define MSTATUS_MPRV        0x00020000
464dc5bd18fSMichael Clark #define MSTATUS_SUM         0x00040000 /* since: priv-1.10 */
465dc5bd18fSMichael Clark #define MSTATUS_MXR         0x00080000
466dc5bd18fSMichael Clark #define MSTATUS_TVM         0x00100000 /* since: priv-1.10 */
46752957745SAlex Richardson #define MSTATUS_TW          0x00200000 /* since: priv-1.10 */
46852957745SAlex Richardson #define MSTATUS_TSR         0x00400000 /* since: priv-1.10 */
4699034e90aSAlistair Francis #define MSTATUS_GVA         0x4000000000ULL
47049aaa3e5SAlistair Francis #define MSTATUS_MPV         0x8000000000ULL
471dc5bd18fSMichael Clark 
472dc5bd18fSMichael Clark #define MSTATUS64_UXL       0x0000000300000000ULL
473dc5bd18fSMichael Clark #define MSTATUS64_SXL       0x0000000C00000000ULL
474dc5bd18fSMichael Clark 
475dc5bd18fSMichael Clark #define MSTATUS32_SD        0x80000000
476dc5bd18fSMichael Clark #define MSTATUS64_SD        0x8000000000000000ULL
477457c360fSFrédéric Pétrot #define MSTATUSH128_SD      0x8000000000000000ULL
478dc5bd18fSMichael Clark 
479f18637cdSMichael Clark #define MISA32_MXL          0xC0000000
480f18637cdSMichael Clark #define MISA64_MXL          0xC000000000000000ULL
481f18637cdSMichael Clark 
48299bc874fSRichard Henderson typedef enum {
48399bc874fSRichard Henderson     MXL_RV32  = 1,
48499bc874fSRichard Henderson     MXL_RV64  = 2,
48599bc874fSRichard Henderson     MXL_RV128 = 3,
48699bc874fSRichard Henderson } RISCVMXL;
487f18637cdSMichael Clark 
488426f0348SMichael Clark /* sstatus CSR bits */
489dc5bd18fSMichael Clark #define SSTATUS_UIE         0x00000001
490dc5bd18fSMichael Clark #define SSTATUS_SIE         0x00000002
491dc5bd18fSMichael Clark #define SSTATUS_UPIE        0x00000010
492dc5bd18fSMichael Clark #define SSTATUS_SPIE        0x00000020
493dc5bd18fSMichael Clark #define SSTATUS_SPP         0x00000100
49489a81e37SLIU Zhiwei #define SSTATUS_VS          0x00000600
495dc5bd18fSMichael Clark #define SSTATUS_FS          0x00006000
496dc5bd18fSMichael Clark #define SSTATUS_XS          0x00018000
497dc5bd18fSMichael Clark #define SSTATUS_SUM         0x00040000 /* since: priv-1.10 */
498dc5bd18fSMichael Clark #define SSTATUS_MXR         0x00080000
499dc5bd18fSMichael Clark 
500457c360fSFrédéric Pétrot #define SSTATUS64_UXL       0x0000000300000000ULL
501457c360fSFrédéric Pétrot 
502dc5bd18fSMichael Clark #define SSTATUS32_SD        0x80000000
503dc5bd18fSMichael Clark #define SSTATUS64_SD        0x8000000000000000ULL
504dc5bd18fSMichael Clark 
505d28b15a4SAlistair Francis /* hstatus CSR bits */
506543ba531SAlistair Francis #define HSTATUS_VSBE         0x00000020
507543ba531SAlistair Francis #define HSTATUS_GVA          0x00000040
508d28b15a4SAlistair Francis #define HSTATUS_SPV          0x00000080
509543ba531SAlistair Francis #define HSTATUS_SPVP         0x00000100
510543ba531SAlistair Francis #define HSTATUS_HU           0x00000200
511543ba531SAlistair Francis #define HSTATUS_VGEIN        0x0003F000
512d28b15a4SAlistair Francis #define HSTATUS_VTVM         0x00100000
513719f0f60SJose Martins #define HSTATUS_VTW          0x00200000
514d28b15a4SAlistair Francis #define HSTATUS_VTSR         0x00400000
515543ba531SAlistair Francis #define HSTATUS_VSXL         0x300000000
516d28b15a4SAlistair Francis 
517d28b15a4SAlistair Francis #define HSTATUS32_WPRI       0xFF8FF87E
518d28b15a4SAlistair Francis #define HSTATUS64_WPRI       0xFFFFFFFFFF8FF87EULL
519d28b15a4SAlistair Francis 
520db70794eSBin Meng #define COUNTEREN_CY         (1 << 0)
521db70794eSBin Meng #define COUNTEREN_TM         (1 << 1)
522db70794eSBin Meng #define COUNTEREN_IR         (1 << 2)
523db70794eSBin Meng #define COUNTEREN_HPM3       (1 << 3)
524e39a8320SAlistair Francis 
525f310df58SLIU Zhiwei /* vsstatus CSR bits */
526f310df58SLIU Zhiwei #define VSSTATUS64_UXL       0x0000000300000000ULL
527f310df58SLIU Zhiwei 
528426f0348SMichael Clark /* Privilege modes */
529dc5bd18fSMichael Clark #define PRV_U 0
530dc5bd18fSMichael Clark #define PRV_S 1
531356d7419SAlistair Francis #define PRV_H 2 /* Reserved */
532dc5bd18fSMichael Clark #define PRV_M 3
533dc5bd18fSMichael Clark 
534ef6bb7b6SAlistair Francis /* Virtulisation Register Fields */
535ef6bb7b6SAlistair Francis #define VIRT_ONOFF          1
536ef6bb7b6SAlistair Francis 
537426f0348SMichael Clark /* RV32 satp CSR field masks */
538dc5bd18fSMichael Clark #define SATP32_MODE         0x80000000
539dc5bd18fSMichael Clark #define SATP32_ASID         0x7fc00000
540dc5bd18fSMichael Clark #define SATP32_PPN          0x003fffff
541dc5bd18fSMichael Clark 
542426f0348SMichael Clark /* RV64 satp CSR field masks */
543dc5bd18fSMichael Clark #define SATP64_MODE         0xF000000000000000ULL
544dc5bd18fSMichael Clark #define SATP64_ASID         0x0FFFF00000000000ULL
545dc5bd18fSMichael Clark #define SATP64_PPN          0x00000FFFFFFFFFFFULL
546dc5bd18fSMichael Clark 
547426f0348SMichael Clark /* VM modes (satp.mode) privileged ISA 1.10 */
548426f0348SMichael Clark #define VM_1_10_MBARE       0
549426f0348SMichael Clark #define VM_1_10_SV32        1
550426f0348SMichael Clark #define VM_1_10_SV39        8
551426f0348SMichael Clark #define VM_1_10_SV48        9
552426f0348SMichael Clark #define VM_1_10_SV57        10
553426f0348SMichael Clark #define VM_1_10_SV64        11
554dc5bd18fSMichael Clark 
555426f0348SMichael Clark /* Page table entry (PTE) fields */
556dc5bd18fSMichael Clark #define PTE_V               0x001 /* Valid */
557dc5bd18fSMichael Clark #define PTE_R               0x002 /* Read */
558dc5bd18fSMichael Clark #define PTE_W               0x004 /* Write */
559dc5bd18fSMichael Clark #define PTE_X               0x008 /* Execute */
560dc5bd18fSMichael Clark #define PTE_U               0x010 /* User */
561dc5bd18fSMichael Clark #define PTE_G               0x020 /* Global */
562dc5bd18fSMichael Clark #define PTE_A               0x040 /* Accessed */
563dc5bd18fSMichael Clark #define PTE_D               0x080 /* Dirty */
564dc5bd18fSMichael Clark #define PTE_SOFT            0x300 /* Reserved for Software */
565bbce8ba8SWeiwei Li #define PTE_PBMT            0x6000000000000000ULL /* Page-based memory types */
5662bacb224SWeiwei Li #define PTE_N               0x8000000000000000ULL /* NAPOT translation */
567bbce8ba8SWeiwei Li #define PTE_ATTR            (PTE_N | PTE_PBMT) /* All attributes bits */
568dc5bd18fSMichael Clark 
569426f0348SMichael Clark /* Page table PPN shift amount */
570dc5bd18fSMichael Clark #define PTE_PPN_SHIFT       10
571426f0348SMichael Clark 
57205e6ca5eSGuo Ren /* Page table PPN mask */
57305e6ca5eSGuo Ren #define PTE_PPN_MASK        0x3FFFFFFFFFFC00ULL
57405e6ca5eSGuo Ren 
575426f0348SMichael Clark /* Leaf page shift amount */
576426f0348SMichael Clark #define PGSHIFT             12
577426f0348SMichael Clark 
578426f0348SMichael Clark /* Default Reset Vector adress */
579426f0348SMichael Clark #define DEFAULT_RSTVEC      0x1000
580426f0348SMichael Clark 
581426f0348SMichael Clark /* Exception causes */
582330d2ae3SAlistair Francis typedef enum RISCVException {
583330d2ae3SAlistair Francis     RISCV_EXCP_NONE = -1, /* sentinel value */
584330d2ae3SAlistair Francis     RISCV_EXCP_INST_ADDR_MIS = 0x0,
585330d2ae3SAlistair Francis     RISCV_EXCP_INST_ACCESS_FAULT = 0x1,
586330d2ae3SAlistair Francis     RISCV_EXCP_ILLEGAL_INST = 0x2,
587330d2ae3SAlistair Francis     RISCV_EXCP_BREAKPOINT = 0x3,
588330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_ADDR_MIS = 0x4,
589330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_ACCESS_FAULT = 0x5,
590330d2ae3SAlistair Francis     RISCV_EXCP_STORE_AMO_ADDR_MIS = 0x6,
591330d2ae3SAlistair Francis     RISCV_EXCP_STORE_AMO_ACCESS_FAULT = 0x7,
592330d2ae3SAlistair Francis     RISCV_EXCP_U_ECALL = 0x8,
593330d2ae3SAlistair Francis     RISCV_EXCP_S_ECALL = 0x9,
594330d2ae3SAlistair Francis     RISCV_EXCP_VS_ECALL = 0xa,
595330d2ae3SAlistair Francis     RISCV_EXCP_M_ECALL = 0xb,
596330d2ae3SAlistair Francis     RISCV_EXCP_INST_PAGE_FAULT = 0xc, /* since: priv-1.10.0 */
597330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_PAGE_FAULT = 0xd, /* since: priv-1.10.0 */
598330d2ae3SAlistair Francis     RISCV_EXCP_STORE_PAGE_FAULT = 0xf, /* since: priv-1.10.0 */
599330d2ae3SAlistair Francis     RISCV_EXCP_SEMIHOST = 0x10,
600330d2ae3SAlistair Francis     RISCV_EXCP_INST_GUEST_PAGE_FAULT = 0x14,
601330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_GUEST_ACCESS_FAULT = 0x15,
602330d2ae3SAlistair Francis     RISCV_EXCP_VIRT_INSTRUCTION_FAULT = 0x16,
603330d2ae3SAlistair Francis     RISCV_EXCP_STORE_GUEST_AMO_ACCESS_FAULT = 0x17,
604330d2ae3SAlistair Francis } RISCVException;
605426f0348SMichael Clark 
606426f0348SMichael Clark #define RISCV_EXCP_INT_FLAG                0x80000000
607426f0348SMichael Clark #define RISCV_EXCP_INT_MASK                0x7fffffff
608426f0348SMichael Clark 
609426f0348SMichael Clark /* Interrupt causes */
610426f0348SMichael Clark #define IRQ_U_SOFT                         0
611426f0348SMichael Clark #define IRQ_S_SOFT                         1
612205377f8SAlistair Francis #define IRQ_VS_SOFT                        2
613426f0348SMichael Clark #define IRQ_M_SOFT                         3
614426f0348SMichael Clark #define IRQ_U_TIMER                        4
615426f0348SMichael Clark #define IRQ_S_TIMER                        5
616205377f8SAlistair Francis #define IRQ_VS_TIMER                       6
617426f0348SMichael Clark #define IRQ_M_TIMER                        7
618426f0348SMichael Clark #define IRQ_U_EXT                          8
619426f0348SMichael Clark #define IRQ_S_EXT                          9
620205377f8SAlistair Francis #define IRQ_VS_EXT                         10
621426f0348SMichael Clark #define IRQ_M_EXT                          11
622881df35dSAnup Patel #define IRQ_S_GEXT                         12
623881df35dSAnup Patel #define IRQ_LOCAL_MAX                      16
624cd032fe7SAnup Patel #define IRQ_LOCAL_GUEST_MAX                (TARGET_LONG_BITS - 1)
625426f0348SMichael Clark 
626426f0348SMichael Clark /* mip masks */
627426f0348SMichael Clark #define MIP_USIP                           (1 << IRQ_U_SOFT)
628426f0348SMichael Clark #define MIP_SSIP                           (1 << IRQ_S_SOFT)
629205377f8SAlistair Francis #define MIP_VSSIP                          (1 << IRQ_VS_SOFT)
630426f0348SMichael Clark #define MIP_MSIP                           (1 << IRQ_M_SOFT)
631426f0348SMichael Clark #define MIP_UTIP                           (1 << IRQ_U_TIMER)
632426f0348SMichael Clark #define MIP_STIP                           (1 << IRQ_S_TIMER)
633205377f8SAlistair Francis #define MIP_VSTIP                          (1 << IRQ_VS_TIMER)
634426f0348SMichael Clark #define MIP_MTIP                           (1 << IRQ_M_TIMER)
635426f0348SMichael Clark #define MIP_UEIP                           (1 << IRQ_U_EXT)
636426f0348SMichael Clark #define MIP_SEIP                           (1 << IRQ_S_EXT)
637205377f8SAlistair Francis #define MIP_VSEIP                          (1 << IRQ_VS_EXT)
638426f0348SMichael Clark #define MIP_MEIP                           (1 << IRQ_M_EXT)
639881df35dSAnup Patel #define MIP_SGEIP                          (1 << IRQ_S_GEXT)
640426f0348SMichael Clark 
641426f0348SMichael Clark /* sip masks */
642426f0348SMichael Clark #define SIP_SSIP                           MIP_SSIP
643426f0348SMichael Clark #define SIP_STIP                           MIP_STIP
644426f0348SMichael Clark #define SIP_SEIP                           MIP_SEIP
645f91005e1SMarkus Armbruster 
64666e594f2SAlistair Francis /* MIE masks */
64766e594f2SAlistair Francis #define MIE_SEIE                           (1 << IRQ_S_EXT)
64866e594f2SAlistair Francis #define MIE_UEIE                           (1 << IRQ_U_EXT)
64966e594f2SAlistair Francis #define MIE_STIE                           (1 << IRQ_S_TIMER)
65066e594f2SAlistair Francis #define MIE_UTIE                           (1 << IRQ_U_TIMER)
65166e594f2SAlistair Francis #define MIE_SSIE                           (1 << IRQ_S_SOFT)
65266e594f2SAlistair Francis #define MIE_USIE                           (1 << IRQ_U_SOFT)
653138b5c5fSAlexey Baturo 
654138b5c5fSAlexey Baturo /* General PointerMasking CSR bits*/
655138b5c5fSAlexey Baturo #define PM_ENABLE       0x00000001ULL
656138b5c5fSAlexey Baturo #define PM_CURRENT      0x00000002ULL
657138b5c5fSAlexey Baturo #define PM_INSN         0x00000004ULL
658138b5c5fSAlexey Baturo #define PM_XS_MASK      0x00000003ULL
659138b5c5fSAlexey Baturo 
660138b5c5fSAlexey Baturo /* PointerMasking XS bits values */
661138b5c5fSAlexey Baturo #define PM_EXT_DISABLE  0x00000000ULL
662138b5c5fSAlexey Baturo #define PM_EXT_INITIAL  0x00000001ULL
663138b5c5fSAlexey Baturo #define PM_EXT_CLEAN    0x00000002ULL
664138b5c5fSAlexey Baturo #define PM_EXT_DIRTY    0x00000003ULL
665138b5c5fSAlexey Baturo 
666138b5c5fSAlexey Baturo /* Offsets for every pair of control bits per each priv level */
667138b5c5fSAlexey Baturo #define XS_OFFSET    0ULL
668138b5c5fSAlexey Baturo #define U_OFFSET     2ULL
669138b5c5fSAlexey Baturo #define S_OFFSET     5ULL
670138b5c5fSAlexey Baturo #define M_OFFSET     8ULL
671138b5c5fSAlexey Baturo 
672138b5c5fSAlexey Baturo #define PM_XS_BITS   (PM_XS_MASK << XS_OFFSET)
673138b5c5fSAlexey Baturo #define U_PM_ENABLE  (PM_ENABLE  << U_OFFSET)
674138b5c5fSAlexey Baturo #define U_PM_CURRENT (PM_CURRENT << U_OFFSET)
675138b5c5fSAlexey Baturo #define U_PM_INSN    (PM_INSN    << U_OFFSET)
676138b5c5fSAlexey Baturo #define S_PM_ENABLE  (PM_ENABLE  << S_OFFSET)
677138b5c5fSAlexey Baturo #define S_PM_CURRENT (PM_CURRENT << S_OFFSET)
678138b5c5fSAlexey Baturo #define S_PM_INSN    (PM_INSN    << S_OFFSET)
679138b5c5fSAlexey Baturo #define M_PM_ENABLE  (PM_ENABLE  << M_OFFSET)
680138b5c5fSAlexey Baturo #define M_PM_CURRENT (PM_CURRENT << M_OFFSET)
681138b5c5fSAlexey Baturo #define M_PM_INSN    (PM_INSN    << M_OFFSET)
682138b5c5fSAlexey Baturo 
683138b5c5fSAlexey Baturo /* mmte CSR bits */
684138b5c5fSAlexey Baturo #define MMTE_PM_XS_BITS     PM_XS_BITS
685138b5c5fSAlexey Baturo #define MMTE_U_PM_ENABLE    U_PM_ENABLE
686138b5c5fSAlexey Baturo #define MMTE_U_PM_CURRENT   U_PM_CURRENT
687138b5c5fSAlexey Baturo #define MMTE_U_PM_INSN      U_PM_INSN
688138b5c5fSAlexey Baturo #define MMTE_S_PM_ENABLE    S_PM_ENABLE
689138b5c5fSAlexey Baturo #define MMTE_S_PM_CURRENT   S_PM_CURRENT
690138b5c5fSAlexey Baturo #define MMTE_S_PM_INSN      S_PM_INSN
691138b5c5fSAlexey Baturo #define MMTE_M_PM_ENABLE    M_PM_ENABLE
692138b5c5fSAlexey Baturo #define MMTE_M_PM_CURRENT   M_PM_CURRENT
693138b5c5fSAlexey Baturo #define MMTE_M_PM_INSN      M_PM_INSN
694138b5c5fSAlexey Baturo #define MMTE_MASK    (MMTE_U_PM_ENABLE | MMTE_U_PM_CURRENT | MMTE_U_PM_INSN | \
695138b5c5fSAlexey Baturo                       MMTE_S_PM_ENABLE | MMTE_S_PM_CURRENT | MMTE_S_PM_INSN | \
696138b5c5fSAlexey Baturo                       MMTE_M_PM_ENABLE | MMTE_M_PM_CURRENT | MMTE_M_PM_INSN | \
697138b5c5fSAlexey Baturo                       MMTE_PM_XS_BITS)
698138b5c5fSAlexey Baturo 
699138b5c5fSAlexey Baturo /* (v)smte CSR bits */
700138b5c5fSAlexey Baturo #define SMTE_PM_XS_BITS     PM_XS_BITS
701138b5c5fSAlexey Baturo #define SMTE_U_PM_ENABLE    U_PM_ENABLE
702138b5c5fSAlexey Baturo #define SMTE_U_PM_CURRENT   U_PM_CURRENT
703138b5c5fSAlexey Baturo #define SMTE_U_PM_INSN      U_PM_INSN
704138b5c5fSAlexey Baturo #define SMTE_S_PM_ENABLE    S_PM_ENABLE
705138b5c5fSAlexey Baturo #define SMTE_S_PM_CURRENT   S_PM_CURRENT
706138b5c5fSAlexey Baturo #define SMTE_S_PM_INSN      S_PM_INSN
707138b5c5fSAlexey Baturo #define SMTE_MASK    (SMTE_U_PM_ENABLE | SMTE_U_PM_CURRENT | SMTE_U_PM_INSN | \
708138b5c5fSAlexey Baturo                       SMTE_S_PM_ENABLE | SMTE_S_PM_CURRENT | SMTE_S_PM_INSN | \
709138b5c5fSAlexey Baturo                       SMTE_PM_XS_BITS)
710138b5c5fSAlexey Baturo 
711138b5c5fSAlexey Baturo /* umte CSR bits */
712138b5c5fSAlexey Baturo #define UMTE_U_PM_ENABLE    U_PM_ENABLE
713138b5c5fSAlexey Baturo #define UMTE_U_PM_CURRENT   U_PM_CURRENT
714138b5c5fSAlexey Baturo #define UMTE_U_PM_INSN      U_PM_INSN
715138b5c5fSAlexey Baturo #define UMTE_MASK     (UMTE_U_PM_ENABLE | MMTE_U_PM_CURRENT | UMTE_U_PM_INSN)
716138b5c5fSAlexey Baturo 
717aa7508bbSAnup Patel /* MISELECT, SISELECT, and VSISELECT bits (AIA) */
718aa7508bbSAnup Patel #define ISELECT_IPRIO0                     0x30
719aa7508bbSAnup Patel #define ISELECT_IPRIO15                    0x3f
720aa7508bbSAnup Patel #define ISELECT_IMSIC_EIDELIVERY           0x70
721aa7508bbSAnup Patel #define ISELECT_IMSIC_EITHRESHOLD          0x72
722aa7508bbSAnup Patel #define ISELECT_IMSIC_EIP0                 0x80
723aa7508bbSAnup Patel #define ISELECT_IMSIC_EIP63                0xbf
724aa7508bbSAnup Patel #define ISELECT_IMSIC_EIE0                 0xc0
725aa7508bbSAnup Patel #define ISELECT_IMSIC_EIE63                0xff
726aa7508bbSAnup Patel #define ISELECT_IMSIC_FIRST                ISELECT_IMSIC_EIDELIVERY
727aa7508bbSAnup Patel #define ISELECT_IMSIC_LAST                 ISELECT_IMSIC_EIE63
728aa7508bbSAnup Patel #define ISELECT_MASK                       0x1ff
729aa7508bbSAnup Patel 
730aa7508bbSAnup Patel /* Dummy [M|S|VS]ISELECT value for emulating [M|S|VS]TOPEI CSRs */
731aa7508bbSAnup Patel #define ISELECT_IMSIC_TOPEI                (ISELECT_MASK + 1)
732aa7508bbSAnup Patel 
733aa7508bbSAnup Patel /* IMSIC bits (AIA) */
734aa7508bbSAnup Patel #define IMSIC_TOPEI_IID_SHIFT              16
735aa7508bbSAnup Patel #define IMSIC_TOPEI_IID_MASK               0x7ff
736aa7508bbSAnup Patel #define IMSIC_TOPEI_IPRIO_MASK             0x7ff
737aa7508bbSAnup Patel #define IMSIC_EIPx_BITS                    32
738aa7508bbSAnup Patel #define IMSIC_EIEx_BITS                    32
739aa7508bbSAnup Patel 
740aa7508bbSAnup Patel /* MTOPI and STOPI bits (AIA) */
741aa7508bbSAnup Patel #define TOPI_IID_SHIFT                     16
742aa7508bbSAnup Patel #define TOPI_IID_MASK                      0xfff
743aa7508bbSAnup Patel #define TOPI_IPRIO_MASK                    0xff
744aa7508bbSAnup Patel 
745aa7508bbSAnup Patel /* Interrupt priority bits (AIA) */
746aa7508bbSAnup Patel #define IPRIO_IRQ_BITS                     8
747aa7508bbSAnup Patel #define IPRIO_MMAXIPRIO                    255
748aa7508bbSAnup Patel #define IPRIO_DEFAULT_UPPER                4
749aa7508bbSAnup Patel #define IPRIO_DEFAULT_MIDDLE               (IPRIO_DEFAULT_UPPER + 24)
750aa7508bbSAnup Patel #define IPRIO_DEFAULT_M                    IPRIO_DEFAULT_MIDDLE
751aa7508bbSAnup Patel #define IPRIO_DEFAULT_S                    (IPRIO_DEFAULT_M + 3)
752aa7508bbSAnup Patel #define IPRIO_DEFAULT_SGEXT                (IPRIO_DEFAULT_S + 3)
753aa7508bbSAnup Patel #define IPRIO_DEFAULT_VS                   (IPRIO_DEFAULT_SGEXT + 1)
754aa7508bbSAnup Patel #define IPRIO_DEFAULT_LOWER                (IPRIO_DEFAULT_VS + 3)
755aa7508bbSAnup Patel 
756aa7508bbSAnup Patel /* HVICTL bits (AIA) */
757aa7508bbSAnup Patel #define HVICTL_VTI                         0x40000000
758aa7508bbSAnup Patel #define HVICTL_IID                         0x0fff0000
759aa7508bbSAnup Patel #define HVICTL_IPRIOM                      0x00000100
760aa7508bbSAnup Patel #define HVICTL_IPRIO                       0x000000ff
761aa7508bbSAnup Patel #define HVICTL_VALID_MASK                  \
762aa7508bbSAnup Patel     (HVICTL_VTI | HVICTL_IID | HVICTL_IPRIOM | HVICTL_IPRIO)
763aa7508bbSAnup Patel 
764f91005e1SMarkus Armbruster #endif
765