xref: /qemu/target/riscv/cpu_bits.h (revision 31b9798d824512b7daf868cc8581f9a97a9d13a8)
1dc5bd18fSMichael Clark /* RISC-V ISA constants */
2dc5bd18fSMichael Clark 
3f91005e1SMarkus Armbruster #ifndef TARGET_RISCV_CPU_BITS_H
4f91005e1SMarkus Armbruster #define TARGET_RISCV_CPU_BITS_H
5f91005e1SMarkus Armbruster 
6dc5bd18fSMichael Clark #define get_field(reg, mask) (((reg) & \
7284d697cSYifei Jiang                  (uint64_t)(mask)) / ((mask) & ~((mask) << 1)))
8284d697cSYifei Jiang #define set_field(reg, mask, val) (((reg) & ~(uint64_t)(mask)) | \
9284d697cSYifei Jiang                  (((uint64_t)(val) * ((mask) & ~((mask) << 1))) & \
10284d697cSYifei Jiang                  (uint64_t)(mask)))
11dc5bd18fSMichael Clark 
12426f0348SMichael Clark /* Floating point round mode */
13dc5bd18fSMichael Clark #define FSR_RD_SHIFT        5
14dc5bd18fSMichael Clark #define FSR_RD              (0x7 << FSR_RD_SHIFT)
15dc5bd18fSMichael Clark 
16426f0348SMichael Clark /* Floating point accrued exception flags */
17dc5bd18fSMichael Clark #define FPEXC_NX            0x01
18dc5bd18fSMichael Clark #define FPEXC_UF            0x02
19dc5bd18fSMichael Clark #define FPEXC_OF            0x04
20dc5bd18fSMichael Clark #define FPEXC_DZ            0x08
21dc5bd18fSMichael Clark #define FPEXC_NV            0x10
22dc5bd18fSMichael Clark 
23426f0348SMichael Clark /* Floating point status register bits */
24dc5bd18fSMichael Clark #define FSR_AEXC_SHIFT      0
25dc5bd18fSMichael Clark #define FSR_NVA             (FPEXC_NV << FSR_AEXC_SHIFT)
26dc5bd18fSMichael Clark #define FSR_OFA             (FPEXC_OF << FSR_AEXC_SHIFT)
27dc5bd18fSMichael Clark #define FSR_UFA             (FPEXC_UF << FSR_AEXC_SHIFT)
28dc5bd18fSMichael Clark #define FSR_DZA             (FPEXC_DZ << FSR_AEXC_SHIFT)
29dc5bd18fSMichael Clark #define FSR_NXA             (FPEXC_NX << FSR_AEXC_SHIFT)
30dc5bd18fSMichael Clark #define FSR_AEXC            (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
31dc5bd18fSMichael Clark 
328e3a1f18SLIU Zhiwei /* Vector Fixed-Point round model */
338e3a1f18SLIU Zhiwei #define FSR_VXRM_SHIFT      9
348e3a1f18SLIU Zhiwei #define FSR_VXRM            (0x3 << FSR_VXRM_SHIFT)
358e3a1f18SLIU Zhiwei 
368e3a1f18SLIU Zhiwei /* Vector Fixed-Point saturation flag */
378e3a1f18SLIU Zhiwei #define FSR_VXSAT_SHIFT     8
388e3a1f18SLIU Zhiwei #define FSR_VXSAT           (0x1 << FSR_VXSAT_SHIFT)
398e3a1f18SLIU Zhiwei 
40426f0348SMichael Clark /* Control and Status Registers */
41426f0348SMichael Clark 
42426f0348SMichael Clark /* User Trap Setup */
43426f0348SMichael Clark #define CSR_USTATUS         0x000
44426f0348SMichael Clark #define CSR_UIE             0x004
45426f0348SMichael Clark #define CSR_UTVEC           0x005
46426f0348SMichael Clark 
47426f0348SMichael Clark /* User Trap Handling */
48426f0348SMichael Clark #define CSR_USCRATCH        0x040
49426f0348SMichael Clark #define CSR_UEPC            0x041
50426f0348SMichael Clark #define CSR_UCAUSE          0x042
51426f0348SMichael Clark #define CSR_UTVAL           0x043
52426f0348SMichael Clark #define CSR_UIP             0x044
53426f0348SMichael Clark 
54426f0348SMichael Clark /* User Floating-Point CSRs */
55426f0348SMichael Clark #define CSR_FFLAGS          0x001
56426f0348SMichael Clark #define CSR_FRM             0x002
57426f0348SMichael Clark #define CSR_FCSR            0x003
58426f0348SMichael Clark 
598e3a1f18SLIU Zhiwei /* User Vector CSRs */
608e3a1f18SLIU Zhiwei #define CSR_VSTART          0x008
618e3a1f18SLIU Zhiwei #define CSR_VXSAT           0x009
628e3a1f18SLIU Zhiwei #define CSR_VXRM            0x00a
634594fa5aSLIU Zhiwei #define CSR_VCSR            0x00f
648e3a1f18SLIU Zhiwei #define CSR_VL              0xc20
658e3a1f18SLIU Zhiwei #define CSR_VTYPE           0xc21
662e565054SGreentime Hu #define CSR_VLENB           0xc22
678e3a1f18SLIU Zhiwei 
684594fa5aSLIU Zhiwei /* VCSR fields */
694594fa5aSLIU Zhiwei #define VCSR_VXSAT_SHIFT    0
704594fa5aSLIU Zhiwei #define VCSR_VXSAT          (0x1 << VCSR_VXSAT_SHIFT)
714594fa5aSLIU Zhiwei #define VCSR_VXRM_SHIFT     1
724594fa5aSLIU Zhiwei #define VCSR_VXRM           (0x3 << VCSR_VXRM_SHIFT)
734594fa5aSLIU Zhiwei 
74426f0348SMichael Clark /* User Timers and Counters */
75dc5bd18fSMichael Clark #define CSR_CYCLE           0xc00
76dc5bd18fSMichael Clark #define CSR_TIME            0xc01
77dc5bd18fSMichael Clark #define CSR_INSTRET         0xc02
78dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3     0xc03
79dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4     0xc04
80dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5     0xc05
81dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6     0xc06
82dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7     0xc07
83dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8     0xc08
84dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9     0xc09
85dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10    0xc0a
86dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11    0xc0b
87dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12    0xc0c
88dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13    0xc0d
89dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14    0xc0e
90dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15    0xc0f
91dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16    0xc10
92dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17    0xc11
93dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18    0xc12
94dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19    0xc13
95dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20    0xc14
96dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21    0xc15
97dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22    0xc16
98dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23    0xc17
99dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24    0xc18
100dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25    0xc19
101dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26    0xc1a
102dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27    0xc1b
103dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28    0xc1c
104dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29    0xc1d
105dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30    0xc1e
106dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31    0xc1f
107dc5bd18fSMichael Clark #define CSR_CYCLEH          0xc80
108dc5bd18fSMichael Clark #define CSR_TIMEH           0xc81
109dc5bd18fSMichael Clark #define CSR_INSTRETH        0xc82
110dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3H    0xc83
111dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4H    0xc84
112dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5H    0xc85
113dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6H    0xc86
114dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7H    0xc87
115dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8H    0xc88
116dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9H    0xc89
117dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10H   0xc8a
118dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11H   0xc8b
119dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12H   0xc8c
120dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13H   0xc8d
121dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14H   0xc8e
122dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15H   0xc8f
123dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16H   0xc90
124dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17H   0xc91
125dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18H   0xc92
126dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19H   0xc93
127dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20H   0xc94
128dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21H   0xc95
129dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22H   0xc96
130dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23H   0xc97
131dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24H   0xc98
132dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25H   0xc99
133dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26H   0xc9a
134dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27H   0xc9b
135dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28H   0xc9c
136dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29H   0xc9d
137dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30H   0xc9e
138dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31H   0xc9f
139426f0348SMichael Clark 
140426f0348SMichael Clark /* Machine Timers and Counters */
141426f0348SMichael Clark #define CSR_MCYCLE          0xb00
142426f0348SMichael Clark #define CSR_MINSTRET        0xb02
143dc5bd18fSMichael Clark #define CSR_MCYCLEH         0xb80
144dc5bd18fSMichael Clark #define CSR_MINSTRETH       0xb82
145426f0348SMichael Clark 
146426f0348SMichael Clark /* Machine Information Registers */
147426f0348SMichael Clark #define CSR_MVENDORID       0xf11
148426f0348SMichael Clark #define CSR_MARCHID         0xf12
149426f0348SMichael Clark #define CSR_MIMPID          0xf13
150426f0348SMichael Clark #define CSR_MHARTID         0xf14
1513e6a417cSAtish Patra #define CSR_MCONFIGPTR      0xf15
152426f0348SMichael Clark 
153426f0348SMichael Clark /* Machine Trap Setup */
154426f0348SMichael Clark #define CSR_MSTATUS         0x300
155426f0348SMichael Clark #define CSR_MISA            0x301
156426f0348SMichael Clark #define CSR_MEDELEG         0x302
157426f0348SMichael Clark #define CSR_MIDELEG         0x303
158426f0348SMichael Clark #define CSR_MIE             0x304
159426f0348SMichael Clark #define CSR_MTVEC           0x305
160426f0348SMichael Clark #define CSR_MCOUNTEREN      0x306
161426f0348SMichael Clark 
162551fa7e8SAlistair Francis /* 32-bit only */
163551fa7e8SAlistair Francis #define CSR_MSTATUSH        0x310
164551fa7e8SAlistair Francis 
165426f0348SMichael Clark /* Machine Trap Handling */
166426f0348SMichael Clark #define CSR_MSCRATCH        0x340
167426f0348SMichael Clark #define CSR_MEPC            0x341
168426f0348SMichael Clark #define CSR_MCAUSE          0x342
1698e73df6aSJim Wilson #define CSR_MTVAL           0x343
170426f0348SMichael Clark #define CSR_MIP             0x344
171426f0348SMichael Clark 
172aa7508bbSAnup Patel /* Machine-Level Window to Indirectly Accessed Registers (AIA) */
173aa7508bbSAnup Patel #define CSR_MISELECT        0x350
174aa7508bbSAnup Patel #define CSR_MIREG           0x351
175aa7508bbSAnup Patel 
176aa7508bbSAnup Patel /* Machine-Level Interrupts (AIA) */
177aa7508bbSAnup Patel #define CSR_MTOPEI          0x35c
178df01af33SAnup Patel #define CSR_MTOPI           0xfb0
179aa7508bbSAnup Patel 
180aa7508bbSAnup Patel /* Virtual Interrupts for Supervisor Level (AIA) */
181aa7508bbSAnup Patel #define CSR_MVIEN           0x308
182aa7508bbSAnup Patel #define CSR_MVIP            0x309
183aa7508bbSAnup Patel 
184aa7508bbSAnup Patel /* Machine-Level High-Half CSRs (AIA) */
185aa7508bbSAnup Patel #define CSR_MIDELEGH        0x313
186aa7508bbSAnup Patel #define CSR_MIEH            0x314
187aa7508bbSAnup Patel #define CSR_MVIENH          0x318
188aa7508bbSAnup Patel #define CSR_MVIPH           0x319
189aa7508bbSAnup Patel #define CSR_MIPH            0x354
190aa7508bbSAnup Patel 
191426f0348SMichael Clark /* Supervisor Trap Setup */
192426f0348SMichael Clark #define CSR_SSTATUS         0x100
193426f0348SMichael Clark #define CSR_SIE             0x104
194426f0348SMichael Clark #define CSR_STVEC           0x105
195426f0348SMichael Clark #define CSR_SCOUNTEREN      0x106
196426f0348SMichael Clark 
19729a9ec9bSAtish Patra /* Supervisor Configuration CSRs */
19829a9ec9bSAtish Patra #define CSR_SENVCFG         0x10A
19929a9ec9bSAtish Patra 
200426f0348SMichael Clark /* Supervisor Trap Handling */
201426f0348SMichael Clark #define CSR_SSCRATCH        0x140
202426f0348SMichael Clark #define CSR_SEPC            0x141
203426f0348SMichael Clark #define CSR_SCAUSE          0x142
2048e73df6aSJim Wilson #define CSR_STVAL           0x143
205426f0348SMichael Clark #define CSR_SIP             0x144
206426f0348SMichael Clark 
20743888c2fSAtish Patra /* Sstc supervisor CSRs */
20843888c2fSAtish Patra #define CSR_STIMECMP        0x14D
20943888c2fSAtish Patra #define CSR_STIMECMPH       0x15D
21043888c2fSAtish Patra 
211426f0348SMichael Clark /* Supervisor Protection and Translation */
212426f0348SMichael Clark #define CSR_SPTBR           0x180
213426f0348SMichael Clark #define CSR_SATP            0x180
214426f0348SMichael Clark 
215aa7508bbSAnup Patel /* Supervisor-Level Window to Indirectly Accessed Registers (AIA) */
216aa7508bbSAnup Patel #define CSR_SISELECT        0x150
217aa7508bbSAnup Patel #define CSR_SIREG           0x151
218aa7508bbSAnup Patel 
219aa7508bbSAnup Patel /* Supervisor-Level Interrupts (AIA) */
220aa7508bbSAnup Patel #define CSR_STOPEI          0x15c
221df01af33SAnup Patel #define CSR_STOPI           0xdb0
222aa7508bbSAnup Patel 
223aa7508bbSAnup Patel /* Supervisor-Level High-Half CSRs (AIA) */
224aa7508bbSAnup Patel #define CSR_SIEH            0x114
225aa7508bbSAnup Patel #define CSR_SIPH            0x154
226aa7508bbSAnup Patel 
2277f8dcfebSAlistair Francis /* Hpervisor CSRs */
2287f8dcfebSAlistair Francis #define CSR_HSTATUS         0x600
2297f8dcfebSAlistair Francis #define CSR_HEDELEG         0x602
2307f8dcfebSAlistair Francis #define CSR_HIDELEG         0x603
231bd023ce3SAlistair Francis #define CSR_HIE             0x604
232bd023ce3SAlistair Francis #define CSR_HCOUNTEREN      0x606
23383028098SAlistair Francis #define CSR_HGEIE           0x607
234bd023ce3SAlistair Francis #define CSR_HTVAL           0x643
23583028098SAlistair Francis #define CSR_HVIP            0x645
236bd023ce3SAlistair Francis #define CSR_HIP             0x644
237bd023ce3SAlistair Francis #define CSR_HTINST          0x64A
23883028098SAlistair Francis #define CSR_HGEIP           0xE12
2397f8dcfebSAlistair Francis #define CSR_HGATP           0x680
240bd023ce3SAlistair Francis #define CSR_HTIMEDELTA      0x605
241bd023ce3SAlistair Francis #define CSR_HTIMEDELTAH     0x615
2427f8dcfebSAlistair Francis 
24329a9ec9bSAtish Patra /* Hypervisor Configuration CSRs */
24429a9ec9bSAtish Patra #define CSR_HENVCFG         0x60A
24529a9ec9bSAtish Patra #define CSR_HENVCFGH        0x61A
24629a9ec9bSAtish Patra 
247bd023ce3SAlistair Francis /* Virtual CSRs */
248bd023ce3SAlistair Francis #define CSR_VSSTATUS        0x200
249bd023ce3SAlistair Francis #define CSR_VSIE            0x204
250bd023ce3SAlistair Francis #define CSR_VSTVEC          0x205
251bd023ce3SAlistair Francis #define CSR_VSSCRATCH       0x240
252bd023ce3SAlistair Francis #define CSR_VSEPC           0x241
253bd023ce3SAlistair Francis #define CSR_VSCAUSE         0x242
254bd023ce3SAlistair Francis #define CSR_VSTVAL          0x243
255bd023ce3SAlistair Francis #define CSR_VSIP            0x244
256bd023ce3SAlistair Francis #define CSR_VSATP           0x280
257bd023ce3SAlistair Francis 
2583ec0fe18SAtish Patra /* Sstc virtual CSRs */
2593ec0fe18SAtish Patra #define CSR_VSTIMECMP       0x24D
2603ec0fe18SAtish Patra #define CSR_VSTIMECMPH      0x25D
2613ec0fe18SAtish Patra 
262bd023ce3SAlistair Francis #define CSR_MTINST          0x34a
263bd023ce3SAlistair Francis #define CSR_MTVAL2          0x34b
264bd023ce3SAlistair Francis 
265aa7508bbSAnup Patel /* Virtual Interrupts and Interrupt Priorities (H-extension with AIA) */
266aa7508bbSAnup Patel #define CSR_HVIEN           0x608
267aa7508bbSAnup Patel #define CSR_HVICTL          0x609
268aa7508bbSAnup Patel #define CSR_HVIPRIO1        0x646
269aa7508bbSAnup Patel #define CSR_HVIPRIO2        0x647
270aa7508bbSAnup Patel 
271aa7508bbSAnup Patel /* VS-Level Window to Indirectly Accessed Registers (H-extension with AIA) */
272aa7508bbSAnup Patel #define CSR_VSISELECT       0x250
273aa7508bbSAnup Patel #define CSR_VSIREG          0x251
274aa7508bbSAnup Patel 
275aa7508bbSAnup Patel /* VS-Level Interrupts (H-extension with AIA) */
276aa7508bbSAnup Patel #define CSR_VSTOPEI         0x25c
277df01af33SAnup Patel #define CSR_VSTOPI          0xeb0
278aa7508bbSAnup Patel 
279aa7508bbSAnup Patel /* Hypervisor and VS-Level High-Half CSRs (H-extension with AIA) */
280aa7508bbSAnup Patel #define CSR_HIDELEGH        0x613
281aa7508bbSAnup Patel #define CSR_HVIENH          0x618
282aa7508bbSAnup Patel #define CSR_HVIPH           0x655
283aa7508bbSAnup Patel #define CSR_HVIPRIO1H       0x656
284aa7508bbSAnup Patel #define CSR_HVIPRIO2H       0x657
285aa7508bbSAnup Patel #define CSR_VSIEH           0x214
286aa7508bbSAnup Patel #define CSR_VSIPH           0x254
287aa7508bbSAnup Patel 
28829a9ec9bSAtish Patra /* Machine Configuration CSRs */
28929a9ec9bSAtish Patra #define CSR_MENVCFG         0x30A
29029a9ec9bSAtish Patra #define CSR_MENVCFGH        0x31A
29129a9ec9bSAtish Patra 
292db9f1dacSHou Weiying /* Enhanced Physical Memory Protection (ePMP) */
293a44da25aSAlistair Francis #define CSR_MSECCFG         0x747
294a44da25aSAlistair Francis #define CSR_MSECCFGH        0x757
295426f0348SMichael Clark /* Physical Memory Protection */
296426f0348SMichael Clark #define CSR_PMPCFG0         0x3a0
297426f0348SMichael Clark #define CSR_PMPCFG1         0x3a1
298426f0348SMichael Clark #define CSR_PMPCFG2         0x3a2
299426f0348SMichael Clark #define CSR_PMPCFG3         0x3a3
300426f0348SMichael Clark #define CSR_PMPADDR0        0x3b0
301426f0348SMichael Clark #define CSR_PMPADDR1        0x3b1
302426f0348SMichael Clark #define CSR_PMPADDR2        0x3b2
303426f0348SMichael Clark #define CSR_PMPADDR3        0x3b3
304426f0348SMichael Clark #define CSR_PMPADDR4        0x3b4
305426f0348SMichael Clark #define CSR_PMPADDR5        0x3b5
306426f0348SMichael Clark #define CSR_PMPADDR6        0x3b6
307426f0348SMichael Clark #define CSR_PMPADDR7        0x3b7
308426f0348SMichael Clark #define CSR_PMPADDR8        0x3b8
309426f0348SMichael Clark #define CSR_PMPADDR9        0x3b9
310426f0348SMichael Clark #define CSR_PMPADDR10       0x3ba
311426f0348SMichael Clark #define CSR_PMPADDR11       0x3bb
312426f0348SMichael Clark #define CSR_PMPADDR12       0x3bc
313426f0348SMichael Clark #define CSR_PMPADDR13       0x3bd
314426f0348SMichael Clark #define CSR_PMPADDR14       0x3be
315426f0348SMichael Clark #define CSR_PMPADDR15       0x3bf
316426f0348SMichael Clark 
317426f0348SMichael Clark /* Debug/Trace Registers (shared with Debug Mode) */
318426f0348SMichael Clark #define CSR_TSELECT         0x7a0
319426f0348SMichael Clark #define CSR_TDATA1          0x7a1
320426f0348SMichael Clark #define CSR_TDATA2          0x7a2
321426f0348SMichael Clark #define CSR_TDATA3          0x7a3
322*31b9798dSFrank Chang #define CSR_TINFO           0x7a4
323426f0348SMichael Clark 
324426f0348SMichael Clark /* Debug Mode Registers */
325426f0348SMichael Clark #define CSR_DCSR            0x7b0
326426f0348SMichael Clark #define CSR_DPC             0x7b1
327426f0348SMichael Clark #define CSR_DSCRATCH        0x7b2
328426f0348SMichael Clark 
329426f0348SMichael Clark /* Performance Counters */
330426f0348SMichael Clark #define CSR_MHPMCOUNTER3    0xb03
331426f0348SMichael Clark #define CSR_MHPMCOUNTER4    0xb04
332426f0348SMichael Clark #define CSR_MHPMCOUNTER5    0xb05
333426f0348SMichael Clark #define CSR_MHPMCOUNTER6    0xb06
334426f0348SMichael Clark #define CSR_MHPMCOUNTER7    0xb07
335426f0348SMichael Clark #define CSR_MHPMCOUNTER8    0xb08
336426f0348SMichael Clark #define CSR_MHPMCOUNTER9    0xb09
337426f0348SMichael Clark #define CSR_MHPMCOUNTER10   0xb0a
338426f0348SMichael Clark #define CSR_MHPMCOUNTER11   0xb0b
339426f0348SMichael Clark #define CSR_MHPMCOUNTER12   0xb0c
340426f0348SMichael Clark #define CSR_MHPMCOUNTER13   0xb0d
341426f0348SMichael Clark #define CSR_MHPMCOUNTER14   0xb0e
342426f0348SMichael Clark #define CSR_MHPMCOUNTER15   0xb0f
343426f0348SMichael Clark #define CSR_MHPMCOUNTER16   0xb10
344426f0348SMichael Clark #define CSR_MHPMCOUNTER17   0xb11
345426f0348SMichael Clark #define CSR_MHPMCOUNTER18   0xb12
346426f0348SMichael Clark #define CSR_MHPMCOUNTER19   0xb13
347426f0348SMichael Clark #define CSR_MHPMCOUNTER20   0xb14
348426f0348SMichael Clark #define CSR_MHPMCOUNTER21   0xb15
349426f0348SMichael Clark #define CSR_MHPMCOUNTER22   0xb16
350426f0348SMichael Clark #define CSR_MHPMCOUNTER23   0xb17
351426f0348SMichael Clark #define CSR_MHPMCOUNTER24   0xb18
352426f0348SMichael Clark #define CSR_MHPMCOUNTER25   0xb19
353426f0348SMichael Clark #define CSR_MHPMCOUNTER26   0xb1a
354426f0348SMichael Clark #define CSR_MHPMCOUNTER27   0xb1b
355426f0348SMichael Clark #define CSR_MHPMCOUNTER28   0xb1c
356426f0348SMichael Clark #define CSR_MHPMCOUNTER29   0xb1d
357426f0348SMichael Clark #define CSR_MHPMCOUNTER30   0xb1e
358426f0348SMichael Clark #define CSR_MHPMCOUNTER31   0xb1f
359b1675eebSAtish Patra 
360b1675eebSAtish Patra /* Machine counter-inhibit register */
361b1675eebSAtish Patra #define CSR_MCOUNTINHIBIT   0x320
362b1675eebSAtish Patra 
363426f0348SMichael Clark #define CSR_MHPMEVENT3      0x323
364426f0348SMichael Clark #define CSR_MHPMEVENT4      0x324
365426f0348SMichael Clark #define CSR_MHPMEVENT5      0x325
366426f0348SMichael Clark #define CSR_MHPMEVENT6      0x326
367426f0348SMichael Clark #define CSR_MHPMEVENT7      0x327
368426f0348SMichael Clark #define CSR_MHPMEVENT8      0x328
369426f0348SMichael Clark #define CSR_MHPMEVENT9      0x329
370426f0348SMichael Clark #define CSR_MHPMEVENT10     0x32a
371426f0348SMichael Clark #define CSR_MHPMEVENT11     0x32b
372426f0348SMichael Clark #define CSR_MHPMEVENT12     0x32c
373426f0348SMichael Clark #define CSR_MHPMEVENT13     0x32d
374426f0348SMichael Clark #define CSR_MHPMEVENT14     0x32e
375426f0348SMichael Clark #define CSR_MHPMEVENT15     0x32f
376426f0348SMichael Clark #define CSR_MHPMEVENT16     0x330
377426f0348SMichael Clark #define CSR_MHPMEVENT17     0x331
378426f0348SMichael Clark #define CSR_MHPMEVENT18     0x332
379426f0348SMichael Clark #define CSR_MHPMEVENT19     0x333
380426f0348SMichael Clark #define CSR_MHPMEVENT20     0x334
381426f0348SMichael Clark #define CSR_MHPMEVENT21     0x335
382426f0348SMichael Clark #define CSR_MHPMEVENT22     0x336
383426f0348SMichael Clark #define CSR_MHPMEVENT23     0x337
384426f0348SMichael Clark #define CSR_MHPMEVENT24     0x338
385426f0348SMichael Clark #define CSR_MHPMEVENT25     0x339
386426f0348SMichael Clark #define CSR_MHPMEVENT26     0x33a
387426f0348SMichael Clark #define CSR_MHPMEVENT27     0x33b
388426f0348SMichael Clark #define CSR_MHPMEVENT28     0x33c
389426f0348SMichael Clark #define CSR_MHPMEVENT29     0x33d
390426f0348SMichael Clark #define CSR_MHPMEVENT30     0x33e
391426f0348SMichael Clark #define CSR_MHPMEVENT31     0x33f
39214664483SAtish Patra 
39314664483SAtish Patra #define CSR_MHPMEVENT3H     0x723
39414664483SAtish Patra #define CSR_MHPMEVENT4H     0x724
39514664483SAtish Patra #define CSR_MHPMEVENT5H     0x725
39614664483SAtish Patra #define CSR_MHPMEVENT6H     0x726
39714664483SAtish Patra #define CSR_MHPMEVENT7H     0x727
39814664483SAtish Patra #define CSR_MHPMEVENT8H     0x728
39914664483SAtish Patra #define CSR_MHPMEVENT9H     0x729
40014664483SAtish Patra #define CSR_MHPMEVENT10H    0x72a
40114664483SAtish Patra #define CSR_MHPMEVENT11H    0x72b
40214664483SAtish Patra #define CSR_MHPMEVENT12H    0x72c
40314664483SAtish Patra #define CSR_MHPMEVENT13H    0x72d
40414664483SAtish Patra #define CSR_MHPMEVENT14H    0x72e
40514664483SAtish Patra #define CSR_MHPMEVENT15H    0x72f
40614664483SAtish Patra #define CSR_MHPMEVENT16H    0x730
40714664483SAtish Patra #define CSR_MHPMEVENT17H    0x731
40814664483SAtish Patra #define CSR_MHPMEVENT18H    0x732
40914664483SAtish Patra #define CSR_MHPMEVENT19H    0x733
41014664483SAtish Patra #define CSR_MHPMEVENT20H    0x734
41114664483SAtish Patra #define CSR_MHPMEVENT21H    0x735
41214664483SAtish Patra #define CSR_MHPMEVENT22H    0x736
41314664483SAtish Patra #define CSR_MHPMEVENT23H    0x737
41414664483SAtish Patra #define CSR_MHPMEVENT24H    0x738
41514664483SAtish Patra #define CSR_MHPMEVENT25H    0x739
41614664483SAtish Patra #define CSR_MHPMEVENT26H    0x73a
41714664483SAtish Patra #define CSR_MHPMEVENT27H    0x73b
41814664483SAtish Patra #define CSR_MHPMEVENT28H    0x73c
41914664483SAtish Patra #define CSR_MHPMEVENT29H    0x73d
42014664483SAtish Patra #define CSR_MHPMEVENT30H    0x73e
42114664483SAtish Patra #define CSR_MHPMEVENT31H    0x73f
42214664483SAtish Patra 
423dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER3H   0xb83
424dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER4H   0xb84
425dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER5H   0xb85
426dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER6H   0xb86
427dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER7H   0xb87
428dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER8H   0xb88
429dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER9H   0xb89
430dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER10H  0xb8a
431dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER11H  0xb8b
432dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER12H  0xb8c
433dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER13H  0xb8d
434dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER14H  0xb8e
435dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER15H  0xb8f
436dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER16H  0xb90
437dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER17H  0xb91
438dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER18H  0xb92
439dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER19H  0xb93
440dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER20H  0xb94
441dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER21H  0xb95
442dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER22H  0xb96
443dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER23H  0xb97
444dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER24H  0xb98
445dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER25H  0xb99
446dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER26H  0xb9a
447dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER27H  0xb9b
448dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER28H  0xb9c
449dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER29H  0xb9d
450dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER30H  0xb9e
451dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER31H  0xb9f
452dc5bd18fSMichael Clark 
453138b5c5fSAlexey Baturo /*
454138b5c5fSAlexey Baturo  * User PointerMasking registers
455138b5c5fSAlexey Baturo  * NB: actual CSR numbers might be changed in future
456138b5c5fSAlexey Baturo  */
457138b5c5fSAlexey Baturo #define CSR_UMTE            0x4c0
458138b5c5fSAlexey Baturo #define CSR_UPMMASK         0x4c1
459138b5c5fSAlexey Baturo #define CSR_UPMBASE         0x4c2
460138b5c5fSAlexey Baturo 
461138b5c5fSAlexey Baturo /*
462138b5c5fSAlexey Baturo  * Machine PointerMasking registers
463138b5c5fSAlexey Baturo  * NB: actual CSR numbers might be changed in future
464138b5c5fSAlexey Baturo  */
465138b5c5fSAlexey Baturo #define CSR_MMTE            0x3c0
466138b5c5fSAlexey Baturo #define CSR_MPMMASK         0x3c1
467138b5c5fSAlexey Baturo #define CSR_MPMBASE         0x3c2
468138b5c5fSAlexey Baturo 
469138b5c5fSAlexey Baturo /*
470138b5c5fSAlexey Baturo  * Supervisor PointerMaster registers
471138b5c5fSAlexey Baturo  * NB: actual CSR numbers might be changed in future
472138b5c5fSAlexey Baturo  */
473138b5c5fSAlexey Baturo #define CSR_SMTE            0x1c0
474138b5c5fSAlexey Baturo #define CSR_SPMMASK         0x1c1
475138b5c5fSAlexey Baturo #define CSR_SPMBASE         0x1c2
476138b5c5fSAlexey Baturo 
477138b5c5fSAlexey Baturo /*
478138b5c5fSAlexey Baturo  * Hypervisor PointerMaster registers
479138b5c5fSAlexey Baturo  * NB: actual CSR numbers might be changed in future
480138b5c5fSAlexey Baturo  */
481138b5c5fSAlexey Baturo #define CSR_VSMTE           0x2c0
482138b5c5fSAlexey Baturo #define CSR_VSPMMASK        0x2c1
483138b5c5fSAlexey Baturo #define CSR_VSPMBASE        0x2c2
48414664483SAtish Patra #define CSR_SCOUNTOVF       0xda0
485138b5c5fSAlexey Baturo 
48677442380SWeiwei Li /* Crypto Extension */
48777442380SWeiwei Li #define CSR_SEED            0x015
48877442380SWeiwei Li 
489426f0348SMichael Clark /* mstatus CSR bits */
490dc5bd18fSMichael Clark #define MSTATUS_UIE         0x00000001
491dc5bd18fSMichael Clark #define MSTATUS_SIE         0x00000002
492dc5bd18fSMichael Clark #define MSTATUS_MIE         0x00000008
493dc5bd18fSMichael Clark #define MSTATUS_UPIE        0x00000010
494dc5bd18fSMichael Clark #define MSTATUS_SPIE        0x00000020
49543a96588SYifei Jiang #define MSTATUS_UBE         0x00000040
496dc5bd18fSMichael Clark #define MSTATUS_MPIE        0x00000080
497dc5bd18fSMichael Clark #define MSTATUS_SPP         0x00000100
49861b4b69dSLIU Zhiwei #define MSTATUS_VS          0x00000600
499dc5bd18fSMichael Clark #define MSTATUS_MPP         0x00001800
500dc5bd18fSMichael Clark #define MSTATUS_FS          0x00006000
501dc5bd18fSMichael Clark #define MSTATUS_XS          0x00018000
502dc5bd18fSMichael Clark #define MSTATUS_MPRV        0x00020000
503dc5bd18fSMichael Clark #define MSTATUS_SUM         0x00040000 /* since: priv-1.10 */
504dc5bd18fSMichael Clark #define MSTATUS_MXR         0x00080000
505dc5bd18fSMichael Clark #define MSTATUS_TVM         0x00100000 /* since: priv-1.10 */
50652957745SAlex Richardson #define MSTATUS_TW          0x00200000 /* since: priv-1.10 */
50752957745SAlex Richardson #define MSTATUS_TSR         0x00400000 /* since: priv-1.10 */
5089034e90aSAlistair Francis #define MSTATUS_GVA         0x4000000000ULL
50949aaa3e5SAlistair Francis #define MSTATUS_MPV         0x8000000000ULL
510dc5bd18fSMichael Clark 
511dc5bd18fSMichael Clark #define MSTATUS64_UXL       0x0000000300000000ULL
512dc5bd18fSMichael Clark #define MSTATUS64_SXL       0x0000000C00000000ULL
513dc5bd18fSMichael Clark 
514dc5bd18fSMichael Clark #define MSTATUS32_SD        0x80000000
515dc5bd18fSMichael Clark #define MSTATUS64_SD        0x8000000000000000ULL
516457c360fSFrédéric Pétrot #define MSTATUSH128_SD      0x8000000000000000ULL
517dc5bd18fSMichael Clark 
518f18637cdSMichael Clark #define MISA32_MXL          0xC0000000
519f18637cdSMichael Clark #define MISA64_MXL          0xC000000000000000ULL
520f18637cdSMichael Clark 
52199bc874fSRichard Henderson typedef enum {
52299bc874fSRichard Henderson     MXL_RV32  = 1,
52399bc874fSRichard Henderson     MXL_RV64  = 2,
52499bc874fSRichard Henderson     MXL_RV128 = 3,
52599bc874fSRichard Henderson } RISCVMXL;
526f18637cdSMichael Clark 
527426f0348SMichael Clark /* sstatus CSR bits */
528dc5bd18fSMichael Clark #define SSTATUS_UIE         0x00000001
529dc5bd18fSMichael Clark #define SSTATUS_SIE         0x00000002
530dc5bd18fSMichael Clark #define SSTATUS_UPIE        0x00000010
531dc5bd18fSMichael Clark #define SSTATUS_SPIE        0x00000020
532dc5bd18fSMichael Clark #define SSTATUS_SPP         0x00000100
53389a81e37SLIU Zhiwei #define SSTATUS_VS          0x00000600
534dc5bd18fSMichael Clark #define SSTATUS_FS          0x00006000
535dc5bd18fSMichael Clark #define SSTATUS_XS          0x00018000
536dc5bd18fSMichael Clark #define SSTATUS_SUM         0x00040000 /* since: priv-1.10 */
537dc5bd18fSMichael Clark #define SSTATUS_MXR         0x00080000
538dc5bd18fSMichael Clark 
539457c360fSFrédéric Pétrot #define SSTATUS64_UXL       0x0000000300000000ULL
540457c360fSFrédéric Pétrot 
541dc5bd18fSMichael Clark #define SSTATUS32_SD        0x80000000
542dc5bd18fSMichael Clark #define SSTATUS64_SD        0x8000000000000000ULL
543dc5bd18fSMichael Clark 
544d28b15a4SAlistair Francis /* hstatus CSR bits */
545543ba531SAlistair Francis #define HSTATUS_VSBE         0x00000020
546543ba531SAlistair Francis #define HSTATUS_GVA          0x00000040
547d28b15a4SAlistair Francis #define HSTATUS_SPV          0x00000080
548543ba531SAlistair Francis #define HSTATUS_SPVP         0x00000100
549543ba531SAlistair Francis #define HSTATUS_HU           0x00000200
550543ba531SAlistair Francis #define HSTATUS_VGEIN        0x0003F000
551d28b15a4SAlistair Francis #define HSTATUS_VTVM         0x00100000
552719f0f60SJose Martins #define HSTATUS_VTW          0x00200000
553d28b15a4SAlistair Francis #define HSTATUS_VTSR         0x00400000
554543ba531SAlistair Francis #define HSTATUS_VSXL         0x300000000
555d28b15a4SAlistair Francis 
556d28b15a4SAlistair Francis #define HSTATUS32_WPRI       0xFF8FF87E
557d28b15a4SAlistair Francis #define HSTATUS64_WPRI       0xFFFFFFFFFF8FF87EULL
558d28b15a4SAlistair Francis 
559db70794eSBin Meng #define COUNTEREN_CY         (1 << 0)
560db70794eSBin Meng #define COUNTEREN_TM         (1 << 1)
561db70794eSBin Meng #define COUNTEREN_IR         (1 << 2)
562db70794eSBin Meng #define COUNTEREN_HPM3       (1 << 3)
563e39a8320SAlistair Francis 
564f310df58SLIU Zhiwei /* vsstatus CSR bits */
565f310df58SLIU Zhiwei #define VSSTATUS64_UXL       0x0000000300000000ULL
566f310df58SLIU Zhiwei 
567426f0348SMichael Clark /* Privilege modes */
568dc5bd18fSMichael Clark #define PRV_U 0
569dc5bd18fSMichael Clark #define PRV_S 1
570356d7419SAlistair Francis #define PRV_H 2 /* Reserved */
571dc5bd18fSMichael Clark #define PRV_M 3
572dc5bd18fSMichael Clark 
573ef6bb7b6SAlistair Francis /* Virtulisation Register Fields */
574ef6bb7b6SAlistair Francis #define VIRT_ONOFF          1
575ef6bb7b6SAlistair Francis 
576426f0348SMichael Clark /* RV32 satp CSR field masks */
577dc5bd18fSMichael Clark #define SATP32_MODE         0x80000000
578dc5bd18fSMichael Clark #define SATP32_ASID         0x7fc00000
579dc5bd18fSMichael Clark #define SATP32_PPN          0x003fffff
580dc5bd18fSMichael Clark 
581426f0348SMichael Clark /* RV64 satp CSR field masks */
582dc5bd18fSMichael Clark #define SATP64_MODE         0xF000000000000000ULL
583dc5bd18fSMichael Clark #define SATP64_ASID         0x0FFFF00000000000ULL
584dc5bd18fSMichael Clark #define SATP64_PPN          0x00000FFFFFFFFFFFULL
585dc5bd18fSMichael Clark 
586426f0348SMichael Clark /* VM modes (satp.mode) privileged ISA 1.10 */
587426f0348SMichael Clark #define VM_1_10_MBARE       0
588426f0348SMichael Clark #define VM_1_10_SV32        1
589426f0348SMichael Clark #define VM_1_10_SV39        8
590426f0348SMichael Clark #define VM_1_10_SV48        9
591426f0348SMichael Clark #define VM_1_10_SV57        10
592426f0348SMichael Clark #define VM_1_10_SV64        11
593dc5bd18fSMichael Clark 
594426f0348SMichael Clark /* Page table entry (PTE) fields */
595dc5bd18fSMichael Clark #define PTE_V               0x001 /* Valid */
596dc5bd18fSMichael Clark #define PTE_R               0x002 /* Read */
597dc5bd18fSMichael Clark #define PTE_W               0x004 /* Write */
598dc5bd18fSMichael Clark #define PTE_X               0x008 /* Execute */
599dc5bd18fSMichael Clark #define PTE_U               0x010 /* User */
600dc5bd18fSMichael Clark #define PTE_G               0x020 /* Global */
601dc5bd18fSMichael Clark #define PTE_A               0x040 /* Accessed */
602dc5bd18fSMichael Clark #define PTE_D               0x080 /* Dirty */
603dc5bd18fSMichael Clark #define PTE_SOFT            0x300 /* Reserved for Software */
604bbce8ba8SWeiwei Li #define PTE_PBMT            0x6000000000000000ULL /* Page-based memory types */
6052bacb224SWeiwei Li #define PTE_N               0x8000000000000000ULL /* NAPOT translation */
606bbce8ba8SWeiwei Li #define PTE_ATTR            (PTE_N | PTE_PBMT) /* All attributes bits */
607dc5bd18fSMichael Clark 
608426f0348SMichael Clark /* Page table PPN shift amount */
609dc5bd18fSMichael Clark #define PTE_PPN_SHIFT       10
610426f0348SMichael Clark 
61105e6ca5eSGuo Ren /* Page table PPN mask */
61205e6ca5eSGuo Ren #define PTE_PPN_MASK        0x3FFFFFFFFFFC00ULL
61305e6ca5eSGuo Ren 
614426f0348SMichael Clark /* Leaf page shift amount */
615426f0348SMichael Clark #define PGSHIFT             12
616426f0348SMichael Clark 
617426f0348SMichael Clark /* Default Reset Vector adress */
618426f0348SMichael Clark #define DEFAULT_RSTVEC      0x1000
619426f0348SMichael Clark 
620426f0348SMichael Clark /* Exception causes */
621330d2ae3SAlistair Francis typedef enum RISCVException {
622330d2ae3SAlistair Francis     RISCV_EXCP_NONE = -1, /* sentinel value */
623330d2ae3SAlistair Francis     RISCV_EXCP_INST_ADDR_MIS = 0x0,
624330d2ae3SAlistair Francis     RISCV_EXCP_INST_ACCESS_FAULT = 0x1,
625330d2ae3SAlistair Francis     RISCV_EXCP_ILLEGAL_INST = 0x2,
626330d2ae3SAlistair Francis     RISCV_EXCP_BREAKPOINT = 0x3,
627330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_ADDR_MIS = 0x4,
628330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_ACCESS_FAULT = 0x5,
629330d2ae3SAlistair Francis     RISCV_EXCP_STORE_AMO_ADDR_MIS = 0x6,
630330d2ae3SAlistair Francis     RISCV_EXCP_STORE_AMO_ACCESS_FAULT = 0x7,
631330d2ae3SAlistair Francis     RISCV_EXCP_U_ECALL = 0x8,
632330d2ae3SAlistair Francis     RISCV_EXCP_S_ECALL = 0x9,
633330d2ae3SAlistair Francis     RISCV_EXCP_VS_ECALL = 0xa,
634330d2ae3SAlistair Francis     RISCV_EXCP_M_ECALL = 0xb,
635330d2ae3SAlistair Francis     RISCV_EXCP_INST_PAGE_FAULT = 0xc, /* since: priv-1.10.0 */
636330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_PAGE_FAULT = 0xd, /* since: priv-1.10.0 */
637330d2ae3SAlistair Francis     RISCV_EXCP_STORE_PAGE_FAULT = 0xf, /* since: priv-1.10.0 */
638330d2ae3SAlistair Francis     RISCV_EXCP_SEMIHOST = 0x10,
639330d2ae3SAlistair Francis     RISCV_EXCP_INST_GUEST_PAGE_FAULT = 0x14,
640330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_GUEST_ACCESS_FAULT = 0x15,
641330d2ae3SAlistair Francis     RISCV_EXCP_VIRT_INSTRUCTION_FAULT = 0x16,
642330d2ae3SAlistair Francis     RISCV_EXCP_STORE_GUEST_AMO_ACCESS_FAULT = 0x17,
643330d2ae3SAlistair Francis } RISCVException;
644426f0348SMichael Clark 
645426f0348SMichael Clark #define RISCV_EXCP_INT_FLAG                0x80000000
646426f0348SMichael Clark #define RISCV_EXCP_INT_MASK                0x7fffffff
647426f0348SMichael Clark 
648426f0348SMichael Clark /* Interrupt causes */
649426f0348SMichael Clark #define IRQ_U_SOFT                         0
650426f0348SMichael Clark #define IRQ_S_SOFT                         1
651205377f8SAlistair Francis #define IRQ_VS_SOFT                        2
652426f0348SMichael Clark #define IRQ_M_SOFT                         3
653426f0348SMichael Clark #define IRQ_U_TIMER                        4
654426f0348SMichael Clark #define IRQ_S_TIMER                        5
655205377f8SAlistair Francis #define IRQ_VS_TIMER                       6
656426f0348SMichael Clark #define IRQ_M_TIMER                        7
657426f0348SMichael Clark #define IRQ_U_EXT                          8
658426f0348SMichael Clark #define IRQ_S_EXT                          9
659205377f8SAlistair Francis #define IRQ_VS_EXT                         10
660426f0348SMichael Clark #define IRQ_M_EXT                          11
661881df35dSAnup Patel #define IRQ_S_GEXT                         12
66214664483SAtish Patra #define IRQ_PMU_OVF                        13
663881df35dSAnup Patel #define IRQ_LOCAL_MAX                      16
664cd032fe7SAnup Patel #define IRQ_LOCAL_GUEST_MAX                (TARGET_LONG_BITS - 1)
665426f0348SMichael Clark 
666426f0348SMichael Clark /* mip masks */
667426f0348SMichael Clark #define MIP_USIP                           (1 << IRQ_U_SOFT)
668426f0348SMichael Clark #define MIP_SSIP                           (1 << IRQ_S_SOFT)
669205377f8SAlistair Francis #define MIP_VSSIP                          (1 << IRQ_VS_SOFT)
670426f0348SMichael Clark #define MIP_MSIP                           (1 << IRQ_M_SOFT)
671426f0348SMichael Clark #define MIP_UTIP                           (1 << IRQ_U_TIMER)
672426f0348SMichael Clark #define MIP_STIP                           (1 << IRQ_S_TIMER)
673205377f8SAlistair Francis #define MIP_VSTIP                          (1 << IRQ_VS_TIMER)
674426f0348SMichael Clark #define MIP_MTIP                           (1 << IRQ_M_TIMER)
675426f0348SMichael Clark #define MIP_UEIP                           (1 << IRQ_U_EXT)
676426f0348SMichael Clark #define MIP_SEIP                           (1 << IRQ_S_EXT)
677205377f8SAlistair Francis #define MIP_VSEIP                          (1 << IRQ_VS_EXT)
678426f0348SMichael Clark #define MIP_MEIP                           (1 << IRQ_M_EXT)
679881df35dSAnup Patel #define MIP_SGEIP                          (1 << IRQ_S_GEXT)
68014664483SAtish Patra #define MIP_LCOFIP                         (1 << IRQ_PMU_OVF)
681426f0348SMichael Clark 
682426f0348SMichael Clark /* sip masks */
683426f0348SMichael Clark #define SIP_SSIP                           MIP_SSIP
684426f0348SMichael Clark #define SIP_STIP                           MIP_STIP
685426f0348SMichael Clark #define SIP_SEIP                           MIP_SEIP
68614664483SAtish Patra #define SIP_LCOFIP                         MIP_LCOFIP
687f91005e1SMarkus Armbruster 
68866e594f2SAlistair Francis /* MIE masks */
68966e594f2SAlistair Francis #define MIE_SEIE                           (1 << IRQ_S_EXT)
69066e594f2SAlistair Francis #define MIE_UEIE                           (1 << IRQ_U_EXT)
69166e594f2SAlistair Francis #define MIE_STIE                           (1 << IRQ_S_TIMER)
69266e594f2SAlistair Francis #define MIE_UTIE                           (1 << IRQ_U_TIMER)
69366e594f2SAlistair Francis #define MIE_SSIE                           (1 << IRQ_S_SOFT)
69466e594f2SAlistair Francis #define MIE_USIE                           (1 << IRQ_U_SOFT)
695138b5c5fSAlexey Baturo 
696138b5c5fSAlexey Baturo /* General PointerMasking CSR bits*/
697138b5c5fSAlexey Baturo #define PM_ENABLE       0x00000001ULL
698138b5c5fSAlexey Baturo #define PM_CURRENT      0x00000002ULL
699138b5c5fSAlexey Baturo #define PM_INSN         0x00000004ULL
700138b5c5fSAlexey Baturo #define PM_XS_MASK      0x00000003ULL
701138b5c5fSAlexey Baturo 
702138b5c5fSAlexey Baturo /* PointerMasking XS bits values */
703138b5c5fSAlexey Baturo #define PM_EXT_DISABLE  0x00000000ULL
704138b5c5fSAlexey Baturo #define PM_EXT_INITIAL  0x00000001ULL
705138b5c5fSAlexey Baturo #define PM_EXT_CLEAN    0x00000002ULL
706138b5c5fSAlexey Baturo #define PM_EXT_DIRTY    0x00000003ULL
707138b5c5fSAlexey Baturo 
70829a9ec9bSAtish Patra /* Execution enviornment configuration bits */
70929a9ec9bSAtish Patra #define MENVCFG_FIOM                       BIT(0)
71029a9ec9bSAtish Patra #define MENVCFG_CBIE                       (3UL << 4)
71129a9ec9bSAtish Patra #define MENVCFG_CBCFE                      BIT(6)
71229a9ec9bSAtish Patra #define MENVCFG_CBZE                       BIT(7)
71329a9ec9bSAtish Patra #define MENVCFG_PBMTE                      (1ULL << 62)
71429a9ec9bSAtish Patra #define MENVCFG_STCE                       (1ULL << 63)
71529a9ec9bSAtish Patra 
71629a9ec9bSAtish Patra /* For RV32 */
71729a9ec9bSAtish Patra #define MENVCFGH_PBMTE                     BIT(30)
71829a9ec9bSAtish Patra #define MENVCFGH_STCE                      BIT(31)
71929a9ec9bSAtish Patra 
72029a9ec9bSAtish Patra #define SENVCFG_FIOM                       MENVCFG_FIOM
72129a9ec9bSAtish Patra #define SENVCFG_CBIE                       MENVCFG_CBIE
72229a9ec9bSAtish Patra #define SENVCFG_CBCFE                      MENVCFG_CBCFE
72329a9ec9bSAtish Patra #define SENVCFG_CBZE                       MENVCFG_CBZE
72429a9ec9bSAtish Patra 
72529a9ec9bSAtish Patra #define HENVCFG_FIOM                       MENVCFG_FIOM
72629a9ec9bSAtish Patra #define HENVCFG_CBIE                       MENVCFG_CBIE
72729a9ec9bSAtish Patra #define HENVCFG_CBCFE                      MENVCFG_CBCFE
72829a9ec9bSAtish Patra #define HENVCFG_CBZE                       MENVCFG_CBZE
72929a9ec9bSAtish Patra #define HENVCFG_PBMTE                      MENVCFG_PBMTE
73029a9ec9bSAtish Patra #define HENVCFG_STCE                       MENVCFG_STCE
73129a9ec9bSAtish Patra 
73229a9ec9bSAtish Patra /* For RV32 */
73329a9ec9bSAtish Patra #define HENVCFGH_PBMTE                      MENVCFGH_PBMTE
73429a9ec9bSAtish Patra #define HENVCFGH_STCE                       MENVCFGH_STCE
73529a9ec9bSAtish Patra 
736138b5c5fSAlexey Baturo /* Offsets for every pair of control bits per each priv level */
737138b5c5fSAlexey Baturo #define XS_OFFSET    0ULL
738138b5c5fSAlexey Baturo #define U_OFFSET     2ULL
739138b5c5fSAlexey Baturo #define S_OFFSET     5ULL
740138b5c5fSAlexey Baturo #define M_OFFSET     8ULL
741138b5c5fSAlexey Baturo 
742138b5c5fSAlexey Baturo #define PM_XS_BITS   (PM_XS_MASK << XS_OFFSET)
743138b5c5fSAlexey Baturo #define U_PM_ENABLE  (PM_ENABLE  << U_OFFSET)
744138b5c5fSAlexey Baturo #define U_PM_CURRENT (PM_CURRENT << U_OFFSET)
745138b5c5fSAlexey Baturo #define U_PM_INSN    (PM_INSN    << U_OFFSET)
746138b5c5fSAlexey Baturo #define S_PM_ENABLE  (PM_ENABLE  << S_OFFSET)
747138b5c5fSAlexey Baturo #define S_PM_CURRENT (PM_CURRENT << S_OFFSET)
748138b5c5fSAlexey Baturo #define S_PM_INSN    (PM_INSN    << S_OFFSET)
749138b5c5fSAlexey Baturo #define M_PM_ENABLE  (PM_ENABLE  << M_OFFSET)
750138b5c5fSAlexey Baturo #define M_PM_CURRENT (PM_CURRENT << M_OFFSET)
751138b5c5fSAlexey Baturo #define M_PM_INSN    (PM_INSN    << M_OFFSET)
752138b5c5fSAlexey Baturo 
753138b5c5fSAlexey Baturo /* mmte CSR bits */
754138b5c5fSAlexey Baturo #define MMTE_PM_XS_BITS     PM_XS_BITS
755138b5c5fSAlexey Baturo #define MMTE_U_PM_ENABLE    U_PM_ENABLE
756138b5c5fSAlexey Baturo #define MMTE_U_PM_CURRENT   U_PM_CURRENT
757138b5c5fSAlexey Baturo #define MMTE_U_PM_INSN      U_PM_INSN
758138b5c5fSAlexey Baturo #define MMTE_S_PM_ENABLE    S_PM_ENABLE
759138b5c5fSAlexey Baturo #define MMTE_S_PM_CURRENT   S_PM_CURRENT
760138b5c5fSAlexey Baturo #define MMTE_S_PM_INSN      S_PM_INSN
761138b5c5fSAlexey Baturo #define MMTE_M_PM_ENABLE    M_PM_ENABLE
762138b5c5fSAlexey Baturo #define MMTE_M_PM_CURRENT   M_PM_CURRENT
763138b5c5fSAlexey Baturo #define MMTE_M_PM_INSN      M_PM_INSN
764138b5c5fSAlexey Baturo #define MMTE_MASK    (MMTE_U_PM_ENABLE | MMTE_U_PM_CURRENT | MMTE_U_PM_INSN | \
765138b5c5fSAlexey Baturo                       MMTE_S_PM_ENABLE | MMTE_S_PM_CURRENT | MMTE_S_PM_INSN | \
766138b5c5fSAlexey Baturo                       MMTE_M_PM_ENABLE | MMTE_M_PM_CURRENT | MMTE_M_PM_INSN | \
767138b5c5fSAlexey Baturo                       MMTE_PM_XS_BITS)
768138b5c5fSAlexey Baturo 
769138b5c5fSAlexey Baturo /* (v)smte CSR bits */
770138b5c5fSAlexey Baturo #define SMTE_PM_XS_BITS     PM_XS_BITS
771138b5c5fSAlexey Baturo #define SMTE_U_PM_ENABLE    U_PM_ENABLE
772138b5c5fSAlexey Baturo #define SMTE_U_PM_CURRENT   U_PM_CURRENT
773138b5c5fSAlexey Baturo #define SMTE_U_PM_INSN      U_PM_INSN
774138b5c5fSAlexey Baturo #define SMTE_S_PM_ENABLE    S_PM_ENABLE
775138b5c5fSAlexey Baturo #define SMTE_S_PM_CURRENT   S_PM_CURRENT
776138b5c5fSAlexey Baturo #define SMTE_S_PM_INSN      S_PM_INSN
777138b5c5fSAlexey Baturo #define SMTE_MASK    (SMTE_U_PM_ENABLE | SMTE_U_PM_CURRENT | SMTE_U_PM_INSN | \
778138b5c5fSAlexey Baturo                       SMTE_S_PM_ENABLE | SMTE_S_PM_CURRENT | SMTE_S_PM_INSN | \
779138b5c5fSAlexey Baturo                       SMTE_PM_XS_BITS)
780138b5c5fSAlexey Baturo 
781138b5c5fSAlexey Baturo /* umte CSR bits */
782138b5c5fSAlexey Baturo #define UMTE_U_PM_ENABLE    U_PM_ENABLE
783138b5c5fSAlexey Baturo #define UMTE_U_PM_CURRENT   U_PM_CURRENT
784138b5c5fSAlexey Baturo #define UMTE_U_PM_INSN      U_PM_INSN
785138b5c5fSAlexey Baturo #define UMTE_MASK     (UMTE_U_PM_ENABLE | MMTE_U_PM_CURRENT | UMTE_U_PM_INSN)
786138b5c5fSAlexey Baturo 
787aa7508bbSAnup Patel /* MISELECT, SISELECT, and VSISELECT bits (AIA) */
788aa7508bbSAnup Patel #define ISELECT_IPRIO0                     0x30
789aa7508bbSAnup Patel #define ISELECT_IPRIO15                    0x3f
790aa7508bbSAnup Patel #define ISELECT_IMSIC_EIDELIVERY           0x70
791aa7508bbSAnup Patel #define ISELECT_IMSIC_EITHRESHOLD          0x72
792aa7508bbSAnup Patel #define ISELECT_IMSIC_EIP0                 0x80
793aa7508bbSAnup Patel #define ISELECT_IMSIC_EIP63                0xbf
794aa7508bbSAnup Patel #define ISELECT_IMSIC_EIE0                 0xc0
795aa7508bbSAnup Patel #define ISELECT_IMSIC_EIE63                0xff
796aa7508bbSAnup Patel #define ISELECT_IMSIC_FIRST                ISELECT_IMSIC_EIDELIVERY
797aa7508bbSAnup Patel #define ISELECT_IMSIC_LAST                 ISELECT_IMSIC_EIE63
798aa7508bbSAnup Patel #define ISELECT_MASK                       0x1ff
799aa7508bbSAnup Patel 
800aa7508bbSAnup Patel /* Dummy [M|S|VS]ISELECT value for emulating [M|S|VS]TOPEI CSRs */
801aa7508bbSAnup Patel #define ISELECT_IMSIC_TOPEI                (ISELECT_MASK + 1)
802aa7508bbSAnup Patel 
803aa7508bbSAnup Patel /* IMSIC bits (AIA) */
804aa7508bbSAnup Patel #define IMSIC_TOPEI_IID_SHIFT              16
805aa7508bbSAnup Patel #define IMSIC_TOPEI_IID_MASK               0x7ff
806aa7508bbSAnup Patel #define IMSIC_TOPEI_IPRIO_MASK             0x7ff
807aa7508bbSAnup Patel #define IMSIC_EIPx_BITS                    32
808aa7508bbSAnup Patel #define IMSIC_EIEx_BITS                    32
809aa7508bbSAnup Patel 
810aa7508bbSAnup Patel /* MTOPI and STOPI bits (AIA) */
811aa7508bbSAnup Patel #define TOPI_IID_SHIFT                     16
812aa7508bbSAnup Patel #define TOPI_IID_MASK                      0xfff
813aa7508bbSAnup Patel #define TOPI_IPRIO_MASK                    0xff
814aa7508bbSAnup Patel 
815aa7508bbSAnup Patel /* Interrupt priority bits (AIA) */
816aa7508bbSAnup Patel #define IPRIO_IRQ_BITS                     8
817aa7508bbSAnup Patel #define IPRIO_MMAXIPRIO                    255
818aa7508bbSAnup Patel #define IPRIO_DEFAULT_UPPER                4
81943577499SAnup Patel #define IPRIO_DEFAULT_MIDDLE               (IPRIO_DEFAULT_UPPER + 12)
820aa7508bbSAnup Patel #define IPRIO_DEFAULT_M                    IPRIO_DEFAULT_MIDDLE
821aa7508bbSAnup Patel #define IPRIO_DEFAULT_S                    (IPRIO_DEFAULT_M + 3)
822aa7508bbSAnup Patel #define IPRIO_DEFAULT_SGEXT                (IPRIO_DEFAULT_S + 3)
823aa7508bbSAnup Patel #define IPRIO_DEFAULT_VS                   (IPRIO_DEFAULT_SGEXT + 1)
824aa7508bbSAnup Patel #define IPRIO_DEFAULT_LOWER                (IPRIO_DEFAULT_VS + 3)
825aa7508bbSAnup Patel 
826aa7508bbSAnup Patel /* HVICTL bits (AIA) */
827aa7508bbSAnup Patel #define HVICTL_VTI                         0x40000000
828aa7508bbSAnup Patel #define HVICTL_IID                         0x0fff0000
829aa7508bbSAnup Patel #define HVICTL_IPRIOM                      0x00000100
830aa7508bbSAnup Patel #define HVICTL_IPRIO                       0x000000ff
831aa7508bbSAnup Patel #define HVICTL_VALID_MASK                  \
832aa7508bbSAnup Patel     (HVICTL_VTI | HVICTL_IID | HVICTL_IPRIOM | HVICTL_IPRIO)
833aa7508bbSAnup Patel 
83477442380SWeiwei Li /* seed CSR bits */
83577442380SWeiwei Li #define SEED_OPST                        (0b11 << 30)
83677442380SWeiwei Li #define SEED_OPST_BIST                   (0b00 << 30)
83777442380SWeiwei Li #define SEED_OPST_WAIT                   (0b01 << 30)
83877442380SWeiwei Li #define SEED_OPST_ES16                   (0b10 << 30)
83977442380SWeiwei Li #define SEED_OPST_DEAD                   (0b11 << 30)
84014664483SAtish Patra /* PMU related bits */
84114664483SAtish Patra #define MIE_LCOFIE                         (1 << IRQ_PMU_OVF)
84214664483SAtish Patra 
84314664483SAtish Patra #define MHPMEVENT_BIT_OF                   BIT_ULL(63)
84414664483SAtish Patra #define MHPMEVENTH_BIT_OF                  BIT(31)
84514664483SAtish Patra #define MHPMEVENT_BIT_MINH                 BIT_ULL(62)
84614664483SAtish Patra #define MHPMEVENTH_BIT_MINH                BIT(30)
84714664483SAtish Patra #define MHPMEVENT_BIT_SINH                 BIT_ULL(61)
84814664483SAtish Patra #define MHPMEVENTH_BIT_SINH                BIT(29)
84914664483SAtish Patra #define MHPMEVENT_BIT_UINH                 BIT_ULL(60)
85014664483SAtish Patra #define MHPMEVENTH_BIT_UINH                BIT(28)
85114664483SAtish Patra #define MHPMEVENT_BIT_VSINH                BIT_ULL(59)
85214664483SAtish Patra #define MHPMEVENTH_BIT_VSINH               BIT(27)
85314664483SAtish Patra #define MHPMEVENT_BIT_VUINH                BIT_ULL(58)
85414664483SAtish Patra #define MHPMEVENTH_BIT_VUINH               BIT(26)
85514664483SAtish Patra 
85614664483SAtish Patra #define MHPMEVENT_SSCOF_MASK               _ULL(0xFFFF000000000000)
85714664483SAtish Patra #define MHPMEVENT_IDX_MASK                 0xFFFFF
85814664483SAtish Patra #define MHPMEVENT_SSCOF_RESVD              16
85914664483SAtish Patra 
860f91005e1SMarkus Armbruster #endif
861