1dc5bd18fSMichael Clark /* RISC-V ISA constants */ 2dc5bd18fSMichael Clark 3f91005e1SMarkus Armbruster #ifndef TARGET_RISCV_CPU_BITS_H 4f91005e1SMarkus Armbruster #define TARGET_RISCV_CPU_BITS_H 5f91005e1SMarkus Armbruster 6dc5bd18fSMichael Clark #define get_field(reg, mask) (((reg) & \ 7284d697cSYifei Jiang (uint64_t)(mask)) / ((mask) & ~((mask) << 1))) 8284d697cSYifei Jiang #define set_field(reg, mask, val) (((reg) & ~(uint64_t)(mask)) | \ 9284d697cSYifei Jiang (((uint64_t)(val) * ((mask) & ~((mask) << 1))) & \ 10284d697cSYifei Jiang (uint64_t)(mask))) 11dc5bd18fSMichael Clark 1242967f40SLIU Zhiwei /* Extension context status mask */ 1342967f40SLIU Zhiwei #define EXT_STATUS_MASK 0x3ULL 1442967f40SLIU Zhiwei 15426f0348SMichael Clark /* Floating point round mode */ 16dc5bd18fSMichael Clark #define FSR_RD_SHIFT 5 17dc5bd18fSMichael Clark #define FSR_RD (0x7 << FSR_RD_SHIFT) 18dc5bd18fSMichael Clark 19426f0348SMichael Clark /* Floating point accrued exception flags */ 20dc5bd18fSMichael Clark #define FPEXC_NX 0x01 21dc5bd18fSMichael Clark #define FPEXC_UF 0x02 22dc5bd18fSMichael Clark #define FPEXC_OF 0x04 23dc5bd18fSMichael Clark #define FPEXC_DZ 0x08 24dc5bd18fSMichael Clark #define FPEXC_NV 0x10 25dc5bd18fSMichael Clark 26426f0348SMichael Clark /* Floating point status register bits */ 27dc5bd18fSMichael Clark #define FSR_AEXC_SHIFT 0 28dc5bd18fSMichael Clark #define FSR_NVA (FPEXC_NV << FSR_AEXC_SHIFT) 29dc5bd18fSMichael Clark #define FSR_OFA (FPEXC_OF << FSR_AEXC_SHIFT) 30dc5bd18fSMichael Clark #define FSR_UFA (FPEXC_UF << FSR_AEXC_SHIFT) 31dc5bd18fSMichael Clark #define FSR_DZA (FPEXC_DZ << FSR_AEXC_SHIFT) 32dc5bd18fSMichael Clark #define FSR_NXA (FPEXC_NX << FSR_AEXC_SHIFT) 33dc5bd18fSMichael Clark #define FSR_AEXC (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA) 34dc5bd18fSMichael Clark 358e3a1f18SLIU Zhiwei /* Vector Fixed-Point round model */ 368e3a1f18SLIU Zhiwei #define FSR_VXRM_SHIFT 9 378e3a1f18SLIU Zhiwei #define FSR_VXRM (0x3 << FSR_VXRM_SHIFT) 388e3a1f18SLIU Zhiwei 398e3a1f18SLIU Zhiwei /* Vector Fixed-Point saturation flag */ 408e3a1f18SLIU Zhiwei #define FSR_VXSAT_SHIFT 8 418e3a1f18SLIU Zhiwei #define FSR_VXSAT (0x1 << FSR_VXSAT_SHIFT) 428e3a1f18SLIU Zhiwei 43426f0348SMichael Clark /* Control and Status Registers */ 44426f0348SMichael Clark 45426f0348SMichael Clark /* User Trap Setup */ 46426f0348SMichael Clark #define CSR_USTATUS 0x000 47426f0348SMichael Clark #define CSR_UIE 0x004 48426f0348SMichael Clark #define CSR_UTVEC 0x005 49426f0348SMichael Clark 50426f0348SMichael Clark /* User Trap Handling */ 51426f0348SMichael Clark #define CSR_USCRATCH 0x040 52426f0348SMichael Clark #define CSR_UEPC 0x041 53426f0348SMichael Clark #define CSR_UCAUSE 0x042 54426f0348SMichael Clark #define CSR_UTVAL 0x043 55426f0348SMichael Clark #define CSR_UIP 0x044 56426f0348SMichael Clark 57426f0348SMichael Clark /* User Floating-Point CSRs */ 58426f0348SMichael Clark #define CSR_FFLAGS 0x001 59426f0348SMichael Clark #define CSR_FRM 0x002 60426f0348SMichael Clark #define CSR_FCSR 0x003 61426f0348SMichael Clark 628e3a1f18SLIU Zhiwei /* User Vector CSRs */ 638e3a1f18SLIU Zhiwei #define CSR_VSTART 0x008 648e3a1f18SLIU Zhiwei #define CSR_VXSAT 0x009 658e3a1f18SLIU Zhiwei #define CSR_VXRM 0x00a 664594fa5aSLIU Zhiwei #define CSR_VCSR 0x00f 678e3a1f18SLIU Zhiwei #define CSR_VL 0xc20 688e3a1f18SLIU Zhiwei #define CSR_VTYPE 0xc21 692e565054SGreentime Hu #define CSR_VLENB 0xc22 708e3a1f18SLIU Zhiwei 714594fa5aSLIU Zhiwei /* VCSR fields */ 724594fa5aSLIU Zhiwei #define VCSR_VXSAT_SHIFT 0 734594fa5aSLIU Zhiwei #define VCSR_VXSAT (0x1 << VCSR_VXSAT_SHIFT) 744594fa5aSLIU Zhiwei #define VCSR_VXRM_SHIFT 1 754594fa5aSLIU Zhiwei #define VCSR_VXRM (0x3 << VCSR_VXRM_SHIFT) 764594fa5aSLIU Zhiwei 77426f0348SMichael Clark /* User Timers and Counters */ 78dc5bd18fSMichael Clark #define CSR_CYCLE 0xc00 79dc5bd18fSMichael Clark #define CSR_TIME 0xc01 80dc5bd18fSMichael Clark #define CSR_INSTRET 0xc02 81dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3 0xc03 82dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4 0xc04 83dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5 0xc05 84dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6 0xc06 85dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7 0xc07 86dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8 0xc08 87dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9 0xc09 88dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10 0xc0a 89dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11 0xc0b 90dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12 0xc0c 91dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13 0xc0d 92dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14 0xc0e 93dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15 0xc0f 94dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16 0xc10 95dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17 0xc11 96dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18 0xc12 97dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19 0xc13 98dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20 0xc14 99dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21 0xc15 100dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22 0xc16 101dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23 0xc17 102dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24 0xc18 103dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25 0xc19 104dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26 0xc1a 105dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27 0xc1b 106dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28 0xc1c 107dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29 0xc1d 108dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30 0xc1e 109dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31 0xc1f 110dc5bd18fSMichael Clark #define CSR_CYCLEH 0xc80 111dc5bd18fSMichael Clark #define CSR_TIMEH 0xc81 112dc5bd18fSMichael Clark #define CSR_INSTRETH 0xc82 113dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3H 0xc83 114dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4H 0xc84 115dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5H 0xc85 116dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6H 0xc86 117dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7H 0xc87 118dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8H 0xc88 119dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9H 0xc89 120dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10H 0xc8a 121dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11H 0xc8b 122dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12H 0xc8c 123dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13H 0xc8d 124dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14H 0xc8e 125dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15H 0xc8f 126dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16H 0xc90 127dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17H 0xc91 128dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18H 0xc92 129dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19H 0xc93 130dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20H 0xc94 131dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21H 0xc95 132dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22H 0xc96 133dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23H 0xc97 134dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24H 0xc98 135dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25H 0xc99 136dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26H 0xc9a 137dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27H 0xc9b 138dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28H 0xc9c 139dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29H 0xc9d 140dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30H 0xc9e 141dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31H 0xc9f 142426f0348SMichael Clark 143426f0348SMichael Clark /* Machine Timers and Counters */ 144426f0348SMichael Clark #define CSR_MCYCLE 0xb00 145426f0348SMichael Clark #define CSR_MINSTRET 0xb02 146dc5bd18fSMichael Clark #define CSR_MCYCLEH 0xb80 147dc5bd18fSMichael Clark #define CSR_MINSTRETH 0xb82 148426f0348SMichael Clark 149426f0348SMichael Clark /* Machine Information Registers */ 150426f0348SMichael Clark #define CSR_MVENDORID 0xf11 151426f0348SMichael Clark #define CSR_MARCHID 0xf12 152426f0348SMichael Clark #define CSR_MIMPID 0xf13 153426f0348SMichael Clark #define CSR_MHARTID 0xf14 1543e6a417cSAtish Patra #define CSR_MCONFIGPTR 0xf15 155426f0348SMichael Clark 156426f0348SMichael Clark /* Machine Trap Setup */ 157426f0348SMichael Clark #define CSR_MSTATUS 0x300 158426f0348SMichael Clark #define CSR_MISA 0x301 159426f0348SMichael Clark #define CSR_MEDELEG 0x302 160426f0348SMichael Clark #define CSR_MIDELEG 0x303 161426f0348SMichael Clark #define CSR_MIE 0x304 162426f0348SMichael Clark #define CSR_MTVEC 0x305 163426f0348SMichael Clark #define CSR_MCOUNTEREN 0x306 164426f0348SMichael Clark 165551fa7e8SAlistair Francis /* 32-bit only */ 166551fa7e8SAlistair Francis #define CSR_MSTATUSH 0x310 167551fa7e8SAlistair Francis 168426f0348SMichael Clark /* Machine Trap Handling */ 169426f0348SMichael Clark #define CSR_MSCRATCH 0x340 170426f0348SMichael Clark #define CSR_MEPC 0x341 171426f0348SMichael Clark #define CSR_MCAUSE 0x342 1728e73df6aSJim Wilson #define CSR_MTVAL 0x343 173426f0348SMichael Clark #define CSR_MIP 0x344 174426f0348SMichael Clark 175aa7508bbSAnup Patel /* Machine-Level Window to Indirectly Accessed Registers (AIA) */ 176aa7508bbSAnup Patel #define CSR_MISELECT 0x350 177aa7508bbSAnup Patel #define CSR_MIREG 0x351 178aa7508bbSAnup Patel 179aa7508bbSAnup Patel /* Machine-Level Interrupts (AIA) */ 180aa7508bbSAnup Patel #define CSR_MTOPEI 0x35c 181df01af33SAnup Patel #define CSR_MTOPI 0xfb0 182aa7508bbSAnup Patel 183aa7508bbSAnup Patel /* Virtual Interrupts for Supervisor Level (AIA) */ 184aa7508bbSAnup Patel #define CSR_MVIEN 0x308 185aa7508bbSAnup Patel #define CSR_MVIP 0x309 186aa7508bbSAnup Patel 187aa7508bbSAnup Patel /* Machine-Level High-Half CSRs (AIA) */ 188aa7508bbSAnup Patel #define CSR_MIDELEGH 0x313 189aa7508bbSAnup Patel #define CSR_MIEH 0x314 190aa7508bbSAnup Patel #define CSR_MVIENH 0x318 191aa7508bbSAnup Patel #define CSR_MVIPH 0x319 192aa7508bbSAnup Patel #define CSR_MIPH 0x354 193aa7508bbSAnup Patel 194426f0348SMichael Clark /* Supervisor Trap Setup */ 195426f0348SMichael Clark #define CSR_SSTATUS 0x100 196426f0348SMichael Clark #define CSR_SIE 0x104 197426f0348SMichael Clark #define CSR_STVEC 0x105 198426f0348SMichael Clark #define CSR_SCOUNTEREN 0x106 199426f0348SMichael Clark 20029a9ec9bSAtish Patra /* Supervisor Configuration CSRs */ 20129a9ec9bSAtish Patra #define CSR_SENVCFG 0x10A 20229a9ec9bSAtish Patra 2033bee0e40SMayuresh Chitale /* Supervisor state CSRs */ 2043bee0e40SMayuresh Chitale #define CSR_SSTATEEN0 0x10C 2053bee0e40SMayuresh Chitale #define CSR_SSTATEEN1 0x10D 2063bee0e40SMayuresh Chitale #define CSR_SSTATEEN2 0x10E 2073bee0e40SMayuresh Chitale #define CSR_SSTATEEN3 0x10F 2083bee0e40SMayuresh Chitale 209426f0348SMichael Clark /* Supervisor Trap Handling */ 210426f0348SMichael Clark #define CSR_SSCRATCH 0x140 211426f0348SMichael Clark #define CSR_SEPC 0x141 212426f0348SMichael Clark #define CSR_SCAUSE 0x142 2138e73df6aSJim Wilson #define CSR_STVAL 0x143 214426f0348SMichael Clark #define CSR_SIP 0x144 215426f0348SMichael Clark 21643888c2fSAtish Patra /* Sstc supervisor CSRs */ 21743888c2fSAtish Patra #define CSR_STIMECMP 0x14D 21843888c2fSAtish Patra #define CSR_STIMECMPH 0x15D 21943888c2fSAtish Patra 220426f0348SMichael Clark /* Supervisor Protection and Translation */ 221426f0348SMichael Clark #define CSR_SPTBR 0x180 222426f0348SMichael Clark #define CSR_SATP 0x180 223426f0348SMichael Clark 224aa7508bbSAnup Patel /* Supervisor-Level Window to Indirectly Accessed Registers (AIA) */ 225aa7508bbSAnup Patel #define CSR_SISELECT 0x150 226aa7508bbSAnup Patel #define CSR_SIREG 0x151 227aa7508bbSAnup Patel 228aa7508bbSAnup Patel /* Supervisor-Level Interrupts (AIA) */ 229aa7508bbSAnup Patel #define CSR_STOPEI 0x15c 230df01af33SAnup Patel #define CSR_STOPI 0xdb0 231aa7508bbSAnup Patel 232aa7508bbSAnup Patel /* Supervisor-Level High-Half CSRs (AIA) */ 233aa7508bbSAnup Patel #define CSR_SIEH 0x114 234aa7508bbSAnup Patel #define CSR_SIPH 0x154 235aa7508bbSAnup Patel 2367f8dcfebSAlistair Francis /* Hpervisor CSRs */ 2377f8dcfebSAlistair Francis #define CSR_HSTATUS 0x600 2387f8dcfebSAlistair Francis #define CSR_HEDELEG 0x602 2397f8dcfebSAlistair Francis #define CSR_HIDELEG 0x603 240bd023ce3SAlistair Francis #define CSR_HIE 0x604 241bd023ce3SAlistair Francis #define CSR_HCOUNTEREN 0x606 24283028098SAlistair Francis #define CSR_HGEIE 0x607 243bd023ce3SAlistair Francis #define CSR_HTVAL 0x643 24483028098SAlistair Francis #define CSR_HVIP 0x645 245bd023ce3SAlistair Francis #define CSR_HIP 0x644 246bd023ce3SAlistair Francis #define CSR_HTINST 0x64A 24783028098SAlistair Francis #define CSR_HGEIP 0xE12 2487f8dcfebSAlistair Francis #define CSR_HGATP 0x680 249bd023ce3SAlistair Francis #define CSR_HTIMEDELTA 0x605 250bd023ce3SAlistair Francis #define CSR_HTIMEDELTAH 0x615 2517f8dcfebSAlistair Francis 25229a9ec9bSAtish Patra /* Hypervisor Configuration CSRs */ 25329a9ec9bSAtish Patra #define CSR_HENVCFG 0x60A 25429a9ec9bSAtish Patra #define CSR_HENVCFGH 0x61A 25529a9ec9bSAtish Patra 2563bee0e40SMayuresh Chitale /* Hypervisor state CSRs */ 2573bee0e40SMayuresh Chitale #define CSR_HSTATEEN0 0x60C 2583bee0e40SMayuresh Chitale #define CSR_HSTATEEN0H 0x61C 2593bee0e40SMayuresh Chitale #define CSR_HSTATEEN1 0x60D 2603bee0e40SMayuresh Chitale #define CSR_HSTATEEN1H 0x61D 2613bee0e40SMayuresh Chitale #define CSR_HSTATEEN2 0x60E 2623bee0e40SMayuresh Chitale #define CSR_HSTATEEN2H 0x61E 2633bee0e40SMayuresh Chitale #define CSR_HSTATEEN3 0x60F 2643bee0e40SMayuresh Chitale #define CSR_HSTATEEN3H 0x61F 2653bee0e40SMayuresh Chitale 266bd023ce3SAlistair Francis /* Virtual CSRs */ 267bd023ce3SAlistair Francis #define CSR_VSSTATUS 0x200 268bd023ce3SAlistair Francis #define CSR_VSIE 0x204 269bd023ce3SAlistair Francis #define CSR_VSTVEC 0x205 270bd023ce3SAlistair Francis #define CSR_VSSCRATCH 0x240 271bd023ce3SAlistair Francis #define CSR_VSEPC 0x241 272bd023ce3SAlistair Francis #define CSR_VSCAUSE 0x242 273bd023ce3SAlistair Francis #define CSR_VSTVAL 0x243 274bd023ce3SAlistair Francis #define CSR_VSIP 0x244 275bd023ce3SAlistair Francis #define CSR_VSATP 0x280 276bd023ce3SAlistair Francis 2773ec0fe18SAtish Patra /* Sstc virtual CSRs */ 2783ec0fe18SAtish Patra #define CSR_VSTIMECMP 0x24D 2793ec0fe18SAtish Patra #define CSR_VSTIMECMPH 0x25D 2803ec0fe18SAtish Patra 281bd023ce3SAlistair Francis #define CSR_MTINST 0x34a 282bd023ce3SAlistair Francis #define CSR_MTVAL2 0x34b 283bd023ce3SAlistair Francis 284aa7508bbSAnup Patel /* Virtual Interrupts and Interrupt Priorities (H-extension with AIA) */ 285aa7508bbSAnup Patel #define CSR_HVIEN 0x608 286aa7508bbSAnup Patel #define CSR_HVICTL 0x609 287aa7508bbSAnup Patel #define CSR_HVIPRIO1 0x646 288aa7508bbSAnup Patel #define CSR_HVIPRIO2 0x647 289aa7508bbSAnup Patel 290aa7508bbSAnup Patel /* VS-Level Window to Indirectly Accessed Registers (H-extension with AIA) */ 291aa7508bbSAnup Patel #define CSR_VSISELECT 0x250 292aa7508bbSAnup Patel #define CSR_VSIREG 0x251 293aa7508bbSAnup Patel 294aa7508bbSAnup Patel /* VS-Level Interrupts (H-extension with AIA) */ 295aa7508bbSAnup Patel #define CSR_VSTOPEI 0x25c 296df01af33SAnup Patel #define CSR_VSTOPI 0xeb0 297aa7508bbSAnup Patel 298aa7508bbSAnup Patel /* Hypervisor and VS-Level High-Half CSRs (H-extension with AIA) */ 299aa7508bbSAnup Patel #define CSR_HIDELEGH 0x613 300aa7508bbSAnup Patel #define CSR_HVIENH 0x618 301aa7508bbSAnup Patel #define CSR_HVIPH 0x655 302aa7508bbSAnup Patel #define CSR_HVIPRIO1H 0x656 303aa7508bbSAnup Patel #define CSR_HVIPRIO2H 0x657 304aa7508bbSAnup Patel #define CSR_VSIEH 0x214 305aa7508bbSAnup Patel #define CSR_VSIPH 0x254 306aa7508bbSAnup Patel 30729a9ec9bSAtish Patra /* Machine Configuration CSRs */ 30829a9ec9bSAtish Patra #define CSR_MENVCFG 0x30A 30929a9ec9bSAtish Patra #define CSR_MENVCFGH 0x31A 31029a9ec9bSAtish Patra 3113bee0e40SMayuresh Chitale /* Machine state CSRs */ 3123bee0e40SMayuresh Chitale #define CSR_MSTATEEN0 0x30C 3133bee0e40SMayuresh Chitale #define CSR_MSTATEEN0H 0x31C 3143bee0e40SMayuresh Chitale #define CSR_MSTATEEN1 0x30D 3153bee0e40SMayuresh Chitale #define CSR_MSTATEEN1H 0x31D 3163bee0e40SMayuresh Chitale #define CSR_MSTATEEN2 0x30E 3173bee0e40SMayuresh Chitale #define CSR_MSTATEEN2H 0x31E 3183bee0e40SMayuresh Chitale #define CSR_MSTATEEN3 0x30F 3193bee0e40SMayuresh Chitale #define CSR_MSTATEEN3H 0x31F 3203bee0e40SMayuresh Chitale 3213bee0e40SMayuresh Chitale /* Common defines for all smstateen */ 3223bee0e40SMayuresh Chitale #define SMSTATEEN_MAX_COUNT 4 3233bee0e40SMayuresh Chitale #define SMSTATEEN0_CS (1ULL << 0) 3243bee0e40SMayuresh Chitale #define SMSTATEEN0_FCSR (1ULL << 1) 325ce3af0bbSWeiwei Li #define SMSTATEEN0_JVT (1ULL << 2) 3263bee0e40SMayuresh Chitale #define SMSTATEEN0_HSCONTXT (1ULL << 57) 3273bee0e40SMayuresh Chitale #define SMSTATEEN0_IMSIC (1ULL << 58) 3283bee0e40SMayuresh Chitale #define SMSTATEEN0_AIA (1ULL << 59) 3293bee0e40SMayuresh Chitale #define SMSTATEEN0_SVSLCT (1ULL << 60) 3303bee0e40SMayuresh Chitale #define SMSTATEEN0_HSENVCFG (1ULL << 62) 3313bee0e40SMayuresh Chitale #define SMSTATEEN_STATEEN (1ULL << 63) 3323bee0e40SMayuresh Chitale 333db9f1dacSHou Weiying /* Enhanced Physical Memory Protection (ePMP) */ 334a44da25aSAlistair Francis #define CSR_MSECCFG 0x747 335a44da25aSAlistair Francis #define CSR_MSECCFGH 0x757 336426f0348SMichael Clark /* Physical Memory Protection */ 337426f0348SMichael Clark #define CSR_PMPCFG0 0x3a0 338426f0348SMichael Clark #define CSR_PMPCFG1 0x3a1 339426f0348SMichael Clark #define CSR_PMPCFG2 0x3a2 340426f0348SMichael Clark #define CSR_PMPCFG3 0x3a3 341426f0348SMichael Clark #define CSR_PMPADDR0 0x3b0 342426f0348SMichael Clark #define CSR_PMPADDR1 0x3b1 343426f0348SMichael Clark #define CSR_PMPADDR2 0x3b2 344426f0348SMichael Clark #define CSR_PMPADDR3 0x3b3 345426f0348SMichael Clark #define CSR_PMPADDR4 0x3b4 346426f0348SMichael Clark #define CSR_PMPADDR5 0x3b5 347426f0348SMichael Clark #define CSR_PMPADDR6 0x3b6 348426f0348SMichael Clark #define CSR_PMPADDR7 0x3b7 349426f0348SMichael Clark #define CSR_PMPADDR8 0x3b8 350426f0348SMichael Clark #define CSR_PMPADDR9 0x3b9 351426f0348SMichael Clark #define CSR_PMPADDR10 0x3ba 352426f0348SMichael Clark #define CSR_PMPADDR11 0x3bb 353426f0348SMichael Clark #define CSR_PMPADDR12 0x3bc 354426f0348SMichael Clark #define CSR_PMPADDR13 0x3bd 355426f0348SMichael Clark #define CSR_PMPADDR14 0x3be 356426f0348SMichael Clark #define CSR_PMPADDR15 0x3bf 357426f0348SMichael Clark 358426f0348SMichael Clark /* Debug/Trace Registers (shared with Debug Mode) */ 359426f0348SMichael Clark #define CSR_TSELECT 0x7a0 360426f0348SMichael Clark #define CSR_TDATA1 0x7a1 361426f0348SMichael Clark #define CSR_TDATA2 0x7a2 362426f0348SMichael Clark #define CSR_TDATA3 0x7a3 36331b9798dSFrank Chang #define CSR_TINFO 0x7a4 364426f0348SMichael Clark 365426f0348SMichael Clark /* Debug Mode Registers */ 366426f0348SMichael Clark #define CSR_DCSR 0x7b0 367426f0348SMichael Clark #define CSR_DPC 0x7b1 368426f0348SMichael Clark #define CSR_DSCRATCH 0x7b2 369426f0348SMichael Clark 370426f0348SMichael Clark /* Performance Counters */ 371426f0348SMichael Clark #define CSR_MHPMCOUNTER3 0xb03 372426f0348SMichael Clark #define CSR_MHPMCOUNTER4 0xb04 373426f0348SMichael Clark #define CSR_MHPMCOUNTER5 0xb05 374426f0348SMichael Clark #define CSR_MHPMCOUNTER6 0xb06 375426f0348SMichael Clark #define CSR_MHPMCOUNTER7 0xb07 376426f0348SMichael Clark #define CSR_MHPMCOUNTER8 0xb08 377426f0348SMichael Clark #define CSR_MHPMCOUNTER9 0xb09 378426f0348SMichael Clark #define CSR_MHPMCOUNTER10 0xb0a 379426f0348SMichael Clark #define CSR_MHPMCOUNTER11 0xb0b 380426f0348SMichael Clark #define CSR_MHPMCOUNTER12 0xb0c 381426f0348SMichael Clark #define CSR_MHPMCOUNTER13 0xb0d 382426f0348SMichael Clark #define CSR_MHPMCOUNTER14 0xb0e 383426f0348SMichael Clark #define CSR_MHPMCOUNTER15 0xb0f 384426f0348SMichael Clark #define CSR_MHPMCOUNTER16 0xb10 385426f0348SMichael Clark #define CSR_MHPMCOUNTER17 0xb11 386426f0348SMichael Clark #define CSR_MHPMCOUNTER18 0xb12 387426f0348SMichael Clark #define CSR_MHPMCOUNTER19 0xb13 388426f0348SMichael Clark #define CSR_MHPMCOUNTER20 0xb14 389426f0348SMichael Clark #define CSR_MHPMCOUNTER21 0xb15 390426f0348SMichael Clark #define CSR_MHPMCOUNTER22 0xb16 391426f0348SMichael Clark #define CSR_MHPMCOUNTER23 0xb17 392426f0348SMichael Clark #define CSR_MHPMCOUNTER24 0xb18 393426f0348SMichael Clark #define CSR_MHPMCOUNTER25 0xb19 394426f0348SMichael Clark #define CSR_MHPMCOUNTER26 0xb1a 395426f0348SMichael Clark #define CSR_MHPMCOUNTER27 0xb1b 396426f0348SMichael Clark #define CSR_MHPMCOUNTER28 0xb1c 397426f0348SMichael Clark #define CSR_MHPMCOUNTER29 0xb1d 398426f0348SMichael Clark #define CSR_MHPMCOUNTER30 0xb1e 399426f0348SMichael Clark #define CSR_MHPMCOUNTER31 0xb1f 400b1675eebSAtish Patra 401b1675eebSAtish Patra /* Machine counter-inhibit register */ 402b1675eebSAtish Patra #define CSR_MCOUNTINHIBIT 0x320 403b1675eebSAtish Patra 404426f0348SMichael Clark #define CSR_MHPMEVENT3 0x323 405426f0348SMichael Clark #define CSR_MHPMEVENT4 0x324 406426f0348SMichael Clark #define CSR_MHPMEVENT5 0x325 407426f0348SMichael Clark #define CSR_MHPMEVENT6 0x326 408426f0348SMichael Clark #define CSR_MHPMEVENT7 0x327 409426f0348SMichael Clark #define CSR_MHPMEVENT8 0x328 410426f0348SMichael Clark #define CSR_MHPMEVENT9 0x329 411426f0348SMichael Clark #define CSR_MHPMEVENT10 0x32a 412426f0348SMichael Clark #define CSR_MHPMEVENT11 0x32b 413426f0348SMichael Clark #define CSR_MHPMEVENT12 0x32c 414426f0348SMichael Clark #define CSR_MHPMEVENT13 0x32d 415426f0348SMichael Clark #define CSR_MHPMEVENT14 0x32e 416426f0348SMichael Clark #define CSR_MHPMEVENT15 0x32f 417426f0348SMichael Clark #define CSR_MHPMEVENT16 0x330 418426f0348SMichael Clark #define CSR_MHPMEVENT17 0x331 419426f0348SMichael Clark #define CSR_MHPMEVENT18 0x332 420426f0348SMichael Clark #define CSR_MHPMEVENT19 0x333 421426f0348SMichael Clark #define CSR_MHPMEVENT20 0x334 422426f0348SMichael Clark #define CSR_MHPMEVENT21 0x335 423426f0348SMichael Clark #define CSR_MHPMEVENT22 0x336 424426f0348SMichael Clark #define CSR_MHPMEVENT23 0x337 425426f0348SMichael Clark #define CSR_MHPMEVENT24 0x338 426426f0348SMichael Clark #define CSR_MHPMEVENT25 0x339 427426f0348SMichael Clark #define CSR_MHPMEVENT26 0x33a 428426f0348SMichael Clark #define CSR_MHPMEVENT27 0x33b 429426f0348SMichael Clark #define CSR_MHPMEVENT28 0x33c 430426f0348SMichael Clark #define CSR_MHPMEVENT29 0x33d 431426f0348SMichael Clark #define CSR_MHPMEVENT30 0x33e 432426f0348SMichael Clark #define CSR_MHPMEVENT31 0x33f 43314664483SAtish Patra 43414664483SAtish Patra #define CSR_MHPMEVENT3H 0x723 43514664483SAtish Patra #define CSR_MHPMEVENT4H 0x724 43614664483SAtish Patra #define CSR_MHPMEVENT5H 0x725 43714664483SAtish Patra #define CSR_MHPMEVENT6H 0x726 43814664483SAtish Patra #define CSR_MHPMEVENT7H 0x727 43914664483SAtish Patra #define CSR_MHPMEVENT8H 0x728 44014664483SAtish Patra #define CSR_MHPMEVENT9H 0x729 44114664483SAtish Patra #define CSR_MHPMEVENT10H 0x72a 44214664483SAtish Patra #define CSR_MHPMEVENT11H 0x72b 44314664483SAtish Patra #define CSR_MHPMEVENT12H 0x72c 44414664483SAtish Patra #define CSR_MHPMEVENT13H 0x72d 44514664483SAtish Patra #define CSR_MHPMEVENT14H 0x72e 44614664483SAtish Patra #define CSR_MHPMEVENT15H 0x72f 44714664483SAtish Patra #define CSR_MHPMEVENT16H 0x730 44814664483SAtish Patra #define CSR_MHPMEVENT17H 0x731 44914664483SAtish Patra #define CSR_MHPMEVENT18H 0x732 45014664483SAtish Patra #define CSR_MHPMEVENT19H 0x733 45114664483SAtish Patra #define CSR_MHPMEVENT20H 0x734 45214664483SAtish Patra #define CSR_MHPMEVENT21H 0x735 45314664483SAtish Patra #define CSR_MHPMEVENT22H 0x736 45414664483SAtish Patra #define CSR_MHPMEVENT23H 0x737 45514664483SAtish Patra #define CSR_MHPMEVENT24H 0x738 45614664483SAtish Patra #define CSR_MHPMEVENT25H 0x739 45714664483SAtish Patra #define CSR_MHPMEVENT26H 0x73a 45814664483SAtish Patra #define CSR_MHPMEVENT27H 0x73b 45914664483SAtish Patra #define CSR_MHPMEVENT28H 0x73c 46014664483SAtish Patra #define CSR_MHPMEVENT29H 0x73d 46114664483SAtish Patra #define CSR_MHPMEVENT30H 0x73e 46214664483SAtish Patra #define CSR_MHPMEVENT31H 0x73f 46314664483SAtish Patra 464dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER3H 0xb83 465dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER4H 0xb84 466dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER5H 0xb85 467dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER6H 0xb86 468dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER7H 0xb87 469dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER8H 0xb88 470dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER9H 0xb89 471dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER10H 0xb8a 472dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER11H 0xb8b 473dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER12H 0xb8c 474dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER13H 0xb8d 475dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER14H 0xb8e 476dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER15H 0xb8f 477dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER16H 0xb90 478dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER17H 0xb91 479dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER18H 0xb92 480dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER19H 0xb93 481dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER20H 0xb94 482dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER21H 0xb95 483dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER22H 0xb96 484dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER23H 0xb97 485dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER24H 0xb98 486dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER25H 0xb99 487dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER26H 0xb9a 488dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER27H 0xb9b 489dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER28H 0xb9c 490dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER29H 0xb9d 491dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER30H 0xb9e 492dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER31H 0xb9f 493dc5bd18fSMichael Clark 494138b5c5fSAlexey Baturo /* 495138b5c5fSAlexey Baturo * User PointerMasking registers 496138b5c5fSAlexey Baturo * NB: actual CSR numbers might be changed in future 497138b5c5fSAlexey Baturo */ 498138b5c5fSAlexey Baturo #define CSR_UMTE 0x4c0 499138b5c5fSAlexey Baturo #define CSR_UPMMASK 0x4c1 500138b5c5fSAlexey Baturo #define CSR_UPMBASE 0x4c2 501138b5c5fSAlexey Baturo 502138b5c5fSAlexey Baturo /* 503138b5c5fSAlexey Baturo * Machine PointerMasking registers 504138b5c5fSAlexey Baturo * NB: actual CSR numbers might be changed in future 505138b5c5fSAlexey Baturo */ 506138b5c5fSAlexey Baturo #define CSR_MMTE 0x3c0 507138b5c5fSAlexey Baturo #define CSR_MPMMASK 0x3c1 508138b5c5fSAlexey Baturo #define CSR_MPMBASE 0x3c2 509138b5c5fSAlexey Baturo 510138b5c5fSAlexey Baturo /* 511138b5c5fSAlexey Baturo * Supervisor PointerMaster registers 512138b5c5fSAlexey Baturo * NB: actual CSR numbers might be changed in future 513138b5c5fSAlexey Baturo */ 514138b5c5fSAlexey Baturo #define CSR_SMTE 0x1c0 515138b5c5fSAlexey Baturo #define CSR_SPMMASK 0x1c1 516138b5c5fSAlexey Baturo #define CSR_SPMBASE 0x1c2 517138b5c5fSAlexey Baturo 518138b5c5fSAlexey Baturo /* 519138b5c5fSAlexey Baturo * Hypervisor PointerMaster registers 520138b5c5fSAlexey Baturo * NB: actual CSR numbers might be changed in future 521138b5c5fSAlexey Baturo */ 522138b5c5fSAlexey Baturo #define CSR_VSMTE 0x2c0 523138b5c5fSAlexey Baturo #define CSR_VSPMMASK 0x2c1 524138b5c5fSAlexey Baturo #define CSR_VSPMBASE 0x2c2 52514664483SAtish Patra #define CSR_SCOUNTOVF 0xda0 526138b5c5fSAlexey Baturo 52777442380SWeiwei Li /* Crypto Extension */ 52877442380SWeiwei Li #define CSR_SEED 0x015 52977442380SWeiwei Li 530ce3af0bbSWeiwei Li /* Zcmt Extension */ 531ce3af0bbSWeiwei Li #define CSR_JVT 0x017 532ce3af0bbSWeiwei Li 533426f0348SMichael Clark /* mstatus CSR bits */ 534dc5bd18fSMichael Clark #define MSTATUS_UIE 0x00000001 535dc5bd18fSMichael Clark #define MSTATUS_SIE 0x00000002 536dc5bd18fSMichael Clark #define MSTATUS_MIE 0x00000008 537dc5bd18fSMichael Clark #define MSTATUS_UPIE 0x00000010 538dc5bd18fSMichael Clark #define MSTATUS_SPIE 0x00000020 53943a96588SYifei Jiang #define MSTATUS_UBE 0x00000040 540dc5bd18fSMichael Clark #define MSTATUS_MPIE 0x00000080 541dc5bd18fSMichael Clark #define MSTATUS_SPP 0x00000100 54261b4b69dSLIU Zhiwei #define MSTATUS_VS 0x00000600 543dc5bd18fSMichael Clark #define MSTATUS_MPP 0x00001800 544dc5bd18fSMichael Clark #define MSTATUS_FS 0x00006000 545dc5bd18fSMichael Clark #define MSTATUS_XS 0x00018000 546dc5bd18fSMichael Clark #define MSTATUS_MPRV 0x00020000 547dc5bd18fSMichael Clark #define MSTATUS_SUM 0x00040000 /* since: priv-1.10 */ 548dc5bd18fSMichael Clark #define MSTATUS_MXR 0x00080000 549dc5bd18fSMichael Clark #define MSTATUS_TVM 0x00100000 /* since: priv-1.10 */ 55052957745SAlex Richardson #define MSTATUS_TW 0x00200000 /* since: priv-1.10 */ 55152957745SAlex Richardson #define MSTATUS_TSR 0x00400000 /* since: priv-1.10 */ 5529034e90aSAlistair Francis #define MSTATUS_GVA 0x4000000000ULL 55349aaa3e5SAlistair Francis #define MSTATUS_MPV 0x8000000000ULL 554dc5bd18fSMichael Clark 555dc5bd18fSMichael Clark #define MSTATUS64_UXL 0x0000000300000000ULL 556dc5bd18fSMichael Clark #define MSTATUS64_SXL 0x0000000C00000000ULL 557dc5bd18fSMichael Clark 558dc5bd18fSMichael Clark #define MSTATUS32_SD 0x80000000 559dc5bd18fSMichael Clark #define MSTATUS64_SD 0x8000000000000000ULL 560457c360fSFrédéric Pétrot #define MSTATUSH128_SD 0x8000000000000000ULL 561dc5bd18fSMichael Clark 562f18637cdSMichael Clark #define MISA32_MXL 0xC0000000 563f18637cdSMichael Clark #define MISA64_MXL 0xC000000000000000ULL 564f18637cdSMichael Clark 56599bc874fSRichard Henderson typedef enum { 56699bc874fSRichard Henderson MXL_RV32 = 1, 56799bc874fSRichard Henderson MXL_RV64 = 2, 56899bc874fSRichard Henderson MXL_RV128 = 3, 56999bc874fSRichard Henderson } RISCVMXL; 570f18637cdSMichael Clark 571426f0348SMichael Clark /* sstatus CSR bits */ 572dc5bd18fSMichael Clark #define SSTATUS_UIE 0x00000001 573dc5bd18fSMichael Clark #define SSTATUS_SIE 0x00000002 574dc5bd18fSMichael Clark #define SSTATUS_UPIE 0x00000010 575dc5bd18fSMichael Clark #define SSTATUS_SPIE 0x00000020 576dc5bd18fSMichael Clark #define SSTATUS_SPP 0x00000100 57789a81e37SLIU Zhiwei #define SSTATUS_VS 0x00000600 578dc5bd18fSMichael Clark #define SSTATUS_FS 0x00006000 579dc5bd18fSMichael Clark #define SSTATUS_XS 0x00018000 580dc5bd18fSMichael Clark #define SSTATUS_SUM 0x00040000 /* since: priv-1.10 */ 581dc5bd18fSMichael Clark #define SSTATUS_MXR 0x00080000 582dc5bd18fSMichael Clark 583457c360fSFrédéric Pétrot #define SSTATUS64_UXL 0x0000000300000000ULL 584457c360fSFrédéric Pétrot 585dc5bd18fSMichael Clark #define SSTATUS32_SD 0x80000000 586dc5bd18fSMichael Clark #define SSTATUS64_SD 0x8000000000000000ULL 587dc5bd18fSMichael Clark 588d28b15a4SAlistair Francis /* hstatus CSR bits */ 589543ba531SAlistair Francis #define HSTATUS_VSBE 0x00000020 590543ba531SAlistair Francis #define HSTATUS_GVA 0x00000040 591d28b15a4SAlistair Francis #define HSTATUS_SPV 0x00000080 592543ba531SAlistair Francis #define HSTATUS_SPVP 0x00000100 593543ba531SAlistair Francis #define HSTATUS_HU 0x00000200 594543ba531SAlistair Francis #define HSTATUS_VGEIN 0x0003F000 595d28b15a4SAlistair Francis #define HSTATUS_VTVM 0x00100000 596719f0f60SJose Martins #define HSTATUS_VTW 0x00200000 597d28b15a4SAlistair Francis #define HSTATUS_VTSR 0x00400000 598543ba531SAlistair Francis #define HSTATUS_VSXL 0x300000000 599d28b15a4SAlistair Francis 600d28b15a4SAlistair Francis #define HSTATUS32_WPRI 0xFF8FF87E 601d28b15a4SAlistair Francis #define HSTATUS64_WPRI 0xFFFFFFFFFF8FF87EULL 602d28b15a4SAlistair Francis 603db70794eSBin Meng #define COUNTEREN_CY (1 << 0) 604db70794eSBin Meng #define COUNTEREN_TM (1 << 1) 605db70794eSBin Meng #define COUNTEREN_IR (1 << 2) 606db70794eSBin Meng #define COUNTEREN_HPM3 (1 << 3) 607e39a8320SAlistair Francis 608f310df58SLIU Zhiwei /* vsstatus CSR bits */ 609f310df58SLIU Zhiwei #define VSSTATUS64_UXL 0x0000000300000000ULL 610f310df58SLIU Zhiwei 611426f0348SMichael Clark /* Privilege modes */ 612dc5bd18fSMichael Clark #define PRV_U 0 613dc5bd18fSMichael Clark #define PRV_S 1 61444b8f74bSWeiwei Li #define PRV_RESERVED 2 615dc5bd18fSMichael Clark #define PRV_M 3 616dc5bd18fSMichael Clark 617426f0348SMichael Clark /* RV32 satp CSR field masks */ 618dc5bd18fSMichael Clark #define SATP32_MODE 0x80000000 619dc5bd18fSMichael Clark #define SATP32_ASID 0x7fc00000 620dc5bd18fSMichael Clark #define SATP32_PPN 0x003fffff 621dc5bd18fSMichael Clark 622426f0348SMichael Clark /* RV64 satp CSR field masks */ 623dc5bd18fSMichael Clark #define SATP64_MODE 0xF000000000000000ULL 624dc5bd18fSMichael Clark #define SATP64_ASID 0x0FFFF00000000000ULL 625dc5bd18fSMichael Clark #define SATP64_PPN 0x00000FFFFFFFFFFFULL 626dc5bd18fSMichael Clark 627426f0348SMichael Clark /* VM modes (satp.mode) privileged ISA 1.10 */ 628426f0348SMichael Clark #define VM_1_10_MBARE 0 629426f0348SMichael Clark #define VM_1_10_SV32 1 630426f0348SMichael Clark #define VM_1_10_SV39 8 631426f0348SMichael Clark #define VM_1_10_SV48 9 632426f0348SMichael Clark #define VM_1_10_SV57 10 633426f0348SMichael Clark #define VM_1_10_SV64 11 634dc5bd18fSMichael Clark 635426f0348SMichael Clark /* Page table entry (PTE) fields */ 636dc5bd18fSMichael Clark #define PTE_V 0x001 /* Valid */ 637dc5bd18fSMichael Clark #define PTE_R 0x002 /* Read */ 638dc5bd18fSMichael Clark #define PTE_W 0x004 /* Write */ 639dc5bd18fSMichael Clark #define PTE_X 0x008 /* Execute */ 640dc5bd18fSMichael Clark #define PTE_U 0x010 /* User */ 641dc5bd18fSMichael Clark #define PTE_G 0x020 /* Global */ 642dc5bd18fSMichael Clark #define PTE_A 0x040 /* Accessed */ 643dc5bd18fSMichael Clark #define PTE_D 0x080 /* Dirty */ 644dc5bd18fSMichael Clark #define PTE_SOFT 0x300 /* Reserved for Software */ 645bbce8ba8SWeiwei Li #define PTE_PBMT 0x6000000000000000ULL /* Page-based memory types */ 6462bacb224SWeiwei Li #define PTE_N 0x8000000000000000ULL /* NAPOT translation */ 647*190e9f8eSAlexandre Ghiti #define PTE_RESERVED 0x1FC0000000000000ULL /* Reserved bits */ 648bbce8ba8SWeiwei Li #define PTE_ATTR (PTE_N | PTE_PBMT) /* All attributes bits */ 649dc5bd18fSMichael Clark 650426f0348SMichael Clark /* Page table PPN shift amount */ 651dc5bd18fSMichael Clark #define PTE_PPN_SHIFT 10 652426f0348SMichael Clark 65305e6ca5eSGuo Ren /* Page table PPN mask */ 65405e6ca5eSGuo Ren #define PTE_PPN_MASK 0x3FFFFFFFFFFC00ULL 65505e6ca5eSGuo Ren 656426f0348SMichael Clark /* Leaf page shift amount */ 657426f0348SMichael Clark #define PGSHIFT 12 658426f0348SMichael Clark 659426f0348SMichael Clark /* Default Reset Vector adress */ 660426f0348SMichael Clark #define DEFAULT_RSTVEC 0x1000 661426f0348SMichael Clark 662426f0348SMichael Clark /* Exception causes */ 663330d2ae3SAlistair Francis typedef enum RISCVException { 664330d2ae3SAlistair Francis RISCV_EXCP_NONE = -1, /* sentinel value */ 665330d2ae3SAlistair Francis RISCV_EXCP_INST_ADDR_MIS = 0x0, 666330d2ae3SAlistair Francis RISCV_EXCP_INST_ACCESS_FAULT = 0x1, 667330d2ae3SAlistair Francis RISCV_EXCP_ILLEGAL_INST = 0x2, 668330d2ae3SAlistair Francis RISCV_EXCP_BREAKPOINT = 0x3, 669330d2ae3SAlistair Francis RISCV_EXCP_LOAD_ADDR_MIS = 0x4, 670330d2ae3SAlistair Francis RISCV_EXCP_LOAD_ACCESS_FAULT = 0x5, 671330d2ae3SAlistair Francis RISCV_EXCP_STORE_AMO_ADDR_MIS = 0x6, 672330d2ae3SAlistair Francis RISCV_EXCP_STORE_AMO_ACCESS_FAULT = 0x7, 673330d2ae3SAlistair Francis RISCV_EXCP_U_ECALL = 0x8, 674330d2ae3SAlistair Francis RISCV_EXCP_S_ECALL = 0x9, 675330d2ae3SAlistair Francis RISCV_EXCP_VS_ECALL = 0xa, 676330d2ae3SAlistair Francis RISCV_EXCP_M_ECALL = 0xb, 677330d2ae3SAlistair Francis RISCV_EXCP_INST_PAGE_FAULT = 0xc, /* since: priv-1.10.0 */ 678330d2ae3SAlistair Francis RISCV_EXCP_LOAD_PAGE_FAULT = 0xd, /* since: priv-1.10.0 */ 679330d2ae3SAlistair Francis RISCV_EXCP_STORE_PAGE_FAULT = 0xf, /* since: priv-1.10.0 */ 680330d2ae3SAlistair Francis RISCV_EXCP_SEMIHOST = 0x10, 681330d2ae3SAlistair Francis RISCV_EXCP_INST_GUEST_PAGE_FAULT = 0x14, 682330d2ae3SAlistair Francis RISCV_EXCP_LOAD_GUEST_ACCESS_FAULT = 0x15, 683330d2ae3SAlistair Francis RISCV_EXCP_VIRT_INSTRUCTION_FAULT = 0x16, 684330d2ae3SAlistair Francis RISCV_EXCP_STORE_GUEST_AMO_ACCESS_FAULT = 0x17, 685330d2ae3SAlistair Francis } RISCVException; 686426f0348SMichael Clark 687426f0348SMichael Clark #define RISCV_EXCP_INT_FLAG 0x80000000 688426f0348SMichael Clark #define RISCV_EXCP_INT_MASK 0x7fffffff 689426f0348SMichael Clark 690426f0348SMichael Clark /* Interrupt causes */ 691426f0348SMichael Clark #define IRQ_U_SOFT 0 692426f0348SMichael Clark #define IRQ_S_SOFT 1 693205377f8SAlistair Francis #define IRQ_VS_SOFT 2 694426f0348SMichael Clark #define IRQ_M_SOFT 3 695426f0348SMichael Clark #define IRQ_U_TIMER 4 696426f0348SMichael Clark #define IRQ_S_TIMER 5 697205377f8SAlistair Francis #define IRQ_VS_TIMER 6 698426f0348SMichael Clark #define IRQ_M_TIMER 7 699426f0348SMichael Clark #define IRQ_U_EXT 8 700426f0348SMichael Clark #define IRQ_S_EXT 9 701205377f8SAlistair Francis #define IRQ_VS_EXT 10 702426f0348SMichael Clark #define IRQ_M_EXT 11 703881df35dSAnup Patel #define IRQ_S_GEXT 12 70414664483SAtish Patra #define IRQ_PMU_OVF 13 705881df35dSAnup Patel #define IRQ_LOCAL_MAX 16 706cd032fe7SAnup Patel #define IRQ_LOCAL_GUEST_MAX (TARGET_LONG_BITS - 1) 707426f0348SMichael Clark 708426f0348SMichael Clark /* mip masks */ 709426f0348SMichael Clark #define MIP_USIP (1 << IRQ_U_SOFT) 710426f0348SMichael Clark #define MIP_SSIP (1 << IRQ_S_SOFT) 711205377f8SAlistair Francis #define MIP_VSSIP (1 << IRQ_VS_SOFT) 712426f0348SMichael Clark #define MIP_MSIP (1 << IRQ_M_SOFT) 713426f0348SMichael Clark #define MIP_UTIP (1 << IRQ_U_TIMER) 714426f0348SMichael Clark #define MIP_STIP (1 << IRQ_S_TIMER) 715205377f8SAlistair Francis #define MIP_VSTIP (1 << IRQ_VS_TIMER) 716426f0348SMichael Clark #define MIP_MTIP (1 << IRQ_M_TIMER) 717426f0348SMichael Clark #define MIP_UEIP (1 << IRQ_U_EXT) 718426f0348SMichael Clark #define MIP_SEIP (1 << IRQ_S_EXT) 719205377f8SAlistair Francis #define MIP_VSEIP (1 << IRQ_VS_EXT) 720426f0348SMichael Clark #define MIP_MEIP (1 << IRQ_M_EXT) 721881df35dSAnup Patel #define MIP_SGEIP (1 << IRQ_S_GEXT) 72214664483SAtish Patra #define MIP_LCOFIP (1 << IRQ_PMU_OVF) 723426f0348SMichael Clark 724426f0348SMichael Clark /* sip masks */ 725426f0348SMichael Clark #define SIP_SSIP MIP_SSIP 726426f0348SMichael Clark #define SIP_STIP MIP_STIP 727426f0348SMichael Clark #define SIP_SEIP MIP_SEIP 72814664483SAtish Patra #define SIP_LCOFIP MIP_LCOFIP 729f91005e1SMarkus Armbruster 73066e594f2SAlistair Francis /* MIE masks */ 73166e594f2SAlistair Francis #define MIE_SEIE (1 << IRQ_S_EXT) 73266e594f2SAlistair Francis #define MIE_UEIE (1 << IRQ_U_EXT) 73366e594f2SAlistair Francis #define MIE_STIE (1 << IRQ_S_TIMER) 73466e594f2SAlistair Francis #define MIE_UTIE (1 << IRQ_U_TIMER) 73566e594f2SAlistair Francis #define MIE_SSIE (1 << IRQ_S_SOFT) 73666e594f2SAlistair Francis #define MIE_USIE (1 << IRQ_U_SOFT) 737138b5c5fSAlexey Baturo 738138b5c5fSAlexey Baturo /* General PointerMasking CSR bits */ 739138b5c5fSAlexey Baturo #define PM_ENABLE 0x00000001ULL 740138b5c5fSAlexey Baturo #define PM_CURRENT 0x00000002ULL 741138b5c5fSAlexey Baturo #define PM_INSN 0x00000004ULL 742138b5c5fSAlexey Baturo 74329a9ec9bSAtish Patra /* Execution enviornment configuration bits */ 74429a9ec9bSAtish Patra #define MENVCFG_FIOM BIT(0) 74529a9ec9bSAtish Patra #define MENVCFG_CBIE (3UL << 4) 74629a9ec9bSAtish Patra #define MENVCFG_CBCFE BIT(6) 74729a9ec9bSAtish Patra #define MENVCFG_CBZE BIT(7) 7480d190bd3SWeiwei Li #define MENVCFG_HADE (1ULL << 61) 74929a9ec9bSAtish Patra #define MENVCFG_PBMTE (1ULL << 62) 75029a9ec9bSAtish Patra #define MENVCFG_STCE (1ULL << 63) 75129a9ec9bSAtish Patra 75229a9ec9bSAtish Patra /* For RV32 */ 7530d190bd3SWeiwei Li #define MENVCFGH_HADE BIT(29) 75429a9ec9bSAtish Patra #define MENVCFGH_PBMTE BIT(30) 75529a9ec9bSAtish Patra #define MENVCFGH_STCE BIT(31) 75629a9ec9bSAtish Patra 75729a9ec9bSAtish Patra #define SENVCFG_FIOM MENVCFG_FIOM 75829a9ec9bSAtish Patra #define SENVCFG_CBIE MENVCFG_CBIE 75929a9ec9bSAtish Patra #define SENVCFG_CBCFE MENVCFG_CBCFE 76029a9ec9bSAtish Patra #define SENVCFG_CBZE MENVCFG_CBZE 76129a9ec9bSAtish Patra 76229a9ec9bSAtish Patra #define HENVCFG_FIOM MENVCFG_FIOM 76329a9ec9bSAtish Patra #define HENVCFG_CBIE MENVCFG_CBIE 76429a9ec9bSAtish Patra #define HENVCFG_CBCFE MENVCFG_CBCFE 76529a9ec9bSAtish Patra #define HENVCFG_CBZE MENVCFG_CBZE 7660d190bd3SWeiwei Li #define HENVCFG_HADE MENVCFG_HADE 76729a9ec9bSAtish Patra #define HENVCFG_PBMTE MENVCFG_PBMTE 76829a9ec9bSAtish Patra #define HENVCFG_STCE MENVCFG_STCE 76929a9ec9bSAtish Patra 77029a9ec9bSAtish Patra /* For RV32 */ 7710d190bd3SWeiwei Li #define HENVCFGH_HADE MENVCFGH_HADE 77229a9ec9bSAtish Patra #define HENVCFGH_PBMTE MENVCFGH_PBMTE 77329a9ec9bSAtish Patra #define HENVCFGH_STCE MENVCFGH_STCE 77429a9ec9bSAtish Patra 775138b5c5fSAlexey Baturo /* Offsets for every pair of control bits per each priv level */ 776138b5c5fSAlexey Baturo #define XS_OFFSET 0ULL 777138b5c5fSAlexey Baturo #define U_OFFSET 2ULL 778138b5c5fSAlexey Baturo #define S_OFFSET 5ULL 779138b5c5fSAlexey Baturo #define M_OFFSET 8ULL 780138b5c5fSAlexey Baturo 78142967f40SLIU Zhiwei #define PM_XS_BITS (EXT_STATUS_MASK << XS_OFFSET) 782138b5c5fSAlexey Baturo #define U_PM_ENABLE (PM_ENABLE << U_OFFSET) 783138b5c5fSAlexey Baturo #define U_PM_CURRENT (PM_CURRENT << U_OFFSET) 784138b5c5fSAlexey Baturo #define U_PM_INSN (PM_INSN << U_OFFSET) 785138b5c5fSAlexey Baturo #define S_PM_ENABLE (PM_ENABLE << S_OFFSET) 786138b5c5fSAlexey Baturo #define S_PM_CURRENT (PM_CURRENT << S_OFFSET) 787138b5c5fSAlexey Baturo #define S_PM_INSN (PM_INSN << S_OFFSET) 788138b5c5fSAlexey Baturo #define M_PM_ENABLE (PM_ENABLE << M_OFFSET) 789138b5c5fSAlexey Baturo #define M_PM_CURRENT (PM_CURRENT << M_OFFSET) 790138b5c5fSAlexey Baturo #define M_PM_INSN (PM_INSN << M_OFFSET) 791138b5c5fSAlexey Baturo 792138b5c5fSAlexey Baturo /* mmte CSR bits */ 793138b5c5fSAlexey Baturo #define MMTE_PM_XS_BITS PM_XS_BITS 794138b5c5fSAlexey Baturo #define MMTE_U_PM_ENABLE U_PM_ENABLE 795138b5c5fSAlexey Baturo #define MMTE_U_PM_CURRENT U_PM_CURRENT 796138b5c5fSAlexey Baturo #define MMTE_U_PM_INSN U_PM_INSN 797138b5c5fSAlexey Baturo #define MMTE_S_PM_ENABLE S_PM_ENABLE 798138b5c5fSAlexey Baturo #define MMTE_S_PM_CURRENT S_PM_CURRENT 799138b5c5fSAlexey Baturo #define MMTE_S_PM_INSN S_PM_INSN 800138b5c5fSAlexey Baturo #define MMTE_M_PM_ENABLE M_PM_ENABLE 801138b5c5fSAlexey Baturo #define MMTE_M_PM_CURRENT M_PM_CURRENT 802138b5c5fSAlexey Baturo #define MMTE_M_PM_INSN M_PM_INSN 803138b5c5fSAlexey Baturo #define MMTE_MASK (MMTE_U_PM_ENABLE | MMTE_U_PM_CURRENT | MMTE_U_PM_INSN | \ 804138b5c5fSAlexey Baturo MMTE_S_PM_ENABLE | MMTE_S_PM_CURRENT | MMTE_S_PM_INSN | \ 805138b5c5fSAlexey Baturo MMTE_M_PM_ENABLE | MMTE_M_PM_CURRENT | MMTE_M_PM_INSN | \ 806138b5c5fSAlexey Baturo MMTE_PM_XS_BITS) 807138b5c5fSAlexey Baturo 808138b5c5fSAlexey Baturo /* (v)smte CSR bits */ 809138b5c5fSAlexey Baturo #define SMTE_PM_XS_BITS PM_XS_BITS 810138b5c5fSAlexey Baturo #define SMTE_U_PM_ENABLE U_PM_ENABLE 811138b5c5fSAlexey Baturo #define SMTE_U_PM_CURRENT U_PM_CURRENT 812138b5c5fSAlexey Baturo #define SMTE_U_PM_INSN U_PM_INSN 813138b5c5fSAlexey Baturo #define SMTE_S_PM_ENABLE S_PM_ENABLE 814138b5c5fSAlexey Baturo #define SMTE_S_PM_CURRENT S_PM_CURRENT 815138b5c5fSAlexey Baturo #define SMTE_S_PM_INSN S_PM_INSN 816138b5c5fSAlexey Baturo #define SMTE_MASK (SMTE_U_PM_ENABLE | SMTE_U_PM_CURRENT | SMTE_U_PM_INSN | \ 817138b5c5fSAlexey Baturo SMTE_S_PM_ENABLE | SMTE_S_PM_CURRENT | SMTE_S_PM_INSN | \ 818138b5c5fSAlexey Baturo SMTE_PM_XS_BITS) 819138b5c5fSAlexey Baturo 820138b5c5fSAlexey Baturo /* umte CSR bits */ 821138b5c5fSAlexey Baturo #define UMTE_U_PM_ENABLE U_PM_ENABLE 822138b5c5fSAlexey Baturo #define UMTE_U_PM_CURRENT U_PM_CURRENT 823138b5c5fSAlexey Baturo #define UMTE_U_PM_INSN U_PM_INSN 824138b5c5fSAlexey Baturo #define UMTE_MASK (UMTE_U_PM_ENABLE | MMTE_U_PM_CURRENT | UMTE_U_PM_INSN) 825138b5c5fSAlexey Baturo 826aa7508bbSAnup Patel /* MISELECT, SISELECT, and VSISELECT bits (AIA) */ 827aa7508bbSAnup Patel #define ISELECT_IPRIO0 0x30 828aa7508bbSAnup Patel #define ISELECT_IPRIO15 0x3f 829aa7508bbSAnup Patel #define ISELECT_IMSIC_EIDELIVERY 0x70 830aa7508bbSAnup Patel #define ISELECT_IMSIC_EITHRESHOLD 0x72 831aa7508bbSAnup Patel #define ISELECT_IMSIC_EIP0 0x80 832aa7508bbSAnup Patel #define ISELECT_IMSIC_EIP63 0xbf 833aa7508bbSAnup Patel #define ISELECT_IMSIC_EIE0 0xc0 834aa7508bbSAnup Patel #define ISELECT_IMSIC_EIE63 0xff 835aa7508bbSAnup Patel #define ISELECT_IMSIC_FIRST ISELECT_IMSIC_EIDELIVERY 836aa7508bbSAnup Patel #define ISELECT_IMSIC_LAST ISELECT_IMSIC_EIE63 837aa7508bbSAnup Patel #define ISELECT_MASK 0x1ff 838aa7508bbSAnup Patel 839aa7508bbSAnup Patel /* Dummy [M|S|VS]ISELECT value for emulating [M|S|VS]TOPEI CSRs */ 840aa7508bbSAnup Patel #define ISELECT_IMSIC_TOPEI (ISELECT_MASK + 1) 841aa7508bbSAnup Patel 842aa7508bbSAnup Patel /* IMSIC bits (AIA) */ 843aa7508bbSAnup Patel #define IMSIC_TOPEI_IID_SHIFT 16 844aa7508bbSAnup Patel #define IMSIC_TOPEI_IID_MASK 0x7ff 845aa7508bbSAnup Patel #define IMSIC_TOPEI_IPRIO_MASK 0x7ff 846aa7508bbSAnup Patel #define IMSIC_EIPx_BITS 32 847aa7508bbSAnup Patel #define IMSIC_EIEx_BITS 32 848aa7508bbSAnup Patel 849aa7508bbSAnup Patel /* MTOPI and STOPI bits (AIA) */ 850aa7508bbSAnup Patel #define TOPI_IID_SHIFT 16 851aa7508bbSAnup Patel #define TOPI_IID_MASK 0xfff 852aa7508bbSAnup Patel #define TOPI_IPRIO_MASK 0xff 853aa7508bbSAnup Patel 854aa7508bbSAnup Patel /* Interrupt priority bits (AIA) */ 855aa7508bbSAnup Patel #define IPRIO_IRQ_BITS 8 856aa7508bbSAnup Patel #define IPRIO_MMAXIPRIO 255 857aa7508bbSAnup Patel #define IPRIO_DEFAULT_UPPER 4 85843577499SAnup Patel #define IPRIO_DEFAULT_MIDDLE (IPRIO_DEFAULT_UPPER + 12) 859aa7508bbSAnup Patel #define IPRIO_DEFAULT_M IPRIO_DEFAULT_MIDDLE 860aa7508bbSAnup Patel #define IPRIO_DEFAULT_S (IPRIO_DEFAULT_M + 3) 861aa7508bbSAnup Patel #define IPRIO_DEFAULT_SGEXT (IPRIO_DEFAULT_S + 3) 862aa7508bbSAnup Patel #define IPRIO_DEFAULT_VS (IPRIO_DEFAULT_SGEXT + 1) 863aa7508bbSAnup Patel #define IPRIO_DEFAULT_LOWER (IPRIO_DEFAULT_VS + 3) 864aa7508bbSAnup Patel 865aa7508bbSAnup Patel /* HVICTL bits (AIA) */ 866aa7508bbSAnup Patel #define HVICTL_VTI 0x40000000 867aa7508bbSAnup Patel #define HVICTL_IID 0x0fff0000 868aa7508bbSAnup Patel #define HVICTL_IPRIOM 0x00000100 869aa7508bbSAnup Patel #define HVICTL_IPRIO 0x000000ff 870aa7508bbSAnup Patel #define HVICTL_VALID_MASK \ 871aa7508bbSAnup Patel (HVICTL_VTI | HVICTL_IID | HVICTL_IPRIOM | HVICTL_IPRIO) 872aa7508bbSAnup Patel 87377442380SWeiwei Li /* seed CSR bits */ 87477442380SWeiwei Li #define SEED_OPST (0b11 << 30) 87577442380SWeiwei Li #define SEED_OPST_BIST (0b00 << 30) 87677442380SWeiwei Li #define SEED_OPST_WAIT (0b01 << 30) 87777442380SWeiwei Li #define SEED_OPST_ES16 (0b10 << 30) 87877442380SWeiwei Li #define SEED_OPST_DEAD (0b11 << 30) 87914664483SAtish Patra /* PMU related bits */ 88014664483SAtish Patra #define MIE_LCOFIE (1 << IRQ_PMU_OVF) 88114664483SAtish Patra 88214664483SAtish Patra #define MHPMEVENT_BIT_OF BIT_ULL(63) 88314664483SAtish Patra #define MHPMEVENTH_BIT_OF BIT(31) 88414664483SAtish Patra #define MHPMEVENT_BIT_MINH BIT_ULL(62) 88514664483SAtish Patra #define MHPMEVENTH_BIT_MINH BIT(30) 88614664483SAtish Patra #define MHPMEVENT_BIT_SINH BIT_ULL(61) 88714664483SAtish Patra #define MHPMEVENTH_BIT_SINH BIT(29) 88814664483SAtish Patra #define MHPMEVENT_BIT_UINH BIT_ULL(60) 88914664483SAtish Patra #define MHPMEVENTH_BIT_UINH BIT(28) 89014664483SAtish Patra #define MHPMEVENT_BIT_VSINH BIT_ULL(59) 89114664483SAtish Patra #define MHPMEVENTH_BIT_VSINH BIT(27) 89214664483SAtish Patra #define MHPMEVENT_BIT_VUINH BIT_ULL(58) 89314664483SAtish Patra #define MHPMEVENTH_BIT_VUINH BIT(26) 89414664483SAtish Patra 89514664483SAtish Patra #define MHPMEVENT_SSCOF_MASK _ULL(0xFFFF000000000000) 89614664483SAtish Patra #define MHPMEVENT_IDX_MASK 0xFFFFF 89714664483SAtish Patra #define MHPMEVENT_SSCOF_RESVD 16 89814664483SAtish Patra 899ce3af0bbSWeiwei Li /* JVT CSR bits */ 900ce3af0bbSWeiwei Li #define JVT_MODE 0x3F 901ce3af0bbSWeiwei Li #define JVT_BASE (~0x3F) 902f91005e1SMarkus Armbruster #endif 903