xref: /qemu/target/riscv/cpu_bits.h (revision 0aadf8162a77a03c79e35e76e16b99cd18ef7916)
1dc5bd18fSMichael Clark /* RISC-V ISA constants */
2dc5bd18fSMichael Clark 
3f91005e1SMarkus Armbruster #ifndef TARGET_RISCV_CPU_BITS_H
4f91005e1SMarkus Armbruster #define TARGET_RISCV_CPU_BITS_H
5f91005e1SMarkus Armbruster 
6dc5bd18fSMichael Clark #define get_field(reg, mask) (((reg) & \
7284d697cSYifei Jiang                  (uint64_t)(mask)) / ((mask) & ~((mask) << 1)))
8284d697cSYifei Jiang #define set_field(reg, mask, val) (((reg) & ~(uint64_t)(mask)) | \
9284d697cSYifei Jiang                  (((uint64_t)(val) * ((mask) & ~((mask) << 1))) & \
10284d697cSYifei Jiang                  (uint64_t)(mask)))
11dc5bd18fSMichael Clark 
1242967f40SLIU Zhiwei /* Extension context status mask */
1342967f40SLIU Zhiwei #define EXT_STATUS_MASK     0x3ULL
1442967f40SLIU Zhiwei 
15426f0348SMichael Clark /* Floating point round mode */
16dc5bd18fSMichael Clark #define FSR_RD_SHIFT        5
17dc5bd18fSMichael Clark #define FSR_RD              (0x7 << FSR_RD_SHIFT)
18dc5bd18fSMichael Clark 
19426f0348SMichael Clark /* Floating point accrued exception flags */
20dc5bd18fSMichael Clark #define FPEXC_NX            0x01
21dc5bd18fSMichael Clark #define FPEXC_UF            0x02
22dc5bd18fSMichael Clark #define FPEXC_OF            0x04
23dc5bd18fSMichael Clark #define FPEXC_DZ            0x08
24dc5bd18fSMichael Clark #define FPEXC_NV            0x10
25dc5bd18fSMichael Clark 
26426f0348SMichael Clark /* Floating point status register bits */
27dc5bd18fSMichael Clark #define FSR_AEXC_SHIFT      0
28dc5bd18fSMichael Clark #define FSR_NVA             (FPEXC_NV << FSR_AEXC_SHIFT)
29dc5bd18fSMichael Clark #define FSR_OFA             (FPEXC_OF << FSR_AEXC_SHIFT)
30dc5bd18fSMichael Clark #define FSR_UFA             (FPEXC_UF << FSR_AEXC_SHIFT)
31dc5bd18fSMichael Clark #define FSR_DZA             (FPEXC_DZ << FSR_AEXC_SHIFT)
32dc5bd18fSMichael Clark #define FSR_NXA             (FPEXC_NX << FSR_AEXC_SHIFT)
33dc5bd18fSMichael Clark #define FSR_AEXC            (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
34dc5bd18fSMichael Clark 
35426f0348SMichael Clark /* Control and Status Registers */
36426f0348SMichael Clark 
378205bc12SDeepak Gupta /* zicfiss user ssp csr */
388205bc12SDeepak Gupta #define CSR_SSP             0x011
398205bc12SDeepak Gupta 
40426f0348SMichael Clark /* User Trap Setup */
41426f0348SMichael Clark #define CSR_USTATUS         0x000
42426f0348SMichael Clark #define CSR_UIE             0x004
43426f0348SMichael Clark #define CSR_UTVEC           0x005
44426f0348SMichael Clark 
45426f0348SMichael Clark /* User Trap Handling */
46426f0348SMichael Clark #define CSR_USCRATCH        0x040
47426f0348SMichael Clark #define CSR_UEPC            0x041
48426f0348SMichael Clark #define CSR_UCAUSE          0x042
49426f0348SMichael Clark #define CSR_UTVAL           0x043
50426f0348SMichael Clark #define CSR_UIP             0x044
51426f0348SMichael Clark 
52426f0348SMichael Clark /* User Floating-Point CSRs */
53426f0348SMichael Clark #define CSR_FFLAGS          0x001
54426f0348SMichael Clark #define CSR_FRM             0x002
55426f0348SMichael Clark #define CSR_FCSR            0x003
56426f0348SMichael Clark 
578e3a1f18SLIU Zhiwei /* User Vector CSRs */
588e3a1f18SLIU Zhiwei #define CSR_VSTART          0x008
598e3a1f18SLIU Zhiwei #define CSR_VXSAT           0x009
608e3a1f18SLIU Zhiwei #define CSR_VXRM            0x00a
614594fa5aSLIU Zhiwei #define CSR_VCSR            0x00f
628e3a1f18SLIU Zhiwei #define CSR_VL              0xc20
638e3a1f18SLIU Zhiwei #define CSR_VTYPE           0xc21
642e565054SGreentime Hu #define CSR_VLENB           0xc22
658e3a1f18SLIU Zhiwei 
664594fa5aSLIU Zhiwei /* VCSR fields */
674594fa5aSLIU Zhiwei #define VCSR_VXSAT_SHIFT    0
684594fa5aSLIU Zhiwei #define VCSR_VXSAT          (0x1 << VCSR_VXSAT_SHIFT)
694594fa5aSLIU Zhiwei #define VCSR_VXRM_SHIFT     1
704594fa5aSLIU Zhiwei #define VCSR_VXRM           (0x3 << VCSR_VXRM_SHIFT)
714594fa5aSLIU Zhiwei 
72426f0348SMichael Clark /* User Timers and Counters */
73dc5bd18fSMichael Clark #define CSR_CYCLE           0xc00
74dc5bd18fSMichael Clark #define CSR_TIME            0xc01
75dc5bd18fSMichael Clark #define CSR_INSTRET         0xc02
76dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3     0xc03
77dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4     0xc04
78dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5     0xc05
79dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6     0xc06
80dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7     0xc07
81dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8     0xc08
82dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9     0xc09
83dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10    0xc0a
84dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11    0xc0b
85dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12    0xc0c
86dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13    0xc0d
87dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14    0xc0e
88dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15    0xc0f
89dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16    0xc10
90dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17    0xc11
91dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18    0xc12
92dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19    0xc13
93dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20    0xc14
94dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21    0xc15
95dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22    0xc16
96dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23    0xc17
97dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24    0xc18
98dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25    0xc19
99dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26    0xc1a
100dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27    0xc1b
101dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28    0xc1c
102dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29    0xc1d
103dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30    0xc1e
104dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31    0xc1f
105dc5bd18fSMichael Clark #define CSR_CYCLEH          0xc80
106dc5bd18fSMichael Clark #define CSR_TIMEH           0xc81
107dc5bd18fSMichael Clark #define CSR_INSTRETH        0xc82
108dc5bd18fSMichael Clark #define CSR_HPMCOUNTER3H    0xc83
109dc5bd18fSMichael Clark #define CSR_HPMCOUNTER4H    0xc84
110dc5bd18fSMichael Clark #define CSR_HPMCOUNTER5H    0xc85
111dc5bd18fSMichael Clark #define CSR_HPMCOUNTER6H    0xc86
112dc5bd18fSMichael Clark #define CSR_HPMCOUNTER7H    0xc87
113dc5bd18fSMichael Clark #define CSR_HPMCOUNTER8H    0xc88
114dc5bd18fSMichael Clark #define CSR_HPMCOUNTER9H    0xc89
115dc5bd18fSMichael Clark #define CSR_HPMCOUNTER10H   0xc8a
116dc5bd18fSMichael Clark #define CSR_HPMCOUNTER11H   0xc8b
117dc5bd18fSMichael Clark #define CSR_HPMCOUNTER12H   0xc8c
118dc5bd18fSMichael Clark #define CSR_HPMCOUNTER13H   0xc8d
119dc5bd18fSMichael Clark #define CSR_HPMCOUNTER14H   0xc8e
120dc5bd18fSMichael Clark #define CSR_HPMCOUNTER15H   0xc8f
121dc5bd18fSMichael Clark #define CSR_HPMCOUNTER16H   0xc90
122dc5bd18fSMichael Clark #define CSR_HPMCOUNTER17H   0xc91
123dc5bd18fSMichael Clark #define CSR_HPMCOUNTER18H   0xc92
124dc5bd18fSMichael Clark #define CSR_HPMCOUNTER19H   0xc93
125dc5bd18fSMichael Clark #define CSR_HPMCOUNTER20H   0xc94
126dc5bd18fSMichael Clark #define CSR_HPMCOUNTER21H   0xc95
127dc5bd18fSMichael Clark #define CSR_HPMCOUNTER22H   0xc96
128dc5bd18fSMichael Clark #define CSR_HPMCOUNTER23H   0xc97
129dc5bd18fSMichael Clark #define CSR_HPMCOUNTER24H   0xc98
130dc5bd18fSMichael Clark #define CSR_HPMCOUNTER25H   0xc99
131dc5bd18fSMichael Clark #define CSR_HPMCOUNTER26H   0xc9a
132dc5bd18fSMichael Clark #define CSR_HPMCOUNTER27H   0xc9b
133dc5bd18fSMichael Clark #define CSR_HPMCOUNTER28H   0xc9c
134dc5bd18fSMichael Clark #define CSR_HPMCOUNTER29H   0xc9d
135dc5bd18fSMichael Clark #define CSR_HPMCOUNTER30H   0xc9e
136dc5bd18fSMichael Clark #define CSR_HPMCOUNTER31H   0xc9f
137426f0348SMichael Clark 
138426f0348SMichael Clark /* Machine Timers and Counters */
139426f0348SMichael Clark #define CSR_MCYCLE          0xb00
140426f0348SMichael Clark #define CSR_MINSTRET        0xb02
141dc5bd18fSMichael Clark #define CSR_MCYCLEH         0xb80
142dc5bd18fSMichael Clark #define CSR_MINSTRETH       0xb82
143426f0348SMichael Clark 
144426f0348SMichael Clark /* Machine Information Registers */
145426f0348SMichael Clark #define CSR_MVENDORID       0xf11
146426f0348SMichael Clark #define CSR_MARCHID         0xf12
147426f0348SMichael Clark #define CSR_MIMPID          0xf13
148426f0348SMichael Clark #define CSR_MHARTID         0xf14
1493e6a417cSAtish Patra #define CSR_MCONFIGPTR      0xf15
150426f0348SMichael Clark 
151426f0348SMichael Clark /* Machine Trap Setup */
152426f0348SMichael Clark #define CSR_MSTATUS         0x300
153426f0348SMichael Clark #define CSR_MISA            0x301
154426f0348SMichael Clark #define CSR_MEDELEG         0x302
155426f0348SMichael Clark #define CSR_MIDELEG         0x303
156426f0348SMichael Clark #define CSR_MIE             0x304
157426f0348SMichael Clark #define CSR_MTVEC           0x305
158426f0348SMichael Clark #define CSR_MCOUNTEREN      0x306
159426f0348SMichael Clark 
160551fa7e8SAlistair Francis /* 32-bit only */
161551fa7e8SAlistair Francis #define CSR_MSTATUSH        0x310
16227796989SFea.Wang #define CSR_MEDELEGH        0x312
16327796989SFea.Wang #define CSR_HEDELEGH        0x612
164551fa7e8SAlistair Francis 
165426f0348SMichael Clark /* Machine Trap Handling */
166426f0348SMichael Clark #define CSR_MSCRATCH        0x340
167426f0348SMichael Clark #define CSR_MEPC            0x341
168426f0348SMichael Clark #define CSR_MCAUSE          0x342
1698e73df6aSJim Wilson #define CSR_MTVAL           0x343
170426f0348SMichael Clark #define CSR_MIP             0x344
171426f0348SMichael Clark 
172aa7508bbSAnup Patel /* Machine-Level Window to Indirectly Accessed Registers (AIA) */
173aa7508bbSAnup Patel #define CSR_MISELECT        0x350
174aa7508bbSAnup Patel #define CSR_MIREG           0x351
175aa7508bbSAnup Patel 
1765e33a208SKaiwen Xue /* Machine Indirect Register Alias */
1775e33a208SKaiwen Xue #define CSR_MIREG2          0x352
1785e33a208SKaiwen Xue #define CSR_MIREG3          0x353
1795e33a208SKaiwen Xue #define CSR_MIREG4          0x355
1805e33a208SKaiwen Xue #define CSR_MIREG5          0x356
1815e33a208SKaiwen Xue #define CSR_MIREG6          0x357
1825e33a208SKaiwen Xue 
183aa7508bbSAnup Patel /* Machine-Level Interrupts (AIA) */
184aa7508bbSAnup Patel #define CSR_MTOPEI          0x35c
185df01af33SAnup Patel #define CSR_MTOPI           0xfb0
186aa7508bbSAnup Patel 
187aa7508bbSAnup Patel /* Virtual Interrupts for Supervisor Level (AIA) */
188aa7508bbSAnup Patel #define CSR_MVIEN           0x308
189aa7508bbSAnup Patel #define CSR_MVIP            0x309
190aa7508bbSAnup Patel 
191aa7508bbSAnup Patel /* Machine-Level High-Half CSRs (AIA) */
192aa7508bbSAnup Patel #define CSR_MIDELEGH        0x313
193aa7508bbSAnup Patel #define CSR_MIEH            0x314
194aa7508bbSAnup Patel #define CSR_MVIENH          0x318
195aa7508bbSAnup Patel #define CSR_MVIPH           0x319
196aa7508bbSAnup Patel #define CSR_MIPH            0x354
197aa7508bbSAnup Patel 
198426f0348SMichael Clark /* Supervisor Trap Setup */
199426f0348SMichael Clark #define CSR_SSTATUS         0x100
200426f0348SMichael Clark #define CSR_SIE             0x104
201426f0348SMichael Clark #define CSR_STVEC           0x105
202426f0348SMichael Clark #define CSR_SCOUNTEREN      0x106
203426f0348SMichael Clark 
20429a9ec9bSAtish Patra /* Supervisor Configuration CSRs */
20529a9ec9bSAtish Patra #define CSR_SENVCFG         0x10A
20629a9ec9bSAtish Patra 
2073bee0e40SMayuresh Chitale /* Supervisor state CSRs */
2083bee0e40SMayuresh Chitale #define CSR_SSTATEEN0       0x10C
2093bee0e40SMayuresh Chitale #define CSR_SSTATEEN1       0x10D
2103bee0e40SMayuresh Chitale #define CSR_SSTATEEN2       0x10E
2113bee0e40SMayuresh Chitale #define CSR_SSTATEEN3       0x10F
2123bee0e40SMayuresh Chitale 
213e84af935SKaiwen Xue /* Supervisor Counter Delegation */
214e84af935SKaiwen Xue #define CSR_SCOUNTINHIBIT   0x120
215e84af935SKaiwen Xue 
216426f0348SMichael Clark /* Supervisor Trap Handling */
217426f0348SMichael Clark #define CSR_SSCRATCH        0x140
218426f0348SMichael Clark #define CSR_SEPC            0x141
219426f0348SMichael Clark #define CSR_SCAUSE          0x142
2208e73df6aSJim Wilson #define CSR_STVAL           0x143
221426f0348SMichael Clark #define CSR_SIP             0x144
222426f0348SMichael Clark 
22343888c2fSAtish Patra /* Sstc supervisor CSRs */
22443888c2fSAtish Patra #define CSR_STIMECMP        0x14D
22543888c2fSAtish Patra #define CSR_STIMECMPH       0x15D
22643888c2fSAtish Patra 
227426f0348SMichael Clark /* Supervisor Protection and Translation */
228426f0348SMichael Clark #define CSR_SPTBR           0x180
229426f0348SMichael Clark #define CSR_SATP            0x180
230426f0348SMichael Clark 
231aa7508bbSAnup Patel /* Supervisor-Level Window to Indirectly Accessed Registers (AIA) */
232aa7508bbSAnup Patel #define CSR_SISELECT        0x150
233aa7508bbSAnup Patel #define CSR_SIREG           0x151
234aa7508bbSAnup Patel 
2355e33a208SKaiwen Xue /* Supervisor Indirect Register Alias */
2365e33a208SKaiwen Xue #define CSR_SIREG2          0x152
2375e33a208SKaiwen Xue #define CSR_SIREG3          0x153
2385e33a208SKaiwen Xue #define CSR_SIREG4          0x155
2395e33a208SKaiwen Xue #define CSR_SIREG5          0x156
2405e33a208SKaiwen Xue #define CSR_SIREG6          0x157
2415e33a208SKaiwen Xue 
242aa7508bbSAnup Patel /* Supervisor-Level Interrupts (AIA) */
243aa7508bbSAnup Patel #define CSR_STOPEI          0x15c
244df01af33SAnup Patel #define CSR_STOPI           0xdb0
245aa7508bbSAnup Patel 
246aa7508bbSAnup Patel /* Supervisor-Level High-Half CSRs (AIA) */
247aa7508bbSAnup Patel #define CSR_SIEH            0x114
248aa7508bbSAnup Patel #define CSR_SIPH            0x154
249aa7508bbSAnup Patel 
2507f8dcfebSAlistair Francis /* Hpervisor CSRs */
2517f8dcfebSAlistair Francis #define CSR_HSTATUS         0x600
2527f8dcfebSAlistair Francis #define CSR_HEDELEG         0x602
2537f8dcfebSAlistair Francis #define CSR_HIDELEG         0x603
254bd023ce3SAlistair Francis #define CSR_HIE             0x604
255bd023ce3SAlistair Francis #define CSR_HCOUNTEREN      0x606
25683028098SAlistair Francis #define CSR_HGEIE           0x607
257bd023ce3SAlistair Francis #define CSR_HTVAL           0x643
25883028098SAlistair Francis #define CSR_HVIP            0x645
259bd023ce3SAlistair Francis #define CSR_HIP             0x644
260bd023ce3SAlistair Francis #define CSR_HTINST          0x64A
26183028098SAlistair Francis #define CSR_HGEIP           0xE12
2627f8dcfebSAlistair Francis #define CSR_HGATP           0x680
263bd023ce3SAlistair Francis #define CSR_HTIMEDELTA      0x605
264bd023ce3SAlistair Francis #define CSR_HTIMEDELTAH     0x615
2657f8dcfebSAlistair Francis 
26629a9ec9bSAtish Patra /* Hypervisor Configuration CSRs */
26729a9ec9bSAtish Patra #define CSR_HENVCFG         0x60A
26829a9ec9bSAtish Patra #define CSR_HENVCFGH        0x61A
26929a9ec9bSAtish Patra 
2703bee0e40SMayuresh Chitale /* Hypervisor state CSRs */
2713bee0e40SMayuresh Chitale #define CSR_HSTATEEN0       0x60C
2723bee0e40SMayuresh Chitale #define CSR_HSTATEEN0H      0x61C
2733bee0e40SMayuresh Chitale #define CSR_HSTATEEN1       0x60D
2743bee0e40SMayuresh Chitale #define CSR_HSTATEEN1H      0x61D
2753bee0e40SMayuresh Chitale #define CSR_HSTATEEN2       0x60E
2763bee0e40SMayuresh Chitale #define CSR_HSTATEEN2H      0x61E
2773bee0e40SMayuresh Chitale #define CSR_HSTATEEN3       0x60F
2783bee0e40SMayuresh Chitale #define CSR_HSTATEEN3H      0x61F
2793bee0e40SMayuresh Chitale 
280bd023ce3SAlistair Francis /* Virtual CSRs */
281bd023ce3SAlistair Francis #define CSR_VSSTATUS        0x200
282bd023ce3SAlistair Francis #define CSR_VSIE            0x204
283bd023ce3SAlistair Francis #define CSR_VSTVEC          0x205
284bd023ce3SAlistair Francis #define CSR_VSSCRATCH       0x240
285bd023ce3SAlistair Francis #define CSR_VSEPC           0x241
286bd023ce3SAlistair Francis #define CSR_VSCAUSE         0x242
287bd023ce3SAlistair Francis #define CSR_VSTVAL          0x243
288bd023ce3SAlistair Francis #define CSR_VSIP            0x244
289bd023ce3SAlistair Francis #define CSR_VSATP           0x280
290bd023ce3SAlistair Francis 
2913ec0fe18SAtish Patra /* Sstc virtual CSRs */
2923ec0fe18SAtish Patra #define CSR_VSTIMECMP       0x24D
2933ec0fe18SAtish Patra #define CSR_VSTIMECMPH      0x25D
2943ec0fe18SAtish Patra 
295bd023ce3SAlistair Francis #define CSR_MTINST          0x34a
296bd023ce3SAlistair Francis #define CSR_MTVAL2          0x34b
297bd023ce3SAlistair Francis 
298aa7508bbSAnup Patel /* Virtual Interrupts and Interrupt Priorities (H-extension with AIA) */
299aa7508bbSAnup Patel #define CSR_HVIEN           0x608
300aa7508bbSAnup Patel #define CSR_HVICTL          0x609
301aa7508bbSAnup Patel #define CSR_HVIPRIO1        0x646
302aa7508bbSAnup Patel #define CSR_HVIPRIO2        0x647
303aa7508bbSAnup Patel 
304aa7508bbSAnup Patel /* VS-Level Window to Indirectly Accessed Registers (H-extension with AIA) */
305aa7508bbSAnup Patel #define CSR_VSISELECT       0x250
306aa7508bbSAnup Patel #define CSR_VSIREG          0x251
307aa7508bbSAnup Patel 
3085e33a208SKaiwen Xue /* Virtual Supervisor Indirect Alias */
3095e33a208SKaiwen Xue #define CSR_VSIREG2         0x252
3105e33a208SKaiwen Xue #define CSR_VSIREG3         0x253
3115e33a208SKaiwen Xue #define CSR_VSIREG4         0x255
3125e33a208SKaiwen Xue #define CSR_VSIREG5         0x256
3135e33a208SKaiwen Xue #define CSR_VSIREG6         0x257
3145e33a208SKaiwen Xue 
315aa7508bbSAnup Patel /* VS-Level Interrupts (H-extension with AIA) */
316aa7508bbSAnup Patel #define CSR_VSTOPEI         0x25c
317df01af33SAnup Patel #define CSR_VSTOPI          0xeb0
318aa7508bbSAnup Patel 
319aa7508bbSAnup Patel /* Hypervisor and VS-Level High-Half CSRs (H-extension with AIA) */
320aa7508bbSAnup Patel #define CSR_HIDELEGH        0x613
321aa7508bbSAnup Patel #define CSR_HVIENH          0x618
322aa7508bbSAnup Patel #define CSR_HVIPH           0x655
323aa7508bbSAnup Patel #define CSR_HVIPRIO1H       0x656
324aa7508bbSAnup Patel #define CSR_HVIPRIO2H       0x657
325aa7508bbSAnup Patel #define CSR_VSIEH           0x214
326aa7508bbSAnup Patel #define CSR_VSIPH           0x254
327aa7508bbSAnup Patel 
32829a9ec9bSAtish Patra /* Machine Configuration CSRs */
32929a9ec9bSAtish Patra #define CSR_MENVCFG         0x30A
33029a9ec9bSAtish Patra #define CSR_MENVCFGH        0x31A
33129a9ec9bSAtish Patra 
3323bee0e40SMayuresh Chitale /* Machine state CSRs */
3333bee0e40SMayuresh Chitale #define CSR_MSTATEEN0       0x30C
3343bee0e40SMayuresh Chitale #define CSR_MSTATEEN0H      0x31C
3353bee0e40SMayuresh Chitale #define CSR_MSTATEEN1       0x30D
3363bee0e40SMayuresh Chitale #define CSR_MSTATEEN1H      0x31D
3373bee0e40SMayuresh Chitale #define CSR_MSTATEEN2       0x30E
3383bee0e40SMayuresh Chitale #define CSR_MSTATEEN2H      0x31E
3393bee0e40SMayuresh Chitale #define CSR_MSTATEEN3       0x30F
3403bee0e40SMayuresh Chitale #define CSR_MSTATEEN3H      0x31F
3413bee0e40SMayuresh Chitale 
3423bee0e40SMayuresh Chitale /* Common defines for all smstateen */
3433bee0e40SMayuresh Chitale #define SMSTATEEN_MAX_COUNT 4
3443bee0e40SMayuresh Chitale #define SMSTATEEN0_CS       (1ULL << 0)
3453bee0e40SMayuresh Chitale #define SMSTATEEN0_FCSR     (1ULL << 1)
346ce3af0bbSWeiwei Li #define SMSTATEEN0_JVT      (1ULL << 2)
3477750e106SFea.Wang #define SMSTATEEN0_P1P13    (1ULL << 56)
3483bee0e40SMayuresh Chitale #define SMSTATEEN0_HSCONTXT (1ULL << 57)
3493bee0e40SMayuresh Chitale #define SMSTATEEN0_IMSIC    (1ULL << 58)
3503bee0e40SMayuresh Chitale #define SMSTATEEN0_AIA      (1ULL << 59)
3513bee0e40SMayuresh Chitale #define SMSTATEEN0_SVSLCT   (1ULL << 60)
3523bee0e40SMayuresh Chitale #define SMSTATEEN0_HSENVCFG (1ULL << 62)
3533bee0e40SMayuresh Chitale #define SMSTATEEN_STATEEN   (1ULL << 63)
3543bee0e40SMayuresh Chitale 
355db9f1dacSHou Weiying /* Enhanced Physical Memory Protection (ePMP) */
356a44da25aSAlistair Francis #define CSR_MSECCFG         0x747
357a44da25aSAlistair Francis #define CSR_MSECCFGH        0x757
358426f0348SMichael Clark /* Physical Memory Protection */
359426f0348SMichael Clark #define CSR_PMPCFG0         0x3a0
360426f0348SMichael Clark #define CSR_PMPCFG1         0x3a1
361426f0348SMichael Clark #define CSR_PMPCFG2         0x3a2
362426f0348SMichael Clark #define CSR_PMPCFG3         0x3a3
363426f0348SMichael Clark #define CSR_PMPADDR0        0x3b0
364426f0348SMichael Clark #define CSR_PMPADDR1        0x3b1
365426f0348SMichael Clark #define CSR_PMPADDR2        0x3b2
366426f0348SMichael Clark #define CSR_PMPADDR3        0x3b3
367426f0348SMichael Clark #define CSR_PMPADDR4        0x3b4
368426f0348SMichael Clark #define CSR_PMPADDR5        0x3b5
369426f0348SMichael Clark #define CSR_PMPADDR6        0x3b6
370426f0348SMichael Clark #define CSR_PMPADDR7        0x3b7
371426f0348SMichael Clark #define CSR_PMPADDR8        0x3b8
372426f0348SMichael Clark #define CSR_PMPADDR9        0x3b9
373426f0348SMichael Clark #define CSR_PMPADDR10       0x3ba
374426f0348SMichael Clark #define CSR_PMPADDR11       0x3bb
375426f0348SMichael Clark #define CSR_PMPADDR12       0x3bc
376426f0348SMichael Clark #define CSR_PMPADDR13       0x3bd
377426f0348SMichael Clark #define CSR_PMPADDR14       0x3be
378426f0348SMichael Clark #define CSR_PMPADDR15       0x3bf
379426f0348SMichael Clark 
3805db557f8STommy Wu /* RNMI */
3815db557f8STommy Wu #define CSR_MNSCRATCH       0x740
3825db557f8STommy Wu #define CSR_MNEPC           0x741
3835db557f8STommy Wu #define CSR_MNCAUSE         0x742
3845db557f8STommy Wu #define CSR_MNSTATUS        0x744
3855db557f8STommy Wu 
386426f0348SMichael Clark /* Debug/Trace Registers (shared with Debug Mode) */
387426f0348SMichael Clark #define CSR_TSELECT         0x7a0
388426f0348SMichael Clark #define CSR_TDATA1          0x7a1
389426f0348SMichael Clark #define CSR_TDATA2          0x7a2
390426f0348SMichael Clark #define CSR_TDATA3          0x7a3
39131b9798dSFrank Chang #define CSR_TINFO           0x7a4
3920c4e579aSAlvin Chang #define CSR_MCONTEXT        0x7a8
393426f0348SMichael Clark 
394426f0348SMichael Clark /* Debug Mode Registers */
395426f0348SMichael Clark #define CSR_DCSR            0x7b0
396426f0348SMichael Clark #define CSR_DPC             0x7b1
397426f0348SMichael Clark #define CSR_DSCRATCH        0x7b2
398426f0348SMichael Clark 
399426f0348SMichael Clark /* Performance Counters */
400426f0348SMichael Clark #define CSR_MHPMCOUNTER3    0xb03
401426f0348SMichael Clark #define CSR_MHPMCOUNTER4    0xb04
402426f0348SMichael Clark #define CSR_MHPMCOUNTER5    0xb05
403426f0348SMichael Clark #define CSR_MHPMCOUNTER6    0xb06
404426f0348SMichael Clark #define CSR_MHPMCOUNTER7    0xb07
405426f0348SMichael Clark #define CSR_MHPMCOUNTER8    0xb08
406426f0348SMichael Clark #define CSR_MHPMCOUNTER9    0xb09
407426f0348SMichael Clark #define CSR_MHPMCOUNTER10   0xb0a
408426f0348SMichael Clark #define CSR_MHPMCOUNTER11   0xb0b
409426f0348SMichael Clark #define CSR_MHPMCOUNTER12   0xb0c
410426f0348SMichael Clark #define CSR_MHPMCOUNTER13   0xb0d
411426f0348SMichael Clark #define CSR_MHPMCOUNTER14   0xb0e
412426f0348SMichael Clark #define CSR_MHPMCOUNTER15   0xb0f
413426f0348SMichael Clark #define CSR_MHPMCOUNTER16   0xb10
414426f0348SMichael Clark #define CSR_MHPMCOUNTER17   0xb11
415426f0348SMichael Clark #define CSR_MHPMCOUNTER18   0xb12
416426f0348SMichael Clark #define CSR_MHPMCOUNTER19   0xb13
417426f0348SMichael Clark #define CSR_MHPMCOUNTER20   0xb14
418426f0348SMichael Clark #define CSR_MHPMCOUNTER21   0xb15
419426f0348SMichael Clark #define CSR_MHPMCOUNTER22   0xb16
420426f0348SMichael Clark #define CSR_MHPMCOUNTER23   0xb17
421426f0348SMichael Clark #define CSR_MHPMCOUNTER24   0xb18
422426f0348SMichael Clark #define CSR_MHPMCOUNTER25   0xb19
423426f0348SMichael Clark #define CSR_MHPMCOUNTER26   0xb1a
424426f0348SMichael Clark #define CSR_MHPMCOUNTER27   0xb1b
425426f0348SMichael Clark #define CSR_MHPMCOUNTER28   0xb1c
426426f0348SMichael Clark #define CSR_MHPMCOUNTER29   0xb1d
427426f0348SMichael Clark #define CSR_MHPMCOUNTER30   0xb1e
428426f0348SMichael Clark #define CSR_MHPMCOUNTER31   0xb1f
429b1675eebSAtish Patra 
430b1675eebSAtish Patra /* Machine counter-inhibit register */
431b1675eebSAtish Patra #define CSR_MCOUNTINHIBIT   0x320
432b1675eebSAtish Patra 
4336d1e3893SKaiwen Xue /* Machine counter configuration registers */
4346d1e3893SKaiwen Xue #define CSR_MCYCLECFG       0x321
4356d1e3893SKaiwen Xue #define CSR_MINSTRETCFG     0x322
4366d1e3893SKaiwen Xue 
437426f0348SMichael Clark #define CSR_MHPMEVENT3      0x323
438426f0348SMichael Clark #define CSR_MHPMEVENT4      0x324
439426f0348SMichael Clark #define CSR_MHPMEVENT5      0x325
440426f0348SMichael Clark #define CSR_MHPMEVENT6      0x326
441426f0348SMichael Clark #define CSR_MHPMEVENT7      0x327
442426f0348SMichael Clark #define CSR_MHPMEVENT8      0x328
443426f0348SMichael Clark #define CSR_MHPMEVENT9      0x329
444426f0348SMichael Clark #define CSR_MHPMEVENT10     0x32a
445426f0348SMichael Clark #define CSR_MHPMEVENT11     0x32b
446426f0348SMichael Clark #define CSR_MHPMEVENT12     0x32c
447426f0348SMichael Clark #define CSR_MHPMEVENT13     0x32d
448426f0348SMichael Clark #define CSR_MHPMEVENT14     0x32e
449426f0348SMichael Clark #define CSR_MHPMEVENT15     0x32f
450426f0348SMichael Clark #define CSR_MHPMEVENT16     0x330
451426f0348SMichael Clark #define CSR_MHPMEVENT17     0x331
452426f0348SMichael Clark #define CSR_MHPMEVENT18     0x332
453426f0348SMichael Clark #define CSR_MHPMEVENT19     0x333
454426f0348SMichael Clark #define CSR_MHPMEVENT20     0x334
455426f0348SMichael Clark #define CSR_MHPMEVENT21     0x335
456426f0348SMichael Clark #define CSR_MHPMEVENT22     0x336
457426f0348SMichael Clark #define CSR_MHPMEVENT23     0x337
458426f0348SMichael Clark #define CSR_MHPMEVENT24     0x338
459426f0348SMichael Clark #define CSR_MHPMEVENT25     0x339
460426f0348SMichael Clark #define CSR_MHPMEVENT26     0x33a
461426f0348SMichael Clark #define CSR_MHPMEVENT27     0x33b
462426f0348SMichael Clark #define CSR_MHPMEVENT28     0x33c
463426f0348SMichael Clark #define CSR_MHPMEVENT29     0x33d
464426f0348SMichael Clark #define CSR_MHPMEVENT30     0x33e
465426f0348SMichael Clark #define CSR_MHPMEVENT31     0x33f
46614664483SAtish Patra 
4676d1e3893SKaiwen Xue #define CSR_MCYCLECFGH      0x721
4686d1e3893SKaiwen Xue #define CSR_MINSTRETCFGH    0x722
4696d1e3893SKaiwen Xue 
47014664483SAtish Patra #define CSR_MHPMEVENT3H     0x723
47114664483SAtish Patra #define CSR_MHPMEVENT4H     0x724
47214664483SAtish Patra #define CSR_MHPMEVENT5H     0x725
47314664483SAtish Patra #define CSR_MHPMEVENT6H     0x726
47414664483SAtish Patra #define CSR_MHPMEVENT7H     0x727
47514664483SAtish Patra #define CSR_MHPMEVENT8H     0x728
47614664483SAtish Patra #define CSR_MHPMEVENT9H     0x729
47714664483SAtish Patra #define CSR_MHPMEVENT10H    0x72a
47814664483SAtish Patra #define CSR_MHPMEVENT11H    0x72b
47914664483SAtish Patra #define CSR_MHPMEVENT12H    0x72c
48014664483SAtish Patra #define CSR_MHPMEVENT13H    0x72d
48114664483SAtish Patra #define CSR_MHPMEVENT14H    0x72e
48214664483SAtish Patra #define CSR_MHPMEVENT15H    0x72f
48314664483SAtish Patra #define CSR_MHPMEVENT16H    0x730
48414664483SAtish Patra #define CSR_MHPMEVENT17H    0x731
48514664483SAtish Patra #define CSR_MHPMEVENT18H    0x732
48614664483SAtish Patra #define CSR_MHPMEVENT19H    0x733
48714664483SAtish Patra #define CSR_MHPMEVENT20H    0x734
48814664483SAtish Patra #define CSR_MHPMEVENT21H    0x735
48914664483SAtish Patra #define CSR_MHPMEVENT22H    0x736
49014664483SAtish Patra #define CSR_MHPMEVENT23H    0x737
49114664483SAtish Patra #define CSR_MHPMEVENT24H    0x738
49214664483SAtish Patra #define CSR_MHPMEVENT25H    0x739
49314664483SAtish Patra #define CSR_MHPMEVENT26H    0x73a
49414664483SAtish Patra #define CSR_MHPMEVENT27H    0x73b
49514664483SAtish Patra #define CSR_MHPMEVENT28H    0x73c
49614664483SAtish Patra #define CSR_MHPMEVENT29H    0x73d
49714664483SAtish Patra #define CSR_MHPMEVENT30H    0x73e
49814664483SAtish Patra #define CSR_MHPMEVENT31H    0x73f
49914664483SAtish Patra 
500dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER3H   0xb83
501dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER4H   0xb84
502dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER5H   0xb85
503dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER6H   0xb86
504dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER7H   0xb87
505dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER8H   0xb88
506dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER9H   0xb89
507dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER10H  0xb8a
508dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER11H  0xb8b
509dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER12H  0xb8c
510dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER13H  0xb8d
511dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER14H  0xb8e
512dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER15H  0xb8f
513dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER16H  0xb90
514dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER17H  0xb91
515dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER18H  0xb92
516dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER19H  0xb93
517dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER20H  0xb94
518dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER21H  0xb95
519dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER22H  0xb96
520dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER23H  0xb97
521dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER24H  0xb98
522dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER25H  0xb99
523dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER26H  0xb9a
524dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER27H  0xb9b
525dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER28H  0xb9c
526dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER29H  0xb9d
527dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER30H  0xb9e
528dc5bd18fSMichael Clark #define CSR_MHPMCOUNTER31H  0xb9f
529dc5bd18fSMichael Clark 
53014664483SAtish Patra #define CSR_SCOUNTOVF       0xda0
531138b5c5fSAlexey Baturo 
53277442380SWeiwei Li /* Crypto Extension */
53377442380SWeiwei Li #define CSR_SEED            0x015
53477442380SWeiwei Li 
535ce3af0bbSWeiwei Li /* Zcmt Extension */
536ce3af0bbSWeiwei Li #define CSR_JVT             0x017
537ce3af0bbSWeiwei Li 
538426f0348SMichael Clark /* mstatus CSR bits */
539dc5bd18fSMichael Clark #define MSTATUS_UIE         0x00000001
540dc5bd18fSMichael Clark #define MSTATUS_SIE         0x00000002
541dc5bd18fSMichael Clark #define MSTATUS_MIE         0x00000008
542dc5bd18fSMichael Clark #define MSTATUS_UPIE        0x00000010
543dc5bd18fSMichael Clark #define MSTATUS_SPIE        0x00000020
54443a96588SYifei Jiang #define MSTATUS_UBE         0x00000040
545dc5bd18fSMichael Clark #define MSTATUS_MPIE        0x00000080
546dc5bd18fSMichael Clark #define MSTATUS_SPP         0x00000100
54761b4b69dSLIU Zhiwei #define MSTATUS_VS          0x00000600
548dc5bd18fSMichael Clark #define MSTATUS_MPP         0x00001800
549dc5bd18fSMichael Clark #define MSTATUS_FS          0x00006000
550dc5bd18fSMichael Clark #define MSTATUS_XS          0x00018000
551dc5bd18fSMichael Clark #define MSTATUS_MPRV        0x00020000
552dc5bd18fSMichael Clark #define MSTATUS_SUM         0x00040000 /* since: priv-1.10 */
553dc5bd18fSMichael Clark #define MSTATUS_MXR         0x00080000
554dc5bd18fSMichael Clark #define MSTATUS_TVM         0x00100000 /* since: priv-1.10 */
55552957745SAlex Richardson #define MSTATUS_TW          0x00200000 /* since: priv-1.10 */
55652957745SAlex Richardson #define MSTATUS_TSR         0x00400000 /* since: priv-1.10 */
5574923f672SDeepak Gupta #define MSTATUS_SPELP       0x00800000 /* zicfilp */
558*0aadf816SClément Léger #define MSTATUS_SDT         0x01000000
5594923f672SDeepak Gupta #define MSTATUS_MPELP       0x020000000000 /* zicfilp */
5609034e90aSAlistair Francis #define MSTATUS_GVA         0x4000000000ULL
56149aaa3e5SAlistair Francis #define MSTATUS_MPV         0x8000000000ULL
562dc5bd18fSMichael Clark 
563dc5bd18fSMichael Clark #define MSTATUS64_UXL       0x0000000300000000ULL
564dc5bd18fSMichael Clark #define MSTATUS64_SXL       0x0000000C00000000ULL
565dc5bd18fSMichael Clark 
566dc5bd18fSMichael Clark #define MSTATUS32_SD        0x80000000
567dc5bd18fSMichael Clark #define MSTATUS64_SD        0x8000000000000000ULL
568457c360fSFrédéric Pétrot #define MSTATUSH128_SD      0x8000000000000000ULL
569dc5bd18fSMichael Clark 
570f18637cdSMichael Clark #define MISA32_MXL          0xC0000000
571f18637cdSMichael Clark #define MISA64_MXL          0xC000000000000000ULL
572f18637cdSMichael Clark 
57399bc874fSRichard Henderson typedef enum {
57499bc874fSRichard Henderson     MXL_RV32  = 1,
57599bc874fSRichard Henderson     MXL_RV64  = 2,
57699bc874fSRichard Henderson     MXL_RV128 = 3,
57799bc874fSRichard Henderson } RISCVMXL;
578f18637cdSMichael Clark 
579426f0348SMichael Clark /* sstatus CSR bits */
580dc5bd18fSMichael Clark #define SSTATUS_UIE         0x00000001
581dc5bd18fSMichael Clark #define SSTATUS_SIE         0x00000002
582dc5bd18fSMichael Clark #define SSTATUS_UPIE        0x00000010
583dc5bd18fSMichael Clark #define SSTATUS_SPIE        0x00000020
584dc5bd18fSMichael Clark #define SSTATUS_SPP         0x00000100
58589a81e37SLIU Zhiwei #define SSTATUS_VS          0x00000600
586dc5bd18fSMichael Clark #define SSTATUS_FS          0x00006000
587dc5bd18fSMichael Clark #define SSTATUS_XS          0x00018000
588dc5bd18fSMichael Clark #define SSTATUS_SUM         0x00040000 /* since: priv-1.10 */
589dc5bd18fSMichael Clark #define SSTATUS_MXR         0x00080000
5904923f672SDeepak Gupta #define SSTATUS_SPELP       MSTATUS_SPELP   /* zicfilp */
591*0aadf816SClément Léger #define SSTATUS_SDT         MSTATUS_SDT
592dc5bd18fSMichael Clark 
593457c360fSFrédéric Pétrot #define SSTATUS64_UXL       0x0000000300000000ULL
594457c360fSFrédéric Pétrot 
595dc5bd18fSMichael Clark #define SSTATUS32_SD        0x80000000
596dc5bd18fSMichael Clark #define SSTATUS64_SD        0x8000000000000000ULL
597dc5bd18fSMichael Clark 
598d28b15a4SAlistair Francis /* hstatus CSR bits */
599543ba531SAlistair Francis #define HSTATUS_VSBE         0x00000020
600543ba531SAlistair Francis #define HSTATUS_GVA          0x00000040
601d28b15a4SAlistair Francis #define HSTATUS_SPV          0x00000080
602543ba531SAlistair Francis #define HSTATUS_SPVP         0x00000100
603543ba531SAlistair Francis #define HSTATUS_HU           0x00000200
604543ba531SAlistair Francis #define HSTATUS_VGEIN        0x0003F000
605d28b15a4SAlistair Francis #define HSTATUS_VTVM         0x00100000
606719f0f60SJose Martins #define HSTATUS_VTW          0x00200000
607d28b15a4SAlistair Francis #define HSTATUS_VTSR         0x00400000
60819eb69d0SFea.Wang #define HSTATUS_HUKTE        0x01000000
609543ba531SAlistair Francis #define HSTATUS_VSXL         0x300000000
61033ca99a1SAlexey Baturo #define HSTATUS_HUPMM        0x3000000000000
611d28b15a4SAlistair Francis 
612d28b15a4SAlistair Francis #define HSTATUS32_WPRI       0xFF8FF87E
613d28b15a4SAlistair Francis #define HSTATUS64_WPRI       0xFFFFFFFFFF8FF87EULL
614d28b15a4SAlistair Francis 
615db70794eSBin Meng #define COUNTEREN_CY         (1 << 0)
616db70794eSBin Meng #define COUNTEREN_TM         (1 << 1)
617db70794eSBin Meng #define COUNTEREN_IR         (1 << 2)
618db70794eSBin Meng #define COUNTEREN_HPM3       (1 << 3)
619e39a8320SAlistair Francis 
620f310df58SLIU Zhiwei /* vsstatus CSR bits */
621f310df58SLIU Zhiwei #define VSSTATUS64_UXL       0x0000000300000000ULL
622f310df58SLIU Zhiwei 
623426f0348SMichael Clark /* Privilege modes */
624dc5bd18fSMichael Clark #define PRV_U 0
625dc5bd18fSMichael Clark #define PRV_S 1
62644b8f74bSWeiwei Li #define PRV_RESERVED 2
627dc5bd18fSMichael Clark #define PRV_M 3
628dc5bd18fSMichael Clark 
629426f0348SMichael Clark /* RV32 satp CSR field masks */
630dc5bd18fSMichael Clark #define SATP32_MODE         0x80000000
631dc5bd18fSMichael Clark #define SATP32_ASID         0x7fc00000
632dc5bd18fSMichael Clark #define SATP32_PPN          0x003fffff
633dc5bd18fSMichael Clark 
634426f0348SMichael Clark /* RV64 satp CSR field masks */
635dc5bd18fSMichael Clark #define SATP64_MODE         0xF000000000000000ULL
636dc5bd18fSMichael Clark #define SATP64_ASID         0x0FFFF00000000000ULL
637dc5bd18fSMichael Clark #define SATP64_PPN          0x00000FFFFFFFFFFFULL
638dc5bd18fSMichael Clark 
6395db557f8STommy Wu /* RNMI mnstatus CSR mask */
6405db557f8STommy Wu #define MNSTATUS_NMIE       0x00000008
6415db557f8STommy Wu #define MNSTATUS_MNPV       0x00000080
6420266fd8bSFrank Chang #define MNSTATUS_MNPELP     0x00000200
6435db557f8STommy Wu #define MNSTATUS_MNPP       0x00001800
6445db557f8STommy Wu 
645426f0348SMichael Clark /* VM modes (satp.mode) privileged ISA 1.10 */
646426f0348SMichael Clark #define VM_1_10_MBARE       0
647426f0348SMichael Clark #define VM_1_10_SV32        1
648426f0348SMichael Clark #define VM_1_10_SV39        8
649426f0348SMichael Clark #define VM_1_10_SV48        9
650426f0348SMichael Clark #define VM_1_10_SV57        10
651426f0348SMichael Clark #define VM_1_10_SV64        11
652dc5bd18fSMichael Clark 
653426f0348SMichael Clark /* Page table entry (PTE) fields */
654dc5bd18fSMichael Clark #define PTE_V               0x001 /* Valid */
655dc5bd18fSMichael Clark #define PTE_R               0x002 /* Read */
656dc5bd18fSMichael Clark #define PTE_W               0x004 /* Write */
657dc5bd18fSMichael Clark #define PTE_X               0x008 /* Execute */
658dc5bd18fSMichael Clark #define PTE_U               0x010 /* User */
659dc5bd18fSMichael Clark #define PTE_G               0x020 /* Global */
660dc5bd18fSMichael Clark #define PTE_A               0x040 /* Accessed */
661dc5bd18fSMichael Clark #define PTE_D               0x080 /* Dirty */
662dc5bd18fSMichael Clark #define PTE_SOFT            0x300 /* Reserved for Software */
663bbce8ba8SWeiwei Li #define PTE_PBMT            0x6000000000000000ULL /* Page-based memory types */
6642bacb224SWeiwei Li #define PTE_N               0x8000000000000000ULL /* NAPOT translation */
665190e9f8eSAlexandre Ghiti #define PTE_RESERVED        0x1FC0000000000000ULL /* Reserved bits */
666bbce8ba8SWeiwei Li #define PTE_ATTR            (PTE_N | PTE_PBMT) /* All attributes bits */
667dc5bd18fSMichael Clark 
668426f0348SMichael Clark /* Page table PPN shift amount */
669dc5bd18fSMichael Clark #define PTE_PPN_SHIFT       10
670426f0348SMichael Clark 
67105e6ca5eSGuo Ren /* Page table PPN mask */
67205e6ca5eSGuo Ren #define PTE_PPN_MASK        0x3FFFFFFFFFFC00ULL
67305e6ca5eSGuo Ren 
674426f0348SMichael Clark /* Leaf page shift amount */
675426f0348SMichael Clark #define PGSHIFT             12
676426f0348SMichael Clark 
67742fe7499SMichael Tokarev /* Default Reset Vector address */
678426f0348SMichael Clark #define DEFAULT_RSTVEC      0x1000
679426f0348SMichael Clark 
680c1149f69STommy Wu /* Default RNMI Interrupt Vector address */
681c1149f69STommy Wu #define DEFAULT_RNMI_IRQVEC     0x0
682c1149f69STommy Wu 
683c1149f69STommy Wu /* Default RNMI Exception Vector address */
684c1149f69STommy Wu #define DEFAULT_RNMI_EXCPVEC    0x0
685c1149f69STommy Wu 
686426f0348SMichael Clark /* Exception causes */
687330d2ae3SAlistair Francis typedef enum RISCVException {
688330d2ae3SAlistair Francis     RISCV_EXCP_NONE = -1, /* sentinel value */
689330d2ae3SAlistair Francis     RISCV_EXCP_INST_ADDR_MIS = 0x0,
690330d2ae3SAlistair Francis     RISCV_EXCP_INST_ACCESS_FAULT = 0x1,
691330d2ae3SAlistair Francis     RISCV_EXCP_ILLEGAL_INST = 0x2,
692330d2ae3SAlistair Francis     RISCV_EXCP_BREAKPOINT = 0x3,
693330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_ADDR_MIS = 0x4,
694330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_ACCESS_FAULT = 0x5,
695330d2ae3SAlistair Francis     RISCV_EXCP_STORE_AMO_ADDR_MIS = 0x6,
696330d2ae3SAlistair Francis     RISCV_EXCP_STORE_AMO_ACCESS_FAULT = 0x7,
697330d2ae3SAlistair Francis     RISCV_EXCP_U_ECALL = 0x8,
698330d2ae3SAlistair Francis     RISCV_EXCP_S_ECALL = 0x9,
699330d2ae3SAlistair Francis     RISCV_EXCP_VS_ECALL = 0xa,
700330d2ae3SAlistair Francis     RISCV_EXCP_M_ECALL = 0xb,
701330d2ae3SAlistair Francis     RISCV_EXCP_INST_PAGE_FAULT = 0xc, /* since: priv-1.10.0 */
702330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_PAGE_FAULT = 0xd, /* since: priv-1.10.0 */
703330d2ae3SAlistair Francis     RISCV_EXCP_STORE_PAGE_FAULT = 0xf, /* since: priv-1.10.0 */
7048392a7c1SFea.Wang     RISCV_EXCP_SW_CHECK = 0x12, /* since: priv-1.13.0 */
7058392a7c1SFea.Wang     RISCV_EXCP_HW_ERR = 0x13, /* since: priv-1.13.0 */
706330d2ae3SAlistair Francis     RISCV_EXCP_INST_GUEST_PAGE_FAULT = 0x14,
707330d2ae3SAlistair Francis     RISCV_EXCP_LOAD_GUEST_ACCESS_FAULT = 0x15,
708330d2ae3SAlistair Francis     RISCV_EXCP_VIRT_INSTRUCTION_FAULT = 0x16,
709330d2ae3SAlistair Francis     RISCV_EXCP_STORE_GUEST_AMO_ACCESS_FAULT = 0x17,
710ba7a1c52SClément Léger     RISCV_EXCP_SEMIHOST = 0x3f,
711330d2ae3SAlistair Francis } RISCVException;
712426f0348SMichael Clark 
713b039c961SDeepak Gupta /* zicfilp defines lp violation results in sw check with tval = 2*/
714b039c961SDeepak Gupta #define RISCV_EXCP_SW_CHECK_FCFI_TVAL      2
715f06bfe3dSDeepak Gupta /* zicfiss defines ss violation results in sw check with tval = 3*/
716f06bfe3dSDeepak Gupta #define RISCV_EXCP_SW_CHECK_BCFI_TVAL      3
717b039c961SDeepak Gupta 
718426f0348SMichael Clark #define RISCV_EXCP_INT_FLAG                0x80000000
719426f0348SMichael Clark #define RISCV_EXCP_INT_MASK                0x7fffffff
720426f0348SMichael Clark 
721426f0348SMichael Clark /* Interrupt causes */
722426f0348SMichael Clark #define IRQ_U_SOFT                         0
723426f0348SMichael Clark #define IRQ_S_SOFT                         1
724205377f8SAlistair Francis #define IRQ_VS_SOFT                        2
725426f0348SMichael Clark #define IRQ_M_SOFT                         3
726426f0348SMichael Clark #define IRQ_U_TIMER                        4
727426f0348SMichael Clark #define IRQ_S_TIMER                        5
728205377f8SAlistair Francis #define IRQ_VS_TIMER                       6
729426f0348SMichael Clark #define IRQ_M_TIMER                        7
730426f0348SMichael Clark #define IRQ_U_EXT                          8
731426f0348SMichael Clark #define IRQ_S_EXT                          9
732205377f8SAlistair Francis #define IRQ_VS_EXT                         10
733426f0348SMichael Clark #define IRQ_M_EXT                          11
734881df35dSAnup Patel #define IRQ_S_GEXT                         12
73514664483SAtish Patra #define IRQ_PMU_OVF                        13
73692c82a12SRajnesh Kanwal #define IRQ_LOCAL_MAX                      64
73792c82a12SRajnesh Kanwal /* -1 is due to bit zero of hgeip and hgeie being ROZ. */
738cd032fe7SAnup Patel #define IRQ_LOCAL_GUEST_MAX                (TARGET_LONG_BITS - 1)
739426f0348SMichael Clark 
740c1149f69STommy Wu /* RNMI causes */
741c1149f69STommy Wu #define RNMI_MAX                           16
742c1149f69STommy Wu 
743426f0348SMichael Clark /* mip masks */
744426f0348SMichael Clark #define MIP_USIP                           (1 << IRQ_U_SOFT)
745426f0348SMichael Clark #define MIP_SSIP                           (1 << IRQ_S_SOFT)
746205377f8SAlistair Francis #define MIP_VSSIP                          (1 << IRQ_VS_SOFT)
747426f0348SMichael Clark #define MIP_MSIP                           (1 << IRQ_M_SOFT)
748426f0348SMichael Clark #define MIP_UTIP                           (1 << IRQ_U_TIMER)
749426f0348SMichael Clark #define MIP_STIP                           (1 << IRQ_S_TIMER)
750205377f8SAlistair Francis #define MIP_VSTIP                          (1 << IRQ_VS_TIMER)
751426f0348SMichael Clark #define MIP_MTIP                           (1 << IRQ_M_TIMER)
752426f0348SMichael Clark #define MIP_UEIP                           (1 << IRQ_U_EXT)
753426f0348SMichael Clark #define MIP_SEIP                           (1 << IRQ_S_EXT)
754205377f8SAlistair Francis #define MIP_VSEIP                          (1 << IRQ_VS_EXT)
755426f0348SMichael Clark #define MIP_MEIP                           (1 << IRQ_M_EXT)
756881df35dSAnup Patel #define MIP_SGEIP                          (1 << IRQ_S_GEXT)
75714664483SAtish Patra #define MIP_LCOFIP                         (1 << IRQ_PMU_OVF)
758426f0348SMichael Clark 
759426f0348SMichael Clark /* sip masks */
760426f0348SMichael Clark #define SIP_SSIP                           MIP_SSIP
761426f0348SMichael Clark #define SIP_STIP                           MIP_STIP
762426f0348SMichael Clark #define SIP_SEIP                           MIP_SEIP
76314664483SAtish Patra #define SIP_LCOFIP                         MIP_LCOFIP
764f91005e1SMarkus Armbruster 
76566e594f2SAlistair Francis /* MIE masks */
76666e594f2SAlistair Francis #define MIE_SEIE                           (1 << IRQ_S_EXT)
76766e594f2SAlistair Francis #define MIE_UEIE                           (1 << IRQ_U_EXT)
76866e594f2SAlistair Francis #define MIE_STIE                           (1 << IRQ_S_TIMER)
76966e594f2SAlistair Francis #define MIE_UTIE                           (1 << IRQ_U_TIMER)
77066e594f2SAlistair Francis #define MIE_SSIE                           (1 << IRQ_S_SOFT)
77166e594f2SAlistair Francis #define MIE_USIE                           (1 << IRQ_U_SOFT)
772138b5c5fSAlexey Baturo 
7731697837eSRajnesh Kanwal /* Machine constants */
7741697837eSRajnesh Kanwal #define M_MODE_INTERRUPTS  ((uint64_t)(MIP_MSIP | MIP_MTIP | MIP_MEIP))
7751697837eSRajnesh Kanwal #define S_MODE_INTERRUPTS  ((uint64_t)(MIP_SSIP | MIP_STIP | MIP_SEIP))
7761697837eSRajnesh Kanwal #define VS_MODE_INTERRUPTS ((uint64_t)(MIP_VSSIP | MIP_VSTIP | MIP_VSEIP))
7771697837eSRajnesh Kanwal #define HS_MODE_INTERRUPTS ((uint64_t)(MIP_SGEIP | VS_MODE_INTERRUPTS))
7781697837eSRajnesh Kanwal 
77942fe7499SMichael Tokarev /* Execution environment configuration bits */
78029a9ec9bSAtish Patra #define MENVCFG_FIOM                       BIT(0)
7814923f672SDeepak Gupta #define MENVCFG_LPE                        BIT(2) /* zicfilp */
7828205bc12SDeepak Gupta #define MENVCFG_SSE                        BIT(3) /* zicfiss */
78329a9ec9bSAtish Patra #define MENVCFG_CBIE                       (3UL << 4)
78429a9ec9bSAtish Patra #define MENVCFG_CBCFE                      BIT(6)
78529a9ec9bSAtish Patra #define MENVCFG_CBZE                       BIT(7)
78633ca99a1SAlexey Baturo #define MENVCFG_PMM                        (3ULL << 32)
787*0aadf816SClément Léger #define MENVCFG_DTE                        (1ULL << 59)
788e84af935SKaiwen Xue #define MENVCFG_CDE                        (1ULL << 60)
789ed67d637SWeiwei Li #define MENVCFG_ADUE                       (1ULL << 61)
79029a9ec9bSAtish Patra #define MENVCFG_PBMTE                      (1ULL << 62)
79129a9ec9bSAtish Patra #define MENVCFG_STCE                       (1ULL << 63)
79229a9ec9bSAtish Patra 
79329a9ec9bSAtish Patra /* For RV32 */
794*0aadf816SClément Léger #define MENVCFGH_DTE                       BIT(27)
795ed67d637SWeiwei Li #define MENVCFGH_ADUE                      BIT(29)
79629a9ec9bSAtish Patra #define MENVCFGH_PBMTE                     BIT(30)
79729a9ec9bSAtish Patra #define MENVCFGH_STCE                      BIT(31)
79829a9ec9bSAtish Patra 
79929a9ec9bSAtish Patra #define SENVCFG_FIOM                       MENVCFG_FIOM
8004923f672SDeepak Gupta #define SENVCFG_LPE                        MENVCFG_LPE
8018205bc12SDeepak Gupta #define SENVCFG_SSE                        MENVCFG_SSE
80229a9ec9bSAtish Patra #define SENVCFG_CBIE                       MENVCFG_CBIE
80329a9ec9bSAtish Patra #define SENVCFG_CBCFE                      MENVCFG_CBCFE
80429a9ec9bSAtish Patra #define SENVCFG_CBZE                       MENVCFG_CBZE
80581c84362SFea.Wang #define SENVCFG_UKTE                       BIT(8)
80633ca99a1SAlexey Baturo #define SENVCFG_PMM                        MENVCFG_PMM
80729a9ec9bSAtish Patra 
80829a9ec9bSAtish Patra #define HENVCFG_FIOM                       MENVCFG_FIOM
8094923f672SDeepak Gupta #define HENVCFG_LPE                        MENVCFG_LPE
8108205bc12SDeepak Gupta #define HENVCFG_SSE                        MENVCFG_SSE
81129a9ec9bSAtish Patra #define HENVCFG_CBIE                       MENVCFG_CBIE
81229a9ec9bSAtish Patra #define HENVCFG_CBCFE                      MENVCFG_CBCFE
81329a9ec9bSAtish Patra #define HENVCFG_CBZE                       MENVCFG_CBZE
81433ca99a1SAlexey Baturo #define HENVCFG_PMM                        MENVCFG_PMM
815*0aadf816SClément Léger #define HENVCFG_DTE                        MENVCFG_DTE
816ed67d637SWeiwei Li #define HENVCFG_ADUE                       MENVCFG_ADUE
81729a9ec9bSAtish Patra #define HENVCFG_PBMTE                      MENVCFG_PBMTE
81829a9ec9bSAtish Patra #define HENVCFG_STCE                       MENVCFG_STCE
81929a9ec9bSAtish Patra 
82029a9ec9bSAtish Patra /* For RV32 */
821*0aadf816SClément Léger #define HENVCFGH_DTE                        MENVCFGH_DTE
822ed67d637SWeiwei Li #define HENVCFGH_ADUE                       MENVCFGH_ADUE
82329a9ec9bSAtish Patra #define HENVCFGH_PBMTE                      MENVCFGH_PBMTE
82429a9ec9bSAtish Patra #define HENVCFGH_STCE                       MENVCFGH_STCE
82529a9ec9bSAtish Patra 
826aa7508bbSAnup Patel /* MISELECT, SISELECT, and VSISELECT bits (AIA) */
827aa7508bbSAnup Patel #define ISELECT_IPRIO0                     0x30
828aa7508bbSAnup Patel #define ISELECT_IPRIO15                    0x3f
829aa7508bbSAnup Patel #define ISELECT_IMSIC_EIDELIVERY           0x70
830aa7508bbSAnup Patel #define ISELECT_IMSIC_EITHRESHOLD          0x72
831aa7508bbSAnup Patel #define ISELECT_IMSIC_EIP0                 0x80
832aa7508bbSAnup Patel #define ISELECT_IMSIC_EIP63                0xbf
833aa7508bbSAnup Patel #define ISELECT_IMSIC_EIE0                 0xc0
834aa7508bbSAnup Patel #define ISELECT_IMSIC_EIE63                0xff
835aa7508bbSAnup Patel #define ISELECT_IMSIC_FIRST                ISELECT_IMSIC_EIDELIVERY
836aa7508bbSAnup Patel #define ISELECT_IMSIC_LAST                 ISELECT_IMSIC_EIE63
8375e33a208SKaiwen Xue #define ISELECT_MASK_AIA                   0x1ff
8385e33a208SKaiwen Xue 
839e84af935SKaiwen Xue /* [M|S|VS]SELCT value for Indirect CSR Access Extension */
840e84af935SKaiwen Xue #define ISELECT_CD_FIRST                   0x40
841e84af935SKaiwen Xue #define ISELECT_CD_LAST                    0x5f
8425e33a208SKaiwen Xue #define ISELECT_MASK_SXCSRIND              0xfff
843aa7508bbSAnup Patel 
844aa7508bbSAnup Patel /* Dummy [M|S|VS]ISELECT value for emulating [M|S|VS]TOPEI CSRs */
8455e33a208SKaiwen Xue #define ISELECT_IMSIC_TOPEI                (ISELECT_MASK_AIA + 1)
846aa7508bbSAnup Patel 
847aa7508bbSAnup Patel /* IMSIC bits (AIA) */
848aa7508bbSAnup Patel #define IMSIC_TOPEI_IID_SHIFT              16
849aa7508bbSAnup Patel #define IMSIC_TOPEI_IID_MASK               0x7ff
850aa7508bbSAnup Patel #define IMSIC_TOPEI_IPRIO_MASK             0x7ff
851aa7508bbSAnup Patel #define IMSIC_EIPx_BITS                    32
852aa7508bbSAnup Patel #define IMSIC_EIEx_BITS                    32
853aa7508bbSAnup Patel 
854aa7508bbSAnup Patel /* MTOPI and STOPI bits (AIA) */
855aa7508bbSAnup Patel #define TOPI_IID_SHIFT                     16
856aa7508bbSAnup Patel #define TOPI_IID_MASK                      0xfff
857aa7508bbSAnup Patel #define TOPI_IPRIO_MASK                    0xff
858aa7508bbSAnup Patel 
859aa7508bbSAnup Patel /* Interrupt priority bits (AIA) */
860aa7508bbSAnup Patel #define IPRIO_IRQ_BITS                     8
861aa7508bbSAnup Patel #define IPRIO_MMAXIPRIO                    255
862aa7508bbSAnup Patel #define IPRIO_DEFAULT_UPPER                4
86343577499SAnup Patel #define IPRIO_DEFAULT_MIDDLE               (IPRIO_DEFAULT_UPPER + 12)
864aa7508bbSAnup Patel #define IPRIO_DEFAULT_M                    IPRIO_DEFAULT_MIDDLE
865aa7508bbSAnup Patel #define IPRIO_DEFAULT_S                    (IPRIO_DEFAULT_M + 3)
866aa7508bbSAnup Patel #define IPRIO_DEFAULT_SGEXT                (IPRIO_DEFAULT_S + 3)
867aa7508bbSAnup Patel #define IPRIO_DEFAULT_VS                   (IPRIO_DEFAULT_SGEXT + 1)
868aa7508bbSAnup Patel #define IPRIO_DEFAULT_LOWER                (IPRIO_DEFAULT_VS + 3)
869aa7508bbSAnup Patel 
870aa7508bbSAnup Patel /* HVICTL bits (AIA) */
871aa7508bbSAnup Patel #define HVICTL_VTI                         0x40000000
872aa7508bbSAnup Patel #define HVICTL_IID                         0x0fff0000
873aa7508bbSAnup Patel #define HVICTL_IPRIOM                      0x00000100
874aa7508bbSAnup Patel #define HVICTL_IPRIO                       0x000000ff
875aa7508bbSAnup Patel #define HVICTL_VALID_MASK                  \
876aa7508bbSAnup Patel     (HVICTL_VTI | HVICTL_IID | HVICTL_IPRIOM | HVICTL_IPRIO)
877aa7508bbSAnup Patel 
87877442380SWeiwei Li /* seed CSR bits */
87977442380SWeiwei Li #define SEED_OPST                        (0b11 << 30)
88077442380SWeiwei Li #define SEED_OPST_BIST                   (0b00 << 30)
88177442380SWeiwei Li #define SEED_OPST_WAIT                   (0b01 << 30)
88277442380SWeiwei Li #define SEED_OPST_ES16                   (0b10 << 30)
88377442380SWeiwei Li #define SEED_OPST_DEAD                   (0b11 << 30)
88414664483SAtish Patra /* PMU related bits */
88514664483SAtish Patra #define MIE_LCOFIE                         (1 << IRQ_PMU_OVF)
88614664483SAtish Patra 
8876d1e3893SKaiwen Xue #define MCYCLECFG_BIT_MINH                 BIT_ULL(62)
8886d1e3893SKaiwen Xue #define MCYCLECFGH_BIT_MINH                BIT(30)
8896d1e3893SKaiwen Xue #define MCYCLECFG_BIT_SINH                 BIT_ULL(61)
8906d1e3893SKaiwen Xue #define MCYCLECFGH_BIT_SINH                BIT(29)
8916d1e3893SKaiwen Xue #define MCYCLECFG_BIT_UINH                 BIT_ULL(60)
8926d1e3893SKaiwen Xue #define MCYCLECFGH_BIT_UINH                BIT(28)
8936d1e3893SKaiwen Xue #define MCYCLECFG_BIT_VSINH                BIT_ULL(59)
8946d1e3893SKaiwen Xue #define MCYCLECFGH_BIT_VSINH               BIT(27)
8956d1e3893SKaiwen Xue #define MCYCLECFG_BIT_VUINH                BIT_ULL(58)
8966d1e3893SKaiwen Xue #define MCYCLECFGH_BIT_VUINH               BIT(26)
8976d1e3893SKaiwen Xue 
8986d1e3893SKaiwen Xue #define MINSTRETCFG_BIT_MINH               BIT_ULL(62)
8996d1e3893SKaiwen Xue #define MINSTRETCFGH_BIT_MINH              BIT(30)
9006d1e3893SKaiwen Xue #define MINSTRETCFG_BIT_SINH               BIT_ULL(61)
9016d1e3893SKaiwen Xue #define MINSTRETCFGH_BIT_SINH              BIT(29)
9026d1e3893SKaiwen Xue #define MINSTRETCFG_BIT_UINH               BIT_ULL(60)
9036d1e3893SKaiwen Xue #define MINSTRETCFGH_BIT_UINH              BIT(28)
9046d1e3893SKaiwen Xue #define MINSTRETCFG_BIT_VSINH              BIT_ULL(59)
9056d1e3893SKaiwen Xue #define MINSTRETCFGH_BIT_VSINH             BIT(27)
9066d1e3893SKaiwen Xue #define MINSTRETCFG_BIT_VUINH              BIT_ULL(58)
9076d1e3893SKaiwen Xue #define MINSTRETCFGH_BIT_VUINH             BIT(26)
9086d1e3893SKaiwen Xue 
90914664483SAtish Patra #define MHPMEVENT_BIT_OF                   BIT_ULL(63)
91014664483SAtish Patra #define MHPMEVENTH_BIT_OF                  BIT(31)
91114664483SAtish Patra #define MHPMEVENT_BIT_MINH                 BIT_ULL(62)
91214664483SAtish Patra #define MHPMEVENTH_BIT_MINH                BIT(30)
91314664483SAtish Patra #define MHPMEVENT_BIT_SINH                 BIT_ULL(61)
91414664483SAtish Patra #define MHPMEVENTH_BIT_SINH                BIT(29)
91514664483SAtish Patra #define MHPMEVENT_BIT_UINH                 BIT_ULL(60)
91614664483SAtish Patra #define MHPMEVENTH_BIT_UINH                BIT(28)
91714664483SAtish Patra #define MHPMEVENT_BIT_VSINH                BIT_ULL(59)
91814664483SAtish Patra #define MHPMEVENTH_BIT_VSINH               BIT(27)
91914664483SAtish Patra #define MHPMEVENT_BIT_VUINH                BIT_ULL(58)
92014664483SAtish Patra #define MHPMEVENTH_BIT_VUINH               BIT(26)
92114664483SAtish Patra 
922b54a84c1SKaiwen Xue #define MHPMEVENT_FILTER_MASK              (MHPMEVENT_BIT_MINH  | \
923b54a84c1SKaiwen Xue                                             MHPMEVENT_BIT_SINH  | \
924b54a84c1SKaiwen Xue                                             MHPMEVENT_BIT_UINH  | \
925b54a84c1SKaiwen Xue                                             MHPMEVENT_BIT_VSINH | \
926b54a84c1SKaiwen Xue                                             MHPMEVENT_BIT_VUINH)
927b54a84c1SKaiwen Xue 
928b54a84c1SKaiwen Xue #define MHPMEVENTH_FILTER_MASK              (MHPMEVENTH_BIT_MINH  | \
929b54a84c1SKaiwen Xue                                             MHPMEVENTH_BIT_SINH  | \
930b54a84c1SKaiwen Xue                                             MHPMEVENTH_BIT_UINH  | \
931b54a84c1SKaiwen Xue                                             MHPMEVENTH_BIT_VSINH | \
932b54a84c1SKaiwen Xue                                             MHPMEVENTH_BIT_VUINH)
933b54a84c1SKaiwen Xue 
93414664483SAtish Patra #define MHPMEVENT_SSCOF_MASK               _ULL(0xFFFF000000000000)
93514664483SAtish Patra #define MHPMEVENT_IDX_MASK                 0xFFFFF
93614664483SAtish Patra #define MHPMEVENT_SSCOF_RESVD              16
93714664483SAtish Patra 
938c1149f69STommy Wu /* RISC-V-specific interrupt pending bits. */
939c1149f69STommy Wu #define CPU_INTERRUPT_RNMI                 CPU_INTERRUPT_TGT_EXT_0
940c1149f69STommy Wu 
941ce3af0bbSWeiwei Li /* JVT CSR bits */
942ce3af0bbSWeiwei Li #define JVT_MODE                           0x3F
943ce3af0bbSWeiwei Li #define JVT_BASE                           (~0x3F)
9440c4e579aSAlvin Chang 
9450c4e579aSAlvin Chang /* Debug Sdtrig CSR masks */
946c4db48ccSAlvin Chang #define TEXTRA32_MHVALUE                   0xFC000000
947c4db48ccSAlvin Chang #define TEXTRA32_MHSELECT                  0x03800000
948c4db48ccSAlvin Chang #define TEXTRA32_SBYTEMASK                 0x000C0000
949c4db48ccSAlvin Chang #define TEXTRA32_SVALUE                    0x0003FFFC
950c4db48ccSAlvin Chang #define TEXTRA32_SSELECT                   0x00000003
951c4db48ccSAlvin Chang #define TEXTRA64_MHVALUE                   0xFFF8000000000000ULL
952c4db48ccSAlvin Chang #define TEXTRA64_MHSELECT                  0x0007000000000000ULL
953c4db48ccSAlvin Chang #define TEXTRA64_SBYTEMASK                 0x000000F000000000ULL
954c4db48ccSAlvin Chang #define TEXTRA64_SVALUE                    0x00000003FFFFFFFCULL
955c4db48ccSAlvin Chang #define TEXTRA64_SSELECT                   0x0000000000000003ULL
9560c4e579aSAlvin Chang #define MCONTEXT32                         0x0000003F
9570c4e579aSAlvin Chang #define MCONTEXT64                         0x0000000000001FFFULL
9580c4e579aSAlvin Chang #define MCONTEXT32_HCONTEXT                0x0000007F
9590c4e579aSAlvin Chang #define MCONTEXT64_HCONTEXT                0x0000000000003FFFULL
960f91005e1SMarkus Armbruster #endif
961