xref: /qemu/target/ppc/mmu_common.c (revision e48fb4c590a23d81ee1d2f09ee9bcf5dd5f98e43)
15118ebe8SLucas Mateus Castro (alqotel) /*
25118ebe8SLucas Mateus Castro (alqotel)  *  PowerPC MMU, TLB, SLB and BAT emulation helpers for QEMU.
35118ebe8SLucas Mateus Castro (alqotel)  *
45118ebe8SLucas Mateus Castro (alqotel)  *  Copyright (c) 2003-2007 Jocelyn Mayer
55118ebe8SLucas Mateus Castro (alqotel)  *
65118ebe8SLucas Mateus Castro (alqotel)  * This library is free software; you can redistribute it and/or
75118ebe8SLucas Mateus Castro (alqotel)  * modify it under the terms of the GNU Lesser General Public
85118ebe8SLucas Mateus Castro (alqotel)  * License as published by the Free Software Foundation; either
95118ebe8SLucas Mateus Castro (alqotel)  * version 2.1 of the License, or (at your option) any later version.
105118ebe8SLucas Mateus Castro (alqotel)  *
115118ebe8SLucas Mateus Castro (alqotel)  * This library is distributed in the hope that it will be useful,
125118ebe8SLucas Mateus Castro (alqotel)  * but WITHOUT ANY WARRANTY; without even the implied warranty of
135118ebe8SLucas Mateus Castro (alqotel)  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
145118ebe8SLucas Mateus Castro (alqotel)  * Lesser General Public License for more details.
155118ebe8SLucas Mateus Castro (alqotel)  *
165118ebe8SLucas Mateus Castro (alqotel)  * You should have received a copy of the GNU Lesser General Public
175118ebe8SLucas Mateus Castro (alqotel)  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
185118ebe8SLucas Mateus Castro (alqotel)  */
195118ebe8SLucas Mateus Castro (alqotel) 
205118ebe8SLucas Mateus Castro (alqotel) #include "qemu/osdep.h"
215118ebe8SLucas Mateus Castro (alqotel) #include "qemu/units.h"
225118ebe8SLucas Mateus Castro (alqotel) #include "cpu.h"
235118ebe8SLucas Mateus Castro (alqotel) #include "sysemu/kvm.h"
245118ebe8SLucas Mateus Castro (alqotel) #include "kvm_ppc.h"
255118ebe8SLucas Mateus Castro (alqotel) #include "mmu-hash64.h"
265118ebe8SLucas Mateus Castro (alqotel) #include "mmu-hash32.h"
275118ebe8SLucas Mateus Castro (alqotel) #include "exec/exec-all.h"
2874781c08SPhilippe Mathieu-Daudé #include "exec/page-protection.h"
295118ebe8SLucas Mateus Castro (alqotel) #include "exec/log.h"
305118ebe8SLucas Mateus Castro (alqotel) #include "helper_regs.h"
315118ebe8SLucas Mateus Castro (alqotel) #include "qemu/error-report.h"
325118ebe8SLucas Mateus Castro (alqotel) #include "qemu/qemu-print.h"
335118ebe8SLucas Mateus Castro (alqotel) #include "internal.h"
345118ebe8SLucas Mateus Castro (alqotel) #include "mmu-book3s-v3.h"
355118ebe8SLucas Mateus Castro (alqotel) #include "mmu-radix64.h"
36e7baac64SBALATON Zoltan #include "mmu-booke.h"
375118ebe8SLucas Mateus Castro (alqotel) 
385118ebe8SLucas Mateus Castro (alqotel) /* #define DUMP_PAGE_TABLES */
395118ebe8SLucas Mateus Castro (alqotel) 
40306b5320SBALATON Zoltan /* Context used internally during MMU translations */
41306b5320SBALATON Zoltan typedef struct {
42306b5320SBALATON Zoltan     hwaddr raddr;      /* Real address             */
43306b5320SBALATON Zoltan     hwaddr eaddr;      /* Effective address        */
44306b5320SBALATON Zoltan     int prot;          /* Protection bits          */
45306b5320SBALATON Zoltan     hwaddr hash[2];    /* Pagetable hash values    */
46306b5320SBALATON Zoltan     target_ulong ptem; /* Virtual segment ID | API */
47306b5320SBALATON Zoltan     int key;           /* Access key               */
48306b5320SBALATON Zoltan     int nx;            /* Non-execute area         */
49306b5320SBALATON Zoltan } mmu_ctx_t;
50306b5320SBALATON Zoltan 
51d6ae8ec6SLucas Mateus Castro (alqotel) void ppc_store_sdr1(CPUPPCState *env, target_ulong value)
52d6ae8ec6SLucas Mateus Castro (alqotel) {
53d6ae8ec6SLucas Mateus Castro (alqotel)     PowerPCCPU *cpu = env_archcpu(env);
54d6ae8ec6SLucas Mateus Castro (alqotel)     qemu_log_mask(CPU_LOG_MMU, "%s: " TARGET_FMT_lx "\n", __func__, value);
55d6ae8ec6SLucas Mateus Castro (alqotel)     assert(!cpu->env.has_hv_mode || !cpu->vhyp);
56d6ae8ec6SLucas Mateus Castro (alqotel) #if defined(TARGET_PPC64)
57d6ae8ec6SLucas Mateus Castro (alqotel)     if (mmu_is_64bit(env->mmu_model)) {
58d6ae8ec6SLucas Mateus Castro (alqotel)         target_ulong sdr_mask = SDR_64_HTABORG | SDR_64_HTABSIZE;
59d6ae8ec6SLucas Mateus Castro (alqotel)         target_ulong htabsize = value & SDR_64_HTABSIZE;
60d6ae8ec6SLucas Mateus Castro (alqotel) 
61d6ae8ec6SLucas Mateus Castro (alqotel)         if (value & ~sdr_mask) {
62d6ae8ec6SLucas Mateus Castro (alqotel)             qemu_log_mask(LOG_GUEST_ERROR, "Invalid bits 0x"TARGET_FMT_lx
63d6ae8ec6SLucas Mateus Castro (alqotel)                      " set in SDR1", value & ~sdr_mask);
64d6ae8ec6SLucas Mateus Castro (alqotel)             value &= sdr_mask;
65d6ae8ec6SLucas Mateus Castro (alqotel)         }
66d6ae8ec6SLucas Mateus Castro (alqotel)         if (htabsize > 28) {
67d6ae8ec6SLucas Mateus Castro (alqotel)             qemu_log_mask(LOG_GUEST_ERROR, "Invalid HTABSIZE 0x" TARGET_FMT_lx
68d6ae8ec6SLucas Mateus Castro (alqotel)                      " stored in SDR1", htabsize);
69d6ae8ec6SLucas Mateus Castro (alqotel)             return;
70d6ae8ec6SLucas Mateus Castro (alqotel)         }
71d6ae8ec6SLucas Mateus Castro (alqotel)     }
72d6ae8ec6SLucas Mateus Castro (alqotel) #endif /* defined(TARGET_PPC64) */
73d6ae8ec6SLucas Mateus Castro (alqotel)     /* FIXME: Should check for valid HTABMASK values in 32-bit case */
74d6ae8ec6SLucas Mateus Castro (alqotel)     env->spr[SPR_SDR1] = value;
75d6ae8ec6SLucas Mateus Castro (alqotel) }
76d6ae8ec6SLucas Mateus Castro (alqotel) 
775118ebe8SLucas Mateus Castro (alqotel) /*****************************************************************************/
785118ebe8SLucas Mateus Castro (alqotel) /* PowerPC MMU emulation */
795118ebe8SLucas Mateus Castro (alqotel) 
805118ebe8SLucas Mateus Castro (alqotel) int ppc6xx_tlb_getnum(CPUPPCState *env, target_ulong eaddr,
815118ebe8SLucas Mateus Castro (alqotel)                                     int way, int is_code)
825118ebe8SLucas Mateus Castro (alqotel) {
835118ebe8SLucas Mateus Castro (alqotel)     int nr;
845118ebe8SLucas Mateus Castro (alqotel) 
855118ebe8SLucas Mateus Castro (alqotel)     /* Select TLB num in a way from address */
865118ebe8SLucas Mateus Castro (alqotel)     nr = (eaddr >> TARGET_PAGE_BITS) & (env->tlb_per_way - 1);
875118ebe8SLucas Mateus Castro (alqotel)     /* Select TLB way */
885118ebe8SLucas Mateus Castro (alqotel)     nr += env->tlb_per_way * way;
895fd257f5SBALATON Zoltan     /* 6xx has separate TLBs for instructions and data */
905fd257f5SBALATON Zoltan     if (is_code) {
915118ebe8SLucas Mateus Castro (alqotel)         nr += env->nb_tlb;
925118ebe8SLucas Mateus Castro (alqotel)     }
935118ebe8SLucas Mateus Castro (alqotel) 
945118ebe8SLucas Mateus Castro (alqotel)     return nr;
955118ebe8SLucas Mateus Castro (alqotel) }
965118ebe8SLucas Mateus Castro (alqotel) 
975118ebe8SLucas Mateus Castro (alqotel) static int ppc6xx_tlb_pte_check(mmu_ctx_t *ctx, target_ulong pte0,
985118ebe8SLucas Mateus Castro (alqotel)                                 target_ulong pte1, int h,
995118ebe8SLucas Mateus Castro (alqotel)                                 MMUAccessType access_type)
1005118ebe8SLucas Mateus Castro (alqotel) {
1015118ebe8SLucas Mateus Castro (alqotel)     target_ulong ptem, mmask;
102*e48fb4c5SBALATON Zoltan     int ret, pteh, ptev, pp;
1035118ebe8SLucas Mateus Castro (alqotel) 
1045118ebe8SLucas Mateus Castro (alqotel)     ret = -1;
1055118ebe8SLucas Mateus Castro (alqotel)     /* Check validity and table match */
1065118ebe8SLucas Mateus Castro (alqotel)     ptev = pte_is_valid(pte0);
1075118ebe8SLucas Mateus Castro (alqotel)     pteh = (pte0 >> 6) & 1;
1085118ebe8SLucas Mateus Castro (alqotel)     if (ptev && h == pteh) {
1095118ebe8SLucas Mateus Castro (alqotel)         /* Check vsid & api */
1105118ebe8SLucas Mateus Castro (alqotel)         ptem = pte0 & PTE_PTEM_MASK;
1115118ebe8SLucas Mateus Castro (alqotel)         mmask = PTE_CHECK_MASK;
1125118ebe8SLucas Mateus Castro (alqotel)         pp = pte1 & 0x00000003;
1135118ebe8SLucas Mateus Castro (alqotel)         if (ptem == ctx->ptem) {
1145118ebe8SLucas Mateus Castro (alqotel)             if (ctx->raddr != (hwaddr)-1ULL) {
1155118ebe8SLucas Mateus Castro (alqotel)                 /* all matches should have equal RPN, WIMG & PP */
1165118ebe8SLucas Mateus Castro (alqotel)                 if ((ctx->raddr & mmask) != (pte1 & mmask)) {
1175118ebe8SLucas Mateus Castro (alqotel)                     qemu_log_mask(CPU_LOG_MMU, "Bad RPN/WIMG/PP\n");
1185118ebe8SLucas Mateus Castro (alqotel)                     return -3;
1195118ebe8SLucas Mateus Castro (alqotel)                 }
1205118ebe8SLucas Mateus Castro (alqotel)             }
1215118ebe8SLucas Mateus Castro (alqotel)             /* Keep the matching PTE information */
1225118ebe8SLucas Mateus Castro (alqotel)             ctx->raddr = pte1;
123*e48fb4c5SBALATON Zoltan             ctx->prot = ppc_hash32_pp_prot(ctx->key, pp, ctx->nx);
124cd1038ecSBALATON Zoltan             if (check_prot_access_type(ctx->prot, access_type)) {
1255118ebe8SLucas Mateus Castro (alqotel)                 /* Access granted */
1265118ebe8SLucas Mateus Castro (alqotel)                 qemu_log_mask(CPU_LOG_MMU, "PTE access granted !\n");
127cd1038ecSBALATON Zoltan                 ret = 0;
1285118ebe8SLucas Mateus Castro (alqotel)             } else {
1295118ebe8SLucas Mateus Castro (alqotel)                 /* Access right violation */
1305118ebe8SLucas Mateus Castro (alqotel)                 qemu_log_mask(CPU_LOG_MMU, "PTE access rejected\n");
131cd1038ecSBALATON Zoltan                 ret = -2;
1325118ebe8SLucas Mateus Castro (alqotel)             }
1335118ebe8SLucas Mateus Castro (alqotel)         }
1345118ebe8SLucas Mateus Castro (alqotel)     }
1355118ebe8SLucas Mateus Castro (alqotel) 
1365118ebe8SLucas Mateus Castro (alqotel)     return ret;
1375118ebe8SLucas Mateus Castro (alqotel) }
1385118ebe8SLucas Mateus Castro (alqotel) 
1395118ebe8SLucas Mateus Castro (alqotel) static int pte_update_flags(mmu_ctx_t *ctx, target_ulong *pte1p,
1405118ebe8SLucas Mateus Castro (alqotel)                             int ret, MMUAccessType access_type)
1415118ebe8SLucas Mateus Castro (alqotel) {
1425118ebe8SLucas Mateus Castro (alqotel)     int store = 0;
1435118ebe8SLucas Mateus Castro (alqotel) 
1445118ebe8SLucas Mateus Castro (alqotel)     /* Update page flags */
1455118ebe8SLucas Mateus Castro (alqotel)     if (!(*pte1p & 0x00000100)) {
1465118ebe8SLucas Mateus Castro (alqotel)         /* Update accessed flag */
1475118ebe8SLucas Mateus Castro (alqotel)         *pte1p |= 0x00000100;
1485118ebe8SLucas Mateus Castro (alqotel)         store = 1;
1495118ebe8SLucas Mateus Castro (alqotel)     }
1505118ebe8SLucas Mateus Castro (alqotel)     if (!(*pte1p & 0x00000080)) {
1515118ebe8SLucas Mateus Castro (alqotel)         if (access_type == MMU_DATA_STORE && ret == 0) {
1525118ebe8SLucas Mateus Castro (alqotel)             /* Update changed flag */
1535118ebe8SLucas Mateus Castro (alqotel)             *pte1p |= 0x00000080;
1545118ebe8SLucas Mateus Castro (alqotel)             store = 1;
1555118ebe8SLucas Mateus Castro (alqotel)         } else {
1565118ebe8SLucas Mateus Castro (alqotel)             /* Force page fault for first write access */
1575118ebe8SLucas Mateus Castro (alqotel)             ctx->prot &= ~PAGE_WRITE;
1585118ebe8SLucas Mateus Castro (alqotel)         }
1595118ebe8SLucas Mateus Castro (alqotel)     }
1605118ebe8SLucas Mateus Castro (alqotel) 
1615118ebe8SLucas Mateus Castro (alqotel)     return store;
1625118ebe8SLucas Mateus Castro (alqotel) }
1635118ebe8SLucas Mateus Castro (alqotel) 
1645118ebe8SLucas Mateus Castro (alqotel) /* Software driven TLB helpers */
1655118ebe8SLucas Mateus Castro (alqotel) 
1665118ebe8SLucas Mateus Castro (alqotel) static int ppc6xx_tlb_check(CPUPPCState *env, mmu_ctx_t *ctx,
1675118ebe8SLucas Mateus Castro (alqotel)                             target_ulong eaddr, MMUAccessType access_type)
1685118ebe8SLucas Mateus Castro (alqotel) {
1695118ebe8SLucas Mateus Castro (alqotel)     ppc6xx_tlb_t *tlb;
1705118ebe8SLucas Mateus Castro (alqotel)     int nr, best, way;
1715118ebe8SLucas Mateus Castro (alqotel)     int ret;
1725118ebe8SLucas Mateus Castro (alqotel) 
1735118ebe8SLucas Mateus Castro (alqotel)     best = -1;
1745118ebe8SLucas Mateus Castro (alqotel)     ret = -1; /* No TLB found */
1755118ebe8SLucas Mateus Castro (alqotel)     for (way = 0; way < env->nb_ways; way++) {
1765118ebe8SLucas Mateus Castro (alqotel)         nr = ppc6xx_tlb_getnum(env, eaddr, way, access_type == MMU_INST_FETCH);
1775118ebe8SLucas Mateus Castro (alqotel)         tlb = &env->tlb.tlb6[nr];
1785118ebe8SLucas Mateus Castro (alqotel)         /* This test "emulates" the PTE index match for hardware TLBs */
1795118ebe8SLucas Mateus Castro (alqotel)         if ((eaddr & TARGET_PAGE_MASK) != tlb->EPN) {
18056964585SCédric Le Goater             qemu_log_mask(CPU_LOG_MMU, "TLB %d/%d %s [" TARGET_FMT_lx
18156964585SCédric Le Goater                           " " TARGET_FMT_lx "] <> " TARGET_FMT_lx "\n",
18256964585SCédric Le Goater                           nr, env->nb_tlb,
1835118ebe8SLucas Mateus Castro (alqotel)                           pte_is_valid(tlb->pte0) ? "valid" : "inval",
1845118ebe8SLucas Mateus Castro (alqotel)                           tlb->EPN, tlb->EPN + TARGET_PAGE_SIZE, eaddr);
1855118ebe8SLucas Mateus Castro (alqotel)             continue;
1865118ebe8SLucas Mateus Castro (alqotel)         }
18756964585SCédric Le Goater         qemu_log_mask(CPU_LOG_MMU, "TLB %d/%d %s " TARGET_FMT_lx " <> "
18856964585SCédric Le Goater                       TARGET_FMT_lx " " TARGET_FMT_lx " %c %c\n",
18956964585SCédric Le Goater                       nr, env->nb_tlb,
1905118ebe8SLucas Mateus Castro (alqotel)                       pte_is_valid(tlb->pte0) ? "valid" : "inval",
1915118ebe8SLucas Mateus Castro (alqotel)                       tlb->EPN, eaddr, tlb->pte1,
1925118ebe8SLucas Mateus Castro (alqotel)                       access_type == MMU_DATA_STORE ? 'S' : 'L',
1935118ebe8SLucas Mateus Castro (alqotel)                       access_type == MMU_INST_FETCH ? 'I' : 'D');
1945118ebe8SLucas Mateus Castro (alqotel)         switch (ppc6xx_tlb_pte_check(ctx, tlb->pte0, tlb->pte1,
1955118ebe8SLucas Mateus Castro (alqotel)                                      0, access_type)) {
1965118ebe8SLucas Mateus Castro (alqotel)         case -2:
1975118ebe8SLucas Mateus Castro (alqotel)             /* Access violation */
1985118ebe8SLucas Mateus Castro (alqotel)             ret = -2;
1995118ebe8SLucas Mateus Castro (alqotel)             best = nr;
2005118ebe8SLucas Mateus Castro (alqotel)             break;
2010af20f35SBALATON Zoltan         case -1: /* No match */
2020af20f35SBALATON Zoltan         case -3: /* TLB inconsistency */
2035118ebe8SLucas Mateus Castro (alqotel)         default:
2045118ebe8SLucas Mateus Castro (alqotel)             break;
2055118ebe8SLucas Mateus Castro (alqotel)         case 0:
2065118ebe8SLucas Mateus Castro (alqotel)             /* access granted */
2075118ebe8SLucas Mateus Castro (alqotel)             /*
2085118ebe8SLucas Mateus Castro (alqotel)              * XXX: we should go on looping to check all TLBs
2095118ebe8SLucas Mateus Castro (alqotel)              *      consistency but we can speed-up the whole thing as
2105118ebe8SLucas Mateus Castro (alqotel)              *      the result would be undefined if TLBs are not
2115118ebe8SLucas Mateus Castro (alqotel)              *      consistent.
2125118ebe8SLucas Mateus Castro (alqotel)              */
2135118ebe8SLucas Mateus Castro (alqotel)             ret = 0;
2145118ebe8SLucas Mateus Castro (alqotel)             best = nr;
2155118ebe8SLucas Mateus Castro (alqotel)             goto done;
2165118ebe8SLucas Mateus Castro (alqotel)         }
2175118ebe8SLucas Mateus Castro (alqotel)     }
2185118ebe8SLucas Mateus Castro (alqotel)     if (best != -1) {
2195118ebe8SLucas Mateus Castro (alqotel) done:
220883f2c59SPhilippe Mathieu-Daudé         qemu_log_mask(CPU_LOG_MMU, "found TLB at addr " HWADDR_FMT_plx
22156964585SCédric Le Goater                       " prot=%01x ret=%d\n",
2225118ebe8SLucas Mateus Castro (alqotel)                       ctx->raddr & TARGET_PAGE_MASK, ctx->prot, ret);
2235118ebe8SLucas Mateus Castro (alqotel)         /* Update page flags */
2245118ebe8SLucas Mateus Castro (alqotel)         pte_update_flags(ctx, &env->tlb.tlb6[best].pte1, ret, access_type);
2255118ebe8SLucas Mateus Castro (alqotel)     }
2260af20f35SBALATON Zoltan #if defined(DUMP_PAGE_TABLES)
2270af20f35SBALATON Zoltan     if (qemu_loglevel_mask(CPU_LOG_MMU)) {
2280af20f35SBALATON Zoltan         CPUState *cs = env_cpu(env);
2290af20f35SBALATON Zoltan         hwaddr base = ppc_hash32_hpt_base(env_archcpu(env));
2300af20f35SBALATON Zoltan         hwaddr len = ppc_hash32_hpt_mask(env_archcpu(env)) + 0x80;
2310af20f35SBALATON Zoltan         uint32_t a0, a1, a2, a3;
2325118ebe8SLucas Mateus Castro (alqotel) 
2330af20f35SBALATON Zoltan         qemu_log("Page table: " HWADDR_FMT_plx " len " HWADDR_FMT_plx "\n",
2340af20f35SBALATON Zoltan                  base, len);
2350af20f35SBALATON Zoltan         for (hwaddr curaddr = base; curaddr < base + len; curaddr += 16) {
2360af20f35SBALATON Zoltan             a0 = ldl_phys(cs->as, curaddr);
2370af20f35SBALATON Zoltan             a1 = ldl_phys(cs->as, curaddr + 4);
2380af20f35SBALATON Zoltan             a2 = ldl_phys(cs->as, curaddr + 8);
2390af20f35SBALATON Zoltan             a3 = ldl_phys(cs->as, curaddr + 12);
2400af20f35SBALATON Zoltan             if (a0 != 0 || a1 != 0 || a2 != 0 || a3 != 0) {
2410af20f35SBALATON Zoltan                 qemu_log(HWADDR_FMT_plx ": %08x %08x %08x %08x\n",
2420af20f35SBALATON Zoltan                          curaddr, a0, a1, a2, a3);
2430af20f35SBALATON Zoltan             }
2440af20f35SBALATON Zoltan         }
2450af20f35SBALATON Zoltan     }
2460af20f35SBALATON Zoltan #endif
2475118ebe8SLucas Mateus Castro (alqotel)     return ret;
2485118ebe8SLucas Mateus Castro (alqotel) }
2495118ebe8SLucas Mateus Castro (alqotel) 
2505118ebe8SLucas Mateus Castro (alqotel) /* Perform BAT hit & translation */
2515118ebe8SLucas Mateus Castro (alqotel) static inline void bat_size_prot(CPUPPCState *env, target_ulong *blp,
2525118ebe8SLucas Mateus Castro (alqotel)                                  int *validp, int *protp, target_ulong *BATu,
2535118ebe8SLucas Mateus Castro (alqotel)                                  target_ulong *BATl)
2545118ebe8SLucas Mateus Castro (alqotel) {
2555118ebe8SLucas Mateus Castro (alqotel)     target_ulong bl;
2565118ebe8SLucas Mateus Castro (alqotel)     int pp, valid, prot;
2575118ebe8SLucas Mateus Castro (alqotel) 
2585118ebe8SLucas Mateus Castro (alqotel)     bl = (*BATu & 0x00001FFC) << 15;
2595118ebe8SLucas Mateus Castro (alqotel)     valid = 0;
2605118ebe8SLucas Mateus Castro (alqotel)     prot = 0;
261d41ccf6eSVíctor Colombo     if ((!FIELD_EX64(env->msr, MSR, PR) && (*BATu & 0x00000002)) ||
262d41ccf6eSVíctor Colombo         (FIELD_EX64(env->msr, MSR, PR) && (*BATu & 0x00000001))) {
2635118ebe8SLucas Mateus Castro (alqotel)         valid = 1;
2645118ebe8SLucas Mateus Castro (alqotel)         pp = *BATl & 0x00000003;
2655118ebe8SLucas Mateus Castro (alqotel)         if (pp != 0) {
2665118ebe8SLucas Mateus Castro (alqotel)             prot = PAGE_READ | PAGE_EXEC;
2675118ebe8SLucas Mateus Castro (alqotel)             if (pp == 0x2) {
2685118ebe8SLucas Mateus Castro (alqotel)                 prot |= PAGE_WRITE;
2695118ebe8SLucas Mateus Castro (alqotel)             }
2705118ebe8SLucas Mateus Castro (alqotel)         }
2715118ebe8SLucas Mateus Castro (alqotel)     }
2725118ebe8SLucas Mateus Castro (alqotel)     *blp = bl;
2735118ebe8SLucas Mateus Castro (alqotel)     *validp = valid;
2745118ebe8SLucas Mateus Castro (alqotel)     *protp = prot;
2755118ebe8SLucas Mateus Castro (alqotel) }
2765118ebe8SLucas Mateus Castro (alqotel) 
2775118ebe8SLucas Mateus Castro (alqotel) static int get_bat_6xx_tlb(CPUPPCState *env, mmu_ctx_t *ctx,
2785118ebe8SLucas Mateus Castro (alqotel)                            target_ulong virtual, MMUAccessType access_type)
2795118ebe8SLucas Mateus Castro (alqotel) {
2805118ebe8SLucas Mateus Castro (alqotel)     target_ulong *BATlt, *BATut, *BATu, *BATl;
2815118ebe8SLucas Mateus Castro (alqotel)     target_ulong BEPIl, BEPIu, bl;
2825118ebe8SLucas Mateus Castro (alqotel)     int i, valid, prot;
2835118ebe8SLucas Mateus Castro (alqotel)     int ret = -1;
2845118ebe8SLucas Mateus Castro (alqotel)     bool ifetch = access_type == MMU_INST_FETCH;
2855118ebe8SLucas Mateus Castro (alqotel) 
28656964585SCédric Le Goater     qemu_log_mask(CPU_LOG_MMU, "%s: %cBAT v " TARGET_FMT_lx "\n", __func__,
2875118ebe8SLucas Mateus Castro (alqotel)                   ifetch ? 'I' : 'D', virtual);
2885118ebe8SLucas Mateus Castro (alqotel)     if (ifetch) {
2895118ebe8SLucas Mateus Castro (alqotel)         BATlt = env->IBAT[1];
2905118ebe8SLucas Mateus Castro (alqotel)         BATut = env->IBAT[0];
2915118ebe8SLucas Mateus Castro (alqotel)     } else {
2925118ebe8SLucas Mateus Castro (alqotel)         BATlt = env->DBAT[1];
2935118ebe8SLucas Mateus Castro (alqotel)         BATut = env->DBAT[0];
2945118ebe8SLucas Mateus Castro (alqotel)     }
2955118ebe8SLucas Mateus Castro (alqotel)     for (i = 0; i < env->nb_BATs; i++) {
2965118ebe8SLucas Mateus Castro (alqotel)         BATu = &BATut[i];
2975118ebe8SLucas Mateus Castro (alqotel)         BATl = &BATlt[i];
2985118ebe8SLucas Mateus Castro (alqotel)         BEPIu = *BATu & 0xF0000000;
2995118ebe8SLucas Mateus Castro (alqotel)         BEPIl = *BATu & 0x0FFE0000;
3005118ebe8SLucas Mateus Castro (alqotel)         bat_size_prot(env, &bl, &valid, &prot, BATu, BATl);
30156964585SCédric Le Goater         qemu_log_mask(CPU_LOG_MMU, "%s: %cBAT%d v " TARGET_FMT_lx " BATu "
30256964585SCédric Le Goater                       TARGET_FMT_lx " BATl " TARGET_FMT_lx "\n", __func__,
3035118ebe8SLucas Mateus Castro (alqotel)                       ifetch ? 'I' : 'D', i, virtual, *BATu, *BATl);
3045118ebe8SLucas Mateus Castro (alqotel)         if ((virtual & 0xF0000000) == BEPIu &&
3055118ebe8SLucas Mateus Castro (alqotel)             ((virtual & 0x0FFE0000) & ~bl) == BEPIl) {
3065118ebe8SLucas Mateus Castro (alqotel)             /* BAT matches */
3075118ebe8SLucas Mateus Castro (alqotel)             if (valid != 0) {
3085118ebe8SLucas Mateus Castro (alqotel)                 /* Get physical address */
3095118ebe8SLucas Mateus Castro (alqotel)                 ctx->raddr = (*BATl & 0xF0000000) |
3105118ebe8SLucas Mateus Castro (alqotel)                     ((virtual & 0x0FFE0000 & bl) | (*BATl & 0x0FFE0000)) |
3115118ebe8SLucas Mateus Castro (alqotel)                     (virtual & 0x0001F000);
3125118ebe8SLucas Mateus Castro (alqotel)                 /* Compute access rights */
3135118ebe8SLucas Mateus Castro (alqotel)                 ctx->prot = prot;
314cd1038ecSBALATON Zoltan                 if (check_prot_access_type(ctx->prot, access_type)) {
315883f2c59SPhilippe Mathieu-Daudé                     qemu_log_mask(CPU_LOG_MMU, "BAT %d match: r " HWADDR_FMT_plx
31656964585SCédric Le Goater                                   " prot=%c%c\n", i, ctx->raddr,
31756964585SCédric Le Goater                                   ctx->prot & PAGE_READ ? 'R' : '-',
3185118ebe8SLucas Mateus Castro (alqotel)                                   ctx->prot & PAGE_WRITE ? 'W' : '-');
319cd1038ecSBALATON Zoltan                     ret = 0;
320cd1038ecSBALATON Zoltan                 } else {
321cd1038ecSBALATON Zoltan                     ret = -2;
3225118ebe8SLucas Mateus Castro (alqotel)                 }
3235118ebe8SLucas Mateus Castro (alqotel)                 break;
3245118ebe8SLucas Mateus Castro (alqotel)             }
3255118ebe8SLucas Mateus Castro (alqotel)         }
3265118ebe8SLucas Mateus Castro (alqotel)     }
3275118ebe8SLucas Mateus Castro (alqotel)     if (ret < 0) {
3285118ebe8SLucas Mateus Castro (alqotel)         if (qemu_log_enabled()) {
32956964585SCédric Le Goater             qemu_log_mask(CPU_LOG_MMU, "no BAT match for "
33056964585SCédric Le Goater                           TARGET_FMT_lx ":\n", virtual);
3315118ebe8SLucas Mateus Castro (alqotel)             for (i = 0; i < 4; i++) {
3325118ebe8SLucas Mateus Castro (alqotel)                 BATu = &BATut[i];
3335118ebe8SLucas Mateus Castro (alqotel)                 BATl = &BATlt[i];
3345118ebe8SLucas Mateus Castro (alqotel)                 BEPIu = *BATu & 0xF0000000;
3355118ebe8SLucas Mateus Castro (alqotel)                 BEPIl = *BATu & 0x0FFE0000;
3365118ebe8SLucas Mateus Castro (alqotel)                 bl = (*BATu & 0x00001FFC) << 15;
33747bededcSBALATON Zoltan                 qemu_log_mask(CPU_LOG_MMU, "%s: %cBAT%d v " TARGET_FMT_lx
33847bededcSBALATON Zoltan                               " BATu " TARGET_FMT_lx " BATl " TARGET_FMT_lx
33947bededcSBALATON Zoltan                               "\n\t" TARGET_FMT_lx " " TARGET_FMT_lx " "
34047bededcSBALATON Zoltan                               TARGET_FMT_lx "\n", __func__, ifetch ? 'I' : 'D',
34147bededcSBALATON Zoltan                               i, virtual, *BATu, *BATl, BEPIu, BEPIl, bl);
3425118ebe8SLucas Mateus Castro (alqotel)             }
3435118ebe8SLucas Mateus Castro (alqotel)         }
3445118ebe8SLucas Mateus Castro (alqotel)     }
3455118ebe8SLucas Mateus Castro (alqotel)     /* No hit */
3465118ebe8SLucas Mateus Castro (alqotel)     return ret;
3475118ebe8SLucas Mateus Castro (alqotel) }
3485118ebe8SLucas Mateus Castro (alqotel) 
349269d6f00SBALATON Zoltan static int mmu6xx_get_physical_address(CPUPPCState *env, mmu_ctx_t *ctx,
350269d6f00SBALATON Zoltan                                        target_ulong eaddr,
351269d6f00SBALATON Zoltan                                        MMUAccessType access_type, int type)
3525118ebe8SLucas Mateus Castro (alqotel) {
3535118ebe8SLucas Mateus Castro (alqotel)     PowerPCCPU *cpu = env_archcpu(env);
3545118ebe8SLucas Mateus Castro (alqotel)     hwaddr hash;
355269d6f00SBALATON Zoltan     target_ulong vsid, sr, pgidx;
356d41ccf6eSVíctor Colombo     int ds, target_page_bits;
357d41ccf6eSVíctor Colombo     bool pr;
3585118ebe8SLucas Mateus Castro (alqotel) 
359269d6f00SBALATON Zoltan     /* First try to find a BAT entry if there are any */
360269d6f00SBALATON Zoltan     if (env->nb_BATs && get_bat_6xx_tlb(env, ctx, eaddr, access_type) == 0) {
361269d6f00SBALATON Zoltan         return 0;
362269d6f00SBALATON Zoltan     }
363269d6f00SBALATON Zoltan 
364269d6f00SBALATON Zoltan     /* Perform segment based translation when no BATs matched */
365d41ccf6eSVíctor Colombo     pr = FIELD_EX64(env->msr, MSR, PR);
3665118ebe8SLucas Mateus Castro (alqotel)     ctx->eaddr = eaddr;
3675118ebe8SLucas Mateus Castro (alqotel) 
3685118ebe8SLucas Mateus Castro (alqotel)     sr = env->sr[eaddr >> 28];
369d41ccf6eSVíctor Colombo     ctx->key = (((sr & 0x20000000) && pr) ||
370d41ccf6eSVíctor Colombo                 ((sr & 0x40000000) && !pr)) ? 1 : 0;
3715118ebe8SLucas Mateus Castro (alqotel)     ds = sr & 0x80000000 ? 1 : 0;
3725118ebe8SLucas Mateus Castro (alqotel)     ctx->nx = sr & 0x10000000 ? 1 : 0;
3735118ebe8SLucas Mateus Castro (alqotel)     vsid = sr & 0x00FFFFFF;
3745118ebe8SLucas Mateus Castro (alqotel)     target_page_bits = TARGET_PAGE_BITS;
3755118ebe8SLucas Mateus Castro (alqotel)     qemu_log_mask(CPU_LOG_MMU,
3765118ebe8SLucas Mateus Castro (alqotel)                   "Check segment v=" TARGET_FMT_lx " %d " TARGET_FMT_lx
3775118ebe8SLucas Mateus Castro (alqotel)                   " nip=" TARGET_FMT_lx " lr=" TARGET_FMT_lx
3785118ebe8SLucas Mateus Castro (alqotel)                   " ir=%d dr=%d pr=%d %d t=%d\n",
379d41ccf6eSVíctor Colombo                   eaddr, (int)(eaddr >> 28), sr, env->nip, env->lr,
380e4eea6efSVíctor Colombo                   (int)FIELD_EX64(env->msr, MSR, IR),
381e4eea6efSVíctor Colombo                   (int)FIELD_EX64(env->msr, MSR, DR), pr ? 1 : 0,
38256964585SCédric Le Goater                   access_type == MMU_DATA_STORE, type);
3835118ebe8SLucas Mateus Castro (alqotel)     pgidx = (eaddr & ~SEGMENT_MASK_256M) >> target_page_bits;
3845118ebe8SLucas Mateus Castro (alqotel)     hash = vsid ^ pgidx;
3855118ebe8SLucas Mateus Castro (alqotel)     ctx->ptem = (vsid << 7) | (pgidx >> 10);
3865118ebe8SLucas Mateus Castro (alqotel) 
38747bededcSBALATON Zoltan     qemu_log_mask(CPU_LOG_MMU, "pte segment: key=%d ds %d nx %d vsid "
38847bededcSBALATON Zoltan                   TARGET_FMT_lx "\n", ctx->key, ds, ctx->nx, vsid);
3895118ebe8SLucas Mateus Castro (alqotel)     if (!ds) {
3905118ebe8SLucas Mateus Castro (alqotel)         /* Check if instruction fetch is allowed, if needed */
391f1418bdeSBALATON Zoltan         if (type == ACCESS_CODE && ctx->nx) {
392f1418bdeSBALATON Zoltan             qemu_log_mask(CPU_LOG_MMU, "No access allowed\n");
393f1418bdeSBALATON Zoltan             return -3;
394f1418bdeSBALATON Zoltan         }
3955118ebe8SLucas Mateus Castro (alqotel)         /* Page address translation */
396f1418bdeSBALATON Zoltan         qemu_log_mask(CPU_LOG_MMU, "htab_base " HWADDR_FMT_plx " htab_mask "
397f1418bdeSBALATON Zoltan                       HWADDR_FMT_plx " hash " HWADDR_FMT_plx "\n",
3985118ebe8SLucas Mateus Castro (alqotel)                       ppc_hash32_hpt_base(cpu), ppc_hash32_hpt_mask(cpu), hash);
3995118ebe8SLucas Mateus Castro (alqotel)         ctx->hash[0] = hash;
4005118ebe8SLucas Mateus Castro (alqotel)         ctx->hash[1] = ~hash;
4015118ebe8SLucas Mateus Castro (alqotel) 
4025118ebe8SLucas Mateus Castro (alqotel)         /* Initialize real address with an invalid value */
4035118ebe8SLucas Mateus Castro (alqotel)         ctx->raddr = (hwaddr)-1ULL;
4045118ebe8SLucas Mateus Castro (alqotel)         /* Software TLB search */
405f3f66a31SBALATON Zoltan         return ppc6xx_tlb_check(env, ctx, eaddr, access_type);
406f3f66a31SBALATON Zoltan     }
4075118ebe8SLucas Mateus Castro (alqotel) 
408f3f66a31SBALATON Zoltan     /* Direct-store segment : absolutely *BUGGY* for now */
409f3f66a31SBALATON Zoltan     qemu_log_mask(CPU_LOG_MMU, "direct store...\n");
4105118ebe8SLucas Mateus Castro (alqotel)     switch (type) {
4115118ebe8SLucas Mateus Castro (alqotel)     case ACCESS_INT:
4125118ebe8SLucas Mateus Castro (alqotel)         /* Integer load/store : only access allowed */
4135118ebe8SLucas Mateus Castro (alqotel)         break;
4145118ebe8SLucas Mateus Castro (alqotel)     case ACCESS_CODE:
4155118ebe8SLucas Mateus Castro (alqotel)         /* No code fetch is allowed in direct-store areas */
4165118ebe8SLucas Mateus Castro (alqotel)         return -4;
4175118ebe8SLucas Mateus Castro (alqotel)     case ACCESS_FLOAT:
4185118ebe8SLucas Mateus Castro (alqotel)         /* Floating point load/store */
4195118ebe8SLucas Mateus Castro (alqotel)         return -4;
4205118ebe8SLucas Mateus Castro (alqotel)     case ACCESS_RES:
4215118ebe8SLucas Mateus Castro (alqotel)         /* lwarx, ldarx or srwcx. */
4225118ebe8SLucas Mateus Castro (alqotel)         return -4;
4235118ebe8SLucas Mateus Castro (alqotel)     case ACCESS_CACHE:
4245118ebe8SLucas Mateus Castro (alqotel)         /*
4255118ebe8SLucas Mateus Castro (alqotel)          * dcba, dcbt, dcbtst, dcbf, dcbi, dcbst, dcbz, or icbi
4265118ebe8SLucas Mateus Castro (alqotel)          *
4275118ebe8SLucas Mateus Castro (alqotel)          * Should make the instruction do no-op.  As it already do
4285118ebe8SLucas Mateus Castro (alqotel)          * no-op, it's quite easy :-)
4295118ebe8SLucas Mateus Castro (alqotel)          */
4305118ebe8SLucas Mateus Castro (alqotel)         ctx->raddr = eaddr;
4315118ebe8SLucas Mateus Castro (alqotel)         return 0;
4325118ebe8SLucas Mateus Castro (alqotel)     case ACCESS_EXT:
4335118ebe8SLucas Mateus Castro (alqotel)         /* eciwx or ecowx */
4345118ebe8SLucas Mateus Castro (alqotel)         return -4;
4355118ebe8SLucas Mateus Castro (alqotel)     default:
436f3f66a31SBALATON Zoltan         qemu_log_mask(CPU_LOG_MMU, "ERROR: instruction should not need address"
437f3f66a31SBALATON Zoltan                                    " translation\n");
4385118ebe8SLucas Mateus Castro (alqotel)         return -4;
4395118ebe8SLucas Mateus Castro (alqotel)     }
4405118ebe8SLucas Mateus Castro (alqotel)     if ((access_type == MMU_DATA_STORE || ctx->key != 1) &&
4415118ebe8SLucas Mateus Castro (alqotel)         (access_type == MMU_DATA_LOAD || ctx->key != 0)) {
4425118ebe8SLucas Mateus Castro (alqotel)         ctx->raddr = eaddr;
443f3f66a31SBALATON Zoltan         return 2;
4445118ebe8SLucas Mateus Castro (alqotel)     }
445f3f66a31SBALATON Zoltan     return -2;
4465118ebe8SLucas Mateus Castro (alqotel) }
4475118ebe8SLucas Mateus Castro (alqotel) 
4485118ebe8SLucas Mateus Castro (alqotel) static const char *book3e_tsize_to_str[32] = {
4495118ebe8SLucas Mateus Castro (alqotel)     "1K", "2K", "4K", "8K", "16K", "32K", "64K", "128K", "256K", "512K",
4505118ebe8SLucas Mateus Castro (alqotel)     "1M", "2M", "4M", "8M", "16M", "32M", "64M", "128M", "256M", "512M",
4515118ebe8SLucas Mateus Castro (alqotel)     "1G", "2G", "4G", "8G", "16G", "32G", "64G", "128G", "256G", "512G",
4525118ebe8SLucas Mateus Castro (alqotel)     "1T", "2T"
4535118ebe8SLucas Mateus Castro (alqotel) };
4545118ebe8SLucas Mateus Castro (alqotel) 
4555118ebe8SLucas Mateus Castro (alqotel) static void mmubooke_dump_mmu(CPUPPCState *env)
4565118ebe8SLucas Mateus Castro (alqotel) {
4575118ebe8SLucas Mateus Castro (alqotel)     ppcemb_tlb_t *entry;
4585118ebe8SLucas Mateus Castro (alqotel)     int i;
4595118ebe8SLucas Mateus Castro (alqotel) 
46005739977SPhilippe Mathieu-Daudé #ifdef CONFIG_KVM
4615118ebe8SLucas Mateus Castro (alqotel)     if (kvm_enabled() && !env->kvm_sw_tlb) {
4625118ebe8SLucas Mateus Castro (alqotel)         qemu_printf("Cannot access KVM TLB\n");
4635118ebe8SLucas Mateus Castro (alqotel)         return;
4645118ebe8SLucas Mateus Castro (alqotel)     }
46505739977SPhilippe Mathieu-Daudé #endif
4665118ebe8SLucas Mateus Castro (alqotel) 
4675118ebe8SLucas Mateus Castro (alqotel)     qemu_printf("\nTLB:\n");
4685118ebe8SLucas Mateus Castro (alqotel)     qemu_printf("Effective          Physical           Size PID   Prot     "
4695118ebe8SLucas Mateus Castro (alqotel)                 "Attr\n");
4705118ebe8SLucas Mateus Castro (alqotel) 
4715118ebe8SLucas Mateus Castro (alqotel)     entry = &env->tlb.tlbe[0];
4725118ebe8SLucas Mateus Castro (alqotel)     for (i = 0; i < env->nb_tlb; i++, entry++) {
4735118ebe8SLucas Mateus Castro (alqotel)         hwaddr ea, pa;
4745118ebe8SLucas Mateus Castro (alqotel)         target_ulong mask;
4755118ebe8SLucas Mateus Castro (alqotel)         uint64_t size = (uint64_t)entry->size;
4765118ebe8SLucas Mateus Castro (alqotel)         char size_buf[20];
4775118ebe8SLucas Mateus Castro (alqotel) 
4785118ebe8SLucas Mateus Castro (alqotel)         /* Check valid flag */
4795118ebe8SLucas Mateus Castro (alqotel)         if (!(entry->prot & PAGE_VALID)) {
4805118ebe8SLucas Mateus Castro (alqotel)             continue;
4815118ebe8SLucas Mateus Castro (alqotel)         }
4825118ebe8SLucas Mateus Castro (alqotel) 
4835118ebe8SLucas Mateus Castro (alqotel)         mask = ~(entry->size - 1);
4845118ebe8SLucas Mateus Castro (alqotel)         ea = entry->EPN & mask;
4855118ebe8SLucas Mateus Castro (alqotel)         pa = entry->RPN & mask;
4865118ebe8SLucas Mateus Castro (alqotel)         /* Extend the physical address to 36 bits */
4875118ebe8SLucas Mateus Castro (alqotel)         pa |= (hwaddr)(entry->RPN & 0xF) << 32;
4885118ebe8SLucas Mateus Castro (alqotel)         if (size >= 1 * MiB) {
4895118ebe8SLucas Mateus Castro (alqotel)             snprintf(size_buf, sizeof(size_buf), "%3" PRId64 "M", size / MiB);
4905118ebe8SLucas Mateus Castro (alqotel)         } else {
4915118ebe8SLucas Mateus Castro (alqotel)             snprintf(size_buf, sizeof(size_buf), "%3" PRId64 "k", size / KiB);
4925118ebe8SLucas Mateus Castro (alqotel)         }
4935118ebe8SLucas Mateus Castro (alqotel)         qemu_printf("0x%016" PRIx64 " 0x%016" PRIx64 " %s %-5u %08x %08x\n",
4945118ebe8SLucas Mateus Castro (alqotel)                     (uint64_t)ea, (uint64_t)pa, size_buf, (uint32_t)entry->PID,
4955118ebe8SLucas Mateus Castro (alqotel)                     entry->prot, entry->attr);
4965118ebe8SLucas Mateus Castro (alqotel)     }
4975118ebe8SLucas Mateus Castro (alqotel) 
4985118ebe8SLucas Mateus Castro (alqotel) }
4995118ebe8SLucas Mateus Castro (alqotel) 
5005118ebe8SLucas Mateus Castro (alqotel) static void mmubooke206_dump_one_tlb(CPUPPCState *env, int tlbn, int offset,
5015118ebe8SLucas Mateus Castro (alqotel)                                      int tlbsize)
5025118ebe8SLucas Mateus Castro (alqotel) {
5035118ebe8SLucas Mateus Castro (alqotel)     ppcmas_tlb_t *entry;
5045118ebe8SLucas Mateus Castro (alqotel)     int i;
5055118ebe8SLucas Mateus Castro (alqotel) 
5065118ebe8SLucas Mateus Castro (alqotel)     qemu_printf("\nTLB%d:\n", tlbn);
5075118ebe8SLucas Mateus Castro (alqotel)     qemu_printf("Effective          Physical           Size TID   TS SRWX"
5085118ebe8SLucas Mateus Castro (alqotel)                 " URWX WIMGE U0123\n");
5095118ebe8SLucas Mateus Castro (alqotel) 
5105118ebe8SLucas Mateus Castro (alqotel)     entry = &env->tlb.tlbm[offset];
5115118ebe8SLucas Mateus Castro (alqotel)     for (i = 0; i < tlbsize; i++, entry++) {
5125118ebe8SLucas Mateus Castro (alqotel)         hwaddr ea, pa, size;
5135118ebe8SLucas Mateus Castro (alqotel)         int tsize;
5145118ebe8SLucas Mateus Castro (alqotel) 
5155118ebe8SLucas Mateus Castro (alqotel)         if (!(entry->mas1 & MAS1_VALID)) {
5165118ebe8SLucas Mateus Castro (alqotel)             continue;
5175118ebe8SLucas Mateus Castro (alqotel)         }
5185118ebe8SLucas Mateus Castro (alqotel) 
5195118ebe8SLucas Mateus Castro (alqotel)         tsize = (entry->mas1 & MAS1_TSIZE_MASK) >> MAS1_TSIZE_SHIFT;
5205118ebe8SLucas Mateus Castro (alqotel)         size = 1024ULL << tsize;
5215118ebe8SLucas Mateus Castro (alqotel)         ea = entry->mas2 & ~(size - 1);
5225118ebe8SLucas Mateus Castro (alqotel)         pa = entry->mas7_3 & ~(size - 1);
5235118ebe8SLucas Mateus Castro (alqotel) 
5245118ebe8SLucas Mateus Castro (alqotel)         qemu_printf("0x%016" PRIx64 " 0x%016" PRIx64 " %4s %-5u %1u  S%c%c%c"
5255118ebe8SLucas Mateus Castro (alqotel)                     " U%c%c%c %c%c%c%c%c U%c%c%c%c\n",
5265118ebe8SLucas Mateus Castro (alqotel)                     (uint64_t)ea, (uint64_t)pa,
5275118ebe8SLucas Mateus Castro (alqotel)                     book3e_tsize_to_str[tsize],
5285118ebe8SLucas Mateus Castro (alqotel)                     (entry->mas1 & MAS1_TID_MASK) >> MAS1_TID_SHIFT,
5295118ebe8SLucas Mateus Castro (alqotel)                     (entry->mas1 & MAS1_TS) >> MAS1_TS_SHIFT,
5305118ebe8SLucas Mateus Castro (alqotel)                     entry->mas7_3 & MAS3_SR ? 'R' : '-',
5315118ebe8SLucas Mateus Castro (alqotel)                     entry->mas7_3 & MAS3_SW ? 'W' : '-',
5325118ebe8SLucas Mateus Castro (alqotel)                     entry->mas7_3 & MAS3_SX ? 'X' : '-',
5335118ebe8SLucas Mateus Castro (alqotel)                     entry->mas7_3 & MAS3_UR ? 'R' : '-',
5345118ebe8SLucas Mateus Castro (alqotel)                     entry->mas7_3 & MAS3_UW ? 'W' : '-',
5355118ebe8SLucas Mateus Castro (alqotel)                     entry->mas7_3 & MAS3_UX ? 'X' : '-',
5365118ebe8SLucas Mateus Castro (alqotel)                     entry->mas2 & MAS2_W ? 'W' : '-',
5375118ebe8SLucas Mateus Castro (alqotel)                     entry->mas2 & MAS2_I ? 'I' : '-',
5385118ebe8SLucas Mateus Castro (alqotel)                     entry->mas2 & MAS2_M ? 'M' : '-',
5395118ebe8SLucas Mateus Castro (alqotel)                     entry->mas2 & MAS2_G ? 'G' : '-',
5405118ebe8SLucas Mateus Castro (alqotel)                     entry->mas2 & MAS2_E ? 'E' : '-',
5415118ebe8SLucas Mateus Castro (alqotel)                     entry->mas7_3 & MAS3_U0 ? '0' : '-',
5425118ebe8SLucas Mateus Castro (alqotel)                     entry->mas7_3 & MAS3_U1 ? '1' : '-',
5435118ebe8SLucas Mateus Castro (alqotel)                     entry->mas7_3 & MAS3_U2 ? '2' : '-',
5445118ebe8SLucas Mateus Castro (alqotel)                     entry->mas7_3 & MAS3_U3 ? '3' : '-');
5455118ebe8SLucas Mateus Castro (alqotel)     }
5465118ebe8SLucas Mateus Castro (alqotel) }
5475118ebe8SLucas Mateus Castro (alqotel) 
5485118ebe8SLucas Mateus Castro (alqotel) static void mmubooke206_dump_mmu(CPUPPCState *env)
5495118ebe8SLucas Mateus Castro (alqotel) {
5505118ebe8SLucas Mateus Castro (alqotel)     int offset = 0;
5515118ebe8SLucas Mateus Castro (alqotel)     int i;
5525118ebe8SLucas Mateus Castro (alqotel) 
55305739977SPhilippe Mathieu-Daudé #ifdef CONFIG_KVM
5545118ebe8SLucas Mateus Castro (alqotel)     if (kvm_enabled() && !env->kvm_sw_tlb) {
5555118ebe8SLucas Mateus Castro (alqotel)         qemu_printf("Cannot access KVM TLB\n");
5565118ebe8SLucas Mateus Castro (alqotel)         return;
5575118ebe8SLucas Mateus Castro (alqotel)     }
55805739977SPhilippe Mathieu-Daudé #endif
5595118ebe8SLucas Mateus Castro (alqotel) 
5605118ebe8SLucas Mateus Castro (alqotel)     for (i = 0; i < BOOKE206_MAX_TLBN; i++) {
5615118ebe8SLucas Mateus Castro (alqotel)         int size = booke206_tlb_size(env, i);
5625118ebe8SLucas Mateus Castro (alqotel) 
5635118ebe8SLucas Mateus Castro (alqotel)         if (size == 0) {
5645118ebe8SLucas Mateus Castro (alqotel)             continue;
5655118ebe8SLucas Mateus Castro (alqotel)         }
5665118ebe8SLucas Mateus Castro (alqotel) 
5675118ebe8SLucas Mateus Castro (alqotel)         mmubooke206_dump_one_tlb(env, i, offset, size);
5685118ebe8SLucas Mateus Castro (alqotel)         offset += size;
5695118ebe8SLucas Mateus Castro (alqotel)     }
5705118ebe8SLucas Mateus Castro (alqotel) }
5715118ebe8SLucas Mateus Castro (alqotel) 
5725118ebe8SLucas Mateus Castro (alqotel) static void mmu6xx_dump_BATs(CPUPPCState *env, int type)
5735118ebe8SLucas Mateus Castro (alqotel) {
5745118ebe8SLucas Mateus Castro (alqotel)     target_ulong *BATlt, *BATut, *BATu, *BATl;
5755118ebe8SLucas Mateus Castro (alqotel)     target_ulong BEPIl, BEPIu, bl;
5765118ebe8SLucas Mateus Castro (alqotel)     int i;
5775118ebe8SLucas Mateus Castro (alqotel) 
5785118ebe8SLucas Mateus Castro (alqotel)     switch (type) {
5795118ebe8SLucas Mateus Castro (alqotel)     case ACCESS_CODE:
5805118ebe8SLucas Mateus Castro (alqotel)         BATlt = env->IBAT[1];
5815118ebe8SLucas Mateus Castro (alqotel)         BATut = env->IBAT[0];
5825118ebe8SLucas Mateus Castro (alqotel)         break;
5835118ebe8SLucas Mateus Castro (alqotel)     default:
5845118ebe8SLucas Mateus Castro (alqotel)         BATlt = env->DBAT[1];
5855118ebe8SLucas Mateus Castro (alqotel)         BATut = env->DBAT[0];
5865118ebe8SLucas Mateus Castro (alqotel)         break;
5875118ebe8SLucas Mateus Castro (alqotel)     }
5885118ebe8SLucas Mateus Castro (alqotel) 
5895118ebe8SLucas Mateus Castro (alqotel)     for (i = 0; i < env->nb_BATs; i++) {
5905118ebe8SLucas Mateus Castro (alqotel)         BATu = &BATut[i];
5915118ebe8SLucas Mateus Castro (alqotel)         BATl = &BATlt[i];
5925118ebe8SLucas Mateus Castro (alqotel)         BEPIu = *BATu & 0xF0000000;
5935118ebe8SLucas Mateus Castro (alqotel)         BEPIl = *BATu & 0x0FFE0000;
5945118ebe8SLucas Mateus Castro (alqotel)         bl = (*BATu & 0x00001FFC) << 15;
5955118ebe8SLucas Mateus Castro (alqotel)         qemu_printf("%s BAT%d BATu " TARGET_FMT_lx
5965118ebe8SLucas Mateus Castro (alqotel)                     " BATl " TARGET_FMT_lx "\n\t" TARGET_FMT_lx " "
5975118ebe8SLucas Mateus Castro (alqotel)                     TARGET_FMT_lx " " TARGET_FMT_lx "\n",
5985118ebe8SLucas Mateus Castro (alqotel)                     type == ACCESS_CODE ? "code" : "data", i,
5995118ebe8SLucas Mateus Castro (alqotel)                     *BATu, *BATl, BEPIu, BEPIl, bl);
6005118ebe8SLucas Mateus Castro (alqotel)     }
6015118ebe8SLucas Mateus Castro (alqotel) }
6025118ebe8SLucas Mateus Castro (alqotel) 
6035118ebe8SLucas Mateus Castro (alqotel) static void mmu6xx_dump_mmu(CPUPPCState *env)
6045118ebe8SLucas Mateus Castro (alqotel) {
6055118ebe8SLucas Mateus Castro (alqotel)     PowerPCCPU *cpu = env_archcpu(env);
6065118ebe8SLucas Mateus Castro (alqotel)     ppc6xx_tlb_t *tlb;
6075118ebe8SLucas Mateus Castro (alqotel)     target_ulong sr;
6085118ebe8SLucas Mateus Castro (alqotel)     int type, way, entry, i;
6095118ebe8SLucas Mateus Castro (alqotel) 
6105118ebe8SLucas Mateus Castro (alqotel)     qemu_printf("HTAB base = 0x%"HWADDR_PRIx"\n", ppc_hash32_hpt_base(cpu));
6115118ebe8SLucas Mateus Castro (alqotel)     qemu_printf("HTAB mask = 0x%"HWADDR_PRIx"\n", ppc_hash32_hpt_mask(cpu));
6125118ebe8SLucas Mateus Castro (alqotel) 
6135118ebe8SLucas Mateus Castro (alqotel)     qemu_printf("\nSegment registers:\n");
6145118ebe8SLucas Mateus Castro (alqotel)     for (i = 0; i < 32; i++) {
6155118ebe8SLucas Mateus Castro (alqotel)         sr = env->sr[i];
6165118ebe8SLucas Mateus Castro (alqotel)         if (sr & 0x80000000) {
6175118ebe8SLucas Mateus Castro (alqotel)             qemu_printf("%02d T=%d Ks=%d Kp=%d BUID=0x%03x "
6185118ebe8SLucas Mateus Castro (alqotel)                         "CNTLR_SPEC=0x%05x\n", i,
6195118ebe8SLucas Mateus Castro (alqotel)                         sr & 0x80000000 ? 1 : 0, sr & 0x40000000 ? 1 : 0,
6205118ebe8SLucas Mateus Castro (alqotel)                         sr & 0x20000000 ? 1 : 0, (uint32_t)((sr >> 20) & 0x1FF),
6215118ebe8SLucas Mateus Castro (alqotel)                         (uint32_t)(sr & 0xFFFFF));
6225118ebe8SLucas Mateus Castro (alqotel)         } else {
6235118ebe8SLucas Mateus Castro (alqotel)             qemu_printf("%02d T=%d Ks=%d Kp=%d N=%d VSID=0x%06x\n", i,
6245118ebe8SLucas Mateus Castro (alqotel)                         sr & 0x80000000 ? 1 : 0, sr & 0x40000000 ? 1 : 0,
6255118ebe8SLucas Mateus Castro (alqotel)                         sr & 0x20000000 ? 1 : 0, sr & 0x10000000 ? 1 : 0,
6265118ebe8SLucas Mateus Castro (alqotel)                         (uint32_t)(sr & 0x00FFFFFF));
6275118ebe8SLucas Mateus Castro (alqotel)         }
6285118ebe8SLucas Mateus Castro (alqotel)     }
6295118ebe8SLucas Mateus Castro (alqotel) 
6305118ebe8SLucas Mateus Castro (alqotel)     qemu_printf("\nBATs:\n");
6315118ebe8SLucas Mateus Castro (alqotel)     mmu6xx_dump_BATs(env, ACCESS_INT);
6325118ebe8SLucas Mateus Castro (alqotel)     mmu6xx_dump_BATs(env, ACCESS_CODE);
6335118ebe8SLucas Mateus Castro (alqotel) 
6345118ebe8SLucas Mateus Castro (alqotel)     qemu_printf("\nTLBs                       [EPN    EPN + SIZE]\n");
6355118ebe8SLucas Mateus Castro (alqotel)     for (type = 0; type < 2; type++) {
6365118ebe8SLucas Mateus Castro (alqotel)         for (way = 0; way < env->nb_ways; way++) {
6375118ebe8SLucas Mateus Castro (alqotel)             for (entry = env->nb_tlb * type + env->tlb_per_way * way;
6385118ebe8SLucas Mateus Castro (alqotel)                  entry < (env->nb_tlb * type + env->tlb_per_way * (way + 1));
6395118ebe8SLucas Mateus Castro (alqotel)                  entry++) {
6405118ebe8SLucas Mateus Castro (alqotel) 
6415118ebe8SLucas Mateus Castro (alqotel)                 tlb = &env->tlb.tlb6[entry];
6425118ebe8SLucas Mateus Castro (alqotel)                 qemu_printf("%s TLB %02d/%02d way:%d %s ["
6435118ebe8SLucas Mateus Castro (alqotel)                             TARGET_FMT_lx " " TARGET_FMT_lx "]\n",
6445118ebe8SLucas Mateus Castro (alqotel)                             type ? "code" : "data", entry % env->nb_tlb,
6455118ebe8SLucas Mateus Castro (alqotel)                             env->nb_tlb, way,
6465118ebe8SLucas Mateus Castro (alqotel)                             pte_is_valid(tlb->pte0) ? "valid" : "inval",
6475118ebe8SLucas Mateus Castro (alqotel)                             tlb->EPN, tlb->EPN + TARGET_PAGE_SIZE);
6485118ebe8SLucas Mateus Castro (alqotel)             }
6495118ebe8SLucas Mateus Castro (alqotel)         }
6505118ebe8SLucas Mateus Castro (alqotel)     }
6515118ebe8SLucas Mateus Castro (alqotel) }
6525118ebe8SLucas Mateus Castro (alqotel) 
6535118ebe8SLucas Mateus Castro (alqotel) void dump_mmu(CPUPPCState *env)
6545118ebe8SLucas Mateus Castro (alqotel) {
6555118ebe8SLucas Mateus Castro (alqotel)     switch (env->mmu_model) {
6565118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_BOOKE:
6575118ebe8SLucas Mateus Castro (alqotel)         mmubooke_dump_mmu(env);
6585118ebe8SLucas Mateus Castro (alqotel)         break;
6595118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_BOOKE206:
6605118ebe8SLucas Mateus Castro (alqotel)         mmubooke206_dump_mmu(env);
6615118ebe8SLucas Mateus Castro (alqotel)         break;
6625118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_SOFT_6xx:
6635118ebe8SLucas Mateus Castro (alqotel)         mmu6xx_dump_mmu(env);
6645118ebe8SLucas Mateus Castro (alqotel)         break;
6655118ebe8SLucas Mateus Castro (alqotel) #if defined(TARGET_PPC64)
6665118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_64B:
6675118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_2_03:
6685118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_2_06:
6695118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_2_07:
6705118ebe8SLucas Mateus Castro (alqotel)         dump_slb(env_archcpu(env));
6715118ebe8SLucas Mateus Castro (alqotel)         break;
6725118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_3_00:
6735118ebe8SLucas Mateus Castro (alqotel)         if (ppc64_v3_radix(env_archcpu(env))) {
6745118ebe8SLucas Mateus Castro (alqotel)             qemu_log_mask(LOG_UNIMP, "%s: the PPC64 MMU is unsupported\n",
6755118ebe8SLucas Mateus Castro (alqotel)                           __func__);
6765118ebe8SLucas Mateus Castro (alqotel)         } else {
6775118ebe8SLucas Mateus Castro (alqotel)             dump_slb(env_archcpu(env));
6785118ebe8SLucas Mateus Castro (alqotel)         }
6795118ebe8SLucas Mateus Castro (alqotel)         break;
6805118ebe8SLucas Mateus Castro (alqotel) #endif
6815118ebe8SLucas Mateus Castro (alqotel)     default:
6825118ebe8SLucas Mateus Castro (alqotel)         qemu_log_mask(LOG_UNIMP, "%s: unimplemented\n", __func__);
6835118ebe8SLucas Mateus Castro (alqotel)     }
6845118ebe8SLucas Mateus Castro (alqotel) }
6855118ebe8SLucas Mateus Castro (alqotel) 
686ba91e5d0SBALATON Zoltan 
687c29f808aSBALATON Zoltan static bool ppc_real_mode_xlate(PowerPCCPU *cpu, vaddr eaddr,
688c29f808aSBALATON Zoltan                                 MMUAccessType access_type,
689c29f808aSBALATON Zoltan                                 hwaddr *raddrp, int *psizep, int *protp)
690c29f808aSBALATON Zoltan {
691c29f808aSBALATON Zoltan     CPUPPCState *env = &cpu->env;
692c29f808aSBALATON Zoltan 
693c29f808aSBALATON Zoltan     if (access_type == MMU_INST_FETCH ? !FIELD_EX64(env->msr, MSR, IR)
694c29f808aSBALATON Zoltan                                       : !FIELD_EX64(env->msr, MSR, DR)) {
695c29f808aSBALATON Zoltan         *raddrp = eaddr;
696c29f808aSBALATON Zoltan         *protp = PAGE_RWX;
697c29f808aSBALATON Zoltan         *psizep = TARGET_PAGE_BITS;
698c29f808aSBALATON Zoltan         return true;
699c29f808aSBALATON Zoltan     } else if (env->mmu_model == POWERPC_MMU_REAL) {
700c29f808aSBALATON Zoltan         cpu_abort(CPU(cpu), "PowerPC in real mode shold not do translation\n");
701c29f808aSBALATON Zoltan     }
702c29f808aSBALATON Zoltan     return false;
703c29f808aSBALATON Zoltan }
704c29f808aSBALATON Zoltan 
70558b01325SBALATON Zoltan static bool ppc_40x_xlate(PowerPCCPU *cpu, vaddr eaddr,
70658b01325SBALATON Zoltan                           MMUAccessType access_type,
70758b01325SBALATON Zoltan                           hwaddr *raddrp, int *psizep, int *protp,
70858b01325SBALATON Zoltan                           int mmu_idx, bool guest_visible)
70958b01325SBALATON Zoltan {
71058b01325SBALATON Zoltan     CPUState *cs = CPU(cpu);
71158b01325SBALATON Zoltan     CPUPPCState *env = &cpu->env;
71258b01325SBALATON Zoltan     int ret;
71358b01325SBALATON Zoltan 
71458b01325SBALATON Zoltan     if (ppc_real_mode_xlate(cpu, eaddr, access_type, raddrp, psizep, protp)) {
71558b01325SBALATON Zoltan         return true;
71658b01325SBALATON Zoltan     }
71758b01325SBALATON Zoltan 
71858b01325SBALATON Zoltan     ret = mmu40x_get_physical_address(env, raddrp, protp, eaddr, access_type);
71958b01325SBALATON Zoltan     if (ret == 0) {
72058b01325SBALATON Zoltan         *psizep = TARGET_PAGE_BITS;
72158b01325SBALATON Zoltan         return true;
72258b01325SBALATON Zoltan     } else if (!guest_visible) {
72358b01325SBALATON Zoltan         return false;
72458b01325SBALATON Zoltan     }
72558b01325SBALATON Zoltan 
72658b01325SBALATON Zoltan     log_cpu_state_mask(CPU_LOG_MMU, cs, 0);
72758b01325SBALATON Zoltan     if (access_type == MMU_INST_FETCH) {
72858b01325SBALATON Zoltan         switch (ret) {
72958b01325SBALATON Zoltan         case -1:
73058b01325SBALATON Zoltan             /* No matches in page tables or TLB */
73158b01325SBALATON Zoltan             cs->exception_index = POWERPC_EXCP_ITLB;
73258b01325SBALATON Zoltan             env->error_code = 0;
73358b01325SBALATON Zoltan             env->spr[SPR_40x_DEAR] = eaddr;
73458b01325SBALATON Zoltan             env->spr[SPR_40x_ESR] = 0x00000000;
73558b01325SBALATON Zoltan             break;
73658b01325SBALATON Zoltan         case -2:
73758b01325SBALATON Zoltan             /* Access rights violation */
73858b01325SBALATON Zoltan             cs->exception_index = POWERPC_EXCP_ISI;
73958b01325SBALATON Zoltan             env->error_code = 0x08000000;
74058b01325SBALATON Zoltan             break;
74158b01325SBALATON Zoltan         default:
74258b01325SBALATON Zoltan             g_assert_not_reached();
74358b01325SBALATON Zoltan         }
74458b01325SBALATON Zoltan     } else {
74558b01325SBALATON Zoltan         switch (ret) {
74658b01325SBALATON Zoltan         case -1:
74758b01325SBALATON Zoltan             /* No matches in page tables or TLB */
74858b01325SBALATON Zoltan             cs->exception_index = POWERPC_EXCP_DTLB;
74958b01325SBALATON Zoltan             env->error_code = 0;
75058b01325SBALATON Zoltan             env->spr[SPR_40x_DEAR] = eaddr;
75158b01325SBALATON Zoltan             if (access_type == MMU_DATA_STORE) {
75258b01325SBALATON Zoltan                 env->spr[SPR_40x_ESR] = 0x00800000;
75358b01325SBALATON Zoltan             } else {
75458b01325SBALATON Zoltan                 env->spr[SPR_40x_ESR] = 0x00000000;
75558b01325SBALATON Zoltan             }
75658b01325SBALATON Zoltan             break;
75758b01325SBALATON Zoltan         case -2:
75858b01325SBALATON Zoltan             /* Access rights violation */
75958b01325SBALATON Zoltan             cs->exception_index = POWERPC_EXCP_DSI;
76058b01325SBALATON Zoltan             env->error_code = 0;
76158b01325SBALATON Zoltan             env->spr[SPR_40x_DEAR] = eaddr;
76258b01325SBALATON Zoltan             if (access_type == MMU_DATA_STORE) {
76358b01325SBALATON Zoltan                 env->spr[SPR_40x_ESR] |= 0x00800000;
76458b01325SBALATON Zoltan             }
76558b01325SBALATON Zoltan             break;
76658b01325SBALATON Zoltan         default:
76758b01325SBALATON Zoltan             g_assert_not_reached();
76858b01325SBALATON Zoltan         }
76958b01325SBALATON Zoltan     }
77058b01325SBALATON Zoltan     return false;
77158b01325SBALATON Zoltan }
77258b01325SBALATON Zoltan 
7736b9ea7f3SBALATON Zoltan static bool ppc_6xx_xlate(PowerPCCPU *cpu, vaddr eaddr,
7745118ebe8SLucas Mateus Castro (alqotel)                           MMUAccessType access_type,
7755118ebe8SLucas Mateus Castro (alqotel)                           hwaddr *raddrp, int *psizep, int *protp,
7765118ebe8SLucas Mateus Castro (alqotel)                           int mmu_idx, bool guest_visible)
7775118ebe8SLucas Mateus Castro (alqotel) {
7785118ebe8SLucas Mateus Castro (alqotel)     CPUState *cs = CPU(cpu);
7795118ebe8SLucas Mateus Castro (alqotel)     CPUPPCState *env = &cpu->env;
7805118ebe8SLucas Mateus Castro (alqotel)     mmu_ctx_t ctx;
7815118ebe8SLucas Mateus Castro (alqotel)     int type;
7825118ebe8SLucas Mateus Castro (alqotel)     int ret;
7835118ebe8SLucas Mateus Castro (alqotel) 
784c29f808aSBALATON Zoltan     if (ppc_real_mode_xlate(cpu, eaddr, access_type, raddrp, psizep, protp)) {
785c29f808aSBALATON Zoltan         return true;
786c29f808aSBALATON Zoltan     }
787c29f808aSBALATON Zoltan 
7885118ebe8SLucas Mateus Castro (alqotel)     if (access_type == MMU_INST_FETCH) {
7895118ebe8SLucas Mateus Castro (alqotel)         /* code access */
7905118ebe8SLucas Mateus Castro (alqotel)         type = ACCESS_CODE;
7915118ebe8SLucas Mateus Castro (alqotel)     } else if (guest_visible) {
7925118ebe8SLucas Mateus Castro (alqotel)         /* data access */
7935118ebe8SLucas Mateus Castro (alqotel)         type = env->access_type;
7945118ebe8SLucas Mateus Castro (alqotel)     } else {
7955118ebe8SLucas Mateus Castro (alqotel)         type = ACCESS_INT;
7965118ebe8SLucas Mateus Castro (alqotel)     }
7975118ebe8SLucas Mateus Castro (alqotel) 
7986b9ea7f3SBALATON Zoltan     ctx.prot = 0;
7996b9ea7f3SBALATON Zoltan     ctx.hash[0] = 0;
8006b9ea7f3SBALATON Zoltan     ctx.hash[1] = 0;
8016b9ea7f3SBALATON Zoltan     ret = mmu6xx_get_physical_address(env, &ctx, eaddr, access_type, type);
8025118ebe8SLucas Mateus Castro (alqotel)     if (ret == 0) {
8035118ebe8SLucas Mateus Castro (alqotel)         *raddrp = ctx.raddr;
8045118ebe8SLucas Mateus Castro (alqotel)         *protp = ctx.prot;
8055118ebe8SLucas Mateus Castro (alqotel)         *psizep = TARGET_PAGE_BITS;
8065118ebe8SLucas Mateus Castro (alqotel)         return true;
8079e9ca54cSBALATON Zoltan     } else if (!guest_visible) {
8089e9ca54cSBALATON Zoltan         return false;
8095118ebe8SLucas Mateus Castro (alqotel)     }
8105118ebe8SLucas Mateus Castro (alqotel) 
81156964585SCédric Le Goater     log_cpu_state_mask(CPU_LOG_MMU, cs, 0);
8125118ebe8SLucas Mateus Castro (alqotel)     if (type == ACCESS_CODE) {
8135118ebe8SLucas Mateus Castro (alqotel)         switch (ret) {
8145118ebe8SLucas Mateus Castro (alqotel)         case -1:
8155118ebe8SLucas Mateus Castro (alqotel)             /* No matches in page tables or TLB */
8165118ebe8SLucas Mateus Castro (alqotel)             cs->exception_index = POWERPC_EXCP_IFTLB;
8175118ebe8SLucas Mateus Castro (alqotel)             env->error_code = 1 << 18;
8185118ebe8SLucas Mateus Castro (alqotel)             env->spr[SPR_IMISS] = eaddr;
8195118ebe8SLucas Mateus Castro (alqotel)             env->spr[SPR_ICMP] = 0x80000000 | ctx.ptem;
8205118ebe8SLucas Mateus Castro (alqotel)             goto tlb_miss;
8215118ebe8SLucas Mateus Castro (alqotel)         case -2:
8225118ebe8SLucas Mateus Castro (alqotel)             /* Access rights violation */
8235118ebe8SLucas Mateus Castro (alqotel)             cs->exception_index = POWERPC_EXCP_ISI;
8245118ebe8SLucas Mateus Castro (alqotel)             env->error_code = 0x08000000;
8255118ebe8SLucas Mateus Castro (alqotel)             break;
8265118ebe8SLucas Mateus Castro (alqotel)         case -3:
8275118ebe8SLucas Mateus Castro (alqotel)             /* No execute protection violation */
8285118ebe8SLucas Mateus Castro (alqotel)             cs->exception_index = POWERPC_EXCP_ISI;
829ba91e5d0SBALATON Zoltan             env->error_code = 0x10000000;
8305118ebe8SLucas Mateus Castro (alqotel)             break;
8315118ebe8SLucas Mateus Castro (alqotel)         case -4:
8325118ebe8SLucas Mateus Castro (alqotel)             /* Direct store exception */
8335118ebe8SLucas Mateus Castro (alqotel)             /* No code fetch is allowed in direct-store areas */
8345118ebe8SLucas Mateus Castro (alqotel)             cs->exception_index = POWERPC_EXCP_ISI;
8355118ebe8SLucas Mateus Castro (alqotel)             env->error_code = 0x10000000;
8365118ebe8SLucas Mateus Castro (alqotel)             break;
8375118ebe8SLucas Mateus Castro (alqotel)         }
8385118ebe8SLucas Mateus Castro (alqotel)     } else {
8395118ebe8SLucas Mateus Castro (alqotel)         switch (ret) {
8405118ebe8SLucas Mateus Castro (alqotel)         case -1:
8415118ebe8SLucas Mateus Castro (alqotel)             /* No matches in page tables or TLB */
8425118ebe8SLucas Mateus Castro (alqotel)             if (access_type == MMU_DATA_STORE) {
8435118ebe8SLucas Mateus Castro (alqotel)                 cs->exception_index = POWERPC_EXCP_DSTLB;
8445118ebe8SLucas Mateus Castro (alqotel)                 env->error_code = 1 << 16;
8455118ebe8SLucas Mateus Castro (alqotel)             } else {
8465118ebe8SLucas Mateus Castro (alqotel)                 cs->exception_index = POWERPC_EXCP_DLTLB;
8475118ebe8SLucas Mateus Castro (alqotel)                 env->error_code = 0;
8485118ebe8SLucas Mateus Castro (alqotel)             }
8495118ebe8SLucas Mateus Castro (alqotel)             env->spr[SPR_DMISS] = eaddr;
8505118ebe8SLucas Mateus Castro (alqotel)             env->spr[SPR_DCMP] = 0x80000000 | ctx.ptem;
8515118ebe8SLucas Mateus Castro (alqotel) tlb_miss:
8525118ebe8SLucas Mateus Castro (alqotel)             env->error_code |= ctx.key << 19;
8535118ebe8SLucas Mateus Castro (alqotel)             env->spr[SPR_HASH1] = ppc_hash32_hpt_base(cpu) +
8545118ebe8SLucas Mateus Castro (alqotel)                                   get_pteg_offset32(cpu, ctx.hash[0]);
8555118ebe8SLucas Mateus Castro (alqotel)             env->spr[SPR_HASH2] = ppc_hash32_hpt_base(cpu) +
8565118ebe8SLucas Mateus Castro (alqotel)                                   get_pteg_offset32(cpu, ctx.hash[1]);
8575118ebe8SLucas Mateus Castro (alqotel)             break;
8585118ebe8SLucas Mateus Castro (alqotel)         case -2:
8595118ebe8SLucas Mateus Castro (alqotel)             /* Access rights violation */
8605118ebe8SLucas Mateus Castro (alqotel)             cs->exception_index = POWERPC_EXCP_DSI;
8615118ebe8SLucas Mateus Castro (alqotel)             env->error_code = 0;
8625118ebe8SLucas Mateus Castro (alqotel)             env->spr[SPR_DAR] = eaddr;
8635118ebe8SLucas Mateus Castro (alqotel)             if (access_type == MMU_DATA_STORE) {
8645118ebe8SLucas Mateus Castro (alqotel)                 env->spr[SPR_DSISR] = 0x0A000000;
8655118ebe8SLucas Mateus Castro (alqotel)             } else {
8665118ebe8SLucas Mateus Castro (alqotel)                 env->spr[SPR_DSISR] = 0x08000000;
8675118ebe8SLucas Mateus Castro (alqotel)             }
8685118ebe8SLucas Mateus Castro (alqotel)             break;
8695118ebe8SLucas Mateus Castro (alqotel)         case -4:
8705118ebe8SLucas Mateus Castro (alqotel)             /* Direct store exception */
8715118ebe8SLucas Mateus Castro (alqotel)             switch (type) {
8725118ebe8SLucas Mateus Castro (alqotel)             case ACCESS_FLOAT:
8735118ebe8SLucas Mateus Castro (alqotel)                 /* Floating point load/store */
8745118ebe8SLucas Mateus Castro (alqotel)                 cs->exception_index = POWERPC_EXCP_ALIGN;
8755118ebe8SLucas Mateus Castro (alqotel)                 env->error_code = POWERPC_EXCP_ALIGN_FP;
8765118ebe8SLucas Mateus Castro (alqotel)                 env->spr[SPR_DAR] = eaddr;
8775118ebe8SLucas Mateus Castro (alqotel)                 break;
8785118ebe8SLucas Mateus Castro (alqotel)             case ACCESS_RES:
8795118ebe8SLucas Mateus Castro (alqotel)                 /* lwarx, ldarx or stwcx. */
8805118ebe8SLucas Mateus Castro (alqotel)                 cs->exception_index = POWERPC_EXCP_DSI;
8815118ebe8SLucas Mateus Castro (alqotel)                 env->error_code = 0;
8825118ebe8SLucas Mateus Castro (alqotel)                 env->spr[SPR_DAR] = eaddr;
8835118ebe8SLucas Mateus Castro (alqotel)                 if (access_type == MMU_DATA_STORE) {
8845118ebe8SLucas Mateus Castro (alqotel)                     env->spr[SPR_DSISR] = 0x06000000;
8855118ebe8SLucas Mateus Castro (alqotel)                 } else {
8865118ebe8SLucas Mateus Castro (alqotel)                     env->spr[SPR_DSISR] = 0x04000000;
8875118ebe8SLucas Mateus Castro (alqotel)                 }
8885118ebe8SLucas Mateus Castro (alqotel)                 break;
8895118ebe8SLucas Mateus Castro (alqotel)             case ACCESS_EXT:
8905118ebe8SLucas Mateus Castro (alqotel)                 /* eciwx or ecowx */
8915118ebe8SLucas Mateus Castro (alqotel)                 cs->exception_index = POWERPC_EXCP_DSI;
8925118ebe8SLucas Mateus Castro (alqotel)                 env->error_code = 0;
8935118ebe8SLucas Mateus Castro (alqotel)                 env->spr[SPR_DAR] = eaddr;
8945118ebe8SLucas Mateus Castro (alqotel)                 if (access_type == MMU_DATA_STORE) {
8955118ebe8SLucas Mateus Castro (alqotel)                     env->spr[SPR_DSISR] = 0x06100000;
8965118ebe8SLucas Mateus Castro (alqotel)                 } else {
8975118ebe8SLucas Mateus Castro (alqotel)                     env->spr[SPR_DSISR] = 0x04100000;
8985118ebe8SLucas Mateus Castro (alqotel)                 }
8995118ebe8SLucas Mateus Castro (alqotel)                 break;
9005118ebe8SLucas Mateus Castro (alqotel)             default:
9015118ebe8SLucas Mateus Castro (alqotel)                 printf("DSI: invalid exception (%d)\n", ret);
9025118ebe8SLucas Mateus Castro (alqotel)                 cs->exception_index = POWERPC_EXCP_PROGRAM;
9039e9ca54cSBALATON Zoltan                 env->error_code = POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL;
9045118ebe8SLucas Mateus Castro (alqotel)                 env->spr[SPR_DAR] = eaddr;
9055118ebe8SLucas Mateus Castro (alqotel)                 break;
9065118ebe8SLucas Mateus Castro (alqotel)             }
9075118ebe8SLucas Mateus Castro (alqotel)             break;
9085118ebe8SLucas Mateus Castro (alqotel)         }
9095118ebe8SLucas Mateus Castro (alqotel)     }
9105118ebe8SLucas Mateus Castro (alqotel)     return false;
9115118ebe8SLucas Mateus Castro (alqotel) }
9125118ebe8SLucas Mateus Castro (alqotel) 
9135118ebe8SLucas Mateus Castro (alqotel) /*****************************************************************************/
9145118ebe8SLucas Mateus Castro (alqotel) 
9155118ebe8SLucas Mateus Castro (alqotel) bool ppc_xlate(PowerPCCPU *cpu, vaddr eaddr, MMUAccessType access_type,
9165118ebe8SLucas Mateus Castro (alqotel)                       hwaddr *raddrp, int *psizep, int *protp,
9175118ebe8SLucas Mateus Castro (alqotel)                       int mmu_idx, bool guest_visible)
9185118ebe8SLucas Mateus Castro (alqotel) {
9195118ebe8SLucas Mateus Castro (alqotel)     switch (cpu->env.mmu_model) {
9205118ebe8SLucas Mateus Castro (alqotel) #if defined(TARGET_PPC64)
9215118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_3_00:
9225118ebe8SLucas Mateus Castro (alqotel)         if (ppc64_v3_radix(cpu)) {
9235118ebe8SLucas Mateus Castro (alqotel)             return ppc_radix64_xlate(cpu, eaddr, access_type, raddrp,
9245118ebe8SLucas Mateus Castro (alqotel)                                      psizep, protp, mmu_idx, guest_visible);
9255118ebe8SLucas Mateus Castro (alqotel)         }
9265118ebe8SLucas Mateus Castro (alqotel)         /* fall through */
9275118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_64B:
9285118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_2_03:
9295118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_2_06:
9305118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_2_07:
9315118ebe8SLucas Mateus Castro (alqotel)         return ppc_hash64_xlate(cpu, eaddr, access_type,
9325118ebe8SLucas Mateus Castro (alqotel)                                 raddrp, psizep, protp, mmu_idx, guest_visible);
9335118ebe8SLucas Mateus Castro (alqotel) #endif
9345118ebe8SLucas Mateus Castro (alqotel) 
9355118ebe8SLucas Mateus Castro (alqotel)     case POWERPC_MMU_32B:
9365118ebe8SLucas Mateus Castro (alqotel)         return ppc_hash32_xlate(cpu, eaddr, access_type, raddrp,
9375118ebe8SLucas Mateus Castro (alqotel)                                psizep, protp, mmu_idx, guest_visible);
938ba91e5d0SBALATON Zoltan     case POWERPC_MMU_BOOKE:
939ba91e5d0SBALATON Zoltan     case POWERPC_MMU_BOOKE206:
940ba91e5d0SBALATON Zoltan         return ppc_booke_xlate(cpu, eaddr, access_type, raddrp,
941ba91e5d0SBALATON Zoltan                                psizep, protp, mmu_idx, guest_visible);
94258b01325SBALATON Zoltan     case POWERPC_MMU_SOFT_4xx:
94358b01325SBALATON Zoltan         return ppc_40x_xlate(cpu, eaddr, access_type, raddrp,
94458b01325SBALATON Zoltan                              psizep, protp, mmu_idx, guest_visible);
9456b9ea7f3SBALATON Zoltan     case POWERPC_MMU_SOFT_6xx:
9466b9ea7f3SBALATON Zoltan         return ppc_6xx_xlate(cpu, eaddr, access_type, raddrp,
9476b9ea7f3SBALATON Zoltan                              psizep, protp, mmu_idx, guest_visible);
948c29f808aSBALATON Zoltan     case POWERPC_MMU_REAL:
949c29f808aSBALATON Zoltan         return ppc_real_mode_xlate(cpu, eaddr, access_type, raddrp, psizep,
950c29f808aSBALATON Zoltan                                    protp);
951cfd5c128SBALATON Zoltan     case POWERPC_MMU_MPC8xx:
952cfd5c128SBALATON Zoltan         cpu_abort(env_cpu(&cpu->env), "MPC8xx MMU model is not implemented\n");
9535118ebe8SLucas Mateus Castro (alqotel)     default:
9546b9ea7f3SBALATON Zoltan         cpu_abort(CPU(cpu), "Unknown or invalid MMU model\n");
9555118ebe8SLucas Mateus Castro (alqotel)     }
9565118ebe8SLucas Mateus Castro (alqotel) }
9575118ebe8SLucas Mateus Castro (alqotel) 
9585118ebe8SLucas Mateus Castro (alqotel) hwaddr ppc_cpu_get_phys_page_debug(CPUState *cs, vaddr addr)
9595118ebe8SLucas Mateus Castro (alqotel) {
9605118ebe8SLucas Mateus Castro (alqotel)     PowerPCCPU *cpu = POWERPC_CPU(cs);
9615118ebe8SLucas Mateus Castro (alqotel)     hwaddr raddr;
9625118ebe8SLucas Mateus Castro (alqotel)     int s, p;
9635118ebe8SLucas Mateus Castro (alqotel) 
9645118ebe8SLucas Mateus Castro (alqotel)     /*
9655118ebe8SLucas Mateus Castro (alqotel)      * Some MMUs have separate TLBs for code and data. If we only
9665118ebe8SLucas Mateus Castro (alqotel)      * try an MMU_DATA_LOAD, we may not be able to read instructions
9675118ebe8SLucas Mateus Castro (alqotel)      * mapped by code TLBs, so we also try a MMU_INST_FETCH.
9685118ebe8SLucas Mateus Castro (alqotel)      */
9695118ebe8SLucas Mateus Castro (alqotel)     if (ppc_xlate(cpu, addr, MMU_DATA_LOAD, &raddr, &s, &p,
970fb00f730SRichard Henderson                   ppc_env_mmu_index(&cpu->env, false), false) ||
9715118ebe8SLucas Mateus Castro (alqotel)         ppc_xlate(cpu, addr, MMU_INST_FETCH, &raddr, &s, &p,
972fb00f730SRichard Henderson                   ppc_env_mmu_index(&cpu->env, true), false)) {
9735118ebe8SLucas Mateus Castro (alqotel)         return raddr & TARGET_PAGE_MASK;
9745118ebe8SLucas Mateus Castro (alqotel)     }
9755118ebe8SLucas Mateus Castro (alqotel)     return -1;
9765118ebe8SLucas Mateus Castro (alqotel) }
977