xref: /qemu/target/ppc/misc_helper.c (revision 31b2b0f8463533c32b5ad76e73668e2e9fca8ae2)
1901c4eafSBlue Swirl /*
2901c4eafSBlue Swirl  * Miscellaneous PowerPC emulation helpers for QEMU.
3901c4eafSBlue Swirl  *
4901c4eafSBlue Swirl  *  Copyright (c) 2003-2007 Jocelyn Mayer
5901c4eafSBlue Swirl  *
6901c4eafSBlue Swirl  * This library is free software; you can redistribute it and/or
7901c4eafSBlue Swirl  * modify it under the terms of the GNU Lesser General Public
8901c4eafSBlue Swirl  * License as published by the Free Software Foundation; either
9901c4eafSBlue Swirl  * version 2 of the License, or (at your option) any later version.
10901c4eafSBlue Swirl  *
11901c4eafSBlue Swirl  * This library is distributed in the hope that it will be useful,
12901c4eafSBlue Swirl  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13901c4eafSBlue Swirl  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14901c4eafSBlue Swirl  * Lesser General Public License for more details.
15901c4eafSBlue Swirl  *
16901c4eafSBlue Swirl  * You should have received a copy of the GNU Lesser General Public
17901c4eafSBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18901c4eafSBlue Swirl  */
190d75590dSPeter Maydell #include "qemu/osdep.h"
20901c4eafSBlue Swirl #include "cpu.h"
2163c91552SPaolo Bonzini #include "exec/exec-all.h"
222ef6175aSRichard Henderson #include "exec/helper-proto.h"
23901c4eafSBlue Swirl 
24901c4eafSBlue Swirl #include "helper_regs.h"
25901c4eafSBlue Swirl 
26901c4eafSBlue Swirl /*****************************************************************************/
27901c4eafSBlue Swirl /* SPR accesses */
28d523dd00SBlue Swirl void helper_load_dump_spr(CPUPPCState *env, uint32_t sprn)
29901c4eafSBlue Swirl {
30901c4eafSBlue Swirl     qemu_log("Read SPR %d %03x => " TARGET_FMT_lx "\n", sprn, sprn,
31901c4eafSBlue Swirl              env->spr[sprn]);
32901c4eafSBlue Swirl }
33901c4eafSBlue Swirl 
34d523dd00SBlue Swirl void helper_store_dump_spr(CPUPPCState *env, uint32_t sprn)
35901c4eafSBlue Swirl {
36901c4eafSBlue Swirl     qemu_log("Write SPR %d %03x <= " TARGET_FMT_lx "\n", sprn, sprn,
37901c4eafSBlue Swirl              env->spr[sprn]);
38901c4eafSBlue Swirl }
397019cb3dSAlexey Kardashevskiy 
407019cb3dSAlexey Kardashevskiy #ifdef TARGET_PPC64
417019cb3dSAlexey Kardashevskiy static void raise_fu_exception(CPUPPCState *env, uint32_t bit,
4257a2988bSBenjamin Herrenschmidt                                uint32_t sprn, uint32_t cause,
4357a2988bSBenjamin Herrenschmidt                                uintptr_t raddr)
447019cb3dSAlexey Kardashevskiy {
457019cb3dSAlexey Kardashevskiy     qemu_log("Facility SPR %d is unavailable (SPR FSCR:%d)\n", sprn, bit);
467019cb3dSAlexey Kardashevskiy 
477019cb3dSAlexey Kardashevskiy     env->spr[SPR_FSCR] &= ~((target_ulong)FSCR_IC_MASK << FSCR_IC_POS);
487019cb3dSAlexey Kardashevskiy     cause &= FSCR_IC_MASK;
497019cb3dSAlexey Kardashevskiy     env->spr[SPR_FSCR] |= (target_ulong)cause << FSCR_IC_POS;
507019cb3dSAlexey Kardashevskiy 
5157a2988bSBenjamin Herrenschmidt     raise_exception_err_ra(env, POWERPC_EXCP_FU, 0, raddr);
527019cb3dSAlexey Kardashevskiy }
537019cb3dSAlexey Kardashevskiy #endif
547019cb3dSAlexey Kardashevskiy 
557019cb3dSAlexey Kardashevskiy void helper_fscr_facility_check(CPUPPCState *env, uint32_t bit,
567019cb3dSAlexey Kardashevskiy                                 uint32_t sprn, uint32_t cause)
577019cb3dSAlexey Kardashevskiy {
587019cb3dSAlexey Kardashevskiy #ifdef TARGET_PPC64
597019cb3dSAlexey Kardashevskiy     if (env->spr[SPR_FSCR] & (1ULL << bit)) {
607019cb3dSAlexey Kardashevskiy         /* Facility is enabled, continue */
617019cb3dSAlexey Kardashevskiy         return;
627019cb3dSAlexey Kardashevskiy     }
6357a2988bSBenjamin Herrenschmidt     raise_fu_exception(env, bit, sprn, cause, GETPC());
647019cb3dSAlexey Kardashevskiy #endif
657019cb3dSAlexey Kardashevskiy }
667019cb3dSAlexey Kardashevskiy 
67cdcdda27SAlexey Kardashevskiy void helper_msr_facility_check(CPUPPCState *env, uint32_t bit,
68cdcdda27SAlexey Kardashevskiy                                uint32_t sprn, uint32_t cause)
69cdcdda27SAlexey Kardashevskiy {
70cdcdda27SAlexey Kardashevskiy #ifdef TARGET_PPC64
71cdcdda27SAlexey Kardashevskiy     if (env->msr & (1ULL << bit)) {
72cdcdda27SAlexey Kardashevskiy         /* Facility is enabled, continue */
73cdcdda27SAlexey Kardashevskiy         return;
74cdcdda27SAlexey Kardashevskiy     }
7557a2988bSBenjamin Herrenschmidt     raise_fu_exception(env, bit, sprn, cause, GETPC());
76cdcdda27SAlexey Kardashevskiy #endif
77cdcdda27SAlexey Kardashevskiy }
78cdcdda27SAlexey Kardashevskiy 
79901c4eafSBlue Swirl #if !defined(CONFIG_USER_ONLY)
80901c4eafSBlue Swirl 
81d523dd00SBlue Swirl void helper_store_sdr1(CPUPPCState *env, target_ulong val)
82901c4eafSBlue Swirl {
832828c4cdSMark Cave-Ayland     PowerPCCPU *cpu = ppc_env_get_cpu(env);
842828c4cdSMark Cave-Ayland 
852828c4cdSMark Cave-Ayland     if (env->spr[SPR_SDR1] != val) {
86901c4eafSBlue Swirl         ppc_store_sdr1(env, val);
87d10eb08fSAlex Bennée         tlb_flush(CPU(cpu));
882828c4cdSMark Cave-Ayland     }
89901c4eafSBlue Swirl }
90901c4eafSBlue Swirl 
91*31b2b0f8SSuraj Jitindar Singh void helper_store_pidr(CPUPPCState *env, target_ulong val)
92*31b2b0f8SSuraj Jitindar Singh {
93*31b2b0f8SSuraj Jitindar Singh     PowerPCCPU *cpu = ppc_env_get_cpu(env);
94*31b2b0f8SSuraj Jitindar Singh 
95*31b2b0f8SSuraj Jitindar Singh     env->spr[SPR_BOOKS_PID] = val;
96*31b2b0f8SSuraj Jitindar Singh     tlb_flush(CPU(cpu));
97*31b2b0f8SSuraj Jitindar Singh }
98*31b2b0f8SSuraj Jitindar Singh 
99d523dd00SBlue Swirl void helper_store_hid0_601(CPUPPCState *env, target_ulong val)
100901c4eafSBlue Swirl {
101901c4eafSBlue Swirl     target_ulong hid0;
102901c4eafSBlue Swirl 
103901c4eafSBlue Swirl     hid0 = env->spr[SPR_HID0];
104901c4eafSBlue Swirl     if ((val ^ hid0) & 0x00000008) {
105901c4eafSBlue Swirl         /* Change current endianness */
106901c4eafSBlue Swirl         env->hflags &= ~(1 << MSR_LE);
107901c4eafSBlue Swirl         env->hflags_nmsr &= ~(1 << MSR_LE);
108901c4eafSBlue Swirl         env->hflags_nmsr |= (1 << MSR_LE) & (((val >> 3) & 1) << MSR_LE);
109901c4eafSBlue Swirl         env->hflags |= env->hflags_nmsr;
110901c4eafSBlue Swirl         qemu_log("%s: set endianness to %c => " TARGET_FMT_lx "\n", __func__,
111901c4eafSBlue Swirl                  val & 0x8 ? 'l' : 'b', env->hflags);
112901c4eafSBlue Swirl     }
113901c4eafSBlue Swirl     env->spr[SPR_HID0] = (uint32_t)val;
114901c4eafSBlue Swirl }
115901c4eafSBlue Swirl 
116d523dd00SBlue Swirl void helper_store_403_pbr(CPUPPCState *env, uint32_t num, target_ulong value)
117901c4eafSBlue Swirl {
11800c8cb0aSAndreas Färber     PowerPCCPU *cpu = ppc_env_get_cpu(env);
11900c8cb0aSAndreas Färber 
120901c4eafSBlue Swirl     if (likely(env->pb[num] != value)) {
121901c4eafSBlue Swirl         env->pb[num] = value;
122901c4eafSBlue Swirl         /* Should be optimized */
123d10eb08fSAlex Bennée         tlb_flush(CPU(cpu));
124901c4eafSBlue Swirl     }
125901c4eafSBlue Swirl }
126901c4eafSBlue Swirl 
127d523dd00SBlue Swirl void helper_store_40x_dbcr0(CPUPPCState *env, target_ulong val)
128901c4eafSBlue Swirl {
129901c4eafSBlue Swirl     store_40x_dbcr0(env, val);
130901c4eafSBlue Swirl }
131901c4eafSBlue Swirl 
132d523dd00SBlue Swirl void helper_store_40x_sler(CPUPPCState *env, target_ulong val)
133901c4eafSBlue Swirl {
134901c4eafSBlue Swirl     store_40x_sler(env, val);
135901c4eafSBlue Swirl }
136901c4eafSBlue Swirl #endif
137901c4eafSBlue Swirl /*****************************************************************************/
138901c4eafSBlue Swirl /* PowerPC 601 specific instructions (POWER bridge) */
139901c4eafSBlue Swirl 
140d523dd00SBlue Swirl target_ulong helper_clcs(CPUPPCState *env, uint32_t arg)
141901c4eafSBlue Swirl {
142901c4eafSBlue Swirl     switch (arg) {
143901c4eafSBlue Swirl     case 0x0CUL:
144901c4eafSBlue Swirl         /* Instruction cache line size */
145901c4eafSBlue Swirl         return env->icache_line_size;
146901c4eafSBlue Swirl         break;
147901c4eafSBlue Swirl     case 0x0DUL:
148901c4eafSBlue Swirl         /* Data cache line size */
149901c4eafSBlue Swirl         return env->dcache_line_size;
150901c4eafSBlue Swirl         break;
151901c4eafSBlue Swirl     case 0x0EUL:
152901c4eafSBlue Swirl         /* Minimum cache line size */
153901c4eafSBlue Swirl         return (env->icache_line_size < env->dcache_line_size) ?
154901c4eafSBlue Swirl             env->icache_line_size : env->dcache_line_size;
155901c4eafSBlue Swirl         break;
156901c4eafSBlue Swirl     case 0x0FUL:
157901c4eafSBlue Swirl         /* Maximum cache line size */
158901c4eafSBlue Swirl         return (env->icache_line_size > env->dcache_line_size) ?
159901c4eafSBlue Swirl             env->icache_line_size : env->dcache_line_size;
160901c4eafSBlue Swirl         break;
161901c4eafSBlue Swirl     default:
162901c4eafSBlue Swirl         /* Undefined */
163901c4eafSBlue Swirl         return 0;
164901c4eafSBlue Swirl         break;
165901c4eafSBlue Swirl     }
166901c4eafSBlue Swirl }
1678555f71dSBlue Swirl 
1688555f71dSBlue Swirl /*****************************************************************************/
1698555f71dSBlue Swirl /* Special registers manipulation */
1708555f71dSBlue Swirl 
1718555f71dSBlue Swirl /* GDBstub can read and write MSR... */
1728555f71dSBlue Swirl void ppc_store_msr(CPUPPCState *env, target_ulong value)
1738555f71dSBlue Swirl {
1748555f71dSBlue Swirl     hreg_store_msr(env, value, 0);
1758555f71dSBlue Swirl }
176f0278900SBenjamin Herrenschmidt 
177f0278900SBenjamin Herrenschmidt /* This code is lifted from MacOnLinux. It is called whenever
178f0278900SBenjamin Herrenschmidt  * THRM1,2 or 3 is read an fixes up the values in such a way
179f0278900SBenjamin Herrenschmidt  * that will make MacOS not hang. These registers exist on some
180f0278900SBenjamin Herrenschmidt  * 75x and 74xx processors.
181f0278900SBenjamin Herrenschmidt  */
182f0278900SBenjamin Herrenschmidt void helper_fixup_thrm(CPUPPCState *env)
183f0278900SBenjamin Herrenschmidt {
184f0278900SBenjamin Herrenschmidt     target_ulong v, t;
185f0278900SBenjamin Herrenschmidt     int i;
186f0278900SBenjamin Herrenschmidt 
187f0278900SBenjamin Herrenschmidt #define THRM1_TIN       (1 << 31)
188f0278900SBenjamin Herrenschmidt #define THRM1_TIV       (1 << 30)
189f0278900SBenjamin Herrenschmidt #define THRM1_THRES(x)  (((x) & 0x7f) << 23)
190f0278900SBenjamin Herrenschmidt #define THRM1_TID       (1 << 2)
191f0278900SBenjamin Herrenschmidt #define THRM1_TIE       (1 << 1)
192f0278900SBenjamin Herrenschmidt #define THRM1_V         (1 << 0)
193f0278900SBenjamin Herrenschmidt #define THRM3_E         (1 << 0)
194f0278900SBenjamin Herrenschmidt 
195f0278900SBenjamin Herrenschmidt     if (!(env->spr[SPR_THRM3] & THRM3_E)) {
196f0278900SBenjamin Herrenschmidt         return;
197f0278900SBenjamin Herrenschmidt     }
198f0278900SBenjamin Herrenschmidt 
199f0278900SBenjamin Herrenschmidt     /* Note: Thermal interrupts are unimplemented */
200f0278900SBenjamin Herrenschmidt     for (i = SPR_THRM1; i <= SPR_THRM2; i++) {
201f0278900SBenjamin Herrenschmidt         v = env->spr[i];
202f0278900SBenjamin Herrenschmidt         if (!(v & THRM1_V)) {
203f0278900SBenjamin Herrenschmidt             continue;
204f0278900SBenjamin Herrenschmidt         }
205f0278900SBenjamin Herrenschmidt         v |= THRM1_TIV;
206f0278900SBenjamin Herrenschmidt         v &= ~THRM1_TIN;
207f0278900SBenjamin Herrenschmidt         t = v & THRM1_THRES(127);
208f0278900SBenjamin Herrenschmidt         if ((v & THRM1_TID) && t < THRM1_THRES(24)) {
209f0278900SBenjamin Herrenschmidt             v |= THRM1_TIN;
210f0278900SBenjamin Herrenschmidt         }
211f0278900SBenjamin Herrenschmidt         if (!(v & THRM1_TID) && t > THRM1_THRES(24)) {
212f0278900SBenjamin Herrenschmidt             v |= THRM1_TIN;
213f0278900SBenjamin Herrenschmidt         }
214f0278900SBenjamin Herrenschmidt         env->spr[i] = v;
215f0278900SBenjamin Herrenschmidt     }
216f0278900SBenjamin Herrenschmidt }
217