1ad71ed68SBlue Swirl /* 2ad71ed68SBlue Swirl * PowerPC exception emulation helpers for QEMU. 3ad71ed68SBlue Swirl * 4ad71ed68SBlue Swirl * Copyright (c) 2003-2007 Jocelyn Mayer 5ad71ed68SBlue Swirl * 6ad71ed68SBlue Swirl * This library is free software; you can redistribute it and/or 7ad71ed68SBlue Swirl * modify it under the terms of the GNU Lesser General Public 8ad71ed68SBlue Swirl * License as published by the Free Software Foundation; either 96bd039cdSChetan Pant * version 2.1 of the License, or (at your option) any later version. 10ad71ed68SBlue Swirl * 11ad71ed68SBlue Swirl * This library is distributed in the hope that it will be useful, 12ad71ed68SBlue Swirl * but WITHOUT ANY WARRANTY; without even the implied warranty of 13ad71ed68SBlue Swirl * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14ad71ed68SBlue Swirl * Lesser General Public License for more details. 15ad71ed68SBlue Swirl * 16ad71ed68SBlue Swirl * You should have received a copy of the GNU Lesser General Public 17ad71ed68SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18ad71ed68SBlue Swirl */ 190d75590dSPeter Maydell #include "qemu/osdep.h" 20f1c29ebcSThomas Huth #include "qemu/main-loop.h" 21ad71ed68SBlue Swirl #include "cpu.h" 2263c91552SPaolo Bonzini #include "exec/exec-all.h" 230f3110faSRichard Henderson #include "internal.h" 24ad71ed68SBlue Swirl #include "helper_regs.h" 25ad71ed68SBlue Swirl 262eb1ef73SCédric Le Goater #include "trace.h" 272eb1ef73SCédric Le Goater 282b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 292b44e219SBruno Larsen (billionai) #include "exec/helper-proto.h" 302b44e219SBruno Larsen (billionai) #include "exec/cpu_ldst.h" 312b44e219SBruno Larsen (billionai) #endif 322b44e219SBruno Larsen (billionai) 33c79c73f6SBlue Swirl /*****************************************************************************/ 34c79c73f6SBlue Swirl /* Exception processing */ 35f725245cSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY) 3697a8ea5aSAndreas Färber 376789f23bSCédric Le Goater static const char *powerpc_excp_name(int excp) 386789f23bSCédric Le Goater { 396789f23bSCédric Le Goater switch (excp) { 406789f23bSCédric Le Goater case POWERPC_EXCP_CRITICAL: return "CRITICAL"; 416789f23bSCédric Le Goater case POWERPC_EXCP_MCHECK: return "MCHECK"; 426789f23bSCédric Le Goater case POWERPC_EXCP_DSI: return "DSI"; 436789f23bSCédric Le Goater case POWERPC_EXCP_ISI: return "ISI"; 446789f23bSCédric Le Goater case POWERPC_EXCP_EXTERNAL: return "EXTERNAL"; 456789f23bSCédric Le Goater case POWERPC_EXCP_ALIGN: return "ALIGN"; 466789f23bSCédric Le Goater case POWERPC_EXCP_PROGRAM: return "PROGRAM"; 476789f23bSCédric Le Goater case POWERPC_EXCP_FPU: return "FPU"; 486789f23bSCédric Le Goater case POWERPC_EXCP_SYSCALL: return "SYSCALL"; 496789f23bSCédric Le Goater case POWERPC_EXCP_APU: return "APU"; 506789f23bSCédric Le Goater case POWERPC_EXCP_DECR: return "DECR"; 516789f23bSCédric Le Goater case POWERPC_EXCP_FIT: return "FIT"; 526789f23bSCédric Le Goater case POWERPC_EXCP_WDT: return "WDT"; 536789f23bSCédric Le Goater case POWERPC_EXCP_DTLB: return "DTLB"; 546789f23bSCédric Le Goater case POWERPC_EXCP_ITLB: return "ITLB"; 556789f23bSCédric Le Goater case POWERPC_EXCP_DEBUG: return "DEBUG"; 566789f23bSCédric Le Goater case POWERPC_EXCP_SPEU: return "SPEU"; 576789f23bSCédric Le Goater case POWERPC_EXCP_EFPDI: return "EFPDI"; 586789f23bSCédric Le Goater case POWERPC_EXCP_EFPRI: return "EFPRI"; 596789f23bSCédric Le Goater case POWERPC_EXCP_EPERFM: return "EPERFM"; 606789f23bSCédric Le Goater case POWERPC_EXCP_DOORI: return "DOORI"; 616789f23bSCédric Le Goater case POWERPC_EXCP_DOORCI: return "DOORCI"; 626789f23bSCédric Le Goater case POWERPC_EXCP_GDOORI: return "GDOORI"; 636789f23bSCédric Le Goater case POWERPC_EXCP_GDOORCI: return "GDOORCI"; 646789f23bSCédric Le Goater case POWERPC_EXCP_HYPPRIV: return "HYPPRIV"; 656789f23bSCédric Le Goater case POWERPC_EXCP_RESET: return "RESET"; 666789f23bSCédric Le Goater case POWERPC_EXCP_DSEG: return "DSEG"; 676789f23bSCédric Le Goater case POWERPC_EXCP_ISEG: return "ISEG"; 686789f23bSCédric Le Goater case POWERPC_EXCP_HDECR: return "HDECR"; 696789f23bSCédric Le Goater case POWERPC_EXCP_TRACE: return "TRACE"; 706789f23bSCédric Le Goater case POWERPC_EXCP_HDSI: return "HDSI"; 716789f23bSCédric Le Goater case POWERPC_EXCP_HISI: return "HISI"; 726789f23bSCédric Le Goater case POWERPC_EXCP_HDSEG: return "HDSEG"; 736789f23bSCédric Le Goater case POWERPC_EXCP_HISEG: return "HISEG"; 746789f23bSCédric Le Goater case POWERPC_EXCP_VPU: return "VPU"; 756789f23bSCédric Le Goater case POWERPC_EXCP_PIT: return "PIT"; 766789f23bSCédric Le Goater case POWERPC_EXCP_EMUL: return "EMUL"; 776789f23bSCédric Le Goater case POWERPC_EXCP_IFTLB: return "IFTLB"; 786789f23bSCédric Le Goater case POWERPC_EXCP_DLTLB: return "DLTLB"; 796789f23bSCédric Le Goater case POWERPC_EXCP_DSTLB: return "DSTLB"; 806789f23bSCédric Le Goater case POWERPC_EXCP_FPA: return "FPA"; 816789f23bSCédric Le Goater case POWERPC_EXCP_DABR: return "DABR"; 826789f23bSCédric Le Goater case POWERPC_EXCP_IABR: return "IABR"; 836789f23bSCédric Le Goater case POWERPC_EXCP_SMI: return "SMI"; 846789f23bSCédric Le Goater case POWERPC_EXCP_PERFM: return "PERFM"; 856789f23bSCédric Le Goater case POWERPC_EXCP_THERM: return "THERM"; 866789f23bSCédric Le Goater case POWERPC_EXCP_VPUA: return "VPUA"; 876789f23bSCédric Le Goater case POWERPC_EXCP_SOFTP: return "SOFTP"; 886789f23bSCédric Le Goater case POWERPC_EXCP_MAINT: return "MAINT"; 896789f23bSCédric Le Goater case POWERPC_EXCP_MEXTBR: return "MEXTBR"; 906789f23bSCédric Le Goater case POWERPC_EXCP_NMEXTBR: return "NMEXTBR"; 916789f23bSCédric Le Goater case POWERPC_EXCP_ITLBE: return "ITLBE"; 926789f23bSCédric Le Goater case POWERPC_EXCP_DTLBE: return "DTLBE"; 936789f23bSCédric Le Goater case POWERPC_EXCP_VSXU: return "VSXU"; 946789f23bSCédric Le Goater case POWERPC_EXCP_FU: return "FU"; 956789f23bSCédric Le Goater case POWERPC_EXCP_HV_EMU: return "HV_EMU"; 966789f23bSCédric Le Goater case POWERPC_EXCP_HV_MAINT: return "HV_MAINT"; 976789f23bSCédric Le Goater case POWERPC_EXCP_HV_FU: return "HV_FU"; 986789f23bSCédric Le Goater case POWERPC_EXCP_SDOOR: return "SDOOR"; 996789f23bSCédric Le Goater case POWERPC_EXCP_SDOOR_HV: return "SDOOR_HV"; 1006789f23bSCédric Le Goater case POWERPC_EXCP_HVIRT: return "HVIRT"; 1016789f23bSCédric Le Goater case POWERPC_EXCP_SYSCALL_VECTORED: return "SYSCALL_VECTORED"; 1026789f23bSCédric Le Goater default: 1036789f23bSCédric Le Goater g_assert_not_reached(); 1046789f23bSCédric Le Goater } 1056789f23bSCédric Le Goater } 1066789f23bSCédric Le Goater 10762e79ef9SCédric Le Goater static void dump_syscall(CPUPPCState *env) 108c79c73f6SBlue Swirl { 1096dc6b557SNicholas Piggin qemu_log_mask(CPU_LOG_INT, "syscall r0=%016" PRIx64 1106dc6b557SNicholas Piggin " r3=%016" PRIx64 " r4=%016" PRIx64 " r5=%016" PRIx64 1116dc6b557SNicholas Piggin " r6=%016" PRIx64 " r7=%016" PRIx64 " r8=%016" PRIx64 112c79c73f6SBlue Swirl " nip=" TARGET_FMT_lx "\n", 113c79c73f6SBlue Swirl ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3), 114c79c73f6SBlue Swirl ppc_dump_gpr(env, 4), ppc_dump_gpr(env, 5), 1156dc6b557SNicholas Piggin ppc_dump_gpr(env, 6), ppc_dump_gpr(env, 7), 1166dc6b557SNicholas Piggin ppc_dump_gpr(env, 8), env->nip); 1176dc6b557SNicholas Piggin } 1186dc6b557SNicholas Piggin 11962e79ef9SCédric Le Goater static void dump_hcall(CPUPPCState *env) 1206dc6b557SNicholas Piggin { 1216dc6b557SNicholas Piggin qemu_log_mask(CPU_LOG_INT, "hypercall r3=%016" PRIx64 1226dc6b557SNicholas Piggin " r4=%016" PRIx64 " r5=%016" PRIx64 " r6=%016" PRIx64 1236dc6b557SNicholas Piggin " r7=%016" PRIx64 " r8=%016" PRIx64 " r9=%016" PRIx64 1246dc6b557SNicholas Piggin " r10=%016" PRIx64 " r11=%016" PRIx64 " r12=%016" PRIx64 1256dc6b557SNicholas Piggin " nip=" TARGET_FMT_lx "\n", 1266dc6b557SNicholas Piggin ppc_dump_gpr(env, 3), ppc_dump_gpr(env, 4), 1276dc6b557SNicholas Piggin ppc_dump_gpr(env, 5), ppc_dump_gpr(env, 6), 1286dc6b557SNicholas Piggin ppc_dump_gpr(env, 7), ppc_dump_gpr(env, 8), 1296dc6b557SNicholas Piggin ppc_dump_gpr(env, 9), ppc_dump_gpr(env, 10), 1306dc6b557SNicholas Piggin ppc_dump_gpr(env, 11), ppc_dump_gpr(env, 12), 1316dc6b557SNicholas Piggin env->nip); 132c79c73f6SBlue Swirl } 133c79c73f6SBlue Swirl 134e4e27df7SFabiano Rosas static void ppc_excp_debug_sw_tlb(CPUPPCState *env, int excp) 135e4e27df7SFabiano Rosas { 136e4e27df7SFabiano Rosas const char *es; 137e4e27df7SFabiano Rosas target_ulong *miss, *cmp; 138e4e27df7SFabiano Rosas int en; 139e4e27df7SFabiano Rosas 1402e089eceSFabiano Rosas if (!qemu_loglevel_mask(CPU_LOG_MMU)) { 141e4e27df7SFabiano Rosas return; 142e4e27df7SFabiano Rosas } 143e4e27df7SFabiano Rosas 144e4e27df7SFabiano Rosas if (excp == POWERPC_EXCP_IFTLB) { 145e4e27df7SFabiano Rosas es = "I"; 146e4e27df7SFabiano Rosas en = 'I'; 147e4e27df7SFabiano Rosas miss = &env->spr[SPR_IMISS]; 148e4e27df7SFabiano Rosas cmp = &env->spr[SPR_ICMP]; 149e4e27df7SFabiano Rosas } else { 150e4e27df7SFabiano Rosas if (excp == POWERPC_EXCP_DLTLB) { 151e4e27df7SFabiano Rosas es = "DL"; 152e4e27df7SFabiano Rosas } else { 153e4e27df7SFabiano Rosas es = "DS"; 154e4e27df7SFabiano Rosas } 155e4e27df7SFabiano Rosas en = 'D'; 156e4e27df7SFabiano Rosas miss = &env->spr[SPR_DMISS]; 157e4e27df7SFabiano Rosas cmp = &env->spr[SPR_DCMP]; 158e4e27df7SFabiano Rosas } 159e4e27df7SFabiano Rosas qemu_log("6xx %sTLB miss: %cM " TARGET_FMT_lx " %cC " 160e4e27df7SFabiano Rosas TARGET_FMT_lx " H1 " TARGET_FMT_lx " H2 " 161e4e27df7SFabiano Rosas TARGET_FMT_lx " %08x\n", es, en, *miss, en, *cmp, 162e4e27df7SFabiano Rosas env->spr[SPR_HASH1], env->spr[SPR_HASH2], 163e4e27df7SFabiano Rosas env->error_code); 164e4e27df7SFabiano Rosas } 165e4e27df7SFabiano Rosas 166e4e27df7SFabiano Rosas 167dead760bSBenjamin Herrenschmidt static int powerpc_reset_wakeup(CPUState *cs, CPUPPCState *env, int excp, 168dead760bSBenjamin Herrenschmidt target_ulong *msr) 169dead760bSBenjamin Herrenschmidt { 170dead760bSBenjamin Herrenschmidt /* We no longer are in a PM state */ 1711e7fd61dSBenjamin Herrenschmidt env->resume_as_sreset = false; 172dead760bSBenjamin Herrenschmidt 173dead760bSBenjamin Herrenschmidt /* Pretend to be returning from doze always as we don't lose state */ 1740911a60cSLeonardo Bras *msr |= SRR1_WS_NOLOSS; 175dead760bSBenjamin Herrenschmidt 176dead760bSBenjamin Herrenschmidt /* Machine checks are sent normally */ 177dead760bSBenjamin Herrenschmidt if (excp == POWERPC_EXCP_MCHECK) { 178dead760bSBenjamin Herrenschmidt return excp; 179dead760bSBenjamin Herrenschmidt } 180dead760bSBenjamin Herrenschmidt switch (excp) { 181dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_RESET: 1820911a60cSLeonardo Bras *msr |= SRR1_WAKERESET; 183dead760bSBenjamin Herrenschmidt break; 184dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_EXTERNAL: 1850911a60cSLeonardo Bras *msr |= SRR1_WAKEEE; 186dead760bSBenjamin Herrenschmidt break; 187dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_DECR: 1880911a60cSLeonardo Bras *msr |= SRR1_WAKEDEC; 189dead760bSBenjamin Herrenschmidt break; 190dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_SDOOR: 1910911a60cSLeonardo Bras *msr |= SRR1_WAKEDBELL; 192dead760bSBenjamin Herrenschmidt break; 193dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_SDOOR_HV: 1940911a60cSLeonardo Bras *msr |= SRR1_WAKEHDBELL; 195dead760bSBenjamin Herrenschmidt break; 196dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_HV_MAINT: 1970911a60cSLeonardo Bras *msr |= SRR1_WAKEHMI; 198dead760bSBenjamin Herrenschmidt break; 199d8ce5fd6SBenjamin Herrenschmidt case POWERPC_EXCP_HVIRT: 2000911a60cSLeonardo Bras *msr |= SRR1_WAKEHVI; 201d8ce5fd6SBenjamin Herrenschmidt break; 202dead760bSBenjamin Herrenschmidt default: 203dead760bSBenjamin Herrenschmidt cpu_abort(cs, "Unsupported exception %d in Power Save mode\n", 204dead760bSBenjamin Herrenschmidt excp); 205dead760bSBenjamin Herrenschmidt } 206dead760bSBenjamin Herrenschmidt return POWERPC_EXCP_RESET; 207dead760bSBenjamin Herrenschmidt } 208dead760bSBenjamin Herrenschmidt 2098b7e6b07SNicholas Piggin /* 2108b7e6b07SNicholas Piggin * AIL - Alternate Interrupt Location, a mode that allows interrupts to be 2118b7e6b07SNicholas Piggin * taken with the MMU on, and which uses an alternate location (e.g., so the 2128b7e6b07SNicholas Piggin * kernel/hv can map the vectors there with an effective address). 2138b7e6b07SNicholas Piggin * 2148b7e6b07SNicholas Piggin * An interrupt is considered to be taken "with AIL" or "AIL applies" if they 2158b7e6b07SNicholas Piggin * are delivered in this way. AIL requires the LPCR to be set to enable this 2168b7e6b07SNicholas Piggin * mode, and then a number of conditions have to be true for AIL to apply. 2178b7e6b07SNicholas Piggin * 2188b7e6b07SNicholas Piggin * First of all, SRESET, MCE, and HMI are always delivered without AIL, because 2198b7e6b07SNicholas Piggin * they specifically want to be in real mode (e.g., the MCE might be signaling 2208b7e6b07SNicholas Piggin * a SLB multi-hit which requires SLB flush before the MMU can be enabled). 2218b7e6b07SNicholas Piggin * 2228b7e6b07SNicholas Piggin * After that, behaviour depends on the current MSR[IR], MSR[DR], MSR[HV], 2238b7e6b07SNicholas Piggin * whether or not the interrupt changes MSR[HV] from 0 to 1, and the current 2248b7e6b07SNicholas Piggin * radix mode (LPCR[HR]). 2258b7e6b07SNicholas Piggin * 2268b7e6b07SNicholas Piggin * POWER8, POWER9 with LPCR[HR]=0 2278b7e6b07SNicholas Piggin * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL | 2288b7e6b07SNicholas Piggin * +-----------+-------------+---------+-------------+-----+ 2298b7e6b07SNicholas Piggin * | a | 00/01/10 | x | x | 0 | 2308b7e6b07SNicholas Piggin * | a | 11 | 0 | 1 | 0 | 2318b7e6b07SNicholas Piggin * | a | 11 | 1 | 1 | a | 2328b7e6b07SNicholas Piggin * | a | 11 | 0 | 0 | a | 2338b7e6b07SNicholas Piggin * +-------------------------------------------------------+ 2348b7e6b07SNicholas Piggin * 2358b7e6b07SNicholas Piggin * POWER9 with LPCR[HR]=1 2368b7e6b07SNicholas Piggin * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL | 2378b7e6b07SNicholas Piggin * +-----------+-------------+---------+-------------+-----+ 2388b7e6b07SNicholas Piggin * | a | 00/01/10 | x | x | 0 | 2398b7e6b07SNicholas Piggin * | a | 11 | x | x | a | 2408b7e6b07SNicholas Piggin * +-------------------------------------------------------+ 2418b7e6b07SNicholas Piggin * 2428b7e6b07SNicholas Piggin * The difference with POWER9 being that MSR[HV] 0->1 interrupts can be sent to 243526cdce7SNicholas Piggin * the hypervisor in AIL mode if the guest is radix. This is good for 244526cdce7SNicholas Piggin * performance but allows the guest to influence the AIL of hypervisor 245526cdce7SNicholas Piggin * interrupts using its MSR, and also the hypervisor must disallow guest 246526cdce7SNicholas Piggin * interrupts (MSR[HV] 0->0) from using AIL if the hypervisor does not want to 247526cdce7SNicholas Piggin * use AIL for its MSR[HV] 0->1 interrupts. 248526cdce7SNicholas Piggin * 249526cdce7SNicholas Piggin * POWER10 addresses those issues with a new LPCR[HAIL] bit that is applied to 250526cdce7SNicholas Piggin * interrupts that begin execution with MSR[HV]=1 (so both MSR[HV] 0->1 and 251526cdce7SNicholas Piggin * MSR[HV] 1->1). 252526cdce7SNicholas Piggin * 253526cdce7SNicholas Piggin * HAIL=1 is equivalent to AIL=3, for interrupts delivered with MSR[HV]=1. 254526cdce7SNicholas Piggin * 255526cdce7SNicholas Piggin * POWER10 behaviour is 256526cdce7SNicholas Piggin * | LPCR[AIL] | LPCR[HAIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL | 257526cdce7SNicholas Piggin * +-----------+------------+-------------+---------+-------------+-----+ 258526cdce7SNicholas Piggin * | a | h | 00/01/10 | 0 | 0 | 0 | 259526cdce7SNicholas Piggin * | a | h | 11 | 0 | 0 | a | 260526cdce7SNicholas Piggin * | a | h | x | 0 | 1 | h | 261526cdce7SNicholas Piggin * | a | h | 00/01/10 | 1 | 1 | 0 | 262526cdce7SNicholas Piggin * | a | h | 11 | 1 | 1 | h | 263526cdce7SNicholas Piggin * +--------------------------------------------------------------------+ 2648b7e6b07SNicholas Piggin */ 26562e79ef9SCédric Le Goater static void ppc_excp_apply_ail(PowerPCCPU *cpu, int excp_model, int excp, 2668b7e6b07SNicholas Piggin target_ulong msr, 2678b7e6b07SNicholas Piggin target_ulong *new_msr, 2688b7e6b07SNicholas Piggin target_ulong *vector) 2692586a4d7SFabiano Rosas { 2708b7e6b07SNicholas Piggin #if defined(TARGET_PPC64) 2718b7e6b07SNicholas Piggin CPUPPCState *env = &cpu->env; 2728b7e6b07SNicholas Piggin bool mmu_all_on = ((msr >> MSR_IR) & 1) && ((msr >> MSR_DR) & 1); 2738b7e6b07SNicholas Piggin bool hv_escalation = !(msr & MSR_HVB) && (*new_msr & MSR_HVB); 2748b7e6b07SNicholas Piggin int ail = 0; 2752586a4d7SFabiano Rosas 2768b7e6b07SNicholas Piggin if (excp == POWERPC_EXCP_MCHECK || 2778b7e6b07SNicholas Piggin excp == POWERPC_EXCP_RESET || 2788b7e6b07SNicholas Piggin excp == POWERPC_EXCP_HV_MAINT) { 2798b7e6b07SNicholas Piggin /* SRESET, MCE, HMI never apply AIL */ 2808b7e6b07SNicholas Piggin return; 2812586a4d7SFabiano Rosas } 2822586a4d7SFabiano Rosas 2838b7e6b07SNicholas Piggin if (excp_model == POWERPC_EXCP_POWER8 || 2848b7e6b07SNicholas Piggin excp_model == POWERPC_EXCP_POWER9) { 2858b7e6b07SNicholas Piggin if (!mmu_all_on) { 2868b7e6b07SNicholas Piggin /* AIL only works if MSR[IR] and MSR[DR] are both enabled. */ 2878b7e6b07SNicholas Piggin return; 2888b7e6b07SNicholas Piggin } 2898b7e6b07SNicholas Piggin if (hv_escalation && !(env->spr[SPR_LPCR] & LPCR_HR)) { 2908b7e6b07SNicholas Piggin /* 2918b7e6b07SNicholas Piggin * AIL does not work if there is a MSR[HV] 0->1 transition and the 2928b7e6b07SNicholas Piggin * partition is in HPT mode. For radix guests, such interrupts are 2938b7e6b07SNicholas Piggin * allowed to be delivered to the hypervisor in ail mode. 2948b7e6b07SNicholas Piggin */ 2958b7e6b07SNicholas Piggin return; 2968b7e6b07SNicholas Piggin } 2978b7e6b07SNicholas Piggin 2988b7e6b07SNicholas Piggin ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT; 2998b7e6b07SNicholas Piggin if (ail == 0) { 3008b7e6b07SNicholas Piggin return; 3018b7e6b07SNicholas Piggin } 3028b7e6b07SNicholas Piggin if (ail == 1) { 3038b7e6b07SNicholas Piggin /* AIL=1 is reserved, treat it like AIL=0 */ 3048b7e6b07SNicholas Piggin return; 3058b7e6b07SNicholas Piggin } 306526cdce7SNicholas Piggin 307526cdce7SNicholas Piggin } else if (excp_model == POWERPC_EXCP_POWER10) { 308526cdce7SNicholas Piggin if (!mmu_all_on && !hv_escalation) { 309526cdce7SNicholas Piggin /* 310526cdce7SNicholas Piggin * AIL works for HV interrupts even with guest MSR[IR/DR] disabled. 311526cdce7SNicholas Piggin * Guest->guest and HV->HV interrupts do require MMU on. 312526cdce7SNicholas Piggin */ 313526cdce7SNicholas Piggin return; 314526cdce7SNicholas Piggin } 315526cdce7SNicholas Piggin 316526cdce7SNicholas Piggin if (*new_msr & MSR_HVB) { 317526cdce7SNicholas Piggin if (!(env->spr[SPR_LPCR] & LPCR_HAIL)) { 318526cdce7SNicholas Piggin /* HV interrupts depend on LPCR[HAIL] */ 319526cdce7SNicholas Piggin return; 320526cdce7SNicholas Piggin } 321526cdce7SNicholas Piggin ail = 3; /* HAIL=1 gives AIL=3 behaviour for HV interrupts */ 322526cdce7SNicholas Piggin } else { 323526cdce7SNicholas Piggin ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT; 324526cdce7SNicholas Piggin } 325526cdce7SNicholas Piggin if (ail == 0) { 326526cdce7SNicholas Piggin return; 327526cdce7SNicholas Piggin } 328526cdce7SNicholas Piggin if (ail == 1 || ail == 2) { 329526cdce7SNicholas Piggin /* AIL=1 and AIL=2 are reserved, treat them like AIL=0 */ 330526cdce7SNicholas Piggin return; 331526cdce7SNicholas Piggin } 3328b7e6b07SNicholas Piggin } else { 3338b7e6b07SNicholas Piggin /* Other processors do not support AIL */ 3348b7e6b07SNicholas Piggin return; 3358b7e6b07SNicholas Piggin } 3368b7e6b07SNicholas Piggin 3378b7e6b07SNicholas Piggin /* 3388b7e6b07SNicholas Piggin * AIL applies, so the new MSR gets IR and DR set, and an offset applied 3398b7e6b07SNicholas Piggin * to the new IP. 3408b7e6b07SNicholas Piggin */ 3418b7e6b07SNicholas Piggin *new_msr |= (1 << MSR_IR) | (1 << MSR_DR); 3428b7e6b07SNicholas Piggin 3438b7e6b07SNicholas Piggin if (excp != POWERPC_EXCP_SYSCALL_VECTORED) { 3448b7e6b07SNicholas Piggin if (ail == 2) { 3458b7e6b07SNicholas Piggin *vector |= 0x0000000000018000ull; 3468b7e6b07SNicholas Piggin } else if (ail == 3) { 3478b7e6b07SNicholas Piggin *vector |= 0xc000000000004000ull; 3488b7e6b07SNicholas Piggin } 3498b7e6b07SNicholas Piggin } else { 3508b7e6b07SNicholas Piggin /* 3518b7e6b07SNicholas Piggin * scv AIL is a little different. AIL=2 does not change the address, 3528b7e6b07SNicholas Piggin * only the MSR. AIL=3 replaces the 0x17000 base with 0xc...3000. 3538b7e6b07SNicholas Piggin */ 3548b7e6b07SNicholas Piggin if (ail == 3) { 3558b7e6b07SNicholas Piggin *vector &= ~0x0000000000017000ull; /* Un-apply the base offset */ 3568b7e6b07SNicholas Piggin *vector |= 0xc000000000003000ull; /* Apply scv's AIL=3 offset */ 3578b7e6b07SNicholas Piggin } 3588b7e6b07SNicholas Piggin } 3598b7e6b07SNicholas Piggin #endif 3602586a4d7SFabiano Rosas } 361dead760bSBenjamin Herrenschmidt 36262e79ef9SCédric Le Goater static void powerpc_set_excp_state(PowerPCCPU *cpu, 363ad77c6caSNicholas Piggin target_ulong vector, target_ulong msr) 364ad77c6caSNicholas Piggin { 365ad77c6caSNicholas Piggin CPUState *cs = CPU(cpu); 366ad77c6caSNicholas Piggin CPUPPCState *env = &cpu->env; 367ad77c6caSNicholas Piggin 368ad77c6caSNicholas Piggin /* 369ad77c6caSNicholas Piggin * We don't use hreg_store_msr here as already have treated any 370ad77c6caSNicholas Piggin * special case that could occur. Just store MSR and update hflags 371ad77c6caSNicholas Piggin * 372ad77c6caSNicholas Piggin * Note: We *MUST* not use hreg_store_msr() as-is anyway because it 373ad77c6caSNicholas Piggin * will prevent setting of the HV bit which some exceptions might need 374ad77c6caSNicholas Piggin * to do. 375ad77c6caSNicholas Piggin */ 376ad77c6caSNicholas Piggin env->msr = msr & env->msr_mask; 377ad77c6caSNicholas Piggin hreg_compute_hflags(env); 378ad77c6caSNicholas Piggin env->nip = vector; 379ad77c6caSNicholas Piggin /* Reset exception state */ 380ad77c6caSNicholas Piggin cs->exception_index = POWERPC_EXCP_NONE; 381ad77c6caSNicholas Piggin env->error_code = 0; 382ad77c6caSNicholas Piggin 383ad77c6caSNicholas Piggin /* Reset the reservation */ 384ad77c6caSNicholas Piggin env->reserve_addr = -1; 385ad77c6caSNicholas Piggin 386ad77c6caSNicholas Piggin /* 387ad77c6caSNicholas Piggin * Any interrupt is context synchronizing, check if TCG TLB needs 388ad77c6caSNicholas Piggin * a delayed flush on ppc64 389ad77c6caSNicholas Piggin */ 390ad77c6caSNicholas Piggin check_tlb_flush(env, false); 391ad77c6caSNicholas Piggin } 392ad77c6caSNicholas Piggin 393e808c2edSFabiano Rosas static void powerpc_excp_40x(PowerPCCPU *cpu, int excp) 394e808c2edSFabiano Rosas { 395e808c2edSFabiano Rosas CPUState *cs = CPU(cpu); 396e808c2edSFabiano Rosas CPUPPCState *env = &cpu->env; 397e808c2edSFabiano Rosas target_ulong msr, new_msr, vector; 3988428cdb2SFabiano Rosas int srr0, srr1; 399e808c2edSFabiano Rosas 400e808c2edSFabiano Rosas if (excp <= POWERPC_EXCP_NONE || excp >= POWERPC_EXCP_NB) { 401e808c2edSFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 402e808c2edSFabiano Rosas } 403e808c2edSFabiano Rosas 404e808c2edSFabiano Rosas qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx 405e808c2edSFabiano Rosas " => %s (%d) error=%02x\n", env->nip, powerpc_excp_name(excp), 406e808c2edSFabiano Rosas excp, env->error_code); 407e808c2edSFabiano Rosas 408e808c2edSFabiano Rosas /* new srr1 value excluding must-be-zero bits */ 409e808c2edSFabiano Rosas msr = env->msr & ~0x783f0000ULL; 410e808c2edSFabiano Rosas 411e808c2edSFabiano Rosas /* 412495fc7ffSFabiano Rosas * new interrupt handler msr preserves existing ME unless 413495fc7ffSFabiano Rosas * explicitly overriden. 414e808c2edSFabiano Rosas */ 415495fc7ffSFabiano Rosas new_msr = env->msr & (((target_ulong)1 << MSR_ME)); 416e808c2edSFabiano Rosas 417e808c2edSFabiano Rosas /* target registers */ 418e808c2edSFabiano Rosas srr0 = SPR_SRR0; 419e808c2edSFabiano Rosas srr1 = SPR_SRR1; 420e808c2edSFabiano Rosas 421e808c2edSFabiano Rosas /* 422e808c2edSFabiano Rosas * Hypervisor emulation assistance interrupt only exists on server 423495fc7ffSFabiano Rosas * arch 2.05 server or later. 424e808c2edSFabiano Rosas */ 425495fc7ffSFabiano Rosas if (excp == POWERPC_EXCP_HV_EMU) { 426e808c2edSFabiano Rosas excp = POWERPC_EXCP_PROGRAM; 427e808c2edSFabiano Rosas } 428e808c2edSFabiano Rosas 429e808c2edSFabiano Rosas vector = env->excp_vectors[excp]; 430e808c2edSFabiano Rosas if (vector == (target_ulong)-1ULL) { 431e808c2edSFabiano Rosas cpu_abort(cs, "Raised an exception without defined vector %d\n", 432e808c2edSFabiano Rosas excp); 433e808c2edSFabiano Rosas } 434e808c2edSFabiano Rosas 435e808c2edSFabiano Rosas vector |= env->excp_prefix; 436e808c2edSFabiano Rosas 437e808c2edSFabiano Rosas switch (excp) { 438e808c2edSFabiano Rosas case POWERPC_EXCP_CRITICAL: /* Critical input */ 439e808c2edSFabiano Rosas srr0 = SPR_40x_SRR2; 440e808c2edSFabiano Rosas srr1 = SPR_40x_SRR3; 441e808c2edSFabiano Rosas break; 442e808c2edSFabiano Rosas case POWERPC_EXCP_MCHECK: /* Machine check exception */ 443e808c2edSFabiano Rosas if (msr_me == 0) { 444e808c2edSFabiano Rosas /* 445e808c2edSFabiano Rosas * Machine check exception is not enabled. Enter 446e808c2edSFabiano Rosas * checkstop state. 447e808c2edSFabiano Rosas */ 448e808c2edSFabiano Rosas fprintf(stderr, "Machine check while not allowed. " 449e808c2edSFabiano Rosas "Entering checkstop state\n"); 450e808c2edSFabiano Rosas if (qemu_log_separate()) { 451e808c2edSFabiano Rosas qemu_log("Machine check while not allowed. " 452e808c2edSFabiano Rosas "Entering checkstop state\n"); 453e808c2edSFabiano Rosas } 454e808c2edSFabiano Rosas cs->halted = 1; 455e808c2edSFabiano Rosas cpu_interrupt_exittb(cs); 456e808c2edSFabiano Rosas } 457e808c2edSFabiano Rosas 458e808c2edSFabiano Rosas /* machine check exceptions don't have ME set */ 459e808c2edSFabiano Rosas new_msr &= ~((target_ulong)1 << MSR_ME); 460e808c2edSFabiano Rosas 461e808c2edSFabiano Rosas srr0 = SPR_40x_SRR2; 462e808c2edSFabiano Rosas srr1 = SPR_40x_SRR3; 463e808c2edSFabiano Rosas break; 464e808c2edSFabiano Rosas case POWERPC_EXCP_DSI: /* Data storage exception */ 465f9911e1eSFabiano Rosas trace_ppc_excp_dsi(env->spr[SPR_40x_ESR], env->spr[SPR_40x_DEAR]); 466e808c2edSFabiano Rosas break; 467e808c2edSFabiano Rosas case POWERPC_EXCP_ISI: /* Instruction storage exception */ 468e808c2edSFabiano Rosas trace_ppc_excp_isi(msr, env->nip); 469e808c2edSFabiano Rosas break; 470e808c2edSFabiano Rosas case POWERPC_EXCP_EXTERNAL: /* External input */ 471e808c2edSFabiano Rosas break; 472e808c2edSFabiano Rosas case POWERPC_EXCP_ALIGN: /* Alignment exception */ 473e808c2edSFabiano Rosas break; 474e808c2edSFabiano Rosas case POWERPC_EXCP_PROGRAM: /* Program exception */ 475e808c2edSFabiano Rosas switch (env->error_code & ~0xF) { 476e808c2edSFabiano Rosas case POWERPC_EXCP_FP: 477e808c2edSFabiano Rosas if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) { 478e808c2edSFabiano Rosas trace_ppc_excp_fp_ignore(); 479e808c2edSFabiano Rosas cs->exception_index = POWERPC_EXCP_NONE; 480e808c2edSFabiano Rosas env->error_code = 0; 481e808c2edSFabiano Rosas return; 482e808c2edSFabiano Rosas } 48364e62cfbSFabiano Rosas env->spr[SPR_40x_ESR] = ESR_FP; 484e808c2edSFabiano Rosas break; 485e808c2edSFabiano Rosas case POWERPC_EXCP_INVAL: 486e808c2edSFabiano Rosas trace_ppc_excp_inval(env->nip); 48764e62cfbSFabiano Rosas env->spr[SPR_40x_ESR] = ESR_PIL; 488e808c2edSFabiano Rosas break; 489e808c2edSFabiano Rosas case POWERPC_EXCP_PRIV: 49064e62cfbSFabiano Rosas env->spr[SPR_40x_ESR] = ESR_PPR; 491e808c2edSFabiano Rosas break; 492e808c2edSFabiano Rosas case POWERPC_EXCP_TRAP: 49364e62cfbSFabiano Rosas env->spr[SPR_40x_ESR] = ESR_PTR; 494e808c2edSFabiano Rosas break; 495e808c2edSFabiano Rosas default: 496e808c2edSFabiano Rosas cpu_abort(cs, "Invalid program exception %d. Aborting\n", 497e808c2edSFabiano Rosas env->error_code); 498e808c2edSFabiano Rosas break; 499e808c2edSFabiano Rosas } 500e808c2edSFabiano Rosas break; 501e808c2edSFabiano Rosas case POWERPC_EXCP_SYSCALL: /* System call exception */ 502e808c2edSFabiano Rosas dump_syscall(env); 503e808c2edSFabiano Rosas 504e808c2edSFabiano Rosas /* 505e808c2edSFabiano Rosas * We need to correct the NIP which in this case is supposed 506e808c2edSFabiano Rosas * to point to the next instruction 507e808c2edSFabiano Rosas */ 508e808c2edSFabiano Rosas env->nip += 4; 509e808c2edSFabiano Rosas break; 510e808c2edSFabiano Rosas case POWERPC_EXCP_FIT: /* Fixed-interval timer interrupt */ 511e808c2edSFabiano Rosas trace_ppc_excp_print("FIT"); 512e808c2edSFabiano Rosas break; 513e808c2edSFabiano Rosas case POWERPC_EXCP_WDT: /* Watchdog timer interrupt */ 514e808c2edSFabiano Rosas trace_ppc_excp_print("WDT"); 515e808c2edSFabiano Rosas break; 516e808c2edSFabiano Rosas case POWERPC_EXCP_DTLB: /* Data TLB error */ 517e808c2edSFabiano Rosas case POWERPC_EXCP_ITLB: /* Instruction TLB error */ 518e808c2edSFabiano Rosas break; 519e808c2edSFabiano Rosas case POWERPC_EXCP_PIT: /* Programmable interval timer interrupt */ 520e808c2edSFabiano Rosas trace_ppc_excp_print("PIT"); 521e808c2edSFabiano Rosas break; 5224d8ac1d1SFabiano Rosas case POWERPC_EXCP_DEBUG: /* Debug interrupt */ 5234d8ac1d1SFabiano Rosas cpu_abort(cs, "%s exception not implemented\n", 5244d8ac1d1SFabiano Rosas powerpc_excp_name(excp)); 5254d8ac1d1SFabiano Rosas break; 526e808c2edSFabiano Rosas default: 527e808c2edSFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 528e808c2edSFabiano Rosas break; 529e808c2edSFabiano Rosas } 530e808c2edSFabiano Rosas 531e808c2edSFabiano Rosas /* Sanity check */ 532e808c2edSFabiano Rosas if (!(env->msr_mask & MSR_HVB)) { 533e808c2edSFabiano Rosas if (new_msr & MSR_HVB) { 534e808c2edSFabiano Rosas cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with " 535e808c2edSFabiano Rosas "no HV support\n", excp); 536e808c2edSFabiano Rosas } 537e808c2edSFabiano Rosas if (srr0 == SPR_HSRR0) { 538e808c2edSFabiano Rosas cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with " 539e808c2edSFabiano Rosas "no HV support\n", excp); 540e808c2edSFabiano Rosas } 541e808c2edSFabiano Rosas } 542e808c2edSFabiano Rosas 543e808c2edSFabiano Rosas /* Save PC */ 544e808c2edSFabiano Rosas env->spr[srr0] = env->nip; 545e808c2edSFabiano Rosas 546e808c2edSFabiano Rosas /* Save MSR */ 547e808c2edSFabiano Rosas env->spr[srr1] = msr; 548e808c2edSFabiano Rosas 549e808c2edSFabiano Rosas powerpc_set_excp_state(cpu, vector, new_msr); 550e808c2edSFabiano Rosas } 551e808c2edSFabiano Rosas 55258d178fbSFabiano Rosas static void powerpc_excp_6xx(PowerPCCPU *cpu, int excp) 55358d178fbSFabiano Rosas { 55458d178fbSFabiano Rosas CPUState *cs = CPU(cpu); 55558d178fbSFabiano Rosas CPUPPCState *env = &cpu->env; 55658d178fbSFabiano Rosas target_ulong msr, new_msr, vector; 55758d178fbSFabiano Rosas 55858d178fbSFabiano Rosas if (excp <= POWERPC_EXCP_NONE || excp >= POWERPC_EXCP_NB) { 55958d178fbSFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 56058d178fbSFabiano Rosas } 56158d178fbSFabiano Rosas 56258d178fbSFabiano Rosas qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx 56358d178fbSFabiano Rosas " => %s (%d) error=%02x\n", env->nip, powerpc_excp_name(excp), 56458d178fbSFabiano Rosas excp, env->error_code); 56558d178fbSFabiano Rosas 56658d178fbSFabiano Rosas /* new srr1 value excluding must-be-zero bits */ 56758d178fbSFabiano Rosas msr = env->msr & ~0x783f0000ULL; 56858d178fbSFabiano Rosas 56958d178fbSFabiano Rosas /* 570082d783bSFabiano Rosas * new interrupt handler msr preserves existing ME unless 57158d178fbSFabiano Rosas * explicitly overriden 57258d178fbSFabiano Rosas */ 573082d783bSFabiano Rosas new_msr = env->msr & ((target_ulong)1 << MSR_ME); 57458d178fbSFabiano Rosas 57558d178fbSFabiano Rosas /* 57658d178fbSFabiano Rosas * Hypervisor emulation assistance interrupt only exists on server 577082d783bSFabiano Rosas * arch 2.05 server or later. 57858d178fbSFabiano Rosas */ 579082d783bSFabiano Rosas if (excp == POWERPC_EXCP_HV_EMU) { 58058d178fbSFabiano Rosas excp = POWERPC_EXCP_PROGRAM; 58158d178fbSFabiano Rosas } 58258d178fbSFabiano Rosas 58358d178fbSFabiano Rosas vector = env->excp_vectors[excp]; 58458d178fbSFabiano Rosas if (vector == (target_ulong)-1ULL) { 58558d178fbSFabiano Rosas cpu_abort(cs, "Raised an exception without defined vector %d\n", 58658d178fbSFabiano Rosas excp); 58758d178fbSFabiano Rosas } 58858d178fbSFabiano Rosas 58958d178fbSFabiano Rosas vector |= env->excp_prefix; 59058d178fbSFabiano Rosas 59158d178fbSFabiano Rosas switch (excp) { 59258d178fbSFabiano Rosas case POWERPC_EXCP_CRITICAL: /* Critical input */ 59358d178fbSFabiano Rosas break; 59458d178fbSFabiano Rosas case POWERPC_EXCP_MCHECK: /* Machine check exception */ 59558d178fbSFabiano Rosas if (msr_me == 0) { 59658d178fbSFabiano Rosas /* 59758d178fbSFabiano Rosas * Machine check exception is not enabled. Enter 59858d178fbSFabiano Rosas * checkstop state. 59958d178fbSFabiano Rosas */ 60058d178fbSFabiano Rosas fprintf(stderr, "Machine check while not allowed. " 60158d178fbSFabiano Rosas "Entering checkstop state\n"); 60258d178fbSFabiano Rosas if (qemu_log_separate()) { 60358d178fbSFabiano Rosas qemu_log("Machine check while not allowed. " 60458d178fbSFabiano Rosas "Entering checkstop state\n"); 60558d178fbSFabiano Rosas } 60658d178fbSFabiano Rosas cs->halted = 1; 60758d178fbSFabiano Rosas cpu_interrupt_exittb(cs); 60858d178fbSFabiano Rosas } 60958d178fbSFabiano Rosas 61058d178fbSFabiano Rosas /* machine check exceptions don't have ME set */ 61158d178fbSFabiano Rosas new_msr &= ~((target_ulong)1 << MSR_ME); 61258d178fbSFabiano Rosas 61358d178fbSFabiano Rosas break; 61458d178fbSFabiano Rosas case POWERPC_EXCP_DSI: /* Data storage exception */ 61558d178fbSFabiano Rosas trace_ppc_excp_dsi(env->spr[SPR_DSISR], env->spr[SPR_DAR]); 61658d178fbSFabiano Rosas break; 61758d178fbSFabiano Rosas case POWERPC_EXCP_ISI: /* Instruction storage exception */ 61858d178fbSFabiano Rosas trace_ppc_excp_isi(msr, env->nip); 61958d178fbSFabiano Rosas msr |= env->error_code; 62058d178fbSFabiano Rosas break; 62158d178fbSFabiano Rosas case POWERPC_EXCP_EXTERNAL: /* External input */ 62258d178fbSFabiano Rosas break; 62358d178fbSFabiano Rosas case POWERPC_EXCP_ALIGN: /* Alignment exception */ 62458d178fbSFabiano Rosas /* Get rS/rD and rA from faulting opcode */ 62558d178fbSFabiano Rosas /* 62658d178fbSFabiano Rosas * Note: the opcode fields will not be set properly for a 62758d178fbSFabiano Rosas * direct store load/store, but nobody cares as nobody 62858d178fbSFabiano Rosas * actually uses direct store segments. 62958d178fbSFabiano Rosas */ 63058d178fbSFabiano Rosas env->spr[SPR_DSISR] |= (env->error_code & 0x03FF0000) >> 16; 63158d178fbSFabiano Rosas break; 63258d178fbSFabiano Rosas case POWERPC_EXCP_PROGRAM: /* Program exception */ 63358d178fbSFabiano Rosas switch (env->error_code & ~0xF) { 63458d178fbSFabiano Rosas case POWERPC_EXCP_FP: 63558d178fbSFabiano Rosas if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) { 63658d178fbSFabiano Rosas trace_ppc_excp_fp_ignore(); 63758d178fbSFabiano Rosas cs->exception_index = POWERPC_EXCP_NONE; 63858d178fbSFabiano Rosas env->error_code = 0; 63958d178fbSFabiano Rosas return; 64058d178fbSFabiano Rosas } 64158d178fbSFabiano Rosas 64258d178fbSFabiano Rosas /* 64358d178fbSFabiano Rosas * FP exceptions always have NIP pointing to the faulting 64458d178fbSFabiano Rosas * instruction, so always use store_next and claim we are 64558d178fbSFabiano Rosas * precise in the MSR. 64658d178fbSFabiano Rosas */ 64758d178fbSFabiano Rosas msr |= 0x00100000; 64858d178fbSFabiano Rosas break; 64958d178fbSFabiano Rosas case POWERPC_EXCP_INVAL: 65058d178fbSFabiano Rosas trace_ppc_excp_inval(env->nip); 65158d178fbSFabiano Rosas msr |= 0x00080000; 65258d178fbSFabiano Rosas break; 65358d178fbSFabiano Rosas case POWERPC_EXCP_PRIV: 65458d178fbSFabiano Rosas msr |= 0x00040000; 65558d178fbSFabiano Rosas break; 65658d178fbSFabiano Rosas case POWERPC_EXCP_TRAP: 65758d178fbSFabiano Rosas msr |= 0x00020000; 65858d178fbSFabiano Rosas break; 65958d178fbSFabiano Rosas default: 66058d178fbSFabiano Rosas /* Should never occur */ 66158d178fbSFabiano Rosas cpu_abort(cs, "Invalid program exception %d. Aborting\n", 66258d178fbSFabiano Rosas env->error_code); 66358d178fbSFabiano Rosas break; 66458d178fbSFabiano Rosas } 66558d178fbSFabiano Rosas break; 66658d178fbSFabiano Rosas case POWERPC_EXCP_SYSCALL: /* System call exception */ 66758d178fbSFabiano Rosas dump_syscall(env); 66858d178fbSFabiano Rosas 66958d178fbSFabiano Rosas /* 67058d178fbSFabiano Rosas * We need to correct the NIP which in this case is supposed 67158d178fbSFabiano Rosas * to point to the next instruction 67258d178fbSFabiano Rosas */ 67358d178fbSFabiano Rosas env->nip += 4; 67458d178fbSFabiano Rosas break; 67558d178fbSFabiano Rosas case POWERPC_EXCP_FPU: /* Floating-point unavailable exception */ 67658d178fbSFabiano Rosas case POWERPC_EXCP_DECR: /* Decrementer exception */ 67758d178fbSFabiano Rosas break; 67858d178fbSFabiano Rosas case POWERPC_EXCP_DTLB: /* Data TLB error */ 67958d178fbSFabiano Rosas case POWERPC_EXCP_ITLB: /* Instruction TLB error */ 68058d178fbSFabiano Rosas break; 68158d178fbSFabiano Rosas case POWERPC_EXCP_RESET: /* System reset exception */ 68258d178fbSFabiano Rosas if (msr_pow) { 68358d178fbSFabiano Rosas cpu_abort(cs, "Trying to deliver power-saving system reset " 68458d178fbSFabiano Rosas "exception %d with no HV support\n", excp); 68558d178fbSFabiano Rosas } 68658d178fbSFabiano Rosas break; 68758d178fbSFabiano Rosas case POWERPC_EXCP_TRACE: /* Trace exception */ 68858d178fbSFabiano Rosas break; 68958d178fbSFabiano Rosas case POWERPC_EXCP_IFTLB: /* Instruction fetch TLB error */ 69058d178fbSFabiano Rosas case POWERPC_EXCP_DLTLB: /* Data load TLB miss */ 69158d178fbSFabiano Rosas case POWERPC_EXCP_DSTLB: /* Data store TLB miss */ 69258d178fbSFabiano Rosas /* Swap temporary saved registers with GPRs */ 69358d178fbSFabiano Rosas if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) { 69458d178fbSFabiano Rosas new_msr |= (target_ulong)1 << MSR_TGPR; 69558d178fbSFabiano Rosas hreg_swap_gpr_tgpr(env); 69658d178fbSFabiano Rosas } 6978f8c7932SFabiano Rosas 69858d178fbSFabiano Rosas ppc_excp_debug_sw_tlb(env, excp); 69958d178fbSFabiano Rosas 70058d178fbSFabiano Rosas msr |= env->crf[0] << 28; 70158d178fbSFabiano Rosas msr |= env->error_code; /* key, D/I, S/L bits */ 70258d178fbSFabiano Rosas /* Set way using a LRU mechanism */ 70358d178fbSFabiano Rosas msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17; 70458d178fbSFabiano Rosas break; 70558d178fbSFabiano Rosas case POWERPC_EXCP_FPA: /* Floating-point assist exception */ 70658d178fbSFabiano Rosas case POWERPC_EXCP_DABR: /* Data address breakpoint */ 70758d178fbSFabiano Rosas case POWERPC_EXCP_IABR: /* Instruction address breakpoint */ 70858d178fbSFabiano Rosas case POWERPC_EXCP_SMI: /* System management interrupt */ 70958d178fbSFabiano Rosas case POWERPC_EXCP_MEXTBR: /* Maskable external breakpoint */ 71058d178fbSFabiano Rosas case POWERPC_EXCP_NMEXTBR: /* Non maskable external breakpoint */ 71158d178fbSFabiano Rosas cpu_abort(cs, "%s exception not implemented\n", 71258d178fbSFabiano Rosas powerpc_excp_name(excp)); 71358d178fbSFabiano Rosas break; 71458d178fbSFabiano Rosas default: 71558d178fbSFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 71658d178fbSFabiano Rosas break; 71758d178fbSFabiano Rosas } 71858d178fbSFabiano Rosas 71958d178fbSFabiano Rosas /* Sanity check */ 72058d178fbSFabiano Rosas if (!(env->msr_mask & MSR_HVB)) { 72158d178fbSFabiano Rosas if (new_msr & MSR_HVB) { 72258d178fbSFabiano Rosas cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with " 72358d178fbSFabiano Rosas "no HV support\n", excp); 72458d178fbSFabiano Rosas } 72558d178fbSFabiano Rosas } 72658d178fbSFabiano Rosas 72758d178fbSFabiano Rosas /* 72858d178fbSFabiano Rosas * Sort out endianness of interrupt, this differs depending on the 72958d178fbSFabiano Rosas * CPU, the HV mode, etc... 73058d178fbSFabiano Rosas */ 73158d178fbSFabiano Rosas if (ppc_interrupts_little_endian(cpu, !!(new_msr & MSR_HVB))) { 73258d178fbSFabiano Rosas new_msr |= (target_ulong)1 << MSR_LE; 73358d178fbSFabiano Rosas } 73458d178fbSFabiano Rosas 73558d178fbSFabiano Rosas /* Save PC */ 736c50eaed1SFabiano Rosas env->spr[SPR_SRR0] = env->nip; 73758d178fbSFabiano Rosas 73858d178fbSFabiano Rosas /* Save MSR */ 739c50eaed1SFabiano Rosas env->spr[SPR_SRR1] = msr; 74058d178fbSFabiano Rosas 74158d178fbSFabiano Rosas powerpc_set_excp_state(cpu, vector, new_msr); 74258d178fbSFabiano Rosas } 74358d178fbSFabiano Rosas 74452926b0dSFabiano Rosas static void powerpc_excp_74xx(PowerPCCPU *cpu, int excp) 74552926b0dSFabiano Rosas { 74652926b0dSFabiano Rosas CPUState *cs = CPU(cpu); 74752926b0dSFabiano Rosas CPUPPCState *env = &cpu->env; 74852926b0dSFabiano Rosas target_ulong msr, new_msr, vector; 74952926b0dSFabiano Rosas 75052926b0dSFabiano Rosas if (excp <= POWERPC_EXCP_NONE || excp >= POWERPC_EXCP_NB) { 75152926b0dSFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 75252926b0dSFabiano Rosas } 75352926b0dSFabiano Rosas 75452926b0dSFabiano Rosas qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx 75552926b0dSFabiano Rosas " => %s (%d) error=%02x\n", env->nip, powerpc_excp_name(excp), 75652926b0dSFabiano Rosas excp, env->error_code); 75752926b0dSFabiano Rosas 75852926b0dSFabiano Rosas /* new srr1 value excluding must-be-zero bits */ 75952926b0dSFabiano Rosas msr = env->msr & ~0x783f0000ULL; 76052926b0dSFabiano Rosas 76152926b0dSFabiano Rosas /* 7621f6faf8bSFabiano Rosas * new interrupt handler msr preserves existing ME unless 76352926b0dSFabiano Rosas * explicitly overriden 76452926b0dSFabiano Rosas */ 7651f6faf8bSFabiano Rosas new_msr = env->msr & ((target_ulong)1 << MSR_ME); 76652926b0dSFabiano Rosas 76752926b0dSFabiano Rosas /* 76852926b0dSFabiano Rosas * Hypervisor emulation assistance interrupt only exists on server 7691f6faf8bSFabiano Rosas * arch 2.05 server or later. 77052926b0dSFabiano Rosas */ 7711f6faf8bSFabiano Rosas if (excp == POWERPC_EXCP_HV_EMU) { 77252926b0dSFabiano Rosas excp = POWERPC_EXCP_PROGRAM; 77352926b0dSFabiano Rosas } 77452926b0dSFabiano Rosas 77552926b0dSFabiano Rosas vector = env->excp_vectors[excp]; 77652926b0dSFabiano Rosas if (vector == (target_ulong)-1ULL) { 77752926b0dSFabiano Rosas cpu_abort(cs, "Raised an exception without defined vector %d\n", 77852926b0dSFabiano Rosas excp); 77952926b0dSFabiano Rosas } 78052926b0dSFabiano Rosas 78152926b0dSFabiano Rosas vector |= env->excp_prefix; 78252926b0dSFabiano Rosas 78352926b0dSFabiano Rosas switch (excp) { 78452926b0dSFabiano Rosas case POWERPC_EXCP_MCHECK: /* Machine check exception */ 78552926b0dSFabiano Rosas if (msr_me == 0) { 78652926b0dSFabiano Rosas /* 78752926b0dSFabiano Rosas * Machine check exception is not enabled. Enter 78852926b0dSFabiano Rosas * checkstop state. 78952926b0dSFabiano Rosas */ 79052926b0dSFabiano Rosas fprintf(stderr, "Machine check while not allowed. " 79152926b0dSFabiano Rosas "Entering checkstop state\n"); 79252926b0dSFabiano Rosas if (qemu_log_separate()) { 79352926b0dSFabiano Rosas qemu_log("Machine check while not allowed. " 79452926b0dSFabiano Rosas "Entering checkstop state\n"); 79552926b0dSFabiano Rosas } 79652926b0dSFabiano Rosas cs->halted = 1; 79752926b0dSFabiano Rosas cpu_interrupt_exittb(cs); 79852926b0dSFabiano Rosas } 79952926b0dSFabiano Rosas 80052926b0dSFabiano Rosas /* machine check exceptions don't have ME set */ 80152926b0dSFabiano Rosas new_msr &= ~((target_ulong)1 << MSR_ME); 80252926b0dSFabiano Rosas 80352926b0dSFabiano Rosas break; 80452926b0dSFabiano Rosas case POWERPC_EXCP_DSI: /* Data storage exception */ 80552926b0dSFabiano Rosas trace_ppc_excp_dsi(env->spr[SPR_DSISR], env->spr[SPR_DAR]); 80652926b0dSFabiano Rosas break; 80752926b0dSFabiano Rosas case POWERPC_EXCP_ISI: /* Instruction storage exception */ 80852926b0dSFabiano Rosas trace_ppc_excp_isi(msr, env->nip); 80952926b0dSFabiano Rosas msr |= env->error_code; 81052926b0dSFabiano Rosas break; 81152926b0dSFabiano Rosas case POWERPC_EXCP_EXTERNAL: /* External input */ 81252926b0dSFabiano Rosas break; 81352926b0dSFabiano Rosas case POWERPC_EXCP_ALIGN: /* Alignment exception */ 81452926b0dSFabiano Rosas /* Get rS/rD and rA from faulting opcode */ 81552926b0dSFabiano Rosas /* 81652926b0dSFabiano Rosas * Note: the opcode fields will not be set properly for a 81752926b0dSFabiano Rosas * direct store load/store, but nobody cares as nobody 81852926b0dSFabiano Rosas * actually uses direct store segments. 81952926b0dSFabiano Rosas */ 82052926b0dSFabiano Rosas env->spr[SPR_DSISR] |= (env->error_code & 0x03FF0000) >> 16; 82152926b0dSFabiano Rosas break; 82252926b0dSFabiano Rosas case POWERPC_EXCP_PROGRAM: /* Program exception */ 82352926b0dSFabiano Rosas switch (env->error_code & ~0xF) { 82452926b0dSFabiano Rosas case POWERPC_EXCP_FP: 82552926b0dSFabiano Rosas if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) { 82652926b0dSFabiano Rosas trace_ppc_excp_fp_ignore(); 82752926b0dSFabiano Rosas cs->exception_index = POWERPC_EXCP_NONE; 82852926b0dSFabiano Rosas env->error_code = 0; 82952926b0dSFabiano Rosas return; 83052926b0dSFabiano Rosas } 83152926b0dSFabiano Rosas 83252926b0dSFabiano Rosas /* 83352926b0dSFabiano Rosas * FP exceptions always have NIP pointing to the faulting 83452926b0dSFabiano Rosas * instruction, so always use store_next and claim we are 83552926b0dSFabiano Rosas * precise in the MSR. 83652926b0dSFabiano Rosas */ 83752926b0dSFabiano Rosas msr |= 0x00100000; 83852926b0dSFabiano Rosas break; 83952926b0dSFabiano Rosas case POWERPC_EXCP_INVAL: 84052926b0dSFabiano Rosas trace_ppc_excp_inval(env->nip); 84152926b0dSFabiano Rosas msr |= 0x00080000; 84252926b0dSFabiano Rosas break; 84352926b0dSFabiano Rosas case POWERPC_EXCP_PRIV: 84452926b0dSFabiano Rosas msr |= 0x00040000; 84552926b0dSFabiano Rosas break; 84652926b0dSFabiano Rosas case POWERPC_EXCP_TRAP: 84752926b0dSFabiano Rosas msr |= 0x00020000; 84852926b0dSFabiano Rosas break; 84952926b0dSFabiano Rosas default: 85052926b0dSFabiano Rosas /* Should never occur */ 85152926b0dSFabiano Rosas cpu_abort(cs, "Invalid program exception %d. Aborting\n", 85252926b0dSFabiano Rosas env->error_code); 85352926b0dSFabiano Rosas break; 85452926b0dSFabiano Rosas } 85552926b0dSFabiano Rosas break; 85652926b0dSFabiano Rosas case POWERPC_EXCP_SYSCALL: /* System call exception */ 857bca2c6d9SFabiano Rosas { 858bca2c6d9SFabiano Rosas int lev = env->error_code; 85952926b0dSFabiano Rosas 86052926b0dSFabiano Rosas if ((lev == 1) && cpu->vhyp) { 86152926b0dSFabiano Rosas dump_hcall(env); 86252926b0dSFabiano Rosas } else { 86352926b0dSFabiano Rosas dump_syscall(env); 86452926b0dSFabiano Rosas } 86552926b0dSFabiano Rosas 86652926b0dSFabiano Rosas /* 86752926b0dSFabiano Rosas * We need to correct the NIP which in this case is supposed 86852926b0dSFabiano Rosas * to point to the next instruction 86952926b0dSFabiano Rosas */ 87052926b0dSFabiano Rosas env->nip += 4; 87152926b0dSFabiano Rosas 872bca2c6d9SFabiano Rosas /* 873bca2c6d9SFabiano Rosas * The Virtual Open Firmware (VOF) relies on the 'sc 1' 874bca2c6d9SFabiano Rosas * instruction to communicate with QEMU. The pegasos2 machine 875bca2c6d9SFabiano Rosas * uses VOF and the 74xx CPUs, so although the 74xx don't have 876bca2c6d9SFabiano Rosas * HV mode, we need to keep hypercall support. 877bca2c6d9SFabiano Rosas */ 87852926b0dSFabiano Rosas if ((lev == 1) && cpu->vhyp) { 87952926b0dSFabiano Rosas PPCVirtualHypervisorClass *vhc = 88052926b0dSFabiano Rosas PPC_VIRTUAL_HYPERVISOR_GET_CLASS(cpu->vhyp); 88152926b0dSFabiano Rosas vhc->hypercall(cpu->vhyp, cpu); 88252926b0dSFabiano Rosas return; 88352926b0dSFabiano Rosas } 884bca2c6d9SFabiano Rosas 88552926b0dSFabiano Rosas break; 886bca2c6d9SFabiano Rosas } 88752926b0dSFabiano Rosas case POWERPC_EXCP_FPU: /* Floating-point unavailable exception */ 88852926b0dSFabiano Rosas case POWERPC_EXCP_DECR: /* Decrementer exception */ 88952926b0dSFabiano Rosas break; 89052926b0dSFabiano Rosas case POWERPC_EXCP_RESET: /* System reset exception */ 89152926b0dSFabiano Rosas if (msr_pow) { 89252926b0dSFabiano Rosas cpu_abort(cs, "Trying to deliver power-saving system reset " 89352926b0dSFabiano Rosas "exception %d with no HV support\n", excp); 89452926b0dSFabiano Rosas } 89552926b0dSFabiano Rosas break; 89652926b0dSFabiano Rosas case POWERPC_EXCP_TRACE: /* Trace exception */ 89752926b0dSFabiano Rosas break; 89852926b0dSFabiano Rosas case POWERPC_EXCP_VPU: /* Vector unavailable exception */ 89952926b0dSFabiano Rosas break; 90052926b0dSFabiano Rosas case POWERPC_EXCP_IABR: /* Instruction address breakpoint */ 90152926b0dSFabiano Rosas case POWERPC_EXCP_SMI: /* System management interrupt */ 90252926b0dSFabiano Rosas case POWERPC_EXCP_THERM: /* Thermal interrupt */ 90352926b0dSFabiano Rosas case POWERPC_EXCP_PERFM: /* Embedded performance monitor interrupt */ 90452926b0dSFabiano Rosas case POWERPC_EXCP_VPUA: /* Vector assist exception */ 90552926b0dSFabiano Rosas cpu_abort(cs, "%s exception not implemented\n", 90652926b0dSFabiano Rosas powerpc_excp_name(excp)); 90752926b0dSFabiano Rosas break; 90852926b0dSFabiano Rosas default: 90952926b0dSFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 91052926b0dSFabiano Rosas break; 91152926b0dSFabiano Rosas } 91252926b0dSFabiano Rosas 91352926b0dSFabiano Rosas /* Sanity check */ 91452926b0dSFabiano Rosas if (!(env->msr_mask & MSR_HVB)) { 91552926b0dSFabiano Rosas if (new_msr & MSR_HVB) { 91652926b0dSFabiano Rosas cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with " 91752926b0dSFabiano Rosas "no HV support\n", excp); 91852926b0dSFabiano Rosas } 91952926b0dSFabiano Rosas } 92052926b0dSFabiano Rosas 92152926b0dSFabiano Rosas /* 92252926b0dSFabiano Rosas * Sort out endianness of interrupt, this differs depending on the 92352926b0dSFabiano Rosas * CPU, the HV mode, etc... 92452926b0dSFabiano Rosas */ 92552926b0dSFabiano Rosas if (ppc_interrupts_little_endian(cpu, !!(new_msr & MSR_HVB))) { 92652926b0dSFabiano Rosas new_msr |= (target_ulong)1 << MSR_LE; 92752926b0dSFabiano Rosas } 92852926b0dSFabiano Rosas 92952926b0dSFabiano Rosas /* Save PC */ 930f82db777SFabiano Rosas env->spr[SPR_SRR0] = env->nip; 93152926b0dSFabiano Rosas 93252926b0dSFabiano Rosas /* Save MSR */ 933f82db777SFabiano Rosas env->spr[SPR_SRR1] = msr; 93452926b0dSFabiano Rosas 93552926b0dSFabiano Rosas powerpc_set_excp_state(cpu, vector, new_msr); 93652926b0dSFabiano Rosas } 93752926b0dSFabiano Rosas 938180952ceSFabiano Rosas static void powerpc_excp_booke(PowerPCCPU *cpu, int excp) 939180952ceSFabiano Rosas { 940180952ceSFabiano Rosas CPUState *cs = CPU(cpu); 941180952ceSFabiano Rosas CPUPPCState *env = &cpu->env; 942180952ceSFabiano Rosas target_ulong msr, new_msr, vector; 943904e8428SFabiano Rosas int srr0, srr1; 944180952ceSFabiano Rosas 945180952ceSFabiano Rosas if (excp <= POWERPC_EXCP_NONE || excp >= POWERPC_EXCP_NB) { 946180952ceSFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 947180952ceSFabiano Rosas } 948180952ceSFabiano Rosas 949180952ceSFabiano Rosas qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx 950180952ceSFabiano Rosas " => %s (%d) error=%02x\n", env->nip, powerpc_excp_name(excp), 951180952ceSFabiano Rosas excp, env->error_code); 952180952ceSFabiano Rosas 953180952ceSFabiano Rosas msr = env->msr; 954180952ceSFabiano Rosas 955180952ceSFabiano Rosas /* 9569dc20cc3SFabiano Rosas * new interrupt handler msr preserves existing ME unless 957180952ceSFabiano Rosas * explicitly overriden 958180952ceSFabiano Rosas */ 9599dc20cc3SFabiano Rosas new_msr = env->msr & ((target_ulong)1 << MSR_ME); 960180952ceSFabiano Rosas 961180952ceSFabiano Rosas /* target registers */ 962180952ceSFabiano Rosas srr0 = SPR_SRR0; 963180952ceSFabiano Rosas srr1 = SPR_SRR1; 964180952ceSFabiano Rosas 965180952ceSFabiano Rosas /* 966180952ceSFabiano Rosas * Hypervisor emulation assistance interrupt only exists on server 9679dc20cc3SFabiano Rosas * arch 2.05 server or later. 968180952ceSFabiano Rosas */ 9699dc20cc3SFabiano Rosas if (excp == POWERPC_EXCP_HV_EMU) { 970180952ceSFabiano Rosas excp = POWERPC_EXCP_PROGRAM; 971180952ceSFabiano Rosas } 972180952ceSFabiano Rosas 973180952ceSFabiano Rosas #ifdef TARGET_PPC64 974180952ceSFabiano Rosas /* 975180952ceSFabiano Rosas * SPEU and VPU share the same IVOR but they exist in different 976180952ceSFabiano Rosas * processors. SPEU is e500v1/2 only and VPU is e6500 only. 977180952ceSFabiano Rosas */ 9789dc20cc3SFabiano Rosas if (excp == POWERPC_EXCP_VPU) { 979180952ceSFabiano Rosas excp = POWERPC_EXCP_SPEU; 980180952ceSFabiano Rosas } 981180952ceSFabiano Rosas #endif 982180952ceSFabiano Rosas 983180952ceSFabiano Rosas vector = env->excp_vectors[excp]; 984180952ceSFabiano Rosas if (vector == (target_ulong)-1ULL) { 985180952ceSFabiano Rosas cpu_abort(cs, "Raised an exception without defined vector %d\n", 986180952ceSFabiano Rosas excp); 987180952ceSFabiano Rosas } 988180952ceSFabiano Rosas 989180952ceSFabiano Rosas vector |= env->excp_prefix; 990180952ceSFabiano Rosas 991180952ceSFabiano Rosas switch (excp) { 992180952ceSFabiano Rosas case POWERPC_EXCP_CRITICAL: /* Critical input */ 993180952ceSFabiano Rosas srr0 = SPR_BOOKE_CSRR0; 994180952ceSFabiano Rosas srr1 = SPR_BOOKE_CSRR1; 995180952ceSFabiano Rosas break; 996180952ceSFabiano Rosas case POWERPC_EXCP_MCHECK: /* Machine check exception */ 997180952ceSFabiano Rosas if (msr_me == 0) { 998180952ceSFabiano Rosas /* 999180952ceSFabiano Rosas * Machine check exception is not enabled. Enter 1000180952ceSFabiano Rosas * checkstop state. 1001180952ceSFabiano Rosas */ 1002180952ceSFabiano Rosas fprintf(stderr, "Machine check while not allowed. " 1003180952ceSFabiano Rosas "Entering checkstop state\n"); 1004180952ceSFabiano Rosas if (qemu_log_separate()) { 1005180952ceSFabiano Rosas qemu_log("Machine check while not allowed. " 1006180952ceSFabiano Rosas "Entering checkstop state\n"); 1007180952ceSFabiano Rosas } 1008180952ceSFabiano Rosas cs->halted = 1; 1009180952ceSFabiano Rosas cpu_interrupt_exittb(cs); 1010180952ceSFabiano Rosas } 1011180952ceSFabiano Rosas 1012180952ceSFabiano Rosas /* machine check exceptions don't have ME set */ 1013180952ceSFabiano Rosas new_msr &= ~((target_ulong)1 << MSR_ME); 1014180952ceSFabiano Rosas 1015180952ceSFabiano Rosas /* FIXME: choose one or the other based on CPU type */ 1016180952ceSFabiano Rosas srr0 = SPR_BOOKE_MCSRR0; 1017180952ceSFabiano Rosas srr1 = SPR_BOOKE_MCSRR1; 1018180952ceSFabiano Rosas 1019180952ceSFabiano Rosas env->spr[SPR_BOOKE_CSRR0] = env->nip; 1020180952ceSFabiano Rosas env->spr[SPR_BOOKE_CSRR1] = msr; 1021db403211SFabiano Rosas 1022180952ceSFabiano Rosas break; 1023180952ceSFabiano Rosas case POWERPC_EXCP_DSI: /* Data storage exception */ 1024afdbc869SFabiano Rosas trace_ppc_excp_dsi(env->spr[SPR_BOOKE_ESR], env->spr[SPR_BOOKE_DEAR]); 1025180952ceSFabiano Rosas break; 1026180952ceSFabiano Rosas case POWERPC_EXCP_ISI: /* Instruction storage exception */ 1027180952ceSFabiano Rosas trace_ppc_excp_isi(msr, env->nip); 1028180952ceSFabiano Rosas break; 1029180952ceSFabiano Rosas case POWERPC_EXCP_EXTERNAL: /* External input */ 1030180952ceSFabiano Rosas if (env->mpic_proxy) { 1031180952ceSFabiano Rosas /* IACK the IRQ on delivery */ 1032180952ceSFabiano Rosas env->spr[SPR_BOOKE_EPR] = ldl_phys(cs->as, env->mpic_iack); 1033180952ceSFabiano Rosas } 1034180952ceSFabiano Rosas break; 1035180952ceSFabiano Rosas case POWERPC_EXCP_ALIGN: /* Alignment exception */ 1036180952ceSFabiano Rosas break; 1037180952ceSFabiano Rosas case POWERPC_EXCP_PROGRAM: /* Program exception */ 1038180952ceSFabiano Rosas switch (env->error_code & ~0xF) { 1039180952ceSFabiano Rosas case POWERPC_EXCP_FP: 1040180952ceSFabiano Rosas if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) { 1041180952ceSFabiano Rosas trace_ppc_excp_fp_ignore(); 1042180952ceSFabiano Rosas cs->exception_index = POWERPC_EXCP_NONE; 1043180952ceSFabiano Rosas env->error_code = 0; 1044180952ceSFabiano Rosas return; 1045180952ceSFabiano Rosas } 1046180952ceSFabiano Rosas 1047180952ceSFabiano Rosas /* 1048180952ceSFabiano Rosas * FP exceptions always have NIP pointing to the faulting 1049180952ceSFabiano Rosas * instruction, so always use store_next and claim we are 1050180952ceSFabiano Rosas * precise in the MSR. 1051180952ceSFabiano Rosas */ 1052180952ceSFabiano Rosas msr |= 0x00100000; 1053180952ceSFabiano Rosas env->spr[SPR_BOOKE_ESR] = ESR_FP; 1054180952ceSFabiano Rosas break; 1055180952ceSFabiano Rosas case POWERPC_EXCP_INVAL: 1056180952ceSFabiano Rosas trace_ppc_excp_inval(env->nip); 1057180952ceSFabiano Rosas msr |= 0x00080000; 1058180952ceSFabiano Rosas env->spr[SPR_BOOKE_ESR] = ESR_PIL; 1059180952ceSFabiano Rosas break; 1060180952ceSFabiano Rosas case POWERPC_EXCP_PRIV: 1061180952ceSFabiano Rosas msr |= 0x00040000; 1062180952ceSFabiano Rosas env->spr[SPR_BOOKE_ESR] = ESR_PPR; 1063180952ceSFabiano Rosas break; 1064180952ceSFabiano Rosas case POWERPC_EXCP_TRAP: 1065180952ceSFabiano Rosas msr |= 0x00020000; 1066180952ceSFabiano Rosas env->spr[SPR_BOOKE_ESR] = ESR_PTR; 1067180952ceSFabiano Rosas break; 1068180952ceSFabiano Rosas default: 1069180952ceSFabiano Rosas /* Should never occur */ 1070180952ceSFabiano Rosas cpu_abort(cs, "Invalid program exception %d. Aborting\n", 1071180952ceSFabiano Rosas env->error_code); 1072180952ceSFabiano Rosas break; 1073180952ceSFabiano Rosas } 1074180952ceSFabiano Rosas break; 1075180952ceSFabiano Rosas case POWERPC_EXCP_SYSCALL: /* System call exception */ 1076180952ceSFabiano Rosas dump_syscall(env); 1077180952ceSFabiano Rosas 1078180952ceSFabiano Rosas /* 1079180952ceSFabiano Rosas * We need to correct the NIP which in this case is supposed 1080180952ceSFabiano Rosas * to point to the next instruction 1081180952ceSFabiano Rosas */ 1082180952ceSFabiano Rosas env->nip += 4; 1083180952ceSFabiano Rosas break; 1084180952ceSFabiano Rosas case POWERPC_EXCP_FPU: /* Floating-point unavailable exception */ 1085180952ceSFabiano Rosas case POWERPC_EXCP_APU: /* Auxiliary processor unavailable */ 1086180952ceSFabiano Rosas case POWERPC_EXCP_DECR: /* Decrementer exception */ 1087180952ceSFabiano Rosas break; 1088180952ceSFabiano Rosas case POWERPC_EXCP_FIT: /* Fixed-interval timer interrupt */ 1089180952ceSFabiano Rosas /* FIT on 4xx */ 1090180952ceSFabiano Rosas trace_ppc_excp_print("FIT"); 1091180952ceSFabiano Rosas break; 1092180952ceSFabiano Rosas case POWERPC_EXCP_WDT: /* Watchdog timer interrupt */ 1093180952ceSFabiano Rosas trace_ppc_excp_print("WDT"); 1094180952ceSFabiano Rosas srr0 = SPR_BOOKE_CSRR0; 1095180952ceSFabiano Rosas srr1 = SPR_BOOKE_CSRR1; 1096180952ceSFabiano Rosas break; 1097180952ceSFabiano Rosas case POWERPC_EXCP_DTLB: /* Data TLB error */ 1098180952ceSFabiano Rosas case POWERPC_EXCP_ITLB: /* Instruction TLB error */ 1099180952ceSFabiano Rosas break; 1100180952ceSFabiano Rosas case POWERPC_EXCP_DEBUG: /* Debug interrupt */ 1101180952ceSFabiano Rosas if (env->flags & POWERPC_FLAG_DE) { 1102180952ceSFabiano Rosas /* FIXME: choose one or the other based on CPU type */ 1103180952ceSFabiano Rosas srr0 = SPR_BOOKE_DSRR0; 1104180952ceSFabiano Rosas srr1 = SPR_BOOKE_DSRR1; 1105180952ceSFabiano Rosas 1106180952ceSFabiano Rosas env->spr[SPR_BOOKE_CSRR0] = env->nip; 1107180952ceSFabiano Rosas env->spr[SPR_BOOKE_CSRR1] = msr; 1108180952ceSFabiano Rosas 1109180952ceSFabiano Rosas /* DBSR already modified by caller */ 1110180952ceSFabiano Rosas } else { 1111180952ceSFabiano Rosas cpu_abort(cs, "Debug exception triggered on unsupported model\n"); 1112180952ceSFabiano Rosas } 1113180952ceSFabiano Rosas break; 1114180952ceSFabiano Rosas case POWERPC_EXCP_SPEU: /* SPE/embedded floating-point unavailable/VPU */ 1115180952ceSFabiano Rosas env->spr[SPR_BOOKE_ESR] = ESR_SPV; 1116180952ceSFabiano Rosas break; 1117180952ceSFabiano Rosas case POWERPC_EXCP_RESET: /* System reset exception */ 1118180952ceSFabiano Rosas if (msr_pow) { 1119180952ceSFabiano Rosas cpu_abort(cs, "Trying to deliver power-saving system reset " 1120180952ceSFabiano Rosas "exception %d with no HV support\n", excp); 1121180952ceSFabiano Rosas } 1122180952ceSFabiano Rosas break; 1123180952ceSFabiano Rosas case POWERPC_EXCP_EFPDI: /* Embedded floating-point data interrupt */ 1124180952ceSFabiano Rosas case POWERPC_EXCP_EFPRI: /* Embedded floating-point round interrupt */ 1125180952ceSFabiano Rosas cpu_abort(cs, "%s exception not implemented\n", 1126180952ceSFabiano Rosas powerpc_excp_name(excp)); 1127180952ceSFabiano Rosas break; 1128180952ceSFabiano Rosas default: 1129180952ceSFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 1130180952ceSFabiano Rosas break; 1131180952ceSFabiano Rosas } 1132180952ceSFabiano Rosas 1133180952ceSFabiano Rosas /* Sanity check */ 1134180952ceSFabiano Rosas if (!(env->msr_mask & MSR_HVB)) { 1135180952ceSFabiano Rosas if (new_msr & MSR_HVB) { 1136180952ceSFabiano Rosas cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with " 1137180952ceSFabiano Rosas "no HV support\n", excp); 1138180952ceSFabiano Rosas } 1139180952ceSFabiano Rosas if (srr0 == SPR_HSRR0) { 1140180952ceSFabiano Rosas cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with " 1141180952ceSFabiano Rosas "no HV support\n", excp); 1142180952ceSFabiano Rosas } 1143180952ceSFabiano Rosas } 1144180952ceSFabiano Rosas 1145180952ceSFabiano Rosas #if defined(TARGET_PPC64) 1146180952ceSFabiano Rosas if (env->spr[SPR_BOOKE_EPCR] & EPCR_ICM) { 1147180952ceSFabiano Rosas /* Cat.64-bit: EPCR.ICM is copied to MSR.CM */ 1148180952ceSFabiano Rosas new_msr |= (target_ulong)1 << MSR_CM; 1149180952ceSFabiano Rosas } else { 1150180952ceSFabiano Rosas vector = (uint32_t)vector; 1151180952ceSFabiano Rosas } 1152180952ceSFabiano Rosas #endif 1153180952ceSFabiano Rosas 1154180952ceSFabiano Rosas /* Save PC */ 1155180952ceSFabiano Rosas env->spr[srr0] = env->nip; 1156180952ceSFabiano Rosas 1157180952ceSFabiano Rosas /* Save MSR */ 1158180952ceSFabiano Rosas env->spr[srr1] = msr; 1159180952ceSFabiano Rosas 1160180952ceSFabiano Rosas powerpc_set_excp_state(cpu, vector, new_msr); 1161180952ceSFabiano Rosas } 1162180952ceSFabiano Rosas 116330c4e426SFabiano Rosas #ifdef TARGET_PPC64 11649f338e4dSFabiano Rosas static void powerpc_excp_books(PowerPCCPU *cpu, int excp) 11659f338e4dSFabiano Rosas { 11669f338e4dSFabiano Rosas CPUState *cs = CPU(cpu); 11679f338e4dSFabiano Rosas CPUPPCState *env = &cpu->env; 11689f338e4dSFabiano Rosas int excp_model = env->excp_model; 11699f338e4dSFabiano Rosas target_ulong msr, new_msr, vector; 11709f338e4dSFabiano Rosas int srr0, srr1, lev = -1; 11719f338e4dSFabiano Rosas 11729f338e4dSFabiano Rosas if (excp <= POWERPC_EXCP_NONE || excp >= POWERPC_EXCP_NB) { 11739f338e4dSFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 11749f338e4dSFabiano Rosas } 11759f338e4dSFabiano Rosas 11769f338e4dSFabiano Rosas qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx 11779f338e4dSFabiano Rosas " => %s (%d) error=%02x\n", env->nip, powerpc_excp_name(excp), 11789f338e4dSFabiano Rosas excp, env->error_code); 11799f338e4dSFabiano Rosas 11809f338e4dSFabiano Rosas /* new srr1 value excluding must-be-zero bits */ 11819f338e4dSFabiano Rosas msr = env->msr & ~0x783f0000ULL; 11829f338e4dSFabiano Rosas 11839f338e4dSFabiano Rosas /* 11849f338e4dSFabiano Rosas * new interrupt handler msr preserves existing HV and ME unless 11859f338e4dSFabiano Rosas * explicitly overriden 11869f338e4dSFabiano Rosas */ 11879f338e4dSFabiano Rosas new_msr = env->msr & (((target_ulong)1 << MSR_ME) | MSR_HVB); 11889f338e4dSFabiano Rosas 11899f338e4dSFabiano Rosas /* target registers */ 11909f338e4dSFabiano Rosas srr0 = SPR_SRR0; 11919f338e4dSFabiano Rosas srr1 = SPR_SRR1; 11929f338e4dSFabiano Rosas 11939f338e4dSFabiano Rosas /* 11949f338e4dSFabiano Rosas * check for special resume at 0x100 from doze/nap/sleep/winkle on 11959f338e4dSFabiano Rosas * P7/P8/P9 11969f338e4dSFabiano Rosas */ 11979f338e4dSFabiano Rosas if (env->resume_as_sreset) { 11989f338e4dSFabiano Rosas excp = powerpc_reset_wakeup(cs, env, excp, &msr); 11999f338e4dSFabiano Rosas } 12009f338e4dSFabiano Rosas 12019f338e4dSFabiano Rosas /* 120230c4e426SFabiano Rosas * We don't want to generate a Hypervisor Emulation Assistance 120330c4e426SFabiano Rosas * Interrupt if we don't have HVB in msr_mask (PAPR mode). 12049f338e4dSFabiano Rosas */ 120530c4e426SFabiano Rosas if (excp == POWERPC_EXCP_HV_EMU && !(env->msr_mask & MSR_HVB)) { 12069f338e4dSFabiano Rosas excp = POWERPC_EXCP_PROGRAM; 12079f338e4dSFabiano Rosas } 12089f338e4dSFabiano Rosas 12099f338e4dSFabiano Rosas vector = env->excp_vectors[excp]; 12109f338e4dSFabiano Rosas if (vector == (target_ulong)-1ULL) { 12119f338e4dSFabiano Rosas cpu_abort(cs, "Raised an exception without defined vector %d\n", 12129f338e4dSFabiano Rosas excp); 12139f338e4dSFabiano Rosas } 12149f338e4dSFabiano Rosas 12159f338e4dSFabiano Rosas vector |= env->excp_prefix; 12169f338e4dSFabiano Rosas 12179f338e4dSFabiano Rosas switch (excp) { 12189f338e4dSFabiano Rosas case POWERPC_EXCP_MCHECK: /* Machine check exception */ 12199f338e4dSFabiano Rosas if (msr_me == 0) { 12209f338e4dSFabiano Rosas /* 12219f338e4dSFabiano Rosas * Machine check exception is not enabled. Enter 12229f338e4dSFabiano Rosas * checkstop state. 12239f338e4dSFabiano Rosas */ 12249f338e4dSFabiano Rosas fprintf(stderr, "Machine check while not allowed. " 12259f338e4dSFabiano Rosas "Entering checkstop state\n"); 12269f338e4dSFabiano Rosas if (qemu_log_separate()) { 12279f338e4dSFabiano Rosas qemu_log("Machine check while not allowed. " 12289f338e4dSFabiano Rosas "Entering checkstop state\n"); 12299f338e4dSFabiano Rosas } 12309f338e4dSFabiano Rosas cs->halted = 1; 12319f338e4dSFabiano Rosas cpu_interrupt_exittb(cs); 12329f338e4dSFabiano Rosas } 12339f338e4dSFabiano Rosas if (env->msr_mask & MSR_HVB) { 12349f338e4dSFabiano Rosas /* 12359f338e4dSFabiano Rosas * ISA specifies HV, but can be delivered to guest with HV 12369f338e4dSFabiano Rosas * clear (e.g., see FWNMI in PAPR). 12379f338e4dSFabiano Rosas */ 12389f338e4dSFabiano Rosas new_msr |= (target_ulong)MSR_HVB; 12399f338e4dSFabiano Rosas } 12409f338e4dSFabiano Rosas 12419f338e4dSFabiano Rosas /* machine check exceptions don't have ME set */ 12429f338e4dSFabiano Rosas new_msr &= ~((target_ulong)1 << MSR_ME); 12439f338e4dSFabiano Rosas 12449f338e4dSFabiano Rosas break; 12459f338e4dSFabiano Rosas case POWERPC_EXCP_DSI: /* Data storage exception */ 12469f338e4dSFabiano Rosas trace_ppc_excp_dsi(env->spr[SPR_DSISR], env->spr[SPR_DAR]); 12479f338e4dSFabiano Rosas break; 12489f338e4dSFabiano Rosas case POWERPC_EXCP_ISI: /* Instruction storage exception */ 12499f338e4dSFabiano Rosas trace_ppc_excp_isi(msr, env->nip); 12509f338e4dSFabiano Rosas msr |= env->error_code; 12519f338e4dSFabiano Rosas break; 12529f338e4dSFabiano Rosas case POWERPC_EXCP_EXTERNAL: /* External input */ 12539f338e4dSFabiano Rosas { 12549f338e4dSFabiano Rosas bool lpes0; 12559f338e4dSFabiano Rosas 12569f338e4dSFabiano Rosas /* 125767baff77SFabiano Rosas * LPES0 is only taken into consideration if we support HV 125867baff77SFabiano Rosas * mode for this CPU. 12599f338e4dSFabiano Rosas */ 126067baff77SFabiano Rosas if (!env->has_hv_mode) { 126167baff77SFabiano Rosas break; 12629f338e4dSFabiano Rosas } 12639f338e4dSFabiano Rosas 126467baff77SFabiano Rosas lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0); 126567baff77SFabiano Rosas 12669f338e4dSFabiano Rosas if (!lpes0) { 12679f338e4dSFabiano Rosas new_msr |= (target_ulong)MSR_HVB; 12689f338e4dSFabiano Rosas new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 12699f338e4dSFabiano Rosas srr0 = SPR_HSRR0; 12709f338e4dSFabiano Rosas srr1 = SPR_HSRR1; 12719f338e4dSFabiano Rosas } 127267baff77SFabiano Rosas 12739f338e4dSFabiano Rosas break; 12749f338e4dSFabiano Rosas } 12759f338e4dSFabiano Rosas case POWERPC_EXCP_ALIGN: /* Alignment exception */ 12769f338e4dSFabiano Rosas /* Get rS/rD and rA from faulting opcode */ 12779f338e4dSFabiano Rosas /* 12789f338e4dSFabiano Rosas * Note: the opcode fields will not be set properly for a 12799f338e4dSFabiano Rosas * direct store load/store, but nobody cares as nobody 12809f338e4dSFabiano Rosas * actually uses direct store segments. 12819f338e4dSFabiano Rosas */ 12829f338e4dSFabiano Rosas env->spr[SPR_DSISR] |= (env->error_code & 0x03FF0000) >> 16; 12839f338e4dSFabiano Rosas break; 12849f338e4dSFabiano Rosas case POWERPC_EXCP_PROGRAM: /* Program exception */ 12859f338e4dSFabiano Rosas switch (env->error_code & ~0xF) { 12869f338e4dSFabiano Rosas case POWERPC_EXCP_FP: 12879f338e4dSFabiano Rosas if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) { 12889f338e4dSFabiano Rosas trace_ppc_excp_fp_ignore(); 12899f338e4dSFabiano Rosas cs->exception_index = POWERPC_EXCP_NONE; 12909f338e4dSFabiano Rosas env->error_code = 0; 12919f338e4dSFabiano Rosas return; 12929f338e4dSFabiano Rosas } 12939f338e4dSFabiano Rosas 12949f338e4dSFabiano Rosas /* 12959f338e4dSFabiano Rosas * FP exceptions always have NIP pointing to the faulting 12969f338e4dSFabiano Rosas * instruction, so always use store_next and claim we are 12979f338e4dSFabiano Rosas * precise in the MSR. 12989f338e4dSFabiano Rosas */ 12999f338e4dSFabiano Rosas msr |= 0x00100000; 13009f338e4dSFabiano Rosas break; 13019f338e4dSFabiano Rosas case POWERPC_EXCP_INVAL: 13029f338e4dSFabiano Rosas trace_ppc_excp_inval(env->nip); 13039f338e4dSFabiano Rosas msr |= 0x00080000; 13049f338e4dSFabiano Rosas break; 13059f338e4dSFabiano Rosas case POWERPC_EXCP_PRIV: 13069f338e4dSFabiano Rosas msr |= 0x00040000; 13079f338e4dSFabiano Rosas break; 13089f338e4dSFabiano Rosas case POWERPC_EXCP_TRAP: 13099f338e4dSFabiano Rosas msr |= 0x00020000; 13109f338e4dSFabiano Rosas break; 13119f338e4dSFabiano Rosas default: 13129f338e4dSFabiano Rosas /* Should never occur */ 13139f338e4dSFabiano Rosas cpu_abort(cs, "Invalid program exception %d. Aborting\n", 13149f338e4dSFabiano Rosas env->error_code); 13159f338e4dSFabiano Rosas break; 13169f338e4dSFabiano Rosas } 13179f338e4dSFabiano Rosas break; 13189f338e4dSFabiano Rosas case POWERPC_EXCP_SYSCALL: /* System call exception */ 13199f338e4dSFabiano Rosas lev = env->error_code; 13209f338e4dSFabiano Rosas 13219f338e4dSFabiano Rosas if ((lev == 1) && cpu->vhyp) { 13229f338e4dSFabiano Rosas dump_hcall(env); 13239f338e4dSFabiano Rosas } else { 13249f338e4dSFabiano Rosas dump_syscall(env); 13259f338e4dSFabiano Rosas } 13269f338e4dSFabiano Rosas 13279f338e4dSFabiano Rosas /* 13289f338e4dSFabiano Rosas * We need to correct the NIP which in this case is supposed 13299f338e4dSFabiano Rosas * to point to the next instruction 13309f338e4dSFabiano Rosas */ 13319f338e4dSFabiano Rosas env->nip += 4; 13329f338e4dSFabiano Rosas 13339f338e4dSFabiano Rosas /* "PAPR mode" built-in hypercall emulation */ 13349f338e4dSFabiano Rosas if ((lev == 1) && cpu->vhyp) { 13359f338e4dSFabiano Rosas PPCVirtualHypervisorClass *vhc = 13369f338e4dSFabiano Rosas PPC_VIRTUAL_HYPERVISOR_GET_CLASS(cpu->vhyp); 13379f338e4dSFabiano Rosas vhc->hypercall(cpu->vhyp, cpu); 13389f338e4dSFabiano Rosas return; 13399f338e4dSFabiano Rosas } 13409f338e4dSFabiano Rosas if (lev == 1) { 13419f338e4dSFabiano Rosas new_msr |= (target_ulong)MSR_HVB; 13429f338e4dSFabiano Rosas } 13439f338e4dSFabiano Rosas break; 13449f338e4dSFabiano Rosas case POWERPC_EXCP_SYSCALL_VECTORED: /* scv exception */ 13459f338e4dSFabiano Rosas lev = env->error_code; 13469f338e4dSFabiano Rosas dump_syscall(env); 13479f338e4dSFabiano Rosas env->nip += 4; 13489f338e4dSFabiano Rosas new_msr |= env->msr & ((target_ulong)1 << MSR_EE); 13499f338e4dSFabiano Rosas new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 13509f338e4dSFabiano Rosas 13519f338e4dSFabiano Rosas vector += lev * 0x20; 13529f338e4dSFabiano Rosas 13539f338e4dSFabiano Rosas env->lr = env->nip; 13549f338e4dSFabiano Rosas env->ctr = msr; 13559f338e4dSFabiano Rosas break; 13569f338e4dSFabiano Rosas case POWERPC_EXCP_FPU: /* Floating-point unavailable exception */ 13579f338e4dSFabiano Rosas case POWERPC_EXCP_DECR: /* Decrementer exception */ 13589f338e4dSFabiano Rosas break; 13599f338e4dSFabiano Rosas case POWERPC_EXCP_RESET: /* System reset exception */ 13609f338e4dSFabiano Rosas /* A power-saving exception sets ME, otherwise it is unchanged */ 13619f338e4dSFabiano Rosas if (msr_pow) { 13629f338e4dSFabiano Rosas /* indicate that we resumed from power save mode */ 13639f338e4dSFabiano Rosas msr |= 0x10000; 13649f338e4dSFabiano Rosas new_msr |= ((target_ulong)1 << MSR_ME); 13659f338e4dSFabiano Rosas } 13669f338e4dSFabiano Rosas if (env->msr_mask & MSR_HVB) { 13679f338e4dSFabiano Rosas /* 13689f338e4dSFabiano Rosas * ISA specifies HV, but can be delivered to guest with HV 13699f338e4dSFabiano Rosas * clear (e.g., see FWNMI in PAPR, NMI injection in QEMU). 13709f338e4dSFabiano Rosas */ 13719f338e4dSFabiano Rosas new_msr |= (target_ulong)MSR_HVB; 13729f338e4dSFabiano Rosas } else { 13739f338e4dSFabiano Rosas if (msr_pow) { 13749f338e4dSFabiano Rosas cpu_abort(cs, "Trying to deliver power-saving system reset " 13759f338e4dSFabiano Rosas "exception %d with no HV support\n", excp); 13769f338e4dSFabiano Rosas } 13779f338e4dSFabiano Rosas } 13789f338e4dSFabiano Rosas break; 13799f338e4dSFabiano Rosas case POWERPC_EXCP_DSEG: /* Data segment exception */ 13809f338e4dSFabiano Rosas case POWERPC_EXCP_ISEG: /* Instruction segment exception */ 13819f338e4dSFabiano Rosas case POWERPC_EXCP_TRACE: /* Trace exception */ 13829f338e4dSFabiano Rosas break; 13839f338e4dSFabiano Rosas case POWERPC_EXCP_HISI: /* Hypervisor instruction storage exception */ 13849f338e4dSFabiano Rosas msr |= env->error_code; 13859f338e4dSFabiano Rosas /* fall through */ 13869f338e4dSFabiano Rosas case POWERPC_EXCP_HDECR: /* Hypervisor decrementer exception */ 13879f338e4dSFabiano Rosas case POWERPC_EXCP_HDSI: /* Hypervisor data storage exception */ 13889f338e4dSFabiano Rosas case POWERPC_EXCP_SDOOR_HV: /* Hypervisor Doorbell interrupt */ 13899f338e4dSFabiano Rosas case POWERPC_EXCP_HV_EMU: 13909f338e4dSFabiano Rosas case POWERPC_EXCP_HVIRT: /* Hypervisor virtualization */ 13919f338e4dSFabiano Rosas srr0 = SPR_HSRR0; 13929f338e4dSFabiano Rosas srr1 = SPR_HSRR1; 13939f338e4dSFabiano Rosas new_msr |= (target_ulong)MSR_HVB; 13949f338e4dSFabiano Rosas new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 13959f338e4dSFabiano Rosas break; 13969f338e4dSFabiano Rosas case POWERPC_EXCP_VPU: /* Vector unavailable exception */ 13979f338e4dSFabiano Rosas case POWERPC_EXCP_VSXU: /* VSX unavailable exception */ 13989f338e4dSFabiano Rosas case POWERPC_EXCP_FU: /* Facility unavailable exception */ 13999f338e4dSFabiano Rosas env->spr[SPR_FSCR] |= ((target_ulong)env->error_code << 56); 14009f338e4dSFabiano Rosas break; 14019f338e4dSFabiano Rosas case POWERPC_EXCP_HV_FU: /* Hypervisor Facility Unavailable Exception */ 14029f338e4dSFabiano Rosas env->spr[SPR_HFSCR] |= ((target_ulong)env->error_code << FSCR_IC_POS); 14039f338e4dSFabiano Rosas srr0 = SPR_HSRR0; 14049f338e4dSFabiano Rosas srr1 = SPR_HSRR1; 14059f338e4dSFabiano Rosas new_msr |= (target_ulong)MSR_HVB; 14069f338e4dSFabiano Rosas new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 14079f338e4dSFabiano Rosas break; 14089f338e4dSFabiano Rosas case POWERPC_EXCP_THERM: /* Thermal interrupt */ 14099f338e4dSFabiano Rosas case POWERPC_EXCP_PERFM: /* Embedded performance monitor interrupt */ 14109f338e4dSFabiano Rosas case POWERPC_EXCP_VPUA: /* Vector assist exception */ 14119f338e4dSFabiano Rosas case POWERPC_EXCP_MAINT: /* Maintenance exception */ 141230c4e426SFabiano Rosas case POWERPC_EXCP_SDOOR: /* Doorbell interrupt */ 141330c4e426SFabiano Rosas case POWERPC_EXCP_HV_MAINT: /* Hypervisor Maintenance exception */ 14149f338e4dSFabiano Rosas cpu_abort(cs, "%s exception not implemented\n", 14159f338e4dSFabiano Rosas powerpc_excp_name(excp)); 14169f338e4dSFabiano Rosas break; 14179f338e4dSFabiano Rosas default: 14189f338e4dSFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 14199f338e4dSFabiano Rosas break; 14209f338e4dSFabiano Rosas } 14219f338e4dSFabiano Rosas 14229f338e4dSFabiano Rosas /* Sanity check */ 14239f338e4dSFabiano Rosas if (!(env->msr_mask & MSR_HVB)) { 14249f338e4dSFabiano Rosas if (new_msr & MSR_HVB) { 14259f338e4dSFabiano Rosas cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with " 14269f338e4dSFabiano Rosas "no HV support\n", excp); 14279f338e4dSFabiano Rosas } 14289f338e4dSFabiano Rosas if (srr0 == SPR_HSRR0) { 14299f338e4dSFabiano Rosas cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with " 14309f338e4dSFabiano Rosas "no HV support\n", excp); 14319f338e4dSFabiano Rosas } 14329f338e4dSFabiano Rosas } 14339f338e4dSFabiano Rosas 14349f338e4dSFabiano Rosas /* 14359f338e4dSFabiano Rosas * Sort out endianness of interrupt, this differs depending on the 14369f338e4dSFabiano Rosas * CPU, the HV mode, etc... 14379f338e4dSFabiano Rosas */ 14389f338e4dSFabiano Rosas if (ppc_interrupts_little_endian(cpu, !!(new_msr & MSR_HVB))) { 14399f338e4dSFabiano Rosas new_msr |= (target_ulong)1 << MSR_LE; 14409f338e4dSFabiano Rosas } 14419f338e4dSFabiano Rosas 14429f338e4dSFabiano Rosas new_msr |= (target_ulong)1 << MSR_SF; 14439f338e4dSFabiano Rosas 14449f338e4dSFabiano Rosas if (excp != POWERPC_EXCP_SYSCALL_VECTORED) { 14459f338e4dSFabiano Rosas /* Save PC */ 14469f338e4dSFabiano Rosas env->spr[srr0] = env->nip; 14479f338e4dSFabiano Rosas 14489f338e4dSFabiano Rosas /* Save MSR */ 14499f338e4dSFabiano Rosas env->spr[srr1] = msr; 14509f338e4dSFabiano Rosas } 14519f338e4dSFabiano Rosas 14529f338e4dSFabiano Rosas /* This can update new_msr and vector if AIL applies */ 14539f338e4dSFabiano Rosas ppc_excp_apply_ail(cpu, excp_model, excp, msr, &new_msr, &vector); 14549f338e4dSFabiano Rosas 14559f338e4dSFabiano Rosas powerpc_set_excp_state(cpu, vector, new_msr); 14569f338e4dSFabiano Rosas } 145730c4e426SFabiano Rosas #else 145830c4e426SFabiano Rosas static inline void powerpc_excp_books(PowerPCCPU *cpu, int excp) 145930c4e426SFabiano Rosas { 146030c4e426SFabiano Rosas g_assert_not_reached(); 146130c4e426SFabiano Rosas } 146230c4e426SFabiano Rosas #endif 14639f338e4dSFabiano Rosas 146447733729SDavid Gibson /* 146547733729SDavid Gibson * Note that this function should be greatly optimized when called 146647733729SDavid Gibson * with a constant excp, from ppc_hw_interrupt 1467c79c73f6SBlue Swirl */ 1468dc88dd0aSFabiano Rosas static inline void powerpc_excp_legacy(PowerPCCPU *cpu, int excp) 1469c79c73f6SBlue Swirl { 147027103424SAndreas Färber CPUState *cs = CPU(cpu); 14715c26a5b3SAndreas Färber CPUPPCState *env = &cpu->env; 147293130c84SFabiano Rosas int excp_model = env->excp_model; 1473c79c73f6SBlue Swirl target_ulong msr, new_msr, vector; 147419e70626SFabiano Rosas int srr0, srr1, lev = -1; 1475c79c73f6SBlue Swirl 14762541e686SFabiano Rosas if (excp <= POWERPC_EXCP_NONE || excp >= POWERPC_EXCP_NB) { 14772541e686SFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 14782541e686SFabiano Rosas } 14792541e686SFabiano Rosas 1480c79c73f6SBlue Swirl qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx 14816789f23bSCédric Le Goater " => %s (%d) error=%02x\n", env->nip, powerpc_excp_name(excp), 14826789f23bSCédric Le Goater excp, env->error_code); 1483c79c73f6SBlue Swirl 1484c79c73f6SBlue Swirl /* new srr1 value excluding must-be-zero bits */ 1485a1bb7384SScott Wood if (excp_model == POWERPC_EXCP_BOOKE) { 1486a1bb7384SScott Wood msr = env->msr; 1487a1bb7384SScott Wood } else { 1488c79c73f6SBlue Swirl msr = env->msr & ~0x783f0000ULL; 1489a1bb7384SScott Wood } 1490c79c73f6SBlue Swirl 149147733729SDavid Gibson /* 149247733729SDavid Gibson * new interrupt handler msr preserves existing HV and ME unless 14936d49d6d4SBenjamin Herrenschmidt * explicitly overriden 14946d49d6d4SBenjamin Herrenschmidt */ 14956d49d6d4SBenjamin Herrenschmidt new_msr = env->msr & (((target_ulong)1 << MSR_ME) | MSR_HVB); 1496c79c73f6SBlue Swirl 1497c79c73f6SBlue Swirl /* target registers */ 1498c79c73f6SBlue Swirl srr0 = SPR_SRR0; 1499c79c73f6SBlue Swirl srr1 = SPR_SRR1; 1500c79c73f6SBlue Swirl 150121c0d66aSBenjamin Herrenschmidt /* 150221c0d66aSBenjamin Herrenschmidt * check for special resume at 0x100 from doze/nap/sleep/winkle on 150321c0d66aSBenjamin Herrenschmidt * P7/P8/P9 150421c0d66aSBenjamin Herrenschmidt */ 15051e7fd61dSBenjamin Herrenschmidt if (env->resume_as_sreset) { 1506dead760bSBenjamin Herrenschmidt excp = powerpc_reset_wakeup(cs, env, excp, &msr); 15077778a575SBenjamin Herrenschmidt } 15087778a575SBenjamin Herrenschmidt 150947733729SDavid Gibson /* 151047733729SDavid Gibson * Hypervisor emulation assistance interrupt only exists on server 15119b2faddaSBenjamin Herrenschmidt * arch 2.05 server or later. We also don't want to generate it if 15129b2faddaSBenjamin Herrenschmidt * we don't have HVB in msr_mask (PAPR mode). 15139b2faddaSBenjamin Herrenschmidt */ 15149b2faddaSBenjamin Herrenschmidt if (excp == POWERPC_EXCP_HV_EMU 15159b2faddaSBenjamin Herrenschmidt #if defined(TARGET_PPC64) 1516d57d72a8SGreg Kurz && !(mmu_is_64bit(env->mmu_model) && (env->msr_mask & MSR_HVB)) 15179b2faddaSBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */ 15189b2faddaSBenjamin Herrenschmidt 15199b2faddaSBenjamin Herrenschmidt ) { 15209b2faddaSBenjamin Herrenschmidt excp = POWERPC_EXCP_PROGRAM; 15219b2faddaSBenjamin Herrenschmidt } 15229b2faddaSBenjamin Herrenschmidt 15237fc1dc83SFabiano Rosas #ifdef TARGET_PPC64 15247fc1dc83SFabiano Rosas /* 15257fc1dc83SFabiano Rosas * SPEU and VPU share the same IVOR but they exist in different 15267fc1dc83SFabiano Rosas * processors. SPEU is e500v1/2 only and VPU is e6500 only. 15277fc1dc83SFabiano Rosas */ 15287fc1dc83SFabiano Rosas if (excp_model == POWERPC_EXCP_BOOKE && excp == POWERPC_EXCP_VPU) { 15297fc1dc83SFabiano Rosas excp = POWERPC_EXCP_SPEU; 15307fc1dc83SFabiano Rosas } 15317fc1dc83SFabiano Rosas #endif 15327fc1dc83SFabiano Rosas 1533d1cbee61SFabiano Rosas vector = env->excp_vectors[excp]; 1534d1cbee61SFabiano Rosas if (vector == (target_ulong)-1ULL) { 1535d1cbee61SFabiano Rosas cpu_abort(cs, "Raised an exception without defined vector %d\n", 1536d1cbee61SFabiano Rosas excp); 1537d1cbee61SFabiano Rosas } 1538d1cbee61SFabiano Rosas 1539d1cbee61SFabiano Rosas vector |= env->excp_prefix; 1540d1cbee61SFabiano Rosas 1541c79c73f6SBlue Swirl switch (excp) { 1542c79c73f6SBlue Swirl case POWERPC_EXCP_CRITICAL: /* Critical input */ 1543c79c73f6SBlue Swirl switch (excp_model) { 1544c79c73f6SBlue Swirl case POWERPC_EXCP_40x: 1545c79c73f6SBlue Swirl srr0 = SPR_40x_SRR2; 1546c79c73f6SBlue Swirl srr1 = SPR_40x_SRR3; 1547c79c73f6SBlue Swirl break; 1548c79c73f6SBlue Swirl case POWERPC_EXCP_BOOKE: 1549c79c73f6SBlue Swirl srr0 = SPR_BOOKE_CSRR0; 1550c79c73f6SBlue Swirl srr1 = SPR_BOOKE_CSRR1; 1551c79c73f6SBlue Swirl break; 15529323650fSFabiano Rosas case POWERPC_EXCP_6xx: 1553c79c73f6SBlue Swirl break; 1554c79c73f6SBlue Swirl default: 1555c79c73f6SBlue Swirl goto excp_invalid; 1556c79c73f6SBlue Swirl } 1557bd6fefe7SBenjamin Herrenschmidt break; 1558c79c73f6SBlue Swirl case POWERPC_EXCP_MCHECK: /* Machine check exception */ 1559c79c73f6SBlue Swirl if (msr_me == 0) { 156047733729SDavid Gibson /* 156147733729SDavid Gibson * Machine check exception is not enabled. Enter 156247733729SDavid Gibson * checkstop state. 1563c79c73f6SBlue Swirl */ 1564c79c73f6SBlue Swirl fprintf(stderr, "Machine check while not allowed. " 1565c79c73f6SBlue Swirl "Entering checkstop state\n"); 1566013a2942SPaolo Bonzini if (qemu_log_separate()) { 1567013a2942SPaolo Bonzini qemu_log("Machine check while not allowed. " 1568013a2942SPaolo Bonzini "Entering checkstop state\n"); 1569c79c73f6SBlue Swirl } 1570259186a7SAndreas Färber cs->halted = 1; 1571044897efSRichard Purdie cpu_interrupt_exittb(cs); 1572c79c73f6SBlue Swirl } 157310c21b5cSNicholas Piggin if (env->msr_mask & MSR_HVB) { 157447733729SDavid Gibson /* 157547733729SDavid Gibson * ISA specifies HV, but can be delivered to guest with HV 157647733729SDavid Gibson * clear (e.g., see FWNMI in PAPR). 157710c21b5cSNicholas Piggin */ 1578c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 157910c21b5cSNicholas Piggin } 1580c79c73f6SBlue Swirl 1581c79c73f6SBlue Swirl /* machine check exceptions don't have ME set */ 1582c79c73f6SBlue Swirl new_msr &= ~((target_ulong)1 << MSR_ME); 1583c79c73f6SBlue Swirl 1584c79c73f6SBlue Swirl /* XXX: should also have something loaded in DAR / DSISR */ 1585c79c73f6SBlue Swirl switch (excp_model) { 1586c79c73f6SBlue Swirl case POWERPC_EXCP_40x: 1587c79c73f6SBlue Swirl srr0 = SPR_40x_SRR2; 1588c79c73f6SBlue Swirl srr1 = SPR_40x_SRR3; 1589c79c73f6SBlue Swirl break; 1590c79c73f6SBlue Swirl case POWERPC_EXCP_BOOKE: 1591a1bb7384SScott Wood /* FIXME: choose one or the other based on CPU type */ 1592c79c73f6SBlue Swirl srr0 = SPR_BOOKE_MCSRR0; 1593c79c73f6SBlue Swirl srr1 = SPR_BOOKE_MCSRR1; 159419e70626SFabiano Rosas 159519e70626SFabiano Rosas env->spr[SPR_BOOKE_CSRR0] = env->nip; 159619e70626SFabiano Rosas env->spr[SPR_BOOKE_CSRR1] = msr; 1597c79c73f6SBlue Swirl break; 1598c79c73f6SBlue Swirl default: 1599c79c73f6SBlue Swirl break; 1600c79c73f6SBlue Swirl } 1601bd6fefe7SBenjamin Herrenschmidt break; 1602c79c73f6SBlue Swirl case POWERPC_EXCP_DSI: /* Data storage exception */ 16032eb1ef73SCédric Le Goater trace_ppc_excp_dsi(env->spr[SPR_DSISR], env->spr[SPR_DAR]); 1604bd6fefe7SBenjamin Herrenschmidt break; 1605c79c73f6SBlue Swirl case POWERPC_EXCP_ISI: /* Instruction storage exception */ 16062eb1ef73SCédric Le Goater trace_ppc_excp_isi(msr, env->nip); 1607c79c73f6SBlue Swirl msr |= env->error_code; 1608bd6fefe7SBenjamin Herrenschmidt break; 1609c79c73f6SBlue Swirl case POWERPC_EXCP_EXTERNAL: /* External input */ 1610bbc443cfSFabiano Rosas { 1611bbc443cfSFabiano Rosas bool lpes0; 1612bbc443cfSFabiano Rosas 1613fdfba1a2SEdgar E. Iglesias cs = CPU(cpu); 1614fdfba1a2SEdgar E. Iglesias 1615bbc443cfSFabiano Rosas /* 1616bbc443cfSFabiano Rosas * Exception targeting modifiers 1617bbc443cfSFabiano Rosas * 1618bbc443cfSFabiano Rosas * LPES0 is supported on POWER7/8/9 1619bbc443cfSFabiano Rosas * LPES1 is not supported (old iSeries mode) 1620bbc443cfSFabiano Rosas * 1621bbc443cfSFabiano Rosas * On anything else, we behave as if LPES0 is 1 1622bbc443cfSFabiano Rosas * (externals don't alter MSR:HV) 1623bbc443cfSFabiano Rosas */ 1624bbc443cfSFabiano Rosas #if defined(TARGET_PPC64) 1625bbc443cfSFabiano Rosas if (excp_model == POWERPC_EXCP_POWER7 || 1626bbc443cfSFabiano Rosas excp_model == POWERPC_EXCP_POWER8 || 1627bbc443cfSFabiano Rosas excp_model == POWERPC_EXCP_POWER9 || 1628bbc443cfSFabiano Rosas excp_model == POWERPC_EXCP_POWER10) { 1629bbc443cfSFabiano Rosas lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0); 1630bbc443cfSFabiano Rosas } else 1631bbc443cfSFabiano Rosas #endif /* defined(TARGET_PPC64) */ 1632bbc443cfSFabiano Rosas { 1633bbc443cfSFabiano Rosas lpes0 = true; 1634bbc443cfSFabiano Rosas } 1635bbc443cfSFabiano Rosas 16366d49d6d4SBenjamin Herrenschmidt if (!lpes0) { 1637c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 16386d49d6d4SBenjamin Herrenschmidt new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 16396d49d6d4SBenjamin Herrenschmidt srr0 = SPR_HSRR0; 16406d49d6d4SBenjamin Herrenschmidt srr1 = SPR_HSRR1; 1641c79c73f6SBlue Swirl } 164268c2dd70SAlexander Graf if (env->mpic_proxy) { 164368c2dd70SAlexander Graf /* IACK the IRQ on delivery */ 1644fdfba1a2SEdgar E. Iglesias env->spr[SPR_BOOKE_EPR] = ldl_phys(cs->as, env->mpic_iack); 164568c2dd70SAlexander Graf } 1646bd6fefe7SBenjamin Herrenschmidt break; 1647bbc443cfSFabiano Rosas } 1648c79c73f6SBlue Swirl case POWERPC_EXCP_ALIGN: /* Alignment exception */ 164929c4a336SFabiano Rosas /* Get rS/rD and rA from faulting opcode */ 165047733729SDavid Gibson /* 165129c4a336SFabiano Rosas * Note: the opcode fields will not be set properly for a 165229c4a336SFabiano Rosas * direct store load/store, but nobody cares as nobody 165329c4a336SFabiano Rosas * actually uses direct store segments. 16543433b732SBenjamin Herrenschmidt */ 165529c4a336SFabiano Rosas env->spr[SPR_DSISR] |= (env->error_code & 0x03FF0000) >> 16; 1656bd6fefe7SBenjamin Herrenschmidt break; 1657c79c73f6SBlue Swirl case POWERPC_EXCP_PROGRAM: /* Program exception */ 1658c79c73f6SBlue Swirl switch (env->error_code & ~0xF) { 1659c79c73f6SBlue Swirl case POWERPC_EXCP_FP: 1660c79c73f6SBlue Swirl if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) { 16612eb1ef73SCédric Le Goater trace_ppc_excp_fp_ignore(); 166227103424SAndreas Färber cs->exception_index = POWERPC_EXCP_NONE; 1663c79c73f6SBlue Swirl env->error_code = 0; 1664c79c73f6SBlue Swirl return; 1665c79c73f6SBlue Swirl } 16661b7d17caSBenjamin Herrenschmidt 166747733729SDavid Gibson /* 166847733729SDavid Gibson * FP exceptions always have NIP pointing to the faulting 16691b7d17caSBenjamin Herrenschmidt * instruction, so always use store_next and claim we are 16701b7d17caSBenjamin Herrenschmidt * precise in the MSR. 16711b7d17caSBenjamin Herrenschmidt */ 1672c79c73f6SBlue Swirl msr |= 0x00100000; 16730ee604abSAaron Larson env->spr[SPR_BOOKE_ESR] = ESR_FP; 1674bd6fefe7SBenjamin Herrenschmidt break; 1675c79c73f6SBlue Swirl case POWERPC_EXCP_INVAL: 16762eb1ef73SCédric Le Goater trace_ppc_excp_inval(env->nip); 1677c79c73f6SBlue Swirl msr |= 0x00080000; 1678c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_PIL; 1679c79c73f6SBlue Swirl break; 1680c79c73f6SBlue Swirl case POWERPC_EXCP_PRIV: 1681c79c73f6SBlue Swirl msr |= 0x00040000; 1682c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_PPR; 1683c79c73f6SBlue Swirl break; 1684c79c73f6SBlue Swirl case POWERPC_EXCP_TRAP: 1685c79c73f6SBlue Swirl msr |= 0x00020000; 1686c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_PTR; 1687c79c73f6SBlue Swirl break; 1688c79c73f6SBlue Swirl default: 1689c79c73f6SBlue Swirl /* Should never occur */ 1690a47dddd7SAndreas Färber cpu_abort(cs, "Invalid program exception %d. Aborting\n", 1691c79c73f6SBlue Swirl env->error_code); 1692c79c73f6SBlue Swirl break; 1693c79c73f6SBlue Swirl } 1694bd6fefe7SBenjamin Herrenschmidt break; 1695c79c73f6SBlue Swirl case POWERPC_EXCP_SYSCALL: /* System call exception */ 1696c79c73f6SBlue Swirl lev = env->error_code; 16976d49d6d4SBenjamin Herrenschmidt 16986dc6b557SNicholas Piggin if ((lev == 1) && cpu->vhyp) { 16996dc6b557SNicholas Piggin dump_hcall(env); 17006dc6b557SNicholas Piggin } else { 17016dc6b557SNicholas Piggin dump_syscall(env); 17026dc6b557SNicholas Piggin } 17036dc6b557SNicholas Piggin 170447733729SDavid Gibson /* 170547733729SDavid Gibson * We need to correct the NIP which in this case is supposed 1706bd6fefe7SBenjamin Herrenschmidt * to point to the next instruction 1707bd6fefe7SBenjamin Herrenschmidt */ 1708bd6fefe7SBenjamin Herrenschmidt env->nip += 4; 1709bd6fefe7SBenjamin Herrenschmidt 17106d49d6d4SBenjamin Herrenschmidt /* "PAPR mode" built-in hypercall emulation */ 17111d1be34dSDavid Gibson if ((lev == 1) && cpu->vhyp) { 17121d1be34dSDavid Gibson PPCVirtualHypervisorClass *vhc = 17131d1be34dSDavid Gibson PPC_VIRTUAL_HYPERVISOR_GET_CLASS(cpu->vhyp); 17141d1be34dSDavid Gibson vhc->hypercall(cpu->vhyp, cpu); 1715c79c73f6SBlue Swirl return; 1716c79c73f6SBlue Swirl } 17176d49d6d4SBenjamin Herrenschmidt if (lev == 1) { 1718c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 1719c79c73f6SBlue Swirl } 1720bd6fefe7SBenjamin Herrenschmidt break; 17213c89b8d6SNicholas Piggin case POWERPC_EXCP_SYSCALL_VECTORED: /* scv exception */ 17223c89b8d6SNicholas Piggin lev = env->error_code; 17230c87018cSFabiano Rosas dump_syscall(env); 17243c89b8d6SNicholas Piggin env->nip += 4; 17253c89b8d6SNicholas Piggin new_msr |= env->msr & ((target_ulong)1 << MSR_EE); 17263c89b8d6SNicholas Piggin new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 17275ac11b12SFabiano Rosas 17285ac11b12SFabiano Rosas vector += lev * 0x20; 17295ac11b12SFabiano Rosas 17305ac11b12SFabiano Rosas env->lr = env->nip; 17315ac11b12SFabiano Rosas env->ctr = msr; 17323c89b8d6SNicholas Piggin break; 1733bd6fefe7SBenjamin Herrenschmidt case POWERPC_EXCP_FPU: /* Floating-point unavailable exception */ 1734c79c73f6SBlue Swirl case POWERPC_EXCP_APU: /* Auxiliary processor unavailable */ 1735c79c73f6SBlue Swirl case POWERPC_EXCP_DECR: /* Decrementer exception */ 1736bd6fefe7SBenjamin Herrenschmidt break; 1737c79c73f6SBlue Swirl case POWERPC_EXCP_FIT: /* Fixed-interval timer interrupt */ 1738c79c73f6SBlue Swirl /* FIT on 4xx */ 17392eb1ef73SCédric Le Goater trace_ppc_excp_print("FIT"); 1740bd6fefe7SBenjamin Herrenschmidt break; 1741c79c73f6SBlue Swirl case POWERPC_EXCP_WDT: /* Watchdog timer interrupt */ 17422eb1ef73SCédric Le Goater trace_ppc_excp_print("WDT"); 1743c79c73f6SBlue Swirl switch (excp_model) { 1744c79c73f6SBlue Swirl case POWERPC_EXCP_BOOKE: 1745c79c73f6SBlue Swirl srr0 = SPR_BOOKE_CSRR0; 1746c79c73f6SBlue Swirl srr1 = SPR_BOOKE_CSRR1; 1747c79c73f6SBlue Swirl break; 1748c79c73f6SBlue Swirl default: 1749c79c73f6SBlue Swirl break; 1750c79c73f6SBlue Swirl } 1751bd6fefe7SBenjamin Herrenschmidt break; 1752c79c73f6SBlue Swirl case POWERPC_EXCP_DTLB: /* Data TLB error */ 1753c79c73f6SBlue Swirl case POWERPC_EXCP_ITLB: /* Instruction TLB error */ 1754bd6fefe7SBenjamin Herrenschmidt break; 1755c79c73f6SBlue Swirl case POWERPC_EXCP_DEBUG: /* Debug interrupt */ 17560e3bf489SRoman Kapl if (env->flags & POWERPC_FLAG_DE) { 1757a1bb7384SScott Wood /* FIXME: choose one or the other based on CPU type */ 1758c79c73f6SBlue Swirl srr0 = SPR_BOOKE_DSRR0; 1759c79c73f6SBlue Swirl srr1 = SPR_BOOKE_DSRR1; 176019e70626SFabiano Rosas 176119e70626SFabiano Rosas env->spr[SPR_BOOKE_CSRR0] = env->nip; 176219e70626SFabiano Rosas env->spr[SPR_BOOKE_CSRR1] = msr; 176319e70626SFabiano Rosas 17640e3bf489SRoman Kapl /* DBSR already modified by caller */ 17650e3bf489SRoman Kapl } else { 17660e3bf489SRoman Kapl cpu_abort(cs, "Debug exception triggered on unsupported model\n"); 1767c79c73f6SBlue Swirl } 1768bd6fefe7SBenjamin Herrenschmidt break; 17697fc1dc83SFabiano Rosas case POWERPC_EXCP_SPEU: /* SPE/embedded floating-point unavailable/VPU */ 1770c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_SPV; 1771bd6fefe7SBenjamin Herrenschmidt break; 1772c79c73f6SBlue Swirl case POWERPC_EXCP_DOORI: /* Embedded doorbell interrupt */ 1773bd6fefe7SBenjamin Herrenschmidt break; 1774c79c73f6SBlue Swirl case POWERPC_EXCP_DOORCI: /* Embedded doorbell critical interrupt */ 1775c79c73f6SBlue Swirl srr0 = SPR_BOOKE_CSRR0; 1776c79c73f6SBlue Swirl srr1 = SPR_BOOKE_CSRR1; 1777bd6fefe7SBenjamin Herrenschmidt break; 1778c79c73f6SBlue Swirl case POWERPC_EXCP_RESET: /* System reset exception */ 1779f85bcec3SNicholas Piggin /* A power-saving exception sets ME, otherwise it is unchanged */ 1780c79c73f6SBlue Swirl if (msr_pow) { 1781c79c73f6SBlue Swirl /* indicate that we resumed from power save mode */ 1782c79c73f6SBlue Swirl msr |= 0x10000; 1783f85bcec3SNicholas Piggin new_msr |= ((target_ulong)1 << MSR_ME); 1784c79c73f6SBlue Swirl } 178510c21b5cSNicholas Piggin if (env->msr_mask & MSR_HVB) { 178647733729SDavid Gibson /* 178747733729SDavid Gibson * ISA specifies HV, but can be delivered to guest with HV 178847733729SDavid Gibson * clear (e.g., see FWNMI in PAPR, NMI injection in QEMU). 178910c21b5cSNicholas Piggin */ 1790c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 179110c21b5cSNicholas Piggin } else { 179210c21b5cSNicholas Piggin if (msr_pow) { 179310c21b5cSNicholas Piggin cpu_abort(cs, "Trying to deliver power-saving system reset " 179410c21b5cSNicholas Piggin "exception %d with no HV support\n", excp); 179510c21b5cSNicholas Piggin } 179610c21b5cSNicholas Piggin } 1797bd6fefe7SBenjamin Herrenschmidt break; 1798c79c73f6SBlue Swirl case POWERPC_EXCP_DSEG: /* Data segment exception */ 1799c79c73f6SBlue Swirl case POWERPC_EXCP_ISEG: /* Instruction segment exception */ 1800c79c73f6SBlue Swirl case POWERPC_EXCP_TRACE: /* Trace exception */ 1801bd6fefe7SBenjamin Herrenschmidt break; 1802d04ea940SCédric Le Goater case POWERPC_EXCP_HISI: /* Hypervisor instruction storage exception */ 1803d04ea940SCédric Le Goater msr |= env->error_code; 1804295397f5SChen Qun /* fall through */ 1805bd6fefe7SBenjamin Herrenschmidt case POWERPC_EXCP_HDECR: /* Hypervisor decrementer exception */ 1806c79c73f6SBlue Swirl case POWERPC_EXCP_HDSI: /* Hypervisor data storage exception */ 1807c79c73f6SBlue Swirl case POWERPC_EXCP_HDSEG: /* Hypervisor data segment exception */ 1808c79c73f6SBlue Swirl case POWERPC_EXCP_HISEG: /* Hypervisor instruction segment exception */ 18097af1e7b0SCédric Le Goater case POWERPC_EXCP_SDOOR_HV: /* Hypervisor Doorbell interrupt */ 1810bd6fefe7SBenjamin Herrenschmidt case POWERPC_EXCP_HV_EMU: 1811d8ce5fd6SBenjamin Herrenschmidt case POWERPC_EXCP_HVIRT: /* Hypervisor virtualization */ 1812c79c73f6SBlue Swirl srr0 = SPR_HSRR0; 1813c79c73f6SBlue Swirl srr1 = SPR_HSRR1; 1814c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 1815c79c73f6SBlue Swirl new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 1816bd6fefe7SBenjamin Herrenschmidt break; 1817c79c73f6SBlue Swirl case POWERPC_EXCP_VPU: /* Vector unavailable exception */ 18181f29871cSTom Musta case POWERPC_EXCP_VSXU: /* VSX unavailable exception */ 18197019cb3dSAlexey Kardashevskiy case POWERPC_EXCP_FU: /* Facility unavailable exception */ 18205310799aSBalbir Singh #ifdef TARGET_PPC64 18215310799aSBalbir Singh env->spr[SPR_FSCR] |= ((target_ulong)env->error_code << 56); 18225310799aSBalbir Singh #endif 1823bd6fefe7SBenjamin Herrenschmidt break; 1824493028d8SCédric Le Goater case POWERPC_EXCP_HV_FU: /* Hypervisor Facility Unavailable Exception */ 1825493028d8SCédric Le Goater #ifdef TARGET_PPC64 1826493028d8SCédric Le Goater env->spr[SPR_HFSCR] |= ((target_ulong)env->error_code << FSCR_IC_POS); 1827493028d8SCédric Le Goater srr0 = SPR_HSRR0; 1828493028d8SCédric Le Goater srr1 = SPR_HSRR1; 1829493028d8SCédric Le Goater new_msr |= (target_ulong)MSR_HVB; 1830493028d8SCédric Le Goater new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 1831493028d8SCédric Le Goater #endif 1832493028d8SCédric Le Goater break; 1833c79c73f6SBlue Swirl case POWERPC_EXCP_PIT: /* Programmable interval timer interrupt */ 18342eb1ef73SCédric Le Goater trace_ppc_excp_print("PIT"); 1835bd6fefe7SBenjamin Herrenschmidt break; 1836c79c73f6SBlue Swirl case POWERPC_EXCP_IFTLB: /* Instruction fetch TLB error */ 1837c79c73f6SBlue Swirl case POWERPC_EXCP_DLTLB: /* Data load TLB miss */ 1838c79c73f6SBlue Swirl case POWERPC_EXCP_DSTLB: /* Data store TLB miss */ 1839c79c73f6SBlue Swirl switch (excp_model) { 18409323650fSFabiano Rosas case POWERPC_EXCP_6xx: 1841c79c73f6SBlue Swirl /* Swap temporary saved registers with GPRs */ 1842c79c73f6SBlue Swirl if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) { 1843c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_TGPR; 1844c79c73f6SBlue Swirl hreg_swap_gpr_tgpr(env); 1845c79c73f6SBlue Swirl } 184651b385dbSFabiano Rosas /* fall through */ 1847*fd7dc4bbSFabiano Rosas case POWERPC_EXCP_7xx: 1848e4e27df7SFabiano Rosas ppc_excp_debug_sw_tlb(env, excp); 1849c79c73f6SBlue Swirl 1850c79c73f6SBlue Swirl msr |= env->crf[0] << 28; 1851c79c73f6SBlue Swirl msr |= env->error_code; /* key, D/I, S/L bits */ 1852c79c73f6SBlue Swirl /* Set way using a LRU mechanism */ 1853c79c73f6SBlue Swirl msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17; 1854c79c73f6SBlue Swirl break; 1855c79c73f6SBlue Swirl default: 185651b385dbSFabiano Rosas cpu_abort(cs, "Invalid TLB miss exception\n"); 1857c79c73f6SBlue Swirl break; 1858c79c73f6SBlue Swirl } 1859bd6fefe7SBenjamin Herrenschmidt break; 18604dff75feSFabiano Rosas case POWERPC_EXCP_EFPDI: /* Embedded floating-point data interrupt */ 18614dff75feSFabiano Rosas case POWERPC_EXCP_EFPRI: /* Embedded floating-point round interrupt */ 18624dff75feSFabiano Rosas case POWERPC_EXCP_EPERFM: /* Embedded performance monitor interrupt */ 1863c79c73f6SBlue Swirl case POWERPC_EXCP_FPA: /* Floating-point assist exception */ 1864c79c73f6SBlue Swirl case POWERPC_EXCP_DABR: /* Data address breakpoint */ 1865c79c73f6SBlue Swirl case POWERPC_EXCP_IABR: /* Instruction address breakpoint */ 1866c79c73f6SBlue Swirl case POWERPC_EXCP_SMI: /* System management interrupt */ 1867c79c73f6SBlue Swirl case POWERPC_EXCP_THERM: /* Thermal interrupt */ 1868c79c73f6SBlue Swirl case POWERPC_EXCP_PERFM: /* Embedded performance monitor interrupt */ 1869c79c73f6SBlue Swirl case POWERPC_EXCP_VPUA: /* Vector assist exception */ 1870c79c73f6SBlue Swirl case POWERPC_EXCP_SOFTP: /* Soft patch exception */ 1871c79c73f6SBlue Swirl case POWERPC_EXCP_MAINT: /* Maintenance exception */ 1872c79c73f6SBlue Swirl case POWERPC_EXCP_MEXTBR: /* Maskable external breakpoint */ 1873c79c73f6SBlue Swirl case POWERPC_EXCP_NMEXTBR: /* Non maskable external breakpoint */ 18744dff75feSFabiano Rosas cpu_abort(cs, "%s exception not implemented\n", 18754dff75feSFabiano Rosas powerpc_excp_name(excp)); 1876bd6fefe7SBenjamin Herrenschmidt break; 1877c79c73f6SBlue Swirl default: 1878c79c73f6SBlue Swirl excp_invalid: 1879a47dddd7SAndreas Färber cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 1880c79c73f6SBlue Swirl break; 1881c79c73f6SBlue Swirl } 1882bd6fefe7SBenjamin Herrenschmidt 18836d49d6d4SBenjamin Herrenschmidt /* Sanity check */ 188410c21b5cSNicholas Piggin if (!(env->msr_mask & MSR_HVB)) { 188510c21b5cSNicholas Piggin if (new_msr & MSR_HVB) { 188610c21b5cSNicholas Piggin cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with " 18876d49d6d4SBenjamin Herrenschmidt "no HV support\n", excp); 18886d49d6d4SBenjamin Herrenschmidt } 188910c21b5cSNicholas Piggin if (srr0 == SPR_HSRR0) { 189010c21b5cSNicholas Piggin cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with " 189110c21b5cSNicholas Piggin "no HV support\n", excp); 189210c21b5cSNicholas Piggin } 189310c21b5cSNicholas Piggin } 18946d49d6d4SBenjamin Herrenschmidt 189547733729SDavid Gibson /* 189647733729SDavid Gibson * Sort out endianness of interrupt, this differs depending on the 18976d49d6d4SBenjamin Herrenschmidt * CPU, the HV mode, etc... 18986d49d6d4SBenjamin Herrenschmidt */ 189919bd7f57SFabiano Rosas if (ppc_interrupts_little_endian(cpu, !!(new_msr & MSR_HVB))) { 19006d49d6d4SBenjamin Herrenschmidt new_msr |= (target_ulong)1 << MSR_LE; 19016d49d6d4SBenjamin Herrenschmidt } 1902c79c73f6SBlue Swirl 1903c79c73f6SBlue Swirl #if defined(TARGET_PPC64) 1904c79c73f6SBlue Swirl if (excp_model == POWERPC_EXCP_BOOKE) { 1905e42a61f1SAlexander Graf if (env->spr[SPR_BOOKE_EPCR] & EPCR_ICM) { 1906e42a61f1SAlexander Graf /* Cat.64-bit: EPCR.ICM is copied to MSR.CM */ 1907c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_CM; 1908e42a61f1SAlexander Graf } else { 1909e42a61f1SAlexander Graf vector = (uint32_t)vector; 1910c79c73f6SBlue Swirl } 1911c79c73f6SBlue Swirl } else { 1912d57d72a8SGreg Kurz if (!msr_isf && !mmu_is_64bit(env->mmu_model)) { 1913c79c73f6SBlue Swirl vector = (uint32_t)vector; 1914c79c73f6SBlue Swirl } else { 1915c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_SF; 1916c79c73f6SBlue Swirl } 1917c79c73f6SBlue Swirl } 1918c79c73f6SBlue Swirl #endif 1919cd0c6f47SBenjamin Herrenschmidt 19203c89b8d6SNicholas Piggin if (excp != POWERPC_EXCP_SYSCALL_VECTORED) { 19213c89b8d6SNicholas Piggin /* Save PC */ 19223c89b8d6SNicholas Piggin env->spr[srr0] = env->nip; 19233c89b8d6SNicholas Piggin 19243c89b8d6SNicholas Piggin /* Save MSR */ 19253c89b8d6SNicholas Piggin env->spr[srr1] = msr; 19263c89b8d6SNicholas Piggin } 19273c89b8d6SNicholas Piggin 19288b7e6b07SNicholas Piggin /* This can update new_msr and vector if AIL applies */ 19298b7e6b07SNicholas Piggin ppc_excp_apply_ail(cpu, excp_model, excp, msr, &new_msr, &vector); 19308b7e6b07SNicholas Piggin 1931ad77c6caSNicholas Piggin powerpc_set_excp_state(cpu, vector, new_msr); 1932c79c73f6SBlue Swirl } 1933c79c73f6SBlue Swirl 1934dc88dd0aSFabiano Rosas static void powerpc_excp(PowerPCCPU *cpu, int excp) 1935dc88dd0aSFabiano Rosas { 1936dc88dd0aSFabiano Rosas CPUPPCState *env = &cpu->env; 1937dc88dd0aSFabiano Rosas 1938dc88dd0aSFabiano Rosas switch (env->excp_model) { 1939e808c2edSFabiano Rosas case POWERPC_EXCP_40x: 1940e808c2edSFabiano Rosas powerpc_excp_40x(cpu, excp); 1941e808c2edSFabiano Rosas break; 194258d178fbSFabiano Rosas case POWERPC_EXCP_6xx: 194358d178fbSFabiano Rosas powerpc_excp_6xx(cpu, excp); 194458d178fbSFabiano Rosas break; 194552926b0dSFabiano Rosas case POWERPC_EXCP_74xx: 194652926b0dSFabiano Rosas powerpc_excp_74xx(cpu, excp); 194752926b0dSFabiano Rosas break; 1948180952ceSFabiano Rosas case POWERPC_EXCP_BOOKE: 1949180952ceSFabiano Rosas powerpc_excp_booke(cpu, excp); 1950180952ceSFabiano Rosas break; 19519f338e4dSFabiano Rosas case POWERPC_EXCP_970: 19529f338e4dSFabiano Rosas case POWERPC_EXCP_POWER7: 19539f338e4dSFabiano Rosas case POWERPC_EXCP_POWER8: 19549f338e4dSFabiano Rosas case POWERPC_EXCP_POWER9: 19559f338e4dSFabiano Rosas case POWERPC_EXCP_POWER10: 19569f338e4dSFabiano Rosas powerpc_excp_books(cpu, excp); 19579f338e4dSFabiano Rosas break; 1958dc88dd0aSFabiano Rosas default: 1959dc88dd0aSFabiano Rosas powerpc_excp_legacy(cpu, excp); 1960dc88dd0aSFabiano Rosas } 1961dc88dd0aSFabiano Rosas } 1962dc88dd0aSFabiano Rosas 196397a8ea5aSAndreas Färber void ppc_cpu_do_interrupt(CPUState *cs) 1964c79c73f6SBlue Swirl { 196597a8ea5aSAndreas Färber PowerPCCPU *cpu = POWERPC_CPU(cs); 19665c26a5b3SAndreas Färber 196793130c84SFabiano Rosas powerpc_excp(cpu, cs->exception_index); 1968c79c73f6SBlue Swirl } 1969c79c73f6SBlue Swirl 1970458dd766SRichard Henderson static void ppc_hw_interrupt(CPUPPCState *env) 1971c79c73f6SBlue Swirl { 1972db70b311SRichard Henderson PowerPCCPU *cpu = env_archcpu(env); 19733621e2c9SBenjamin Herrenschmidt bool async_deliver; 1974259186a7SAndreas Färber 1975c79c73f6SBlue Swirl /* External reset */ 1976c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) { 1977c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET); 197893130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_RESET); 1979c79c73f6SBlue Swirl return; 1980c79c73f6SBlue Swirl } 1981c79c73f6SBlue Swirl /* Machine check exception */ 1982c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) { 1983c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK); 198493130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_MCHECK); 1985c79c73f6SBlue Swirl return; 1986c79c73f6SBlue Swirl } 1987c79c73f6SBlue Swirl #if 0 /* TODO */ 1988c79c73f6SBlue Swirl /* External debug exception */ 1989c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) { 1990c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG); 199193130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_DEBUG); 1992c79c73f6SBlue Swirl return; 1993c79c73f6SBlue Swirl } 1994c79c73f6SBlue Swirl #endif 19953621e2c9SBenjamin Herrenschmidt 19963621e2c9SBenjamin Herrenschmidt /* 19973621e2c9SBenjamin Herrenschmidt * For interrupts that gate on MSR:EE, we need to do something a 19983621e2c9SBenjamin Herrenschmidt * bit more subtle, as we need to let them through even when EE is 19993621e2c9SBenjamin Herrenschmidt * clear when coming out of some power management states (in order 20003621e2c9SBenjamin Herrenschmidt * for them to become a 0x100). 20013621e2c9SBenjamin Herrenschmidt */ 20021e7fd61dSBenjamin Herrenschmidt async_deliver = (msr_ee != 0) || env->resume_as_sreset; 20033621e2c9SBenjamin Herrenschmidt 2004c79c73f6SBlue Swirl /* Hypervisor decrementer exception */ 2005c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) { 20064b236b62SBenjamin Herrenschmidt /* LPCR will be clear when not supported so this will work */ 20074b236b62SBenjamin Herrenschmidt bool hdice = !!(env->spr[SPR_LPCR] & LPCR_HDICE); 20083621e2c9SBenjamin Herrenschmidt if ((async_deliver || msr_hv == 0) && hdice) { 20094b236b62SBenjamin Herrenschmidt /* HDEC clears on delivery */ 20104b236b62SBenjamin Herrenschmidt env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR); 201193130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_HDECR); 2012c79c73f6SBlue Swirl return; 2013c79c73f6SBlue Swirl } 2014c79c73f6SBlue Swirl } 2015d8ce5fd6SBenjamin Herrenschmidt 2016d8ce5fd6SBenjamin Herrenschmidt /* Hypervisor virtualization interrupt */ 2017d8ce5fd6SBenjamin Herrenschmidt if (env->pending_interrupts & (1 << PPC_INTERRUPT_HVIRT)) { 2018d8ce5fd6SBenjamin Herrenschmidt /* LPCR will be clear when not supported so this will work */ 2019d8ce5fd6SBenjamin Herrenschmidt bool hvice = !!(env->spr[SPR_LPCR] & LPCR_HVICE); 2020d8ce5fd6SBenjamin Herrenschmidt if ((async_deliver || msr_hv == 0) && hvice) { 202193130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_HVIRT); 2022d8ce5fd6SBenjamin Herrenschmidt return; 2023d8ce5fd6SBenjamin Herrenschmidt } 2024d8ce5fd6SBenjamin Herrenschmidt } 2025d8ce5fd6SBenjamin Herrenschmidt 2026d8ce5fd6SBenjamin Herrenschmidt /* External interrupt can ignore MSR:EE under some circumstances */ 2027d1dbe37cSBenjamin Herrenschmidt if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) { 2028d1dbe37cSBenjamin Herrenschmidt bool lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0); 20296eebe6dcSBenjamin Herrenschmidt bool heic = !!(env->spr[SPR_LPCR] & LPCR_HEIC); 20306eebe6dcSBenjamin Herrenschmidt /* HEIC blocks delivery to the hypervisor */ 20316eebe6dcSBenjamin Herrenschmidt if ((async_deliver && !(heic && msr_hv && !msr_pr)) || 20326eebe6dcSBenjamin Herrenschmidt (env->has_hv_mode && msr_hv == 0 && !lpes0)) { 203393130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_EXTERNAL); 2034d1dbe37cSBenjamin Herrenschmidt return; 2035d1dbe37cSBenjamin Herrenschmidt } 2036d1dbe37cSBenjamin Herrenschmidt } 2037c79c73f6SBlue Swirl if (msr_ce != 0) { 2038c79c73f6SBlue Swirl /* External critical interrupt */ 2039c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) { 204093130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_CRITICAL); 2041c79c73f6SBlue Swirl return; 2042c79c73f6SBlue Swirl } 2043c79c73f6SBlue Swirl } 20443621e2c9SBenjamin Herrenschmidt if (async_deliver != 0) { 2045c79c73f6SBlue Swirl /* Watchdog timer on embedded PowerPC */ 2046c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) { 2047c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT); 204893130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_WDT); 2049c79c73f6SBlue Swirl return; 2050c79c73f6SBlue Swirl } 2051c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) { 2052c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL); 205393130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_DOORCI); 2054c79c73f6SBlue Swirl return; 2055c79c73f6SBlue Swirl } 2056c79c73f6SBlue Swirl /* Fixed interval timer on embedded PowerPC */ 2057c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) { 2058c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT); 205993130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_FIT); 2060c79c73f6SBlue Swirl return; 2061c79c73f6SBlue Swirl } 2062c79c73f6SBlue Swirl /* Programmable interval timer on embedded PowerPC */ 2063c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) { 2064c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT); 206593130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_PIT); 2066c79c73f6SBlue Swirl return; 2067c79c73f6SBlue Swirl } 2068c79c73f6SBlue Swirl /* Decrementer exception */ 2069c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) { 2070e81a982aSAlexander Graf if (ppc_decr_clear_on_delivery(env)) { 2071c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR); 2072e81a982aSAlexander Graf } 207393130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_DECR); 2074c79c73f6SBlue Swirl return; 2075c79c73f6SBlue Swirl } 2076c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) { 2077c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL); 20785ba7ba1dSCédric Le Goater if (is_book3s_arch2x(env)) { 207993130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_SDOOR); 20805ba7ba1dSCédric Le Goater } else { 208193130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_DOORI); 20825ba7ba1dSCédric Le Goater } 2083c79c73f6SBlue Swirl return; 2084c79c73f6SBlue Swirl } 20857af1e7b0SCédric Le Goater if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDOORBELL)) { 20867af1e7b0SCédric Le Goater env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL); 208793130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_SDOOR_HV); 20887af1e7b0SCédric Le Goater return; 20897af1e7b0SCédric Le Goater } 2090c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) { 2091c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM); 209293130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_PERFM); 2093c79c73f6SBlue Swirl return; 2094c79c73f6SBlue Swirl } 2095c79c73f6SBlue Swirl /* Thermal interrupt */ 2096c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) { 2097c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM); 209893130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_THERM); 2099c79c73f6SBlue Swirl return; 2100c79c73f6SBlue Swirl } 2101c79c73f6SBlue Swirl } 2102f8154fd2SBenjamin Herrenschmidt 2103f8154fd2SBenjamin Herrenschmidt if (env->resume_as_sreset) { 2104f8154fd2SBenjamin Herrenschmidt /* 2105f8154fd2SBenjamin Herrenschmidt * This is a bug ! It means that has_work took us out of halt without 2106f8154fd2SBenjamin Herrenschmidt * anything to deliver while in a PM state that requires getting 2107f8154fd2SBenjamin Herrenschmidt * out via a 0x100 2108f8154fd2SBenjamin Herrenschmidt * 2109f8154fd2SBenjamin Herrenschmidt * This means we will incorrectly execute past the power management 2110f8154fd2SBenjamin Herrenschmidt * instruction instead of triggering a reset. 2111f8154fd2SBenjamin Herrenschmidt * 2112136fbf65Szhaolichang * It generally means a discrepancy between the wakeup conditions in the 2113f8154fd2SBenjamin Herrenschmidt * processor has_work implementation and the logic in this function. 2114f8154fd2SBenjamin Herrenschmidt */ 2115db70b311SRichard Henderson cpu_abort(env_cpu(env), 2116f8154fd2SBenjamin Herrenschmidt "Wakeup from PM state but interrupt Undelivered"); 2117f8154fd2SBenjamin Herrenschmidt } 2118c79c73f6SBlue Swirl } 211934316482SAlexey Kardashevskiy 2120b5b7f391SNicholas Piggin void ppc_cpu_do_system_reset(CPUState *cs) 212134316482SAlexey Kardashevskiy { 212234316482SAlexey Kardashevskiy PowerPCCPU *cpu = POWERPC_CPU(cs); 212334316482SAlexey Kardashevskiy 212493130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_RESET); 212534316482SAlexey Kardashevskiy } 2126ad77c6caSNicholas Piggin 2127ad77c6caSNicholas Piggin void ppc_cpu_do_fwnmi_machine_check(CPUState *cs, target_ulong vector) 2128ad77c6caSNicholas Piggin { 2129ad77c6caSNicholas Piggin PowerPCCPU *cpu = POWERPC_CPU(cs); 2130ad77c6caSNicholas Piggin CPUPPCState *env = &cpu->env; 2131ad77c6caSNicholas Piggin target_ulong msr = 0; 2132ad77c6caSNicholas Piggin 2133ad77c6caSNicholas Piggin /* 2134ad77c6caSNicholas Piggin * Set MSR and NIP for the handler, SRR0/1, DAR and DSISR have already 2135ad77c6caSNicholas Piggin * been set by KVM. 2136ad77c6caSNicholas Piggin */ 2137ad77c6caSNicholas Piggin msr = (1ULL << MSR_ME); 2138ad77c6caSNicholas Piggin msr |= env->msr & (1ULL << MSR_SF); 2139516fc103SFabiano Rosas if (ppc_interrupts_little_endian(cpu, false)) { 2140ad77c6caSNicholas Piggin msr |= (1ULL << MSR_LE); 2141ad77c6caSNicholas Piggin } 2142ad77c6caSNicholas Piggin 2143ad77c6caSNicholas Piggin powerpc_set_excp_state(cpu, vector, msr); 2144ad77c6caSNicholas Piggin } 2145c79c73f6SBlue Swirl 2146458dd766SRichard Henderson bool ppc_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 2147458dd766SRichard Henderson { 2148458dd766SRichard Henderson PowerPCCPU *cpu = POWERPC_CPU(cs); 2149458dd766SRichard Henderson CPUPPCState *env = &cpu->env; 2150458dd766SRichard Henderson 2151458dd766SRichard Henderson if (interrupt_request & CPU_INTERRUPT_HARD) { 2152458dd766SRichard Henderson ppc_hw_interrupt(env); 2153458dd766SRichard Henderson if (env->pending_interrupts == 0) { 2154458dd766SRichard Henderson cs->interrupt_request &= ~CPU_INTERRUPT_HARD; 2155458dd766SRichard Henderson } 2156458dd766SRichard Henderson return true; 2157458dd766SRichard Henderson } 2158458dd766SRichard Henderson return false; 2159458dd766SRichard Henderson } 2160458dd766SRichard Henderson 2161f725245cSPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 2162f725245cSPhilippe Mathieu-Daudé 2163ad71ed68SBlue Swirl /*****************************************************************************/ 2164ad71ed68SBlue Swirl /* Exceptions processing helpers */ 2165ad71ed68SBlue Swirl 2166db789c6cSBenjamin Herrenschmidt void raise_exception_err_ra(CPUPPCState *env, uint32_t exception, 2167db789c6cSBenjamin Herrenschmidt uint32_t error_code, uintptr_t raddr) 2168ad71ed68SBlue Swirl { 2169db70b311SRichard Henderson CPUState *cs = env_cpu(env); 217027103424SAndreas Färber 217127103424SAndreas Färber cs->exception_index = exception; 2172ad71ed68SBlue Swirl env->error_code = error_code; 2173db789c6cSBenjamin Herrenschmidt cpu_loop_exit_restore(cs, raddr); 2174db789c6cSBenjamin Herrenschmidt } 2175db789c6cSBenjamin Herrenschmidt 2176db789c6cSBenjamin Herrenschmidt void raise_exception_err(CPUPPCState *env, uint32_t exception, 2177db789c6cSBenjamin Herrenschmidt uint32_t error_code) 2178db789c6cSBenjamin Herrenschmidt { 2179db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, error_code, 0); 2180db789c6cSBenjamin Herrenschmidt } 2181db789c6cSBenjamin Herrenschmidt 2182db789c6cSBenjamin Herrenschmidt void raise_exception(CPUPPCState *env, uint32_t exception) 2183db789c6cSBenjamin Herrenschmidt { 2184db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, 0, 0); 2185db789c6cSBenjamin Herrenschmidt } 2186db789c6cSBenjamin Herrenschmidt 2187db789c6cSBenjamin Herrenschmidt void raise_exception_ra(CPUPPCState *env, uint32_t exception, 2188db789c6cSBenjamin Herrenschmidt uintptr_t raddr) 2189db789c6cSBenjamin Herrenschmidt { 2190db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, 0, raddr); 2191db789c6cSBenjamin Herrenschmidt } 2192db789c6cSBenjamin Herrenschmidt 21932b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 2194db789c6cSBenjamin Herrenschmidt void helper_raise_exception_err(CPUPPCState *env, uint32_t exception, 2195db789c6cSBenjamin Herrenschmidt uint32_t error_code) 2196db789c6cSBenjamin Herrenschmidt { 2197db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, error_code, 0); 2198ad71ed68SBlue Swirl } 2199ad71ed68SBlue Swirl 2200e5f17ac6SBlue Swirl void helper_raise_exception(CPUPPCState *env, uint32_t exception) 2201ad71ed68SBlue Swirl { 2202db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, 0, 0); 2203ad71ed68SBlue Swirl } 22042b44e219SBruno Larsen (billionai) #endif 2205ad71ed68SBlue Swirl 2206ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY) 22072b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 2208e5f17ac6SBlue Swirl void helper_store_msr(CPUPPCState *env, target_ulong val) 2209ad71ed68SBlue Swirl { 2210db789c6cSBenjamin Herrenschmidt uint32_t excp = hreg_store_msr(env, val, 0); 2211259186a7SAndreas Färber 2212db789c6cSBenjamin Herrenschmidt if (excp != 0) { 2213db70b311SRichard Henderson CPUState *cs = env_cpu(env); 2214044897efSRichard Purdie cpu_interrupt_exittb(cs); 2215db789c6cSBenjamin Herrenschmidt raise_exception(env, excp); 2216ad71ed68SBlue Swirl } 2217ad71ed68SBlue Swirl } 2218ad71ed68SBlue Swirl 22197778a575SBenjamin Herrenschmidt #if defined(TARGET_PPC64) 2220f43520e5SRichard Henderson void helper_scv(CPUPPCState *env, uint32_t lev) 2221f43520e5SRichard Henderson { 2222f43520e5SRichard Henderson if (env->spr[SPR_FSCR] & (1ull << FSCR_SCV)) { 2223f43520e5SRichard Henderson raise_exception_err(env, POWERPC_EXCP_SYSCALL_VECTORED, lev); 2224f43520e5SRichard Henderson } else { 2225f43520e5SRichard Henderson raise_exception_err(env, POWERPC_EXCP_FU, FSCR_IC_SCV); 2226f43520e5SRichard Henderson } 2227f43520e5SRichard Henderson } 2228f43520e5SRichard Henderson 22297778a575SBenjamin Herrenschmidt void helper_pminsn(CPUPPCState *env, powerpc_pm_insn_t insn) 22307778a575SBenjamin Herrenschmidt { 22317778a575SBenjamin Herrenschmidt CPUState *cs; 22327778a575SBenjamin Herrenschmidt 2233db70b311SRichard Henderson cs = env_cpu(env); 22347778a575SBenjamin Herrenschmidt cs->halted = 1; 22357778a575SBenjamin Herrenschmidt 22363621e2c9SBenjamin Herrenschmidt /* Condition for waking up at 0x100 */ 22371e7fd61dSBenjamin Herrenschmidt env->resume_as_sreset = (insn != PPC_PM_STOP) || 223821c0d66aSBenjamin Herrenschmidt (env->spr[SPR_PSSCR] & PSSCR_EC); 22397778a575SBenjamin Herrenschmidt } 22407778a575SBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */ 22417778a575SBenjamin Herrenschmidt 224262e79ef9SCédric Le Goater static void do_rfi(CPUPPCState *env, target_ulong nip, target_ulong msr) 2243ad71ed68SBlue Swirl { 2244db70b311SRichard Henderson CPUState *cs = env_cpu(env); 2245259186a7SAndreas Färber 2246a2e71b28SBenjamin Herrenschmidt /* MSR:POW cannot be set by any form of rfi */ 2247a2e71b28SBenjamin Herrenschmidt msr &= ~(1ULL << MSR_POW); 2248a2e71b28SBenjamin Herrenschmidt 22495aad0457SChristophe Leroy /* MSR:TGPR cannot be set by any form of rfi */ 22505aad0457SChristophe Leroy if (env->flags & POWERPC_FLAG_TGPR) 22515aad0457SChristophe Leroy msr &= ~(1ULL << MSR_TGPR); 22525aad0457SChristophe Leroy 2253ad71ed68SBlue Swirl #if defined(TARGET_PPC64) 2254a2e71b28SBenjamin Herrenschmidt /* Switching to 32-bit ? Crop the nip */ 2255a2e71b28SBenjamin Herrenschmidt if (!msr_is_64bit(env, msr)) { 2256ad71ed68SBlue Swirl nip = (uint32_t)nip; 2257ad71ed68SBlue Swirl } 2258ad71ed68SBlue Swirl #else 2259ad71ed68SBlue Swirl nip = (uint32_t)nip; 2260ad71ed68SBlue Swirl #endif 2261ad71ed68SBlue Swirl /* XXX: beware: this is false if VLE is supported */ 2262ad71ed68SBlue Swirl env->nip = nip & ~((target_ulong)0x00000003); 2263ad71ed68SBlue Swirl hreg_store_msr(env, msr, 1); 22642eb1ef73SCédric Le Goater trace_ppc_excp_rfi(env->nip, env->msr); 226547733729SDavid Gibson /* 226647733729SDavid Gibson * No need to raise an exception here, as rfi is always the last 226747733729SDavid Gibson * insn of a TB 2268ad71ed68SBlue Swirl */ 2269044897efSRichard Purdie cpu_interrupt_exittb(cs); 2270a8b73734SNikunj A Dadhania /* Reset the reservation */ 2271a8b73734SNikunj A Dadhania env->reserve_addr = -1; 2272a8b73734SNikunj A Dadhania 2273cd0c6f47SBenjamin Herrenschmidt /* Context synchronizing: check if TCG TLB needs flush */ 2274e3cffe6fSNikunj A Dadhania check_tlb_flush(env, false); 2275ad71ed68SBlue Swirl } 2276ad71ed68SBlue Swirl 2277e5f17ac6SBlue Swirl void helper_rfi(CPUPPCState *env) 2278ad71ed68SBlue Swirl { 2279a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1] & 0xfffffffful); 2280a1bb7384SScott Wood } 2281ad71ed68SBlue Swirl 2282a2e71b28SBenjamin Herrenschmidt #define MSR_BOOK3S_MASK 2283ad71ed68SBlue Swirl #if defined(TARGET_PPC64) 2284e5f17ac6SBlue Swirl void helper_rfid(CPUPPCState *env) 2285ad71ed68SBlue Swirl { 228647733729SDavid Gibson /* 2287136fbf65Szhaolichang * The architecture defines a number of rules for which bits can 228847733729SDavid Gibson * change but in practice, we handle this in hreg_store_msr() 2289a2e71b28SBenjamin Herrenschmidt * which will be called by do_rfi(), so there is no need to filter 2290a2e71b28SBenjamin Herrenschmidt * here 2291a2e71b28SBenjamin Herrenschmidt */ 2292a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1]); 2293ad71ed68SBlue Swirl } 2294ad71ed68SBlue Swirl 22953c89b8d6SNicholas Piggin void helper_rfscv(CPUPPCState *env) 22963c89b8d6SNicholas Piggin { 22973c89b8d6SNicholas Piggin do_rfi(env, env->lr, env->ctr); 22983c89b8d6SNicholas Piggin } 22993c89b8d6SNicholas Piggin 2300e5f17ac6SBlue Swirl void helper_hrfid(CPUPPCState *env) 2301ad71ed68SBlue Swirl { 2302a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_HSRR0], env->spr[SPR_HSRR1]); 2303ad71ed68SBlue Swirl } 2304ad71ed68SBlue Swirl #endif 2305ad71ed68SBlue Swirl 23061f26c751SDaniel Henrique Barboza #if defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY) 23071f26c751SDaniel Henrique Barboza void helper_rfebb(CPUPPCState *env, target_ulong s) 23081f26c751SDaniel Henrique Barboza { 23091f26c751SDaniel Henrique Barboza target_ulong msr = env->msr; 23101f26c751SDaniel Henrique Barboza 23111f26c751SDaniel Henrique Barboza /* 23121f26c751SDaniel Henrique Barboza * Handling of BESCR bits 32:33 according to PowerISA v3.1: 23131f26c751SDaniel Henrique Barboza * 23141f26c751SDaniel Henrique Barboza * "If BESCR 32:33 != 0b00 the instruction is treated as if 23151f26c751SDaniel Henrique Barboza * the instruction form were invalid." 23161f26c751SDaniel Henrique Barboza */ 23171f26c751SDaniel Henrique Barboza if (env->spr[SPR_BESCR] & BESCR_INVALID) { 23181f26c751SDaniel Henrique Barboza raise_exception_err(env, POWERPC_EXCP_PROGRAM, 23191f26c751SDaniel Henrique Barboza POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL); 23201f26c751SDaniel Henrique Barboza } 23211f26c751SDaniel Henrique Barboza 23221f26c751SDaniel Henrique Barboza env->nip = env->spr[SPR_EBBRR]; 23231f26c751SDaniel Henrique Barboza 23241f26c751SDaniel Henrique Barboza /* Switching to 32-bit ? Crop the nip */ 23251f26c751SDaniel Henrique Barboza if (!msr_is_64bit(env, msr)) { 23261f26c751SDaniel Henrique Barboza env->nip = (uint32_t)env->spr[SPR_EBBRR]; 23271f26c751SDaniel Henrique Barboza } 23281f26c751SDaniel Henrique Barboza 23291f26c751SDaniel Henrique Barboza if (s) { 23301f26c751SDaniel Henrique Barboza env->spr[SPR_BESCR] |= BESCR_GE; 23311f26c751SDaniel Henrique Barboza } else { 23321f26c751SDaniel Henrique Barboza env->spr[SPR_BESCR] &= ~BESCR_GE; 23331f26c751SDaniel Henrique Barboza } 23341f26c751SDaniel Henrique Barboza } 23351f26c751SDaniel Henrique Barboza #endif 23361f26c751SDaniel Henrique Barboza 2337ad71ed68SBlue Swirl /*****************************************************************************/ 2338ad71ed68SBlue Swirl /* Embedded PowerPC specific helpers */ 2339e5f17ac6SBlue Swirl void helper_40x_rfci(CPUPPCState *env) 2340ad71ed68SBlue Swirl { 2341a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_40x_SRR2], env->spr[SPR_40x_SRR3]); 2342ad71ed68SBlue Swirl } 2343ad71ed68SBlue Swirl 2344e5f17ac6SBlue Swirl void helper_rfci(CPUPPCState *env) 2345ad71ed68SBlue Swirl { 2346a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_BOOKE_CSRR0], env->spr[SPR_BOOKE_CSRR1]); 2347ad71ed68SBlue Swirl } 2348ad71ed68SBlue Swirl 2349e5f17ac6SBlue Swirl void helper_rfdi(CPUPPCState *env) 2350ad71ed68SBlue Swirl { 2351a1bb7384SScott Wood /* FIXME: choose CSRR1 or DSRR1 based on cpu type */ 2352a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_BOOKE_DSRR0], env->spr[SPR_BOOKE_DSRR1]); 2353ad71ed68SBlue Swirl } 2354ad71ed68SBlue Swirl 2355e5f17ac6SBlue Swirl void helper_rfmci(CPUPPCState *env) 2356ad71ed68SBlue Swirl { 2357a1bb7384SScott Wood /* FIXME: choose CSRR1 or MCSRR1 based on cpu type */ 2358a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_BOOKE_MCSRR0], env->spr[SPR_BOOKE_MCSRR1]); 2359ad71ed68SBlue Swirl } 23602b44e219SBruno Larsen (billionai) #endif /* CONFIG_TCG */ 23612b44e219SBruno Larsen (billionai) #endif /* !defined(CONFIG_USER_ONLY) */ 2362ad71ed68SBlue Swirl 23632b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 2364e5f17ac6SBlue Swirl void helper_tw(CPUPPCState *env, target_ulong arg1, target_ulong arg2, 2365e5f17ac6SBlue Swirl uint32_t flags) 2366ad71ed68SBlue Swirl { 2367ad71ed68SBlue Swirl if (!likely(!(((int32_t)arg1 < (int32_t)arg2 && (flags & 0x10)) || 2368ad71ed68SBlue Swirl ((int32_t)arg1 > (int32_t)arg2 && (flags & 0x08)) || 2369ad71ed68SBlue Swirl ((int32_t)arg1 == (int32_t)arg2 && (flags & 0x04)) || 2370ad71ed68SBlue Swirl ((uint32_t)arg1 < (uint32_t)arg2 && (flags & 0x02)) || 2371ad71ed68SBlue Swirl ((uint32_t)arg1 > (uint32_t)arg2 && (flags & 0x01))))) { 237272073dccSBenjamin Herrenschmidt raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM, 237372073dccSBenjamin Herrenschmidt POWERPC_EXCP_TRAP, GETPC()); 2374ad71ed68SBlue Swirl } 2375ad71ed68SBlue Swirl } 2376ad71ed68SBlue Swirl 2377ad71ed68SBlue Swirl #if defined(TARGET_PPC64) 2378e5f17ac6SBlue Swirl void helper_td(CPUPPCState *env, target_ulong arg1, target_ulong arg2, 2379e5f17ac6SBlue Swirl uint32_t flags) 2380ad71ed68SBlue Swirl { 2381ad71ed68SBlue Swirl if (!likely(!(((int64_t)arg1 < (int64_t)arg2 && (flags & 0x10)) || 2382ad71ed68SBlue Swirl ((int64_t)arg1 > (int64_t)arg2 && (flags & 0x08)) || 2383ad71ed68SBlue Swirl ((int64_t)arg1 == (int64_t)arg2 && (flags & 0x04)) || 2384ad71ed68SBlue Swirl ((uint64_t)arg1 < (uint64_t)arg2 && (flags & 0x02)) || 2385ad71ed68SBlue Swirl ((uint64_t)arg1 > (uint64_t)arg2 && (flags & 0x01))))) { 238672073dccSBenjamin Herrenschmidt raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM, 238772073dccSBenjamin Herrenschmidt POWERPC_EXCP_TRAP, GETPC()); 2388ad71ed68SBlue Swirl } 2389ad71ed68SBlue Swirl } 2390ad71ed68SBlue Swirl #endif 23912b44e219SBruno Larsen (billionai) #endif 2392ad71ed68SBlue Swirl 2393ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY) 2394ad71ed68SBlue Swirl 23952b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 2396ad71ed68SBlue Swirl 2397ad71ed68SBlue Swirl /* Embedded.Processor Control */ 2398ad71ed68SBlue Swirl static int dbell2irq(target_ulong rb) 2399ad71ed68SBlue Swirl { 2400ad71ed68SBlue Swirl int msg = rb & DBELL_TYPE_MASK; 2401ad71ed68SBlue Swirl int irq = -1; 2402ad71ed68SBlue Swirl 2403ad71ed68SBlue Swirl switch (msg) { 2404ad71ed68SBlue Swirl case DBELL_TYPE_DBELL: 2405ad71ed68SBlue Swirl irq = PPC_INTERRUPT_DOORBELL; 2406ad71ed68SBlue Swirl break; 2407ad71ed68SBlue Swirl case DBELL_TYPE_DBELL_CRIT: 2408ad71ed68SBlue Swirl irq = PPC_INTERRUPT_CDOORBELL; 2409ad71ed68SBlue Swirl break; 2410ad71ed68SBlue Swirl case DBELL_TYPE_G_DBELL: 2411ad71ed68SBlue Swirl case DBELL_TYPE_G_DBELL_CRIT: 2412ad71ed68SBlue Swirl case DBELL_TYPE_G_DBELL_MC: 2413ad71ed68SBlue Swirl /* XXX implement */ 2414ad71ed68SBlue Swirl default: 2415ad71ed68SBlue Swirl break; 2416ad71ed68SBlue Swirl } 2417ad71ed68SBlue Swirl 2418ad71ed68SBlue Swirl return irq; 2419ad71ed68SBlue Swirl } 2420ad71ed68SBlue Swirl 2421e5f17ac6SBlue Swirl void helper_msgclr(CPUPPCState *env, target_ulong rb) 2422ad71ed68SBlue Swirl { 2423ad71ed68SBlue Swirl int irq = dbell2irq(rb); 2424ad71ed68SBlue Swirl 2425ad71ed68SBlue Swirl if (irq < 0) { 2426ad71ed68SBlue Swirl return; 2427ad71ed68SBlue Swirl } 2428ad71ed68SBlue Swirl 2429ad71ed68SBlue Swirl env->pending_interrupts &= ~(1 << irq); 2430ad71ed68SBlue Swirl } 2431ad71ed68SBlue Swirl 2432ad71ed68SBlue Swirl void helper_msgsnd(target_ulong rb) 2433ad71ed68SBlue Swirl { 2434ad71ed68SBlue Swirl int irq = dbell2irq(rb); 2435ad71ed68SBlue Swirl int pir = rb & DBELL_PIRTAG_MASK; 2436182735efSAndreas Färber CPUState *cs; 2437ad71ed68SBlue Swirl 2438ad71ed68SBlue Swirl if (irq < 0) { 2439ad71ed68SBlue Swirl return; 2440ad71ed68SBlue Swirl } 2441ad71ed68SBlue Swirl 2442f1c29ebcSThomas Huth qemu_mutex_lock_iothread(); 2443bdc44640SAndreas Färber CPU_FOREACH(cs) { 2444182735efSAndreas Färber PowerPCCPU *cpu = POWERPC_CPU(cs); 2445182735efSAndreas Färber CPUPPCState *cenv = &cpu->env; 2446182735efSAndreas Färber 2447ad71ed68SBlue Swirl if ((rb & DBELL_BRDCAST) || (cenv->spr[SPR_BOOKE_PIR] == pir)) { 2448ad71ed68SBlue Swirl cenv->pending_interrupts |= 1 << irq; 2449182735efSAndreas Färber cpu_interrupt(cs, CPU_INTERRUPT_HARD); 2450ad71ed68SBlue Swirl } 2451ad71ed68SBlue Swirl } 2452f1c29ebcSThomas Huth qemu_mutex_unlock_iothread(); 2453ad71ed68SBlue Swirl } 24547af1e7b0SCédric Le Goater 24557af1e7b0SCédric Le Goater /* Server Processor Control */ 24567af1e7b0SCédric Le Goater 24575ba7ba1dSCédric Le Goater static bool dbell_type_server(target_ulong rb) 24585ba7ba1dSCédric Le Goater { 245947733729SDavid Gibson /* 246047733729SDavid Gibson * A Directed Hypervisor Doorbell message is sent only if the 24617af1e7b0SCédric Le Goater * message type is 5. All other types are reserved and the 246247733729SDavid Gibson * instruction is a no-op 246347733729SDavid Gibson */ 24645ba7ba1dSCédric Le Goater return (rb & DBELL_TYPE_MASK) == DBELL_TYPE_DBELL_SERVER; 24657af1e7b0SCédric Le Goater } 24667af1e7b0SCédric Le Goater 24677af1e7b0SCédric Le Goater void helper_book3s_msgclr(CPUPPCState *env, target_ulong rb) 24687af1e7b0SCédric Le Goater { 24695ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 24707af1e7b0SCédric Le Goater return; 24717af1e7b0SCédric Le Goater } 24727af1e7b0SCédric Le Goater 24735ba7ba1dSCédric Le Goater env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL); 24747af1e7b0SCédric Le Goater } 24757af1e7b0SCédric Le Goater 24765ba7ba1dSCédric Le Goater static void book3s_msgsnd_common(int pir, int irq) 24777af1e7b0SCédric Le Goater { 24787af1e7b0SCédric Le Goater CPUState *cs; 24797af1e7b0SCédric Le Goater 24807af1e7b0SCédric Le Goater qemu_mutex_lock_iothread(); 24817af1e7b0SCédric Le Goater CPU_FOREACH(cs) { 24827af1e7b0SCédric Le Goater PowerPCCPU *cpu = POWERPC_CPU(cs); 24837af1e7b0SCédric Le Goater CPUPPCState *cenv = &cpu->env; 24847af1e7b0SCédric Le Goater 24857af1e7b0SCédric Le Goater /* TODO: broadcast message to all threads of the same processor */ 24867af1e7b0SCédric Le Goater if (cenv->spr_cb[SPR_PIR].default_value == pir) { 24877af1e7b0SCédric Le Goater cenv->pending_interrupts |= 1 << irq; 24887af1e7b0SCédric Le Goater cpu_interrupt(cs, CPU_INTERRUPT_HARD); 24897af1e7b0SCédric Le Goater } 24907af1e7b0SCédric Le Goater } 24917af1e7b0SCédric Le Goater qemu_mutex_unlock_iothread(); 24927af1e7b0SCédric Le Goater } 24935ba7ba1dSCédric Le Goater 24945ba7ba1dSCédric Le Goater void helper_book3s_msgsnd(target_ulong rb) 24955ba7ba1dSCédric Le Goater { 24965ba7ba1dSCédric Le Goater int pir = rb & DBELL_PROCIDTAG_MASK; 24975ba7ba1dSCédric Le Goater 24985ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 24995ba7ba1dSCédric Le Goater return; 25005ba7ba1dSCédric Le Goater } 25015ba7ba1dSCédric Le Goater 25025ba7ba1dSCédric Le Goater book3s_msgsnd_common(pir, PPC_INTERRUPT_HDOORBELL); 25035ba7ba1dSCédric Le Goater } 25045ba7ba1dSCédric Le Goater 25055ba7ba1dSCédric Le Goater #if defined(TARGET_PPC64) 25065ba7ba1dSCédric Le Goater void helper_book3s_msgclrp(CPUPPCState *env, target_ulong rb) 25075ba7ba1dSCédric Le Goater { 2508493028d8SCédric Le Goater helper_hfscr_facility_check(env, HFSCR_MSGP, "msgclrp", HFSCR_IC_MSGP); 2509493028d8SCédric Le Goater 25105ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 25115ba7ba1dSCédric Le Goater return; 25125ba7ba1dSCédric Le Goater } 25135ba7ba1dSCédric Le Goater 25145ba7ba1dSCédric Le Goater env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL); 25155ba7ba1dSCédric Le Goater } 25165ba7ba1dSCédric Le Goater 25175ba7ba1dSCédric Le Goater /* 25185ba7ba1dSCédric Le Goater * sends a message to other threads that are on the same 25195ba7ba1dSCédric Le Goater * multi-threaded processor 25205ba7ba1dSCédric Le Goater */ 25215ba7ba1dSCédric Le Goater void helper_book3s_msgsndp(CPUPPCState *env, target_ulong rb) 25225ba7ba1dSCédric Le Goater { 25235ba7ba1dSCédric Le Goater int pir = env->spr_cb[SPR_PIR].default_value; 25245ba7ba1dSCédric Le Goater 2525493028d8SCédric Le Goater helper_hfscr_facility_check(env, HFSCR_MSGP, "msgsndp", HFSCR_IC_MSGP); 2526493028d8SCédric Le Goater 25275ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 25285ba7ba1dSCédric Le Goater return; 25295ba7ba1dSCédric Le Goater } 25305ba7ba1dSCédric Le Goater 25315ba7ba1dSCédric Le Goater /* TODO: TCG supports only one thread */ 25325ba7ba1dSCédric Le Goater 25335ba7ba1dSCédric Le Goater book3s_msgsnd_common(pir, PPC_INTERRUPT_DOORBELL); 25345ba7ba1dSCédric Le Goater } 2535996473e4SRichard Henderson #endif /* TARGET_PPC64 */ 25360f3110faSRichard Henderson 25370f3110faSRichard Henderson void ppc_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, 25380f3110faSRichard Henderson MMUAccessType access_type, 25390f3110faSRichard Henderson int mmu_idx, uintptr_t retaddr) 25400f3110faSRichard Henderson { 25410f3110faSRichard Henderson CPUPPCState *env = cs->env_ptr; 254229c4a336SFabiano Rosas uint32_t insn; 254329c4a336SFabiano Rosas 254429c4a336SFabiano Rosas /* Restore state and reload the insn we executed, for filling in DSISR. */ 254529c4a336SFabiano Rosas cpu_restore_state(cs, retaddr, true); 254629c4a336SFabiano Rosas insn = cpu_ldl_code(env, env->nip); 25470f3110faSRichard Henderson 2548a7e3af13SRichard Henderson switch (env->mmu_model) { 2549a7e3af13SRichard Henderson case POWERPC_MMU_SOFT_4xx: 2550a7e3af13SRichard Henderson env->spr[SPR_40x_DEAR] = vaddr; 2551a7e3af13SRichard Henderson break; 2552a7e3af13SRichard Henderson case POWERPC_MMU_BOOKE: 2553a7e3af13SRichard Henderson case POWERPC_MMU_BOOKE206: 2554a7e3af13SRichard Henderson env->spr[SPR_BOOKE_DEAR] = vaddr; 2555a7e3af13SRichard Henderson break; 2556a7e3af13SRichard Henderson default: 2557a7e3af13SRichard Henderson env->spr[SPR_DAR] = vaddr; 2558a7e3af13SRichard Henderson break; 2559a7e3af13SRichard Henderson } 2560a7e3af13SRichard Henderson 25610f3110faSRichard Henderson cs->exception_index = POWERPC_EXCP_ALIGN; 256229c4a336SFabiano Rosas env->error_code = insn & 0x03FF0000; 256329c4a336SFabiano Rosas cpu_loop_exit(cs); 25640f3110faSRichard Henderson } 2565996473e4SRichard Henderson #endif /* CONFIG_TCG */ 2566996473e4SRichard Henderson #endif /* !CONFIG_USER_ONLY */ 2567