xref: /qemu/target/ppc/excp_helper.c (revision e4e27df72fba1cde2d1e030b1bedf26ca8cefe46)
1ad71ed68SBlue Swirl /*
2ad71ed68SBlue Swirl  *  PowerPC exception emulation helpers for QEMU.
3ad71ed68SBlue Swirl  *
4ad71ed68SBlue Swirl  *  Copyright (c) 2003-2007 Jocelyn Mayer
5ad71ed68SBlue Swirl  *
6ad71ed68SBlue Swirl  * This library is free software; you can redistribute it and/or
7ad71ed68SBlue Swirl  * modify it under the terms of the GNU Lesser General Public
8ad71ed68SBlue Swirl  * License as published by the Free Software Foundation; either
96bd039cdSChetan Pant  * version 2.1 of the License, or (at your option) any later version.
10ad71ed68SBlue Swirl  *
11ad71ed68SBlue Swirl  * This library is distributed in the hope that it will be useful,
12ad71ed68SBlue Swirl  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13ad71ed68SBlue Swirl  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14ad71ed68SBlue Swirl  * Lesser General Public License for more details.
15ad71ed68SBlue Swirl  *
16ad71ed68SBlue Swirl  * You should have received a copy of the GNU Lesser General Public
17ad71ed68SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18ad71ed68SBlue Swirl  */
190d75590dSPeter Maydell #include "qemu/osdep.h"
20f1c29ebcSThomas Huth #include "qemu/main-loop.h"
21ad71ed68SBlue Swirl #include "cpu.h"
2263c91552SPaolo Bonzini #include "exec/exec-all.h"
230f3110faSRichard Henderson #include "internal.h"
24ad71ed68SBlue Swirl #include "helper_regs.h"
25ad71ed68SBlue Swirl 
262eb1ef73SCédric Le Goater #include "trace.h"
272eb1ef73SCédric Le Goater 
282b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
292b44e219SBruno Larsen (billionai) #include "exec/helper-proto.h"
302b44e219SBruno Larsen (billionai) #include "exec/cpu_ldst.h"
312b44e219SBruno Larsen (billionai) #endif
322b44e219SBruno Larsen (billionai) 
3347733729SDavid Gibson /* #define DEBUG_SOFTWARE_TLB */
34c79c73f6SBlue Swirl 
35c79c73f6SBlue Swirl /*****************************************************************************/
36c79c73f6SBlue Swirl /* Exception processing */
37f725245cSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY)
3897a8ea5aSAndreas Färber 
396789f23bSCédric Le Goater static const char *powerpc_excp_name(int excp)
406789f23bSCédric Le Goater {
416789f23bSCédric Le Goater     switch (excp) {
426789f23bSCédric Le Goater     case POWERPC_EXCP_CRITICAL: return "CRITICAL";
436789f23bSCédric Le Goater     case POWERPC_EXCP_MCHECK:   return "MCHECK";
446789f23bSCédric Le Goater     case POWERPC_EXCP_DSI:      return "DSI";
456789f23bSCédric Le Goater     case POWERPC_EXCP_ISI:      return "ISI";
466789f23bSCédric Le Goater     case POWERPC_EXCP_EXTERNAL: return "EXTERNAL";
476789f23bSCédric Le Goater     case POWERPC_EXCP_ALIGN:    return "ALIGN";
486789f23bSCédric Le Goater     case POWERPC_EXCP_PROGRAM:  return "PROGRAM";
496789f23bSCédric Le Goater     case POWERPC_EXCP_FPU:      return "FPU";
506789f23bSCédric Le Goater     case POWERPC_EXCP_SYSCALL:  return "SYSCALL";
516789f23bSCédric Le Goater     case POWERPC_EXCP_APU:      return "APU";
526789f23bSCédric Le Goater     case POWERPC_EXCP_DECR:     return "DECR";
536789f23bSCédric Le Goater     case POWERPC_EXCP_FIT:      return "FIT";
546789f23bSCédric Le Goater     case POWERPC_EXCP_WDT:      return "WDT";
556789f23bSCédric Le Goater     case POWERPC_EXCP_DTLB:     return "DTLB";
566789f23bSCédric Le Goater     case POWERPC_EXCP_ITLB:     return "ITLB";
576789f23bSCédric Le Goater     case POWERPC_EXCP_DEBUG:    return "DEBUG";
586789f23bSCédric Le Goater     case POWERPC_EXCP_SPEU:     return "SPEU";
596789f23bSCédric Le Goater     case POWERPC_EXCP_EFPDI:    return "EFPDI";
606789f23bSCédric Le Goater     case POWERPC_EXCP_EFPRI:    return "EFPRI";
616789f23bSCédric Le Goater     case POWERPC_EXCP_EPERFM:   return "EPERFM";
626789f23bSCédric Le Goater     case POWERPC_EXCP_DOORI:    return "DOORI";
636789f23bSCédric Le Goater     case POWERPC_EXCP_DOORCI:   return "DOORCI";
646789f23bSCédric Le Goater     case POWERPC_EXCP_GDOORI:   return "GDOORI";
656789f23bSCédric Le Goater     case POWERPC_EXCP_GDOORCI:  return "GDOORCI";
666789f23bSCédric Le Goater     case POWERPC_EXCP_HYPPRIV:  return "HYPPRIV";
676789f23bSCédric Le Goater     case POWERPC_EXCP_RESET:    return "RESET";
686789f23bSCédric Le Goater     case POWERPC_EXCP_DSEG:     return "DSEG";
696789f23bSCédric Le Goater     case POWERPC_EXCP_ISEG:     return "ISEG";
706789f23bSCédric Le Goater     case POWERPC_EXCP_HDECR:    return "HDECR";
716789f23bSCédric Le Goater     case POWERPC_EXCP_TRACE:    return "TRACE";
726789f23bSCédric Le Goater     case POWERPC_EXCP_HDSI:     return "HDSI";
736789f23bSCédric Le Goater     case POWERPC_EXCP_HISI:     return "HISI";
746789f23bSCédric Le Goater     case POWERPC_EXCP_HDSEG:    return "HDSEG";
756789f23bSCédric Le Goater     case POWERPC_EXCP_HISEG:    return "HISEG";
766789f23bSCédric Le Goater     case POWERPC_EXCP_VPU:      return "VPU";
776789f23bSCédric Le Goater     case POWERPC_EXCP_PIT:      return "PIT";
786789f23bSCédric Le Goater     case POWERPC_EXCP_IO:       return "IO";
796789f23bSCédric Le Goater     case POWERPC_EXCP_RUNM:     return "RUNM";
806789f23bSCédric Le Goater     case POWERPC_EXCP_EMUL:     return "EMUL";
816789f23bSCédric Le Goater     case POWERPC_EXCP_IFTLB:    return "IFTLB";
826789f23bSCédric Le Goater     case POWERPC_EXCP_DLTLB:    return "DLTLB";
836789f23bSCédric Le Goater     case POWERPC_EXCP_DSTLB:    return "DSTLB";
846789f23bSCédric Le Goater     case POWERPC_EXCP_FPA:      return "FPA";
856789f23bSCédric Le Goater     case POWERPC_EXCP_DABR:     return "DABR";
866789f23bSCédric Le Goater     case POWERPC_EXCP_IABR:     return "IABR";
876789f23bSCédric Le Goater     case POWERPC_EXCP_SMI:      return "SMI";
886789f23bSCédric Le Goater     case POWERPC_EXCP_PERFM:    return "PERFM";
896789f23bSCédric Le Goater     case POWERPC_EXCP_THERM:    return "THERM";
906789f23bSCédric Le Goater     case POWERPC_EXCP_VPUA:     return "VPUA";
916789f23bSCédric Le Goater     case POWERPC_EXCP_SOFTP:    return "SOFTP";
926789f23bSCédric Le Goater     case POWERPC_EXCP_MAINT:    return "MAINT";
936789f23bSCédric Le Goater     case POWERPC_EXCP_MEXTBR:   return "MEXTBR";
946789f23bSCédric Le Goater     case POWERPC_EXCP_NMEXTBR:  return "NMEXTBR";
956789f23bSCédric Le Goater     case POWERPC_EXCP_ITLBE:    return "ITLBE";
966789f23bSCédric Le Goater     case POWERPC_EXCP_DTLBE:    return "DTLBE";
976789f23bSCédric Le Goater     case POWERPC_EXCP_VSXU:     return "VSXU";
986789f23bSCédric Le Goater     case POWERPC_EXCP_FU:       return "FU";
996789f23bSCédric Le Goater     case POWERPC_EXCP_HV_EMU:   return "HV_EMU";
1006789f23bSCédric Le Goater     case POWERPC_EXCP_HV_MAINT: return "HV_MAINT";
1016789f23bSCédric Le Goater     case POWERPC_EXCP_HV_FU:    return "HV_FU";
1026789f23bSCédric Le Goater     case POWERPC_EXCP_SDOOR:    return "SDOOR";
1036789f23bSCédric Le Goater     case POWERPC_EXCP_SDOOR_HV: return "SDOOR_HV";
1046789f23bSCédric Le Goater     case POWERPC_EXCP_HVIRT:    return "HVIRT";
1056789f23bSCédric Le Goater     case POWERPC_EXCP_SYSCALL_VECTORED: return "SYSCALL_VECTORED";
1066789f23bSCédric Le Goater     default:
1076789f23bSCédric Le Goater         g_assert_not_reached();
1086789f23bSCédric Le Goater     }
1096789f23bSCédric Le Goater }
1106789f23bSCédric Le Goater 
11162e79ef9SCédric Le Goater static void dump_syscall(CPUPPCState *env)
112c79c73f6SBlue Swirl {
1136dc6b557SNicholas Piggin     qemu_log_mask(CPU_LOG_INT, "syscall r0=%016" PRIx64
1146dc6b557SNicholas Piggin                   " r3=%016" PRIx64 " r4=%016" PRIx64 " r5=%016" PRIx64
1156dc6b557SNicholas Piggin                   " r6=%016" PRIx64 " r7=%016" PRIx64 " r8=%016" PRIx64
116c79c73f6SBlue Swirl                   " nip=" TARGET_FMT_lx "\n",
117c79c73f6SBlue Swirl                   ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3),
118c79c73f6SBlue Swirl                   ppc_dump_gpr(env, 4), ppc_dump_gpr(env, 5),
1196dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 6), ppc_dump_gpr(env, 7),
1206dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 8), env->nip);
1216dc6b557SNicholas Piggin }
1226dc6b557SNicholas Piggin 
12362e79ef9SCédric Le Goater static void dump_hcall(CPUPPCState *env)
1246dc6b557SNicholas Piggin {
1256dc6b557SNicholas Piggin     qemu_log_mask(CPU_LOG_INT, "hypercall r3=%016" PRIx64
1266dc6b557SNicholas Piggin                   " r4=%016" PRIx64 " r5=%016" PRIx64 " r6=%016" PRIx64
1276dc6b557SNicholas Piggin                   " r7=%016" PRIx64 " r8=%016" PRIx64 " r9=%016" PRIx64
1286dc6b557SNicholas Piggin                   " r10=%016" PRIx64 " r11=%016" PRIx64 " r12=%016" PRIx64
1296dc6b557SNicholas Piggin                   " nip=" TARGET_FMT_lx "\n",
1306dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 3), ppc_dump_gpr(env, 4),
1316dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 5), ppc_dump_gpr(env, 6),
1326dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 7), ppc_dump_gpr(env, 8),
1336dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 9), ppc_dump_gpr(env, 10),
1346dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 11), ppc_dump_gpr(env, 12),
1356dc6b557SNicholas Piggin                   env->nip);
136c79c73f6SBlue Swirl }
137c79c73f6SBlue Swirl 
138*e4e27df7SFabiano Rosas static void ppc_excp_debug_sw_tlb(CPUPPCState *env, int excp)
139*e4e27df7SFabiano Rosas {
140*e4e27df7SFabiano Rosas #if defined(DEBUG_SOFTWARE_TLB)
141*e4e27df7SFabiano Rosas     const char *es;
142*e4e27df7SFabiano Rosas     target_ulong *miss, *cmp;
143*e4e27df7SFabiano Rosas     int en;
144*e4e27df7SFabiano Rosas 
145*e4e27df7SFabiano Rosas     if (!qemu_log_enabled()) {
146*e4e27df7SFabiano Rosas         return;
147*e4e27df7SFabiano Rosas     }
148*e4e27df7SFabiano Rosas 
149*e4e27df7SFabiano Rosas     if (excp == POWERPC_EXCP_IFTLB) {
150*e4e27df7SFabiano Rosas         es = "I";
151*e4e27df7SFabiano Rosas         en = 'I';
152*e4e27df7SFabiano Rosas         miss = &env->spr[SPR_IMISS];
153*e4e27df7SFabiano Rosas         cmp = &env->spr[SPR_ICMP];
154*e4e27df7SFabiano Rosas     } else {
155*e4e27df7SFabiano Rosas         if (excp == POWERPC_EXCP_DLTLB) {
156*e4e27df7SFabiano Rosas             es = "DL";
157*e4e27df7SFabiano Rosas         } else {
158*e4e27df7SFabiano Rosas             es = "DS";
159*e4e27df7SFabiano Rosas         }
160*e4e27df7SFabiano Rosas         en = 'D';
161*e4e27df7SFabiano Rosas         miss = &env->spr[SPR_DMISS];
162*e4e27df7SFabiano Rosas         cmp = &env->spr[SPR_DCMP];
163*e4e27df7SFabiano Rosas     }
164*e4e27df7SFabiano Rosas     qemu_log("6xx %sTLB miss: %cM " TARGET_FMT_lx " %cC "
165*e4e27df7SFabiano Rosas              TARGET_FMT_lx " H1 " TARGET_FMT_lx " H2 "
166*e4e27df7SFabiano Rosas              TARGET_FMT_lx " %08x\n", es, en, *miss, en, *cmp,
167*e4e27df7SFabiano Rosas              env->spr[SPR_HASH1], env->spr[SPR_HASH2],
168*e4e27df7SFabiano Rosas              env->error_code);
169*e4e27df7SFabiano Rosas #endif
170*e4e27df7SFabiano Rosas }
171*e4e27df7SFabiano Rosas 
172*e4e27df7SFabiano Rosas 
173dead760bSBenjamin Herrenschmidt static int powerpc_reset_wakeup(CPUState *cs, CPUPPCState *env, int excp,
174dead760bSBenjamin Herrenschmidt                                 target_ulong *msr)
175dead760bSBenjamin Herrenschmidt {
176dead760bSBenjamin Herrenschmidt     /* We no longer are in a PM state */
1771e7fd61dSBenjamin Herrenschmidt     env->resume_as_sreset = false;
178dead760bSBenjamin Herrenschmidt 
179dead760bSBenjamin Herrenschmidt     /* Pretend to be returning from doze always as we don't lose state */
1800911a60cSLeonardo Bras     *msr |= SRR1_WS_NOLOSS;
181dead760bSBenjamin Herrenschmidt 
182dead760bSBenjamin Herrenschmidt     /* Machine checks are sent normally */
183dead760bSBenjamin Herrenschmidt     if (excp == POWERPC_EXCP_MCHECK) {
184dead760bSBenjamin Herrenschmidt         return excp;
185dead760bSBenjamin Herrenschmidt     }
186dead760bSBenjamin Herrenschmidt     switch (excp) {
187dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_RESET:
1880911a60cSLeonardo Bras         *msr |= SRR1_WAKERESET;
189dead760bSBenjamin Herrenschmidt         break;
190dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_EXTERNAL:
1910911a60cSLeonardo Bras         *msr |= SRR1_WAKEEE;
192dead760bSBenjamin Herrenschmidt         break;
193dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_DECR:
1940911a60cSLeonardo Bras         *msr |= SRR1_WAKEDEC;
195dead760bSBenjamin Herrenschmidt         break;
196dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_SDOOR:
1970911a60cSLeonardo Bras         *msr |= SRR1_WAKEDBELL;
198dead760bSBenjamin Herrenschmidt         break;
199dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_SDOOR_HV:
2000911a60cSLeonardo Bras         *msr |= SRR1_WAKEHDBELL;
201dead760bSBenjamin Herrenschmidt         break;
202dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_HV_MAINT:
2030911a60cSLeonardo Bras         *msr |= SRR1_WAKEHMI;
204dead760bSBenjamin Herrenschmidt         break;
205d8ce5fd6SBenjamin Herrenschmidt     case POWERPC_EXCP_HVIRT:
2060911a60cSLeonardo Bras         *msr |= SRR1_WAKEHVI;
207d8ce5fd6SBenjamin Herrenschmidt         break;
208dead760bSBenjamin Herrenschmidt     default:
209dead760bSBenjamin Herrenschmidt         cpu_abort(cs, "Unsupported exception %d in Power Save mode\n",
210dead760bSBenjamin Herrenschmidt                   excp);
211dead760bSBenjamin Herrenschmidt     }
212dead760bSBenjamin Herrenschmidt     return POWERPC_EXCP_RESET;
213dead760bSBenjamin Herrenschmidt }
214dead760bSBenjamin Herrenschmidt 
2158b7e6b07SNicholas Piggin /*
2168b7e6b07SNicholas Piggin  * AIL - Alternate Interrupt Location, a mode that allows interrupts to be
2178b7e6b07SNicholas Piggin  * taken with the MMU on, and which uses an alternate location (e.g., so the
2188b7e6b07SNicholas Piggin  * kernel/hv can map the vectors there with an effective address).
2198b7e6b07SNicholas Piggin  *
2208b7e6b07SNicholas Piggin  * An interrupt is considered to be taken "with AIL" or "AIL applies" if they
2218b7e6b07SNicholas Piggin  * are delivered in this way. AIL requires the LPCR to be set to enable this
2228b7e6b07SNicholas Piggin  * mode, and then a number of conditions have to be true for AIL to apply.
2238b7e6b07SNicholas Piggin  *
2248b7e6b07SNicholas Piggin  * First of all, SRESET, MCE, and HMI are always delivered without AIL, because
2258b7e6b07SNicholas Piggin  * they specifically want to be in real mode (e.g., the MCE might be signaling
2268b7e6b07SNicholas Piggin  * a SLB multi-hit which requires SLB flush before the MMU can be enabled).
2278b7e6b07SNicholas Piggin  *
2288b7e6b07SNicholas Piggin  * After that, behaviour depends on the current MSR[IR], MSR[DR], MSR[HV],
2298b7e6b07SNicholas Piggin  * whether or not the interrupt changes MSR[HV] from 0 to 1, and the current
2308b7e6b07SNicholas Piggin  * radix mode (LPCR[HR]).
2318b7e6b07SNicholas Piggin  *
2328b7e6b07SNicholas Piggin  * POWER8, POWER9 with LPCR[HR]=0
2338b7e6b07SNicholas Piggin  * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL |
2348b7e6b07SNicholas Piggin  * +-----------+-------------+---------+-------------+-----+
2358b7e6b07SNicholas Piggin  * | a         | 00/01/10    | x       | x           | 0   |
2368b7e6b07SNicholas Piggin  * | a         | 11          | 0       | 1           | 0   |
2378b7e6b07SNicholas Piggin  * | a         | 11          | 1       | 1           | a   |
2388b7e6b07SNicholas Piggin  * | a         | 11          | 0       | 0           | a   |
2398b7e6b07SNicholas Piggin  * +-------------------------------------------------------+
2408b7e6b07SNicholas Piggin  *
2418b7e6b07SNicholas Piggin  * POWER9 with LPCR[HR]=1
2428b7e6b07SNicholas Piggin  * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL |
2438b7e6b07SNicholas Piggin  * +-----------+-------------+---------+-------------+-----+
2448b7e6b07SNicholas Piggin  * | a         | 00/01/10    | x       | x           | 0   |
2458b7e6b07SNicholas Piggin  * | a         | 11          | x       | x           | a   |
2468b7e6b07SNicholas Piggin  * +-------------------------------------------------------+
2478b7e6b07SNicholas Piggin  *
2488b7e6b07SNicholas Piggin  * The difference with POWER9 being that MSR[HV] 0->1 interrupts can be sent to
249526cdce7SNicholas Piggin  * the hypervisor in AIL mode if the guest is radix. This is good for
250526cdce7SNicholas Piggin  * performance but allows the guest to influence the AIL of hypervisor
251526cdce7SNicholas Piggin  * interrupts using its MSR, and also the hypervisor must disallow guest
252526cdce7SNicholas Piggin  * interrupts (MSR[HV] 0->0) from using AIL if the hypervisor does not want to
253526cdce7SNicholas Piggin  * use AIL for its MSR[HV] 0->1 interrupts.
254526cdce7SNicholas Piggin  *
255526cdce7SNicholas Piggin  * POWER10 addresses those issues with a new LPCR[HAIL] bit that is applied to
256526cdce7SNicholas Piggin  * interrupts that begin execution with MSR[HV]=1 (so both MSR[HV] 0->1 and
257526cdce7SNicholas Piggin  * MSR[HV] 1->1).
258526cdce7SNicholas Piggin  *
259526cdce7SNicholas Piggin  * HAIL=1 is equivalent to AIL=3, for interrupts delivered with MSR[HV]=1.
260526cdce7SNicholas Piggin  *
261526cdce7SNicholas Piggin  * POWER10 behaviour is
262526cdce7SNicholas Piggin  * | LPCR[AIL] | LPCR[HAIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL |
263526cdce7SNicholas Piggin  * +-----------+------------+-------------+---------+-------------+-----+
264526cdce7SNicholas Piggin  * | a         | h          | 00/01/10    | 0       | 0           | 0   |
265526cdce7SNicholas Piggin  * | a         | h          | 11          | 0       | 0           | a   |
266526cdce7SNicholas Piggin  * | a         | h          | x           | 0       | 1           | h   |
267526cdce7SNicholas Piggin  * | a         | h          | 00/01/10    | 1       | 1           | 0   |
268526cdce7SNicholas Piggin  * | a         | h          | 11          | 1       | 1           | h   |
269526cdce7SNicholas Piggin  * +--------------------------------------------------------------------+
2708b7e6b07SNicholas Piggin  */
27162e79ef9SCédric Le Goater static void ppc_excp_apply_ail(PowerPCCPU *cpu, int excp_model, int excp,
2728b7e6b07SNicholas Piggin                                       target_ulong msr,
2738b7e6b07SNicholas Piggin                                       target_ulong *new_msr,
2748b7e6b07SNicholas Piggin                                       target_ulong *vector)
2752586a4d7SFabiano Rosas {
2768b7e6b07SNicholas Piggin #if defined(TARGET_PPC64)
2778b7e6b07SNicholas Piggin     CPUPPCState *env = &cpu->env;
2788b7e6b07SNicholas Piggin     bool mmu_all_on = ((msr >> MSR_IR) & 1) && ((msr >> MSR_DR) & 1);
2798b7e6b07SNicholas Piggin     bool hv_escalation = !(msr & MSR_HVB) && (*new_msr & MSR_HVB);
2808b7e6b07SNicholas Piggin     int ail = 0;
2812586a4d7SFabiano Rosas 
2828b7e6b07SNicholas Piggin     if (excp == POWERPC_EXCP_MCHECK ||
2838b7e6b07SNicholas Piggin         excp == POWERPC_EXCP_RESET ||
2848b7e6b07SNicholas Piggin         excp == POWERPC_EXCP_HV_MAINT) {
2858b7e6b07SNicholas Piggin         /* SRESET, MCE, HMI never apply AIL */
2868b7e6b07SNicholas Piggin         return;
2872586a4d7SFabiano Rosas     }
2882586a4d7SFabiano Rosas 
2898b7e6b07SNicholas Piggin     if (excp_model == POWERPC_EXCP_POWER8 ||
2908b7e6b07SNicholas Piggin         excp_model == POWERPC_EXCP_POWER9) {
2918b7e6b07SNicholas Piggin         if (!mmu_all_on) {
2928b7e6b07SNicholas Piggin             /* AIL only works if MSR[IR] and MSR[DR] are both enabled. */
2938b7e6b07SNicholas Piggin             return;
2948b7e6b07SNicholas Piggin         }
2958b7e6b07SNicholas Piggin         if (hv_escalation && !(env->spr[SPR_LPCR] & LPCR_HR)) {
2968b7e6b07SNicholas Piggin             /*
2978b7e6b07SNicholas Piggin              * AIL does not work if there is a MSR[HV] 0->1 transition and the
2988b7e6b07SNicholas Piggin              * partition is in HPT mode. For radix guests, such interrupts are
2998b7e6b07SNicholas Piggin              * allowed to be delivered to the hypervisor in ail mode.
3008b7e6b07SNicholas Piggin              */
3018b7e6b07SNicholas Piggin             return;
3028b7e6b07SNicholas Piggin         }
3038b7e6b07SNicholas Piggin 
3048b7e6b07SNicholas Piggin         ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT;
3058b7e6b07SNicholas Piggin         if (ail == 0) {
3068b7e6b07SNicholas Piggin             return;
3078b7e6b07SNicholas Piggin         }
3088b7e6b07SNicholas Piggin         if (ail == 1) {
3098b7e6b07SNicholas Piggin             /* AIL=1 is reserved, treat it like AIL=0 */
3108b7e6b07SNicholas Piggin             return;
3118b7e6b07SNicholas Piggin         }
312526cdce7SNicholas Piggin 
313526cdce7SNicholas Piggin     } else if (excp_model == POWERPC_EXCP_POWER10) {
314526cdce7SNicholas Piggin         if (!mmu_all_on && !hv_escalation) {
315526cdce7SNicholas Piggin             /*
316526cdce7SNicholas Piggin              * AIL works for HV interrupts even with guest MSR[IR/DR] disabled.
317526cdce7SNicholas Piggin              * Guest->guest and HV->HV interrupts do require MMU on.
318526cdce7SNicholas Piggin              */
319526cdce7SNicholas Piggin             return;
320526cdce7SNicholas Piggin         }
321526cdce7SNicholas Piggin 
322526cdce7SNicholas Piggin         if (*new_msr & MSR_HVB) {
323526cdce7SNicholas Piggin             if (!(env->spr[SPR_LPCR] & LPCR_HAIL)) {
324526cdce7SNicholas Piggin                 /* HV interrupts depend on LPCR[HAIL] */
325526cdce7SNicholas Piggin                 return;
326526cdce7SNicholas Piggin             }
327526cdce7SNicholas Piggin             ail = 3; /* HAIL=1 gives AIL=3 behaviour for HV interrupts */
328526cdce7SNicholas Piggin         } else {
329526cdce7SNicholas Piggin             ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT;
330526cdce7SNicholas Piggin         }
331526cdce7SNicholas Piggin         if (ail == 0) {
332526cdce7SNicholas Piggin             return;
333526cdce7SNicholas Piggin         }
334526cdce7SNicholas Piggin         if (ail == 1 || ail == 2) {
335526cdce7SNicholas Piggin             /* AIL=1 and AIL=2 are reserved, treat them like AIL=0 */
336526cdce7SNicholas Piggin             return;
337526cdce7SNicholas Piggin         }
3388b7e6b07SNicholas Piggin     } else {
3398b7e6b07SNicholas Piggin         /* Other processors do not support AIL */
3408b7e6b07SNicholas Piggin         return;
3418b7e6b07SNicholas Piggin     }
3428b7e6b07SNicholas Piggin 
3438b7e6b07SNicholas Piggin     /*
3448b7e6b07SNicholas Piggin      * AIL applies, so the new MSR gets IR and DR set, and an offset applied
3458b7e6b07SNicholas Piggin      * to the new IP.
3468b7e6b07SNicholas Piggin      */
3478b7e6b07SNicholas Piggin     *new_msr |= (1 << MSR_IR) | (1 << MSR_DR);
3488b7e6b07SNicholas Piggin 
3498b7e6b07SNicholas Piggin     if (excp != POWERPC_EXCP_SYSCALL_VECTORED) {
3508b7e6b07SNicholas Piggin         if (ail == 2) {
3518b7e6b07SNicholas Piggin             *vector |= 0x0000000000018000ull;
3528b7e6b07SNicholas Piggin         } else if (ail == 3) {
3538b7e6b07SNicholas Piggin             *vector |= 0xc000000000004000ull;
3548b7e6b07SNicholas Piggin         }
3558b7e6b07SNicholas Piggin     } else {
3568b7e6b07SNicholas Piggin         /*
3578b7e6b07SNicholas Piggin          * scv AIL is a little different. AIL=2 does not change the address,
3588b7e6b07SNicholas Piggin          * only the MSR. AIL=3 replaces the 0x17000 base with 0xc...3000.
3598b7e6b07SNicholas Piggin          */
3608b7e6b07SNicholas Piggin         if (ail == 3) {
3618b7e6b07SNicholas Piggin             *vector &= ~0x0000000000017000ull; /* Un-apply the base offset */
3628b7e6b07SNicholas Piggin             *vector |= 0xc000000000003000ull; /* Apply scv's AIL=3 offset */
3638b7e6b07SNicholas Piggin         }
3648b7e6b07SNicholas Piggin     }
3658b7e6b07SNicholas Piggin #endif
3662586a4d7SFabiano Rosas }
367dead760bSBenjamin Herrenschmidt 
36862e79ef9SCédric Le Goater static void powerpc_set_excp_state(PowerPCCPU *cpu,
369ad77c6caSNicholas Piggin                                           target_ulong vector, target_ulong msr)
370ad77c6caSNicholas Piggin {
371ad77c6caSNicholas Piggin     CPUState *cs = CPU(cpu);
372ad77c6caSNicholas Piggin     CPUPPCState *env = &cpu->env;
373ad77c6caSNicholas Piggin 
374ad77c6caSNicholas Piggin     /*
375ad77c6caSNicholas Piggin      * We don't use hreg_store_msr here as already have treated any
376ad77c6caSNicholas Piggin      * special case that could occur. Just store MSR and update hflags
377ad77c6caSNicholas Piggin      *
378ad77c6caSNicholas Piggin      * Note: We *MUST* not use hreg_store_msr() as-is anyway because it
379ad77c6caSNicholas Piggin      * will prevent setting of the HV bit which some exceptions might need
380ad77c6caSNicholas Piggin      * to do.
381ad77c6caSNicholas Piggin      */
382ad77c6caSNicholas Piggin     env->msr = msr & env->msr_mask;
383ad77c6caSNicholas Piggin     hreg_compute_hflags(env);
384ad77c6caSNicholas Piggin     env->nip = vector;
385ad77c6caSNicholas Piggin     /* Reset exception state */
386ad77c6caSNicholas Piggin     cs->exception_index = POWERPC_EXCP_NONE;
387ad77c6caSNicholas Piggin     env->error_code = 0;
388ad77c6caSNicholas Piggin 
389ad77c6caSNicholas Piggin     /* Reset the reservation */
390ad77c6caSNicholas Piggin     env->reserve_addr = -1;
391ad77c6caSNicholas Piggin 
392ad77c6caSNicholas Piggin     /*
393ad77c6caSNicholas Piggin      * Any interrupt is context synchronizing, check if TCG TLB needs
394ad77c6caSNicholas Piggin      * a delayed flush on ppc64
395ad77c6caSNicholas Piggin      */
396ad77c6caSNicholas Piggin     check_tlb_flush(env, false);
397ad77c6caSNicholas Piggin }
398ad77c6caSNicholas Piggin 
39947733729SDavid Gibson /*
40047733729SDavid Gibson  * Note that this function should be greatly optimized when called
40147733729SDavid Gibson  * with a constant excp, from ppc_hw_interrupt
402c79c73f6SBlue Swirl  */
40393130c84SFabiano Rosas static void powerpc_excp(PowerPCCPU *cpu, int excp)
404c79c73f6SBlue Swirl {
40527103424SAndreas Färber     CPUState *cs = CPU(cpu);
4065c26a5b3SAndreas Färber     CPUPPCState *env = &cpu->env;
40793130c84SFabiano Rosas     int excp_model = env->excp_model;
408c79c73f6SBlue Swirl     target_ulong msr, new_msr, vector;
40919e70626SFabiano Rosas     int srr0, srr1, lev = -1;
410c79c73f6SBlue Swirl 
4112541e686SFabiano Rosas     if (excp <= POWERPC_EXCP_NONE || excp >= POWERPC_EXCP_NB) {
4122541e686SFabiano Rosas         cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp);
4132541e686SFabiano Rosas     }
4142541e686SFabiano Rosas 
415c79c73f6SBlue Swirl     qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx
4166789f23bSCédric Le Goater                   " => %s (%d) error=%02x\n", env->nip, powerpc_excp_name(excp),
4176789f23bSCédric Le Goater                   excp, env->error_code);
418c79c73f6SBlue Swirl 
419c79c73f6SBlue Swirl     /* new srr1 value excluding must-be-zero bits */
420a1bb7384SScott Wood     if (excp_model == POWERPC_EXCP_BOOKE) {
421a1bb7384SScott Wood         msr = env->msr;
422a1bb7384SScott Wood     } else {
423c79c73f6SBlue Swirl         msr = env->msr & ~0x783f0000ULL;
424a1bb7384SScott Wood     }
425c79c73f6SBlue Swirl 
42647733729SDavid Gibson     /*
42747733729SDavid Gibson      * new interrupt handler msr preserves existing HV and ME unless
4286d49d6d4SBenjamin Herrenschmidt      * explicitly overriden
4296d49d6d4SBenjamin Herrenschmidt      */
4306d49d6d4SBenjamin Herrenschmidt     new_msr = env->msr & (((target_ulong)1 << MSR_ME) | MSR_HVB);
431c79c73f6SBlue Swirl 
432c79c73f6SBlue Swirl     /* target registers */
433c79c73f6SBlue Swirl     srr0 = SPR_SRR0;
434c79c73f6SBlue Swirl     srr1 = SPR_SRR1;
435c79c73f6SBlue Swirl 
43621c0d66aSBenjamin Herrenschmidt     /*
43721c0d66aSBenjamin Herrenschmidt      * check for special resume at 0x100 from doze/nap/sleep/winkle on
43821c0d66aSBenjamin Herrenschmidt      * P7/P8/P9
43921c0d66aSBenjamin Herrenschmidt      */
4401e7fd61dSBenjamin Herrenschmidt     if (env->resume_as_sreset) {
441dead760bSBenjamin Herrenschmidt         excp = powerpc_reset_wakeup(cs, env, excp, &msr);
4427778a575SBenjamin Herrenschmidt     }
4437778a575SBenjamin Herrenschmidt 
44447733729SDavid Gibson     /*
44547733729SDavid Gibson      * Hypervisor emulation assistance interrupt only exists on server
4469b2faddaSBenjamin Herrenschmidt      * arch 2.05 server or later. We also don't want to generate it if
4479b2faddaSBenjamin Herrenschmidt      * we don't have HVB in msr_mask (PAPR mode).
4489b2faddaSBenjamin Herrenschmidt      */
4499b2faddaSBenjamin Herrenschmidt     if (excp == POWERPC_EXCP_HV_EMU
4509b2faddaSBenjamin Herrenschmidt #if defined(TARGET_PPC64)
451d57d72a8SGreg Kurz         && !(mmu_is_64bit(env->mmu_model) && (env->msr_mask & MSR_HVB))
4529b2faddaSBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */
4539b2faddaSBenjamin Herrenschmidt 
4549b2faddaSBenjamin Herrenschmidt     ) {
4559b2faddaSBenjamin Herrenschmidt         excp = POWERPC_EXCP_PROGRAM;
4569b2faddaSBenjamin Herrenschmidt     }
4579b2faddaSBenjamin Herrenschmidt 
4587fc1dc83SFabiano Rosas #ifdef TARGET_PPC64
4597fc1dc83SFabiano Rosas     /*
4607fc1dc83SFabiano Rosas      * SPEU and VPU share the same IVOR but they exist in different
4617fc1dc83SFabiano Rosas      * processors. SPEU is e500v1/2 only and VPU is e6500 only.
4627fc1dc83SFabiano Rosas      */
4637fc1dc83SFabiano Rosas     if (excp_model == POWERPC_EXCP_BOOKE && excp == POWERPC_EXCP_VPU) {
4647fc1dc83SFabiano Rosas         excp = POWERPC_EXCP_SPEU;
4657fc1dc83SFabiano Rosas     }
4667fc1dc83SFabiano Rosas #endif
4677fc1dc83SFabiano Rosas 
468d1cbee61SFabiano Rosas     vector = env->excp_vectors[excp];
469d1cbee61SFabiano Rosas     if (vector == (target_ulong)-1ULL) {
470d1cbee61SFabiano Rosas         cpu_abort(cs, "Raised an exception without defined vector %d\n",
471d1cbee61SFabiano Rosas                   excp);
472d1cbee61SFabiano Rosas     }
473d1cbee61SFabiano Rosas 
474d1cbee61SFabiano Rosas     vector |= env->excp_prefix;
475d1cbee61SFabiano Rosas 
476c79c73f6SBlue Swirl     switch (excp) {
477c79c73f6SBlue Swirl     case POWERPC_EXCP_CRITICAL:    /* Critical input                         */
478c79c73f6SBlue Swirl         switch (excp_model) {
479c79c73f6SBlue Swirl         case POWERPC_EXCP_40x:
480c79c73f6SBlue Swirl             srr0 = SPR_40x_SRR2;
481c79c73f6SBlue Swirl             srr1 = SPR_40x_SRR3;
482c79c73f6SBlue Swirl             break;
483c79c73f6SBlue Swirl         case POWERPC_EXCP_BOOKE:
484c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_CSRR0;
485c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_CSRR1;
486c79c73f6SBlue Swirl             break;
487c79c73f6SBlue Swirl         case POWERPC_EXCP_G2:
488c79c73f6SBlue Swirl             break;
489c79c73f6SBlue Swirl         default:
490c79c73f6SBlue Swirl             goto excp_invalid;
491c79c73f6SBlue Swirl         }
492bd6fefe7SBenjamin Herrenschmidt         break;
493c79c73f6SBlue Swirl     case POWERPC_EXCP_MCHECK:    /* Machine check exception                  */
494c79c73f6SBlue Swirl         if (msr_me == 0) {
49547733729SDavid Gibson             /*
49647733729SDavid Gibson              * Machine check exception is not enabled.  Enter
49747733729SDavid Gibson              * checkstop state.
498c79c73f6SBlue Swirl              */
499c79c73f6SBlue Swirl             fprintf(stderr, "Machine check while not allowed. "
500c79c73f6SBlue Swirl                     "Entering checkstop state\n");
501013a2942SPaolo Bonzini             if (qemu_log_separate()) {
502013a2942SPaolo Bonzini                 qemu_log("Machine check while not allowed. "
503013a2942SPaolo Bonzini                         "Entering checkstop state\n");
504c79c73f6SBlue Swirl             }
505259186a7SAndreas Färber             cs->halted = 1;
506044897efSRichard Purdie             cpu_interrupt_exittb(cs);
507c79c73f6SBlue Swirl         }
50810c21b5cSNicholas Piggin         if (env->msr_mask & MSR_HVB) {
50947733729SDavid Gibson             /*
51047733729SDavid Gibson              * ISA specifies HV, but can be delivered to guest with HV
51147733729SDavid Gibson              * clear (e.g., see FWNMI in PAPR).
51210c21b5cSNicholas Piggin              */
513c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
51410c21b5cSNicholas Piggin         }
515c79c73f6SBlue Swirl 
516c79c73f6SBlue Swirl         /* machine check exceptions don't have ME set */
517c79c73f6SBlue Swirl         new_msr &= ~((target_ulong)1 << MSR_ME);
518c79c73f6SBlue Swirl 
519c79c73f6SBlue Swirl         /* XXX: should also have something loaded in DAR / DSISR */
520c79c73f6SBlue Swirl         switch (excp_model) {
521c79c73f6SBlue Swirl         case POWERPC_EXCP_40x:
522c79c73f6SBlue Swirl             srr0 = SPR_40x_SRR2;
523c79c73f6SBlue Swirl             srr1 = SPR_40x_SRR3;
524c79c73f6SBlue Swirl             break;
525c79c73f6SBlue Swirl         case POWERPC_EXCP_BOOKE:
526a1bb7384SScott Wood             /* FIXME: choose one or the other based on CPU type */
527c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_MCSRR0;
528c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_MCSRR1;
52919e70626SFabiano Rosas 
53019e70626SFabiano Rosas             env->spr[SPR_BOOKE_CSRR0] = env->nip;
53119e70626SFabiano Rosas             env->spr[SPR_BOOKE_CSRR1] = msr;
532c79c73f6SBlue Swirl             break;
533c79c73f6SBlue Swirl         default:
534c79c73f6SBlue Swirl             break;
535c79c73f6SBlue Swirl         }
536bd6fefe7SBenjamin Herrenschmidt         break;
537c79c73f6SBlue Swirl     case POWERPC_EXCP_DSI:       /* Data storage exception                   */
5382eb1ef73SCédric Le Goater         trace_ppc_excp_dsi(env->spr[SPR_DSISR], env->spr[SPR_DAR]);
539bd6fefe7SBenjamin Herrenschmidt         break;
540c79c73f6SBlue Swirl     case POWERPC_EXCP_ISI:       /* Instruction storage exception            */
5412eb1ef73SCédric Le Goater         trace_ppc_excp_isi(msr, env->nip);
542c79c73f6SBlue Swirl         msr |= env->error_code;
543bd6fefe7SBenjamin Herrenschmidt         break;
544c79c73f6SBlue Swirl     case POWERPC_EXCP_EXTERNAL:  /* External input                           */
545bbc443cfSFabiano Rosas     {
546bbc443cfSFabiano Rosas         bool lpes0;
547bbc443cfSFabiano Rosas 
548fdfba1a2SEdgar E. Iglesias         cs = CPU(cpu);
549fdfba1a2SEdgar E. Iglesias 
550bbc443cfSFabiano Rosas         /*
551bbc443cfSFabiano Rosas          * Exception targeting modifiers
552bbc443cfSFabiano Rosas          *
553bbc443cfSFabiano Rosas          * LPES0 is supported on POWER7/8/9
554bbc443cfSFabiano Rosas          * LPES1 is not supported (old iSeries mode)
555bbc443cfSFabiano Rosas          *
556bbc443cfSFabiano Rosas          * On anything else, we behave as if LPES0 is 1
557bbc443cfSFabiano Rosas          * (externals don't alter MSR:HV)
558bbc443cfSFabiano Rosas          */
559bbc443cfSFabiano Rosas #if defined(TARGET_PPC64)
560bbc443cfSFabiano Rosas         if (excp_model == POWERPC_EXCP_POWER7 ||
561bbc443cfSFabiano Rosas             excp_model == POWERPC_EXCP_POWER8 ||
562bbc443cfSFabiano Rosas             excp_model == POWERPC_EXCP_POWER9 ||
563bbc443cfSFabiano Rosas             excp_model == POWERPC_EXCP_POWER10) {
564bbc443cfSFabiano Rosas             lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0);
565bbc443cfSFabiano Rosas         } else
566bbc443cfSFabiano Rosas #endif /* defined(TARGET_PPC64) */
567bbc443cfSFabiano Rosas         {
568bbc443cfSFabiano Rosas             lpes0 = true;
569bbc443cfSFabiano Rosas         }
570bbc443cfSFabiano Rosas 
5716d49d6d4SBenjamin Herrenschmidt         if (!lpes0) {
572c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
5736d49d6d4SBenjamin Herrenschmidt             new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
5746d49d6d4SBenjamin Herrenschmidt             srr0 = SPR_HSRR0;
5756d49d6d4SBenjamin Herrenschmidt             srr1 = SPR_HSRR1;
576c79c73f6SBlue Swirl         }
57768c2dd70SAlexander Graf         if (env->mpic_proxy) {
57868c2dd70SAlexander Graf             /* IACK the IRQ on delivery */
579fdfba1a2SEdgar E. Iglesias             env->spr[SPR_BOOKE_EPR] = ldl_phys(cs->as, env->mpic_iack);
58068c2dd70SAlexander Graf         }
581bd6fefe7SBenjamin Herrenschmidt         break;
582bbc443cfSFabiano Rosas     }
583c79c73f6SBlue Swirl     case POWERPC_EXCP_ALIGN:     /* Alignment exception                      */
58429c4a336SFabiano Rosas         /* Get rS/rD and rA from faulting opcode */
58547733729SDavid Gibson         /*
58629c4a336SFabiano Rosas          * Note: the opcode fields will not be set properly for a
58729c4a336SFabiano Rosas          * direct store load/store, but nobody cares as nobody
58829c4a336SFabiano Rosas          * actually uses direct store segments.
5893433b732SBenjamin Herrenschmidt          */
59029c4a336SFabiano Rosas         env->spr[SPR_DSISR] |= (env->error_code & 0x03FF0000) >> 16;
591bd6fefe7SBenjamin Herrenschmidt         break;
592c79c73f6SBlue Swirl     case POWERPC_EXCP_PROGRAM:   /* Program exception                        */
593c79c73f6SBlue Swirl         switch (env->error_code & ~0xF) {
594c79c73f6SBlue Swirl         case POWERPC_EXCP_FP:
595c79c73f6SBlue Swirl             if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) {
5962eb1ef73SCédric Le Goater                 trace_ppc_excp_fp_ignore();
59727103424SAndreas Färber                 cs->exception_index = POWERPC_EXCP_NONE;
598c79c73f6SBlue Swirl                 env->error_code = 0;
599c79c73f6SBlue Swirl                 return;
600c79c73f6SBlue Swirl             }
6011b7d17caSBenjamin Herrenschmidt 
60247733729SDavid Gibson             /*
60347733729SDavid Gibson              * FP exceptions always have NIP pointing to the faulting
6041b7d17caSBenjamin Herrenschmidt              * instruction, so always use store_next and claim we are
6051b7d17caSBenjamin Herrenschmidt              * precise in the MSR.
6061b7d17caSBenjamin Herrenschmidt              */
607c79c73f6SBlue Swirl             msr |= 0x00100000;
6080ee604abSAaron Larson             env->spr[SPR_BOOKE_ESR] = ESR_FP;
609bd6fefe7SBenjamin Herrenschmidt             break;
610c79c73f6SBlue Swirl         case POWERPC_EXCP_INVAL:
6112eb1ef73SCédric Le Goater             trace_ppc_excp_inval(env->nip);
612c79c73f6SBlue Swirl             msr |= 0x00080000;
613c79c73f6SBlue Swirl             env->spr[SPR_BOOKE_ESR] = ESR_PIL;
614c79c73f6SBlue Swirl             break;
615c79c73f6SBlue Swirl         case POWERPC_EXCP_PRIV:
616c79c73f6SBlue Swirl             msr |= 0x00040000;
617c79c73f6SBlue Swirl             env->spr[SPR_BOOKE_ESR] = ESR_PPR;
618c79c73f6SBlue Swirl             break;
619c79c73f6SBlue Swirl         case POWERPC_EXCP_TRAP:
620c79c73f6SBlue Swirl             msr |= 0x00020000;
621c79c73f6SBlue Swirl             env->spr[SPR_BOOKE_ESR] = ESR_PTR;
622c79c73f6SBlue Swirl             break;
623c79c73f6SBlue Swirl         default:
624c79c73f6SBlue Swirl             /* Should never occur */
625a47dddd7SAndreas Färber             cpu_abort(cs, "Invalid program exception %d. Aborting\n",
626c79c73f6SBlue Swirl                       env->error_code);
627c79c73f6SBlue Swirl             break;
628c79c73f6SBlue Swirl         }
629bd6fefe7SBenjamin Herrenschmidt         break;
630c79c73f6SBlue Swirl     case POWERPC_EXCP_SYSCALL:   /* System call exception                    */
631c79c73f6SBlue Swirl         lev = env->error_code;
6326d49d6d4SBenjamin Herrenschmidt 
6336dc6b557SNicholas Piggin         if ((lev == 1) && cpu->vhyp) {
6346dc6b557SNicholas Piggin             dump_hcall(env);
6356dc6b557SNicholas Piggin         } else {
6366dc6b557SNicholas Piggin             dump_syscall(env);
6376dc6b557SNicholas Piggin         }
6386dc6b557SNicholas Piggin 
63947733729SDavid Gibson         /*
64047733729SDavid Gibson          * We need to correct the NIP which in this case is supposed
641bd6fefe7SBenjamin Herrenschmidt          * to point to the next instruction
642bd6fefe7SBenjamin Herrenschmidt          */
643bd6fefe7SBenjamin Herrenschmidt         env->nip += 4;
644bd6fefe7SBenjamin Herrenschmidt 
6456d49d6d4SBenjamin Herrenschmidt         /* "PAPR mode" built-in hypercall emulation */
6461d1be34dSDavid Gibson         if ((lev == 1) && cpu->vhyp) {
6471d1be34dSDavid Gibson             PPCVirtualHypervisorClass *vhc =
6481d1be34dSDavid Gibson                 PPC_VIRTUAL_HYPERVISOR_GET_CLASS(cpu->vhyp);
6491d1be34dSDavid Gibson             vhc->hypercall(cpu->vhyp, cpu);
650c79c73f6SBlue Swirl             return;
651c79c73f6SBlue Swirl         }
6526d49d6d4SBenjamin Herrenschmidt         if (lev == 1) {
653c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
654c79c73f6SBlue Swirl         }
655bd6fefe7SBenjamin Herrenschmidt         break;
6563c89b8d6SNicholas Piggin     case POWERPC_EXCP_SYSCALL_VECTORED: /* scv exception                     */
6573c89b8d6SNicholas Piggin         lev = env->error_code;
6580c87018cSFabiano Rosas         dump_syscall(env);
6593c89b8d6SNicholas Piggin         env->nip += 4;
6603c89b8d6SNicholas Piggin         new_msr |= env->msr & ((target_ulong)1 << MSR_EE);
6613c89b8d6SNicholas Piggin         new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
6625ac11b12SFabiano Rosas 
6635ac11b12SFabiano Rosas         vector += lev * 0x20;
6645ac11b12SFabiano Rosas 
6655ac11b12SFabiano Rosas         env->lr = env->nip;
6665ac11b12SFabiano Rosas         env->ctr = msr;
6673c89b8d6SNicholas Piggin         break;
668bd6fefe7SBenjamin Herrenschmidt     case POWERPC_EXCP_FPU:       /* Floating-point unavailable exception     */
669c79c73f6SBlue Swirl     case POWERPC_EXCP_APU:       /* Auxiliary processor unavailable          */
670c79c73f6SBlue Swirl     case POWERPC_EXCP_DECR:      /* Decrementer exception                    */
671bd6fefe7SBenjamin Herrenschmidt         break;
672c79c73f6SBlue Swirl     case POWERPC_EXCP_FIT:       /* Fixed-interval timer interrupt           */
673c79c73f6SBlue Swirl         /* FIT on 4xx */
6742eb1ef73SCédric Le Goater         trace_ppc_excp_print("FIT");
675bd6fefe7SBenjamin Herrenschmidt         break;
676c79c73f6SBlue Swirl     case POWERPC_EXCP_WDT:       /* Watchdog timer interrupt                 */
6772eb1ef73SCédric Le Goater         trace_ppc_excp_print("WDT");
678c79c73f6SBlue Swirl         switch (excp_model) {
679c79c73f6SBlue Swirl         case POWERPC_EXCP_BOOKE:
680c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_CSRR0;
681c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_CSRR1;
682c79c73f6SBlue Swirl             break;
683c79c73f6SBlue Swirl         default:
684c79c73f6SBlue Swirl             break;
685c79c73f6SBlue Swirl         }
686bd6fefe7SBenjamin Herrenschmidt         break;
687c79c73f6SBlue Swirl     case POWERPC_EXCP_DTLB:      /* Data TLB error                           */
688c79c73f6SBlue Swirl     case POWERPC_EXCP_ITLB:      /* Instruction TLB error                    */
689bd6fefe7SBenjamin Herrenschmidt         break;
690c79c73f6SBlue Swirl     case POWERPC_EXCP_DEBUG:     /* Debug interrupt                          */
6910e3bf489SRoman Kapl         if (env->flags & POWERPC_FLAG_DE) {
692a1bb7384SScott Wood             /* FIXME: choose one or the other based on CPU type */
693c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_DSRR0;
694c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_DSRR1;
69519e70626SFabiano Rosas 
69619e70626SFabiano Rosas             env->spr[SPR_BOOKE_CSRR0] = env->nip;
69719e70626SFabiano Rosas             env->spr[SPR_BOOKE_CSRR1] = msr;
69819e70626SFabiano Rosas 
6990e3bf489SRoman Kapl             /* DBSR already modified by caller */
7000e3bf489SRoman Kapl         } else {
7010e3bf489SRoman Kapl             cpu_abort(cs, "Debug exception triggered on unsupported model\n");
702c79c73f6SBlue Swirl         }
703bd6fefe7SBenjamin Herrenschmidt         break;
7047fc1dc83SFabiano Rosas     case POWERPC_EXCP_SPEU:   /* SPE/embedded floating-point unavailable/VPU  */
705c79c73f6SBlue Swirl         env->spr[SPR_BOOKE_ESR] = ESR_SPV;
706bd6fefe7SBenjamin Herrenschmidt         break;
707c79c73f6SBlue Swirl     case POWERPC_EXCP_EFPDI:     /* Embedded floating-point data interrupt   */
708c79c73f6SBlue Swirl         /* XXX: TODO */
709a47dddd7SAndreas Färber         cpu_abort(cs, "Embedded floating point data exception "
710c79c73f6SBlue Swirl                   "is not implemented yet !\n");
711c79c73f6SBlue Swirl         env->spr[SPR_BOOKE_ESR] = ESR_SPV;
712bd6fefe7SBenjamin Herrenschmidt         break;
713c79c73f6SBlue Swirl     case POWERPC_EXCP_EFPRI:     /* Embedded floating-point round interrupt  */
714c79c73f6SBlue Swirl         /* XXX: TODO */
715a47dddd7SAndreas Färber         cpu_abort(cs, "Embedded floating point round exception "
716c79c73f6SBlue Swirl                   "is not implemented yet !\n");
717c79c73f6SBlue Swirl         env->spr[SPR_BOOKE_ESR] = ESR_SPV;
718bd6fefe7SBenjamin Herrenschmidt         break;
719c79c73f6SBlue Swirl     case POWERPC_EXCP_EPERFM:    /* Embedded performance monitor interrupt   */
720c79c73f6SBlue Swirl         /* XXX: TODO */
721a47dddd7SAndreas Färber         cpu_abort(cs,
722c79c73f6SBlue Swirl                   "Performance counter exception is not implemented yet !\n");
723bd6fefe7SBenjamin Herrenschmidt         break;
724c79c73f6SBlue Swirl     case POWERPC_EXCP_DOORI:     /* Embedded doorbell interrupt              */
725bd6fefe7SBenjamin Herrenschmidt         break;
726c79c73f6SBlue Swirl     case POWERPC_EXCP_DOORCI:    /* Embedded doorbell critical interrupt     */
727c79c73f6SBlue Swirl         srr0 = SPR_BOOKE_CSRR0;
728c79c73f6SBlue Swirl         srr1 = SPR_BOOKE_CSRR1;
729bd6fefe7SBenjamin Herrenschmidt         break;
730c79c73f6SBlue Swirl     case POWERPC_EXCP_RESET:     /* System reset exception                   */
731f85bcec3SNicholas Piggin         /* A power-saving exception sets ME, otherwise it is unchanged */
732c79c73f6SBlue Swirl         if (msr_pow) {
733c79c73f6SBlue Swirl             /* indicate that we resumed from power save mode */
734c79c73f6SBlue Swirl             msr |= 0x10000;
735f85bcec3SNicholas Piggin             new_msr |= ((target_ulong)1 << MSR_ME);
736c79c73f6SBlue Swirl         }
73710c21b5cSNicholas Piggin         if (env->msr_mask & MSR_HVB) {
73847733729SDavid Gibson             /*
73947733729SDavid Gibson              * ISA specifies HV, but can be delivered to guest with HV
74047733729SDavid Gibson              * clear (e.g., see FWNMI in PAPR, NMI injection in QEMU).
74110c21b5cSNicholas Piggin              */
742c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
74310c21b5cSNicholas Piggin         } else {
74410c21b5cSNicholas Piggin             if (msr_pow) {
74510c21b5cSNicholas Piggin                 cpu_abort(cs, "Trying to deliver power-saving system reset "
74610c21b5cSNicholas Piggin                           "exception %d with no HV support\n", excp);
74710c21b5cSNicholas Piggin             }
74810c21b5cSNicholas Piggin         }
749bd6fefe7SBenjamin Herrenschmidt         break;
750c79c73f6SBlue Swirl     case POWERPC_EXCP_DSEG:      /* Data segment exception                   */
751c79c73f6SBlue Swirl     case POWERPC_EXCP_ISEG:      /* Instruction segment exception            */
752c79c73f6SBlue Swirl     case POWERPC_EXCP_TRACE:     /* Trace exception                          */
753bd6fefe7SBenjamin Herrenschmidt         break;
754d04ea940SCédric Le Goater     case POWERPC_EXCP_HISI:      /* Hypervisor instruction storage exception */
755d04ea940SCédric Le Goater         msr |= env->error_code;
756295397f5SChen Qun         /* fall through */
757bd6fefe7SBenjamin Herrenschmidt     case POWERPC_EXCP_HDECR:     /* Hypervisor decrementer exception         */
758c79c73f6SBlue Swirl     case POWERPC_EXCP_HDSI:      /* Hypervisor data storage exception        */
759c79c73f6SBlue Swirl     case POWERPC_EXCP_HDSEG:     /* Hypervisor data segment exception        */
760c79c73f6SBlue Swirl     case POWERPC_EXCP_HISEG:     /* Hypervisor instruction segment exception */
7617af1e7b0SCédric Le Goater     case POWERPC_EXCP_SDOOR_HV:  /* Hypervisor Doorbell interrupt            */
762bd6fefe7SBenjamin Herrenschmidt     case POWERPC_EXCP_HV_EMU:
763d8ce5fd6SBenjamin Herrenschmidt     case POWERPC_EXCP_HVIRT:     /* Hypervisor virtualization                */
764c79c73f6SBlue Swirl         srr0 = SPR_HSRR0;
765c79c73f6SBlue Swirl         srr1 = SPR_HSRR1;
766c79c73f6SBlue Swirl         new_msr |= (target_ulong)MSR_HVB;
767c79c73f6SBlue Swirl         new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
768bd6fefe7SBenjamin Herrenschmidt         break;
769c79c73f6SBlue Swirl     case POWERPC_EXCP_VPU:       /* Vector unavailable exception             */
7701f29871cSTom Musta     case POWERPC_EXCP_VSXU:       /* VSX unavailable exception               */
7717019cb3dSAlexey Kardashevskiy     case POWERPC_EXCP_FU:         /* Facility unavailable exception          */
7725310799aSBalbir Singh #ifdef TARGET_PPC64
7735310799aSBalbir Singh         env->spr[SPR_FSCR] |= ((target_ulong)env->error_code << 56);
7745310799aSBalbir Singh #endif
775bd6fefe7SBenjamin Herrenschmidt         break;
776493028d8SCédric Le Goater     case POWERPC_EXCP_HV_FU:     /* Hypervisor Facility Unavailable Exception */
777493028d8SCédric Le Goater #ifdef TARGET_PPC64
778493028d8SCédric Le Goater         env->spr[SPR_HFSCR] |= ((target_ulong)env->error_code << FSCR_IC_POS);
779493028d8SCédric Le Goater         srr0 = SPR_HSRR0;
780493028d8SCédric Le Goater         srr1 = SPR_HSRR1;
781493028d8SCédric Le Goater         new_msr |= (target_ulong)MSR_HVB;
782493028d8SCédric Le Goater         new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
783493028d8SCédric Le Goater #endif
784493028d8SCédric Le Goater         break;
785c79c73f6SBlue Swirl     case POWERPC_EXCP_PIT:       /* Programmable interval timer interrupt    */
7862eb1ef73SCédric Le Goater         trace_ppc_excp_print("PIT");
787bd6fefe7SBenjamin Herrenschmidt         break;
788c79c73f6SBlue Swirl     case POWERPC_EXCP_IO:        /* IO error exception                       */
789c79c73f6SBlue Swirl         /* XXX: TODO */
790a47dddd7SAndreas Färber         cpu_abort(cs, "601 IO error exception is not implemented yet !\n");
791bd6fefe7SBenjamin Herrenschmidt         break;
792c79c73f6SBlue Swirl     case POWERPC_EXCP_RUNM:      /* Run mode exception                       */
793c79c73f6SBlue Swirl         /* XXX: TODO */
794a47dddd7SAndreas Färber         cpu_abort(cs, "601 run mode exception is not implemented yet !\n");
795bd6fefe7SBenjamin Herrenschmidt         break;
796c79c73f6SBlue Swirl     case POWERPC_EXCP_EMUL:      /* Emulation trap exception                 */
797c79c73f6SBlue Swirl         /* XXX: TODO */
798a47dddd7SAndreas Färber         cpu_abort(cs, "602 emulation trap exception "
799c79c73f6SBlue Swirl                   "is not implemented yet !\n");
800bd6fefe7SBenjamin Herrenschmidt         break;
801c79c73f6SBlue Swirl     case POWERPC_EXCP_IFTLB:     /* Instruction fetch TLB error              */
802c79c73f6SBlue Swirl     case POWERPC_EXCP_DLTLB:     /* Data load TLB miss                       */
803c79c73f6SBlue Swirl     case POWERPC_EXCP_DSTLB:     /* Data store TLB miss                      */
804c79c73f6SBlue Swirl         switch (excp_model) {
805c79c73f6SBlue Swirl         case POWERPC_EXCP_602:
806c79c73f6SBlue Swirl         case POWERPC_EXCP_603:
807c79c73f6SBlue Swirl         case POWERPC_EXCP_G2:
808c79c73f6SBlue Swirl             /* Swap temporary saved registers with GPRs */
809c79c73f6SBlue Swirl             if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) {
810c79c73f6SBlue Swirl                 new_msr |= (target_ulong)1 << MSR_TGPR;
811c79c73f6SBlue Swirl                 hreg_swap_gpr_tgpr(env);
812c79c73f6SBlue Swirl             }
81351b385dbSFabiano Rosas             /* fall through */
814c79c73f6SBlue Swirl         case POWERPC_EXCP_7x5:
815*e4e27df7SFabiano Rosas             ppc_excp_debug_sw_tlb(env, excp);
816c79c73f6SBlue Swirl 
817c79c73f6SBlue Swirl             msr |= env->crf[0] << 28;
818c79c73f6SBlue Swirl             msr |= env->error_code; /* key, D/I, S/L bits */
819c79c73f6SBlue Swirl             /* Set way using a LRU mechanism */
820c79c73f6SBlue Swirl             msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17;
821c79c73f6SBlue Swirl             break;
822c79c73f6SBlue Swirl         default:
82351b385dbSFabiano Rosas             cpu_abort(cs, "Invalid TLB miss exception\n");
824c79c73f6SBlue Swirl             break;
825c79c73f6SBlue Swirl         }
826bd6fefe7SBenjamin Herrenschmidt         break;
827c79c73f6SBlue Swirl     case POWERPC_EXCP_FPA:       /* Floating-point assist exception          */
828c79c73f6SBlue Swirl         /* XXX: TODO */
829a47dddd7SAndreas Färber         cpu_abort(cs, "Floating point assist exception "
830c79c73f6SBlue Swirl                   "is not implemented yet !\n");
831bd6fefe7SBenjamin Herrenschmidt         break;
832c79c73f6SBlue Swirl     case POWERPC_EXCP_DABR:      /* Data address breakpoint                  */
833c79c73f6SBlue Swirl         /* XXX: TODO */
834a47dddd7SAndreas Färber         cpu_abort(cs, "DABR exception is not implemented yet !\n");
835bd6fefe7SBenjamin Herrenschmidt         break;
836c79c73f6SBlue Swirl     case POWERPC_EXCP_IABR:      /* Instruction address breakpoint           */
837c79c73f6SBlue Swirl         /* XXX: TODO */
838a47dddd7SAndreas Färber         cpu_abort(cs, "IABR exception is not implemented yet !\n");
839bd6fefe7SBenjamin Herrenschmidt         break;
840c79c73f6SBlue Swirl     case POWERPC_EXCP_SMI:       /* System management interrupt              */
841c79c73f6SBlue Swirl         /* XXX: TODO */
842a47dddd7SAndreas Färber         cpu_abort(cs, "SMI exception is not implemented yet !\n");
843bd6fefe7SBenjamin Herrenschmidt         break;
844c79c73f6SBlue Swirl     case POWERPC_EXCP_THERM:     /* Thermal interrupt                        */
845c79c73f6SBlue Swirl         /* XXX: TODO */
846a47dddd7SAndreas Färber         cpu_abort(cs, "Thermal management exception "
847c79c73f6SBlue Swirl                   "is not implemented yet !\n");
848bd6fefe7SBenjamin Herrenschmidt         break;
849c79c73f6SBlue Swirl     case POWERPC_EXCP_PERFM:     /* Embedded performance monitor interrupt   */
850c79c73f6SBlue Swirl         /* XXX: TODO */
851a47dddd7SAndreas Färber         cpu_abort(cs,
852c79c73f6SBlue Swirl                   "Performance counter exception is not implemented yet !\n");
853bd6fefe7SBenjamin Herrenschmidt         break;
854c79c73f6SBlue Swirl     case POWERPC_EXCP_VPUA:      /* Vector assist exception                  */
855c79c73f6SBlue Swirl         /* XXX: TODO */
856a47dddd7SAndreas Färber         cpu_abort(cs, "VPU assist exception is not implemented yet !\n");
857bd6fefe7SBenjamin Herrenschmidt         break;
858c79c73f6SBlue Swirl     case POWERPC_EXCP_SOFTP:     /* Soft patch exception                     */
859c79c73f6SBlue Swirl         /* XXX: TODO */
860a47dddd7SAndreas Färber         cpu_abort(cs,
861c79c73f6SBlue Swirl                   "970 soft-patch exception is not implemented yet !\n");
862bd6fefe7SBenjamin Herrenschmidt         break;
863c79c73f6SBlue Swirl     case POWERPC_EXCP_MAINT:     /* Maintenance exception                    */
864c79c73f6SBlue Swirl         /* XXX: TODO */
865a47dddd7SAndreas Färber         cpu_abort(cs,
866c79c73f6SBlue Swirl                   "970 maintenance exception is not implemented yet !\n");
867bd6fefe7SBenjamin Herrenschmidt         break;
868c79c73f6SBlue Swirl     case POWERPC_EXCP_MEXTBR:    /* Maskable external breakpoint             */
869c79c73f6SBlue Swirl         /* XXX: TODO */
870a47dddd7SAndreas Färber         cpu_abort(cs, "Maskable external exception "
871c79c73f6SBlue Swirl                   "is not implemented yet !\n");
872bd6fefe7SBenjamin Herrenschmidt         break;
873c79c73f6SBlue Swirl     case POWERPC_EXCP_NMEXTBR:   /* Non maskable external breakpoint         */
874c79c73f6SBlue Swirl         /* XXX: TODO */
875a47dddd7SAndreas Färber         cpu_abort(cs, "Non maskable external exception "
876c79c73f6SBlue Swirl                   "is not implemented yet !\n");
877bd6fefe7SBenjamin Herrenschmidt         break;
878c79c73f6SBlue Swirl     default:
879c79c73f6SBlue Swirl     excp_invalid:
880a47dddd7SAndreas Färber         cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp);
881c79c73f6SBlue Swirl         break;
882c79c73f6SBlue Swirl     }
883bd6fefe7SBenjamin Herrenschmidt 
8846d49d6d4SBenjamin Herrenschmidt     /* Sanity check */
88510c21b5cSNicholas Piggin     if (!(env->msr_mask & MSR_HVB)) {
88610c21b5cSNicholas Piggin         if (new_msr & MSR_HVB) {
88710c21b5cSNicholas Piggin             cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with "
8886d49d6d4SBenjamin Herrenschmidt                       "no HV support\n", excp);
8896d49d6d4SBenjamin Herrenschmidt         }
89010c21b5cSNicholas Piggin         if (srr0 == SPR_HSRR0) {
89110c21b5cSNicholas Piggin             cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with "
89210c21b5cSNicholas Piggin                       "no HV support\n", excp);
89310c21b5cSNicholas Piggin         }
89410c21b5cSNicholas Piggin     }
8956d49d6d4SBenjamin Herrenschmidt 
89647733729SDavid Gibson     /*
89747733729SDavid Gibson      * Sort out endianness of interrupt, this differs depending on the
8986d49d6d4SBenjamin Herrenschmidt      * CPU, the HV mode, etc...
8996d49d6d4SBenjamin Herrenschmidt      */
9001e0c7e55SAnton Blanchard #ifdef TARGET_PPC64
9016d49d6d4SBenjamin Herrenschmidt     if (excp_model == POWERPC_EXCP_POWER7) {
9026d49d6d4SBenjamin Herrenschmidt         if (!(new_msr & MSR_HVB) && (env->spr[SPR_LPCR] & LPCR_ILE)) {
9036d49d6d4SBenjamin Herrenschmidt             new_msr |= (target_ulong)1 << MSR_LE;
9046d49d6d4SBenjamin Herrenschmidt         }
9056d49d6d4SBenjamin Herrenschmidt     } else if (excp_model == POWERPC_EXCP_POWER8) {
9066d49d6d4SBenjamin Herrenschmidt         if (new_msr & MSR_HVB) {
907a790e82bSBenjamin Herrenschmidt             if (env->spr[SPR_HID0] & HID0_HILE) {
908a790e82bSBenjamin Herrenschmidt                 new_msr |= (target_ulong)1 << MSR_LE;
909a790e82bSBenjamin Herrenschmidt             }
910a790e82bSBenjamin Herrenschmidt         } else if (env->spr[SPR_LPCR] & LPCR_ILE) {
911a790e82bSBenjamin Herrenschmidt             new_msr |= (target_ulong)1 << MSR_LE;
912a790e82bSBenjamin Herrenschmidt         }
913526cdce7SNicholas Piggin     } else if (excp_model == POWERPC_EXCP_POWER9 ||
914526cdce7SNicholas Piggin                excp_model == POWERPC_EXCP_POWER10) {
915a790e82bSBenjamin Herrenschmidt         if (new_msr & MSR_HVB) {
916a790e82bSBenjamin Herrenschmidt             if (env->spr[SPR_HID0] & HID0_POWER9_HILE) {
9176d49d6d4SBenjamin Herrenschmidt                 new_msr |= (target_ulong)1 << MSR_LE;
9186d49d6d4SBenjamin Herrenschmidt             }
9196d49d6d4SBenjamin Herrenschmidt         } else if (env->spr[SPR_LPCR] & LPCR_ILE) {
9201e0c7e55SAnton Blanchard             new_msr |= (target_ulong)1 << MSR_LE;
9211e0c7e55SAnton Blanchard         }
9221e0c7e55SAnton Blanchard     } else if (msr_ile) {
9231e0c7e55SAnton Blanchard         new_msr |= (target_ulong)1 << MSR_LE;
9241e0c7e55SAnton Blanchard     }
9251e0c7e55SAnton Blanchard #else
926c79c73f6SBlue Swirl     if (msr_ile) {
927c79c73f6SBlue Swirl         new_msr |= (target_ulong)1 << MSR_LE;
928c79c73f6SBlue Swirl     }
9291e0c7e55SAnton Blanchard #endif
930c79c73f6SBlue Swirl 
931c79c73f6SBlue Swirl #if defined(TARGET_PPC64)
932c79c73f6SBlue Swirl     if (excp_model == POWERPC_EXCP_BOOKE) {
933e42a61f1SAlexander Graf         if (env->spr[SPR_BOOKE_EPCR] & EPCR_ICM) {
934e42a61f1SAlexander Graf             /* Cat.64-bit: EPCR.ICM is copied to MSR.CM */
935c79c73f6SBlue Swirl             new_msr |= (target_ulong)1 << MSR_CM;
936e42a61f1SAlexander Graf         } else {
937e42a61f1SAlexander Graf             vector = (uint32_t)vector;
938c79c73f6SBlue Swirl         }
939c79c73f6SBlue Swirl     } else {
940d57d72a8SGreg Kurz         if (!msr_isf && !mmu_is_64bit(env->mmu_model)) {
941c79c73f6SBlue Swirl             vector = (uint32_t)vector;
942c79c73f6SBlue Swirl         } else {
943c79c73f6SBlue Swirl             new_msr |= (target_ulong)1 << MSR_SF;
944c79c73f6SBlue Swirl         }
945c79c73f6SBlue Swirl     }
946c79c73f6SBlue Swirl #endif
947cd0c6f47SBenjamin Herrenschmidt 
9483c89b8d6SNicholas Piggin     if (excp != POWERPC_EXCP_SYSCALL_VECTORED) {
9493c89b8d6SNicholas Piggin         /* Save PC */
9503c89b8d6SNicholas Piggin         env->spr[srr0] = env->nip;
9513c89b8d6SNicholas Piggin 
9523c89b8d6SNicholas Piggin         /* Save MSR */
9533c89b8d6SNicholas Piggin         env->spr[srr1] = msr;
9543c89b8d6SNicholas Piggin     }
9553c89b8d6SNicholas Piggin 
9568b7e6b07SNicholas Piggin     /* This can update new_msr and vector if AIL applies */
9578b7e6b07SNicholas Piggin     ppc_excp_apply_ail(cpu, excp_model, excp, msr, &new_msr, &vector);
9588b7e6b07SNicholas Piggin 
959ad77c6caSNicholas Piggin     powerpc_set_excp_state(cpu, vector, new_msr);
960c79c73f6SBlue Swirl }
961c79c73f6SBlue Swirl 
96297a8ea5aSAndreas Färber void ppc_cpu_do_interrupt(CPUState *cs)
963c79c73f6SBlue Swirl {
96497a8ea5aSAndreas Färber     PowerPCCPU *cpu = POWERPC_CPU(cs);
9655c26a5b3SAndreas Färber 
96693130c84SFabiano Rosas     powerpc_excp(cpu, cs->exception_index);
967c79c73f6SBlue Swirl }
968c79c73f6SBlue Swirl 
969458dd766SRichard Henderson static void ppc_hw_interrupt(CPUPPCState *env)
970c79c73f6SBlue Swirl {
971db70b311SRichard Henderson     PowerPCCPU *cpu = env_archcpu(env);
9723621e2c9SBenjamin Herrenschmidt     bool async_deliver;
973259186a7SAndreas Färber 
974c79c73f6SBlue Swirl     /* External reset */
975c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) {
976c79c73f6SBlue Swirl         env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET);
97793130c84SFabiano Rosas         powerpc_excp(cpu, POWERPC_EXCP_RESET);
978c79c73f6SBlue Swirl         return;
979c79c73f6SBlue Swirl     }
980c79c73f6SBlue Swirl     /* Machine check exception */
981c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) {
982c79c73f6SBlue Swirl         env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK);
98393130c84SFabiano Rosas         powerpc_excp(cpu, POWERPC_EXCP_MCHECK);
984c79c73f6SBlue Swirl         return;
985c79c73f6SBlue Swirl     }
986c79c73f6SBlue Swirl #if 0 /* TODO */
987c79c73f6SBlue Swirl     /* External debug exception */
988c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) {
989c79c73f6SBlue Swirl         env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG);
99093130c84SFabiano Rosas         powerpc_excp(cpu, POWERPC_EXCP_DEBUG);
991c79c73f6SBlue Swirl         return;
992c79c73f6SBlue Swirl     }
993c79c73f6SBlue Swirl #endif
9943621e2c9SBenjamin Herrenschmidt 
9953621e2c9SBenjamin Herrenschmidt     /*
9963621e2c9SBenjamin Herrenschmidt      * For interrupts that gate on MSR:EE, we need to do something a
9973621e2c9SBenjamin Herrenschmidt      * bit more subtle, as we need to let them through even when EE is
9983621e2c9SBenjamin Herrenschmidt      * clear when coming out of some power management states (in order
9993621e2c9SBenjamin Herrenschmidt      * for them to become a 0x100).
10003621e2c9SBenjamin Herrenschmidt      */
10011e7fd61dSBenjamin Herrenschmidt     async_deliver = (msr_ee != 0) || env->resume_as_sreset;
10023621e2c9SBenjamin Herrenschmidt 
1003c79c73f6SBlue Swirl     /* Hypervisor decrementer exception */
1004c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) {
10054b236b62SBenjamin Herrenschmidt         /* LPCR will be clear when not supported so this will work */
10064b236b62SBenjamin Herrenschmidt         bool hdice = !!(env->spr[SPR_LPCR] & LPCR_HDICE);
10073621e2c9SBenjamin Herrenschmidt         if ((async_deliver || msr_hv == 0) && hdice) {
10084b236b62SBenjamin Herrenschmidt             /* HDEC clears on delivery */
10094b236b62SBenjamin Herrenschmidt             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR);
101093130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_HDECR);
1011c79c73f6SBlue Swirl             return;
1012c79c73f6SBlue Swirl         }
1013c79c73f6SBlue Swirl     }
1014d8ce5fd6SBenjamin Herrenschmidt 
1015d8ce5fd6SBenjamin Herrenschmidt     /* Hypervisor virtualization interrupt */
1016d8ce5fd6SBenjamin Herrenschmidt     if (env->pending_interrupts & (1 << PPC_INTERRUPT_HVIRT)) {
1017d8ce5fd6SBenjamin Herrenschmidt         /* LPCR will be clear when not supported so this will work */
1018d8ce5fd6SBenjamin Herrenschmidt         bool hvice = !!(env->spr[SPR_LPCR] & LPCR_HVICE);
1019d8ce5fd6SBenjamin Herrenschmidt         if ((async_deliver || msr_hv == 0) && hvice) {
102093130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_HVIRT);
1021d8ce5fd6SBenjamin Herrenschmidt             return;
1022d8ce5fd6SBenjamin Herrenschmidt         }
1023d8ce5fd6SBenjamin Herrenschmidt     }
1024d8ce5fd6SBenjamin Herrenschmidt 
1025d8ce5fd6SBenjamin Herrenschmidt     /* External interrupt can ignore MSR:EE under some circumstances */
1026d1dbe37cSBenjamin Herrenschmidt     if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) {
1027d1dbe37cSBenjamin Herrenschmidt         bool lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0);
10286eebe6dcSBenjamin Herrenschmidt         bool heic = !!(env->spr[SPR_LPCR] & LPCR_HEIC);
10296eebe6dcSBenjamin Herrenschmidt         /* HEIC blocks delivery to the hypervisor */
10306eebe6dcSBenjamin Herrenschmidt         if ((async_deliver && !(heic && msr_hv && !msr_pr)) ||
10316eebe6dcSBenjamin Herrenschmidt             (env->has_hv_mode && msr_hv == 0 && !lpes0)) {
103293130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_EXTERNAL);
1033d1dbe37cSBenjamin Herrenschmidt             return;
1034d1dbe37cSBenjamin Herrenschmidt         }
1035d1dbe37cSBenjamin Herrenschmidt     }
1036c79c73f6SBlue Swirl     if (msr_ce != 0) {
1037c79c73f6SBlue Swirl         /* External critical interrupt */
1038c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) {
103993130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_CRITICAL);
1040c79c73f6SBlue Swirl             return;
1041c79c73f6SBlue Swirl         }
1042c79c73f6SBlue Swirl     }
10433621e2c9SBenjamin Herrenschmidt     if (async_deliver != 0) {
1044c79c73f6SBlue Swirl         /* Watchdog timer on embedded PowerPC */
1045c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) {
1046c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT);
104793130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_WDT);
1048c79c73f6SBlue Swirl             return;
1049c79c73f6SBlue Swirl         }
1050c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) {
1051c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL);
105293130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_DOORCI);
1053c79c73f6SBlue Swirl             return;
1054c79c73f6SBlue Swirl         }
1055c79c73f6SBlue Swirl         /* Fixed interval timer on embedded PowerPC */
1056c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) {
1057c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT);
105893130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_FIT);
1059c79c73f6SBlue Swirl             return;
1060c79c73f6SBlue Swirl         }
1061c79c73f6SBlue Swirl         /* Programmable interval timer on embedded PowerPC */
1062c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) {
1063c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT);
106493130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_PIT);
1065c79c73f6SBlue Swirl             return;
1066c79c73f6SBlue Swirl         }
1067c79c73f6SBlue Swirl         /* Decrementer exception */
1068c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) {
1069e81a982aSAlexander Graf             if (ppc_decr_clear_on_delivery(env)) {
1070c79c73f6SBlue Swirl                 env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR);
1071e81a982aSAlexander Graf             }
107293130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_DECR);
1073c79c73f6SBlue Swirl             return;
1074c79c73f6SBlue Swirl         }
1075c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) {
1076c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL);
10775ba7ba1dSCédric Le Goater             if (is_book3s_arch2x(env)) {
107893130c84SFabiano Rosas                 powerpc_excp(cpu, POWERPC_EXCP_SDOOR);
10795ba7ba1dSCédric Le Goater             } else {
108093130c84SFabiano Rosas                 powerpc_excp(cpu, POWERPC_EXCP_DOORI);
10815ba7ba1dSCédric Le Goater             }
1082c79c73f6SBlue Swirl             return;
1083c79c73f6SBlue Swirl         }
10847af1e7b0SCédric Le Goater         if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDOORBELL)) {
10857af1e7b0SCédric Le Goater             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL);
108693130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_SDOOR_HV);
10877af1e7b0SCédric Le Goater             return;
10887af1e7b0SCédric Le Goater         }
1089c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) {
1090c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM);
109193130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_PERFM);
1092c79c73f6SBlue Swirl             return;
1093c79c73f6SBlue Swirl         }
1094c79c73f6SBlue Swirl         /* Thermal interrupt */
1095c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) {
1096c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM);
109793130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_THERM);
1098c79c73f6SBlue Swirl             return;
1099c79c73f6SBlue Swirl         }
1100c79c73f6SBlue Swirl     }
1101f8154fd2SBenjamin Herrenschmidt 
1102f8154fd2SBenjamin Herrenschmidt     if (env->resume_as_sreset) {
1103f8154fd2SBenjamin Herrenschmidt         /*
1104f8154fd2SBenjamin Herrenschmidt          * This is a bug ! It means that has_work took us out of halt without
1105f8154fd2SBenjamin Herrenschmidt          * anything to deliver while in a PM state that requires getting
1106f8154fd2SBenjamin Herrenschmidt          * out via a 0x100
1107f8154fd2SBenjamin Herrenschmidt          *
1108f8154fd2SBenjamin Herrenschmidt          * This means we will incorrectly execute past the power management
1109f8154fd2SBenjamin Herrenschmidt          * instruction instead of triggering a reset.
1110f8154fd2SBenjamin Herrenschmidt          *
1111136fbf65Szhaolichang          * It generally means a discrepancy between the wakeup conditions in the
1112f8154fd2SBenjamin Herrenschmidt          * processor has_work implementation and the logic in this function.
1113f8154fd2SBenjamin Herrenschmidt          */
1114db70b311SRichard Henderson         cpu_abort(env_cpu(env),
1115f8154fd2SBenjamin Herrenschmidt                   "Wakeup from PM state but interrupt Undelivered");
1116f8154fd2SBenjamin Herrenschmidt     }
1117c79c73f6SBlue Swirl }
111834316482SAlexey Kardashevskiy 
1119b5b7f391SNicholas Piggin void ppc_cpu_do_system_reset(CPUState *cs)
112034316482SAlexey Kardashevskiy {
112134316482SAlexey Kardashevskiy     PowerPCCPU *cpu = POWERPC_CPU(cs);
112234316482SAlexey Kardashevskiy 
112393130c84SFabiano Rosas     powerpc_excp(cpu, POWERPC_EXCP_RESET);
112434316482SAlexey Kardashevskiy }
1125ad77c6caSNicholas Piggin 
1126ad77c6caSNicholas Piggin void ppc_cpu_do_fwnmi_machine_check(CPUState *cs, target_ulong vector)
1127ad77c6caSNicholas Piggin {
1128ad77c6caSNicholas Piggin     PowerPCCPU *cpu = POWERPC_CPU(cs);
1129ad77c6caSNicholas Piggin     CPUPPCState *env = &cpu->env;
1130ad77c6caSNicholas Piggin     target_ulong msr = 0;
1131ad77c6caSNicholas Piggin 
1132ad77c6caSNicholas Piggin     /*
1133ad77c6caSNicholas Piggin      * Set MSR and NIP for the handler, SRR0/1, DAR and DSISR have already
1134ad77c6caSNicholas Piggin      * been set by KVM.
1135ad77c6caSNicholas Piggin      */
1136ad77c6caSNicholas Piggin     msr = (1ULL << MSR_ME);
1137ad77c6caSNicholas Piggin     msr |= env->msr & (1ULL << MSR_SF);
1138c11dc15dSGreg Kurz     if (ppc_interrupts_little_endian(cpu)) {
1139ad77c6caSNicholas Piggin         msr |= (1ULL << MSR_LE);
1140ad77c6caSNicholas Piggin     }
1141ad77c6caSNicholas Piggin 
1142ad77c6caSNicholas Piggin     powerpc_set_excp_state(cpu, vector, msr);
1143ad77c6caSNicholas Piggin }
1144c79c73f6SBlue Swirl 
1145458dd766SRichard Henderson bool ppc_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
1146458dd766SRichard Henderson {
1147458dd766SRichard Henderson     PowerPCCPU *cpu = POWERPC_CPU(cs);
1148458dd766SRichard Henderson     CPUPPCState *env = &cpu->env;
1149458dd766SRichard Henderson 
1150458dd766SRichard Henderson     if (interrupt_request & CPU_INTERRUPT_HARD) {
1151458dd766SRichard Henderson         ppc_hw_interrupt(env);
1152458dd766SRichard Henderson         if (env->pending_interrupts == 0) {
1153458dd766SRichard Henderson             cs->interrupt_request &= ~CPU_INTERRUPT_HARD;
1154458dd766SRichard Henderson         }
1155458dd766SRichard Henderson         return true;
1156458dd766SRichard Henderson     }
1157458dd766SRichard Henderson     return false;
1158458dd766SRichard Henderson }
1159458dd766SRichard Henderson 
1160f725245cSPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */
1161f725245cSPhilippe Mathieu-Daudé 
1162ad71ed68SBlue Swirl /*****************************************************************************/
1163ad71ed68SBlue Swirl /* Exceptions processing helpers */
1164ad71ed68SBlue Swirl 
1165db789c6cSBenjamin Herrenschmidt void raise_exception_err_ra(CPUPPCState *env, uint32_t exception,
1166db789c6cSBenjamin Herrenschmidt                             uint32_t error_code, uintptr_t raddr)
1167ad71ed68SBlue Swirl {
1168db70b311SRichard Henderson     CPUState *cs = env_cpu(env);
116927103424SAndreas Färber 
117027103424SAndreas Färber     cs->exception_index = exception;
1171ad71ed68SBlue Swirl     env->error_code = error_code;
1172db789c6cSBenjamin Herrenschmidt     cpu_loop_exit_restore(cs, raddr);
1173db789c6cSBenjamin Herrenschmidt }
1174db789c6cSBenjamin Herrenschmidt 
1175db789c6cSBenjamin Herrenschmidt void raise_exception_err(CPUPPCState *env, uint32_t exception,
1176db789c6cSBenjamin Herrenschmidt                          uint32_t error_code)
1177db789c6cSBenjamin Herrenschmidt {
1178db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, error_code, 0);
1179db789c6cSBenjamin Herrenschmidt }
1180db789c6cSBenjamin Herrenschmidt 
1181db789c6cSBenjamin Herrenschmidt void raise_exception(CPUPPCState *env, uint32_t exception)
1182db789c6cSBenjamin Herrenschmidt {
1183db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, 0, 0);
1184db789c6cSBenjamin Herrenschmidt }
1185db789c6cSBenjamin Herrenschmidt 
1186db789c6cSBenjamin Herrenschmidt void raise_exception_ra(CPUPPCState *env, uint32_t exception,
1187db789c6cSBenjamin Herrenschmidt                         uintptr_t raddr)
1188db789c6cSBenjamin Herrenschmidt {
1189db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, 0, raddr);
1190db789c6cSBenjamin Herrenschmidt }
1191db789c6cSBenjamin Herrenschmidt 
11922b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1193db789c6cSBenjamin Herrenschmidt void helper_raise_exception_err(CPUPPCState *env, uint32_t exception,
1194db789c6cSBenjamin Herrenschmidt                                 uint32_t error_code)
1195db789c6cSBenjamin Herrenschmidt {
1196db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, error_code, 0);
1197ad71ed68SBlue Swirl }
1198ad71ed68SBlue Swirl 
1199e5f17ac6SBlue Swirl void helper_raise_exception(CPUPPCState *env, uint32_t exception)
1200ad71ed68SBlue Swirl {
1201db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, 0, 0);
1202ad71ed68SBlue Swirl }
12032b44e219SBruno Larsen (billionai) #endif
1204ad71ed68SBlue Swirl 
1205ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY)
12062b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1207e5f17ac6SBlue Swirl void helper_store_msr(CPUPPCState *env, target_ulong val)
1208ad71ed68SBlue Swirl {
1209db789c6cSBenjamin Herrenschmidt     uint32_t excp = hreg_store_msr(env, val, 0);
1210259186a7SAndreas Färber 
1211db789c6cSBenjamin Herrenschmidt     if (excp != 0) {
1212db70b311SRichard Henderson         CPUState *cs = env_cpu(env);
1213044897efSRichard Purdie         cpu_interrupt_exittb(cs);
1214db789c6cSBenjamin Herrenschmidt         raise_exception(env, excp);
1215ad71ed68SBlue Swirl     }
1216ad71ed68SBlue Swirl }
1217ad71ed68SBlue Swirl 
12187778a575SBenjamin Herrenschmidt #if defined(TARGET_PPC64)
1219f43520e5SRichard Henderson void helper_scv(CPUPPCState *env, uint32_t lev)
1220f43520e5SRichard Henderson {
1221f43520e5SRichard Henderson     if (env->spr[SPR_FSCR] & (1ull << FSCR_SCV)) {
1222f43520e5SRichard Henderson         raise_exception_err(env, POWERPC_EXCP_SYSCALL_VECTORED, lev);
1223f43520e5SRichard Henderson     } else {
1224f43520e5SRichard Henderson         raise_exception_err(env, POWERPC_EXCP_FU, FSCR_IC_SCV);
1225f43520e5SRichard Henderson     }
1226f43520e5SRichard Henderson }
1227f43520e5SRichard Henderson 
12287778a575SBenjamin Herrenschmidt void helper_pminsn(CPUPPCState *env, powerpc_pm_insn_t insn)
12297778a575SBenjamin Herrenschmidt {
12307778a575SBenjamin Herrenschmidt     CPUState *cs;
12317778a575SBenjamin Herrenschmidt 
1232db70b311SRichard Henderson     cs = env_cpu(env);
12337778a575SBenjamin Herrenschmidt     cs->halted = 1;
12347778a575SBenjamin Herrenschmidt 
12353621e2c9SBenjamin Herrenschmidt     /* Condition for waking up at 0x100 */
12361e7fd61dSBenjamin Herrenschmidt     env->resume_as_sreset = (insn != PPC_PM_STOP) ||
123721c0d66aSBenjamin Herrenschmidt         (env->spr[SPR_PSSCR] & PSSCR_EC);
12387778a575SBenjamin Herrenschmidt }
12397778a575SBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */
12402b44e219SBruno Larsen (billionai) #endif /* CONFIG_TCG */
12417778a575SBenjamin Herrenschmidt 
124262e79ef9SCédric Le Goater static void do_rfi(CPUPPCState *env, target_ulong nip, target_ulong msr)
1243ad71ed68SBlue Swirl {
1244db70b311SRichard Henderson     CPUState *cs = env_cpu(env);
1245259186a7SAndreas Färber 
1246a2e71b28SBenjamin Herrenschmidt     /* MSR:POW cannot be set by any form of rfi */
1247a2e71b28SBenjamin Herrenschmidt     msr &= ~(1ULL << MSR_POW);
1248a2e71b28SBenjamin Herrenschmidt 
1249ad71ed68SBlue Swirl #if defined(TARGET_PPC64)
1250a2e71b28SBenjamin Herrenschmidt     /* Switching to 32-bit ? Crop the nip */
1251a2e71b28SBenjamin Herrenschmidt     if (!msr_is_64bit(env, msr)) {
1252ad71ed68SBlue Swirl         nip = (uint32_t)nip;
1253ad71ed68SBlue Swirl     }
1254ad71ed68SBlue Swirl #else
1255ad71ed68SBlue Swirl     nip = (uint32_t)nip;
1256ad71ed68SBlue Swirl #endif
1257ad71ed68SBlue Swirl     /* XXX: beware: this is false if VLE is supported */
1258ad71ed68SBlue Swirl     env->nip = nip & ~((target_ulong)0x00000003);
1259ad71ed68SBlue Swirl     hreg_store_msr(env, msr, 1);
12602eb1ef73SCédric Le Goater     trace_ppc_excp_rfi(env->nip, env->msr);
126147733729SDavid Gibson     /*
126247733729SDavid Gibson      * No need to raise an exception here, as rfi is always the last
126347733729SDavid Gibson      * insn of a TB
1264ad71ed68SBlue Swirl      */
1265044897efSRichard Purdie     cpu_interrupt_exittb(cs);
1266a8b73734SNikunj A Dadhania     /* Reset the reservation */
1267a8b73734SNikunj A Dadhania     env->reserve_addr = -1;
1268a8b73734SNikunj A Dadhania 
1269cd0c6f47SBenjamin Herrenschmidt     /* Context synchronizing: check if TCG TLB needs flush */
1270e3cffe6fSNikunj A Dadhania     check_tlb_flush(env, false);
1271ad71ed68SBlue Swirl }
1272ad71ed68SBlue Swirl 
12732b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1274e5f17ac6SBlue Swirl void helper_rfi(CPUPPCState *env)
1275ad71ed68SBlue Swirl {
1276a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1] & 0xfffffffful);
1277a1bb7384SScott Wood }
1278ad71ed68SBlue Swirl 
1279a2e71b28SBenjamin Herrenschmidt #define MSR_BOOK3S_MASK
1280ad71ed68SBlue Swirl #if defined(TARGET_PPC64)
1281e5f17ac6SBlue Swirl void helper_rfid(CPUPPCState *env)
1282ad71ed68SBlue Swirl {
128347733729SDavid Gibson     /*
1284136fbf65Szhaolichang      * The architecture defines a number of rules for which bits can
128547733729SDavid Gibson      * change but in practice, we handle this in hreg_store_msr()
1286a2e71b28SBenjamin Herrenschmidt      * which will be called by do_rfi(), so there is no need to filter
1287a2e71b28SBenjamin Herrenschmidt      * here
1288a2e71b28SBenjamin Herrenschmidt      */
1289a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1]);
1290ad71ed68SBlue Swirl }
1291ad71ed68SBlue Swirl 
12923c89b8d6SNicholas Piggin void helper_rfscv(CPUPPCState *env)
12933c89b8d6SNicholas Piggin {
12943c89b8d6SNicholas Piggin     do_rfi(env, env->lr, env->ctr);
12953c89b8d6SNicholas Piggin }
12963c89b8d6SNicholas Piggin 
1297e5f17ac6SBlue Swirl void helper_hrfid(CPUPPCState *env)
1298ad71ed68SBlue Swirl {
1299a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_HSRR0], env->spr[SPR_HSRR1]);
1300ad71ed68SBlue Swirl }
1301ad71ed68SBlue Swirl #endif
1302ad71ed68SBlue Swirl 
13031f26c751SDaniel Henrique Barboza #if defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY)
13041f26c751SDaniel Henrique Barboza void helper_rfebb(CPUPPCState *env, target_ulong s)
13051f26c751SDaniel Henrique Barboza {
13061f26c751SDaniel Henrique Barboza     target_ulong msr = env->msr;
13071f26c751SDaniel Henrique Barboza 
13081f26c751SDaniel Henrique Barboza     /*
13091f26c751SDaniel Henrique Barboza      * Handling of BESCR bits 32:33 according to PowerISA v3.1:
13101f26c751SDaniel Henrique Barboza      *
13111f26c751SDaniel Henrique Barboza      * "If BESCR 32:33 != 0b00 the instruction is treated as if
13121f26c751SDaniel Henrique Barboza      *  the instruction form were invalid."
13131f26c751SDaniel Henrique Barboza      */
13141f26c751SDaniel Henrique Barboza     if (env->spr[SPR_BESCR] & BESCR_INVALID) {
13151f26c751SDaniel Henrique Barboza         raise_exception_err(env, POWERPC_EXCP_PROGRAM,
13161f26c751SDaniel Henrique Barboza                             POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL);
13171f26c751SDaniel Henrique Barboza     }
13181f26c751SDaniel Henrique Barboza 
13191f26c751SDaniel Henrique Barboza     env->nip = env->spr[SPR_EBBRR];
13201f26c751SDaniel Henrique Barboza 
13211f26c751SDaniel Henrique Barboza     /* Switching to 32-bit ? Crop the nip */
13221f26c751SDaniel Henrique Barboza     if (!msr_is_64bit(env, msr)) {
13231f26c751SDaniel Henrique Barboza         env->nip = (uint32_t)env->spr[SPR_EBBRR];
13241f26c751SDaniel Henrique Barboza     }
13251f26c751SDaniel Henrique Barboza 
13261f26c751SDaniel Henrique Barboza     if (s) {
13271f26c751SDaniel Henrique Barboza         env->spr[SPR_BESCR] |= BESCR_GE;
13281f26c751SDaniel Henrique Barboza     } else {
13291f26c751SDaniel Henrique Barboza         env->spr[SPR_BESCR] &= ~BESCR_GE;
13301f26c751SDaniel Henrique Barboza     }
13311f26c751SDaniel Henrique Barboza }
13321f26c751SDaniel Henrique Barboza #endif
13331f26c751SDaniel Henrique Barboza 
1334ad71ed68SBlue Swirl /*****************************************************************************/
1335ad71ed68SBlue Swirl /* Embedded PowerPC specific helpers */
1336e5f17ac6SBlue Swirl void helper_40x_rfci(CPUPPCState *env)
1337ad71ed68SBlue Swirl {
1338a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_40x_SRR2], env->spr[SPR_40x_SRR3]);
1339ad71ed68SBlue Swirl }
1340ad71ed68SBlue Swirl 
1341e5f17ac6SBlue Swirl void helper_rfci(CPUPPCState *env)
1342ad71ed68SBlue Swirl {
1343a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_BOOKE_CSRR0], env->spr[SPR_BOOKE_CSRR1]);
1344ad71ed68SBlue Swirl }
1345ad71ed68SBlue Swirl 
1346e5f17ac6SBlue Swirl void helper_rfdi(CPUPPCState *env)
1347ad71ed68SBlue Swirl {
1348a1bb7384SScott Wood     /* FIXME: choose CSRR1 or DSRR1 based on cpu type */
1349a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_BOOKE_DSRR0], env->spr[SPR_BOOKE_DSRR1]);
1350ad71ed68SBlue Swirl }
1351ad71ed68SBlue Swirl 
1352e5f17ac6SBlue Swirl void helper_rfmci(CPUPPCState *env)
1353ad71ed68SBlue Swirl {
1354a1bb7384SScott Wood     /* FIXME: choose CSRR1 or MCSRR1 based on cpu type */
1355a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_BOOKE_MCSRR0], env->spr[SPR_BOOKE_MCSRR1]);
1356ad71ed68SBlue Swirl }
13572b44e219SBruno Larsen (billionai) #endif /* CONFIG_TCG */
13582b44e219SBruno Larsen (billionai) #endif /* !defined(CONFIG_USER_ONLY) */
1359ad71ed68SBlue Swirl 
13602b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1361e5f17ac6SBlue Swirl void helper_tw(CPUPPCState *env, target_ulong arg1, target_ulong arg2,
1362e5f17ac6SBlue Swirl                uint32_t flags)
1363ad71ed68SBlue Swirl {
1364ad71ed68SBlue Swirl     if (!likely(!(((int32_t)arg1 < (int32_t)arg2 && (flags & 0x10)) ||
1365ad71ed68SBlue Swirl                   ((int32_t)arg1 > (int32_t)arg2 && (flags & 0x08)) ||
1366ad71ed68SBlue Swirl                   ((int32_t)arg1 == (int32_t)arg2 && (flags & 0x04)) ||
1367ad71ed68SBlue Swirl                   ((uint32_t)arg1 < (uint32_t)arg2 && (flags & 0x02)) ||
1368ad71ed68SBlue Swirl                   ((uint32_t)arg1 > (uint32_t)arg2 && (flags & 0x01))))) {
136972073dccSBenjamin Herrenschmidt         raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM,
137072073dccSBenjamin Herrenschmidt                                POWERPC_EXCP_TRAP, GETPC());
1371ad71ed68SBlue Swirl     }
1372ad71ed68SBlue Swirl }
1373ad71ed68SBlue Swirl 
1374ad71ed68SBlue Swirl #if defined(TARGET_PPC64)
1375e5f17ac6SBlue Swirl void helper_td(CPUPPCState *env, target_ulong arg1, target_ulong arg2,
1376e5f17ac6SBlue Swirl                uint32_t flags)
1377ad71ed68SBlue Swirl {
1378ad71ed68SBlue Swirl     if (!likely(!(((int64_t)arg1 < (int64_t)arg2 && (flags & 0x10)) ||
1379ad71ed68SBlue Swirl                   ((int64_t)arg1 > (int64_t)arg2 && (flags & 0x08)) ||
1380ad71ed68SBlue Swirl                   ((int64_t)arg1 == (int64_t)arg2 && (flags & 0x04)) ||
1381ad71ed68SBlue Swirl                   ((uint64_t)arg1 < (uint64_t)arg2 && (flags & 0x02)) ||
1382ad71ed68SBlue Swirl                   ((uint64_t)arg1 > (uint64_t)arg2 && (flags & 0x01))))) {
138372073dccSBenjamin Herrenschmidt         raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM,
138472073dccSBenjamin Herrenschmidt                                POWERPC_EXCP_TRAP, GETPC());
1385ad71ed68SBlue Swirl     }
1386ad71ed68SBlue Swirl }
1387ad71ed68SBlue Swirl #endif
13882b44e219SBruno Larsen (billionai) #endif
1389ad71ed68SBlue Swirl 
1390ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY)
1391ad71ed68SBlue Swirl /*****************************************************************************/
1392ad71ed68SBlue Swirl /* PowerPC 601 specific instructions (POWER bridge) */
1393ad71ed68SBlue Swirl 
13942b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1395e5f17ac6SBlue Swirl void helper_rfsvc(CPUPPCState *env)
1396ad71ed68SBlue Swirl {
1397a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->lr, env->ctr & 0x0000FFFF);
1398ad71ed68SBlue Swirl }
1399ad71ed68SBlue Swirl 
1400ad71ed68SBlue Swirl /* Embedded.Processor Control */
1401ad71ed68SBlue Swirl static int dbell2irq(target_ulong rb)
1402ad71ed68SBlue Swirl {
1403ad71ed68SBlue Swirl     int msg = rb & DBELL_TYPE_MASK;
1404ad71ed68SBlue Swirl     int irq = -1;
1405ad71ed68SBlue Swirl 
1406ad71ed68SBlue Swirl     switch (msg) {
1407ad71ed68SBlue Swirl     case DBELL_TYPE_DBELL:
1408ad71ed68SBlue Swirl         irq = PPC_INTERRUPT_DOORBELL;
1409ad71ed68SBlue Swirl         break;
1410ad71ed68SBlue Swirl     case DBELL_TYPE_DBELL_CRIT:
1411ad71ed68SBlue Swirl         irq = PPC_INTERRUPT_CDOORBELL;
1412ad71ed68SBlue Swirl         break;
1413ad71ed68SBlue Swirl     case DBELL_TYPE_G_DBELL:
1414ad71ed68SBlue Swirl     case DBELL_TYPE_G_DBELL_CRIT:
1415ad71ed68SBlue Swirl     case DBELL_TYPE_G_DBELL_MC:
1416ad71ed68SBlue Swirl         /* XXX implement */
1417ad71ed68SBlue Swirl     default:
1418ad71ed68SBlue Swirl         break;
1419ad71ed68SBlue Swirl     }
1420ad71ed68SBlue Swirl 
1421ad71ed68SBlue Swirl     return irq;
1422ad71ed68SBlue Swirl }
1423ad71ed68SBlue Swirl 
1424e5f17ac6SBlue Swirl void helper_msgclr(CPUPPCState *env, target_ulong rb)
1425ad71ed68SBlue Swirl {
1426ad71ed68SBlue Swirl     int irq = dbell2irq(rb);
1427ad71ed68SBlue Swirl 
1428ad71ed68SBlue Swirl     if (irq < 0) {
1429ad71ed68SBlue Swirl         return;
1430ad71ed68SBlue Swirl     }
1431ad71ed68SBlue Swirl 
1432ad71ed68SBlue Swirl     env->pending_interrupts &= ~(1 << irq);
1433ad71ed68SBlue Swirl }
1434ad71ed68SBlue Swirl 
1435ad71ed68SBlue Swirl void helper_msgsnd(target_ulong rb)
1436ad71ed68SBlue Swirl {
1437ad71ed68SBlue Swirl     int irq = dbell2irq(rb);
1438ad71ed68SBlue Swirl     int pir = rb & DBELL_PIRTAG_MASK;
1439182735efSAndreas Färber     CPUState *cs;
1440ad71ed68SBlue Swirl 
1441ad71ed68SBlue Swirl     if (irq < 0) {
1442ad71ed68SBlue Swirl         return;
1443ad71ed68SBlue Swirl     }
1444ad71ed68SBlue Swirl 
1445f1c29ebcSThomas Huth     qemu_mutex_lock_iothread();
1446bdc44640SAndreas Färber     CPU_FOREACH(cs) {
1447182735efSAndreas Färber         PowerPCCPU *cpu = POWERPC_CPU(cs);
1448182735efSAndreas Färber         CPUPPCState *cenv = &cpu->env;
1449182735efSAndreas Färber 
1450ad71ed68SBlue Swirl         if ((rb & DBELL_BRDCAST) || (cenv->spr[SPR_BOOKE_PIR] == pir)) {
1451ad71ed68SBlue Swirl             cenv->pending_interrupts |= 1 << irq;
1452182735efSAndreas Färber             cpu_interrupt(cs, CPU_INTERRUPT_HARD);
1453ad71ed68SBlue Swirl         }
1454ad71ed68SBlue Swirl     }
1455f1c29ebcSThomas Huth     qemu_mutex_unlock_iothread();
1456ad71ed68SBlue Swirl }
14577af1e7b0SCédric Le Goater 
14587af1e7b0SCédric Le Goater /* Server Processor Control */
14597af1e7b0SCédric Le Goater 
14605ba7ba1dSCédric Le Goater static bool dbell_type_server(target_ulong rb)
14615ba7ba1dSCédric Le Goater {
146247733729SDavid Gibson     /*
146347733729SDavid Gibson      * A Directed Hypervisor Doorbell message is sent only if the
14647af1e7b0SCédric Le Goater      * message type is 5. All other types are reserved and the
146547733729SDavid Gibson      * instruction is a no-op
146647733729SDavid Gibson      */
14675ba7ba1dSCédric Le Goater     return (rb & DBELL_TYPE_MASK) == DBELL_TYPE_DBELL_SERVER;
14687af1e7b0SCédric Le Goater }
14697af1e7b0SCédric Le Goater 
14707af1e7b0SCédric Le Goater void helper_book3s_msgclr(CPUPPCState *env, target_ulong rb)
14717af1e7b0SCédric Le Goater {
14725ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
14737af1e7b0SCédric Le Goater         return;
14747af1e7b0SCédric Le Goater     }
14757af1e7b0SCédric Le Goater 
14765ba7ba1dSCédric Le Goater     env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL);
14777af1e7b0SCédric Le Goater }
14787af1e7b0SCédric Le Goater 
14795ba7ba1dSCédric Le Goater static void book3s_msgsnd_common(int pir, int irq)
14807af1e7b0SCédric Le Goater {
14817af1e7b0SCédric Le Goater     CPUState *cs;
14827af1e7b0SCédric Le Goater 
14837af1e7b0SCédric Le Goater     qemu_mutex_lock_iothread();
14847af1e7b0SCédric Le Goater     CPU_FOREACH(cs) {
14857af1e7b0SCédric Le Goater         PowerPCCPU *cpu = POWERPC_CPU(cs);
14867af1e7b0SCédric Le Goater         CPUPPCState *cenv = &cpu->env;
14877af1e7b0SCédric Le Goater 
14887af1e7b0SCédric Le Goater         /* TODO: broadcast message to all threads of the same  processor */
14897af1e7b0SCédric Le Goater         if (cenv->spr_cb[SPR_PIR].default_value == pir) {
14907af1e7b0SCédric Le Goater             cenv->pending_interrupts |= 1 << irq;
14917af1e7b0SCédric Le Goater             cpu_interrupt(cs, CPU_INTERRUPT_HARD);
14927af1e7b0SCédric Le Goater         }
14937af1e7b0SCédric Le Goater     }
14947af1e7b0SCédric Le Goater     qemu_mutex_unlock_iothread();
14957af1e7b0SCédric Le Goater }
14965ba7ba1dSCédric Le Goater 
14975ba7ba1dSCédric Le Goater void helper_book3s_msgsnd(target_ulong rb)
14985ba7ba1dSCédric Le Goater {
14995ba7ba1dSCédric Le Goater     int pir = rb & DBELL_PROCIDTAG_MASK;
15005ba7ba1dSCédric Le Goater 
15015ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
15025ba7ba1dSCédric Le Goater         return;
15035ba7ba1dSCédric Le Goater     }
15045ba7ba1dSCédric Le Goater 
15055ba7ba1dSCédric Le Goater     book3s_msgsnd_common(pir, PPC_INTERRUPT_HDOORBELL);
15065ba7ba1dSCédric Le Goater }
15075ba7ba1dSCédric Le Goater 
15085ba7ba1dSCédric Le Goater #if defined(TARGET_PPC64)
15095ba7ba1dSCédric Le Goater void helper_book3s_msgclrp(CPUPPCState *env, target_ulong rb)
15105ba7ba1dSCédric Le Goater {
1511493028d8SCédric Le Goater     helper_hfscr_facility_check(env, HFSCR_MSGP, "msgclrp", HFSCR_IC_MSGP);
1512493028d8SCédric Le Goater 
15135ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
15145ba7ba1dSCédric Le Goater         return;
15155ba7ba1dSCédric Le Goater     }
15165ba7ba1dSCédric Le Goater 
15175ba7ba1dSCédric Le Goater     env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL);
15185ba7ba1dSCédric Le Goater }
15195ba7ba1dSCédric Le Goater 
15205ba7ba1dSCédric Le Goater /*
15215ba7ba1dSCédric Le Goater  * sends a message to other threads that are on the same
15225ba7ba1dSCédric Le Goater  * multi-threaded processor
15235ba7ba1dSCédric Le Goater  */
15245ba7ba1dSCédric Le Goater void helper_book3s_msgsndp(CPUPPCState *env, target_ulong rb)
15255ba7ba1dSCédric Le Goater {
15265ba7ba1dSCédric Le Goater     int pir = env->spr_cb[SPR_PIR].default_value;
15275ba7ba1dSCédric Le Goater 
1528493028d8SCédric Le Goater     helper_hfscr_facility_check(env, HFSCR_MSGP, "msgsndp", HFSCR_IC_MSGP);
1529493028d8SCédric Le Goater 
15305ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
15315ba7ba1dSCédric Le Goater         return;
15325ba7ba1dSCédric Le Goater     }
15335ba7ba1dSCédric Le Goater 
15345ba7ba1dSCédric Le Goater     /* TODO: TCG supports only one thread */
15355ba7ba1dSCédric Le Goater 
15365ba7ba1dSCédric Le Goater     book3s_msgsnd_common(pir, PPC_INTERRUPT_DOORBELL);
15375ba7ba1dSCédric Le Goater }
1538996473e4SRichard Henderson #endif /* TARGET_PPC64 */
15390f3110faSRichard Henderson 
15400f3110faSRichard Henderson void ppc_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr,
15410f3110faSRichard Henderson                                  MMUAccessType access_type,
15420f3110faSRichard Henderson                                  int mmu_idx, uintptr_t retaddr)
15430f3110faSRichard Henderson {
15440f3110faSRichard Henderson     CPUPPCState *env = cs->env_ptr;
154529c4a336SFabiano Rosas     uint32_t insn;
154629c4a336SFabiano Rosas 
154729c4a336SFabiano Rosas     /* Restore state and reload the insn we executed, for filling in DSISR.  */
154829c4a336SFabiano Rosas     cpu_restore_state(cs, retaddr, true);
154929c4a336SFabiano Rosas     insn = cpu_ldl_code(env, env->nip);
15500f3110faSRichard Henderson 
1551a7e3af13SRichard Henderson     switch (env->mmu_model) {
1552a7e3af13SRichard Henderson     case POWERPC_MMU_SOFT_4xx:
1553a7e3af13SRichard Henderson         env->spr[SPR_40x_DEAR] = vaddr;
1554a7e3af13SRichard Henderson         break;
1555a7e3af13SRichard Henderson     case POWERPC_MMU_BOOKE:
1556a7e3af13SRichard Henderson     case POWERPC_MMU_BOOKE206:
1557a7e3af13SRichard Henderson         env->spr[SPR_BOOKE_DEAR] = vaddr;
1558a7e3af13SRichard Henderson         break;
1559a7e3af13SRichard Henderson     default:
1560a7e3af13SRichard Henderson         env->spr[SPR_DAR] = vaddr;
1561a7e3af13SRichard Henderson         break;
1562a7e3af13SRichard Henderson     }
1563a7e3af13SRichard Henderson 
15640f3110faSRichard Henderson     cs->exception_index = POWERPC_EXCP_ALIGN;
156529c4a336SFabiano Rosas     env->error_code = insn & 0x03FF0000;
156629c4a336SFabiano Rosas     cpu_loop_exit(cs);
15670f3110faSRichard Henderson }
1568996473e4SRichard Henderson #endif /* CONFIG_TCG */
1569996473e4SRichard Henderson #endif /* !CONFIG_USER_ONLY */
1570