1ad71ed68SBlue Swirl /* 2ad71ed68SBlue Swirl * PowerPC exception emulation helpers for QEMU. 3ad71ed68SBlue Swirl * 4ad71ed68SBlue Swirl * Copyright (c) 2003-2007 Jocelyn Mayer 5ad71ed68SBlue Swirl * 6ad71ed68SBlue Swirl * This library is free software; you can redistribute it and/or 7ad71ed68SBlue Swirl * modify it under the terms of the GNU Lesser General Public 8ad71ed68SBlue Swirl * License as published by the Free Software Foundation; either 96bd039cdSChetan Pant * version 2.1 of the License, or (at your option) any later version. 10ad71ed68SBlue Swirl * 11ad71ed68SBlue Swirl * This library is distributed in the hope that it will be useful, 12ad71ed68SBlue Swirl * but WITHOUT ANY WARRANTY; without even the implied warranty of 13ad71ed68SBlue Swirl * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14ad71ed68SBlue Swirl * Lesser General Public License for more details. 15ad71ed68SBlue Swirl * 16ad71ed68SBlue Swirl * You should have received a copy of the GNU Lesser General Public 17ad71ed68SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18ad71ed68SBlue Swirl */ 190d75590dSPeter Maydell #include "qemu/osdep.h" 20f1c29ebcSThomas Huth #include "qemu/main-loop.h" 21ad71ed68SBlue Swirl #include "cpu.h" 2263c91552SPaolo Bonzini #include "exec/exec-all.h" 230f3110faSRichard Henderson #include "internal.h" 24ad71ed68SBlue Swirl #include "helper_regs.h" 25ad71ed68SBlue Swirl 262eb1ef73SCédric Le Goater #include "trace.h" 272eb1ef73SCédric Le Goater 282b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 292b44e219SBruno Larsen (billionai) #include "exec/helper-proto.h" 302b44e219SBruno Larsen (billionai) #include "exec/cpu_ldst.h" 312b44e219SBruno Larsen (billionai) #endif 322b44e219SBruno Larsen (billionai) 33c79c73f6SBlue Swirl /*****************************************************************************/ 34c79c73f6SBlue Swirl /* Exception processing */ 35f725245cSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY) 3697a8ea5aSAndreas Färber 376789f23bSCédric Le Goater static const char *powerpc_excp_name(int excp) 386789f23bSCédric Le Goater { 396789f23bSCédric Le Goater switch (excp) { 406789f23bSCédric Le Goater case POWERPC_EXCP_CRITICAL: return "CRITICAL"; 416789f23bSCédric Le Goater case POWERPC_EXCP_MCHECK: return "MCHECK"; 426789f23bSCédric Le Goater case POWERPC_EXCP_DSI: return "DSI"; 436789f23bSCédric Le Goater case POWERPC_EXCP_ISI: return "ISI"; 446789f23bSCédric Le Goater case POWERPC_EXCP_EXTERNAL: return "EXTERNAL"; 456789f23bSCédric Le Goater case POWERPC_EXCP_ALIGN: return "ALIGN"; 466789f23bSCédric Le Goater case POWERPC_EXCP_PROGRAM: return "PROGRAM"; 476789f23bSCédric Le Goater case POWERPC_EXCP_FPU: return "FPU"; 486789f23bSCédric Le Goater case POWERPC_EXCP_SYSCALL: return "SYSCALL"; 496789f23bSCédric Le Goater case POWERPC_EXCP_APU: return "APU"; 506789f23bSCédric Le Goater case POWERPC_EXCP_DECR: return "DECR"; 516789f23bSCédric Le Goater case POWERPC_EXCP_FIT: return "FIT"; 526789f23bSCédric Le Goater case POWERPC_EXCP_WDT: return "WDT"; 536789f23bSCédric Le Goater case POWERPC_EXCP_DTLB: return "DTLB"; 546789f23bSCédric Le Goater case POWERPC_EXCP_ITLB: return "ITLB"; 556789f23bSCédric Le Goater case POWERPC_EXCP_DEBUG: return "DEBUG"; 566789f23bSCédric Le Goater case POWERPC_EXCP_SPEU: return "SPEU"; 576789f23bSCédric Le Goater case POWERPC_EXCP_EFPDI: return "EFPDI"; 586789f23bSCédric Le Goater case POWERPC_EXCP_EFPRI: return "EFPRI"; 596789f23bSCédric Le Goater case POWERPC_EXCP_EPERFM: return "EPERFM"; 606789f23bSCédric Le Goater case POWERPC_EXCP_DOORI: return "DOORI"; 616789f23bSCédric Le Goater case POWERPC_EXCP_DOORCI: return "DOORCI"; 626789f23bSCédric Le Goater case POWERPC_EXCP_GDOORI: return "GDOORI"; 636789f23bSCédric Le Goater case POWERPC_EXCP_GDOORCI: return "GDOORCI"; 646789f23bSCédric Le Goater case POWERPC_EXCP_HYPPRIV: return "HYPPRIV"; 656789f23bSCédric Le Goater case POWERPC_EXCP_RESET: return "RESET"; 666789f23bSCédric Le Goater case POWERPC_EXCP_DSEG: return "DSEG"; 676789f23bSCédric Le Goater case POWERPC_EXCP_ISEG: return "ISEG"; 686789f23bSCédric Le Goater case POWERPC_EXCP_HDECR: return "HDECR"; 696789f23bSCédric Le Goater case POWERPC_EXCP_TRACE: return "TRACE"; 706789f23bSCédric Le Goater case POWERPC_EXCP_HDSI: return "HDSI"; 716789f23bSCédric Le Goater case POWERPC_EXCP_HISI: return "HISI"; 726789f23bSCédric Le Goater case POWERPC_EXCP_HDSEG: return "HDSEG"; 736789f23bSCédric Le Goater case POWERPC_EXCP_HISEG: return "HISEG"; 746789f23bSCédric Le Goater case POWERPC_EXCP_VPU: return "VPU"; 756789f23bSCédric Le Goater case POWERPC_EXCP_PIT: return "PIT"; 766789f23bSCédric Le Goater case POWERPC_EXCP_IO: return "IO"; 776789f23bSCédric Le Goater case POWERPC_EXCP_RUNM: return "RUNM"; 786789f23bSCédric Le Goater case POWERPC_EXCP_EMUL: return "EMUL"; 796789f23bSCédric Le Goater case POWERPC_EXCP_IFTLB: return "IFTLB"; 806789f23bSCédric Le Goater case POWERPC_EXCP_DLTLB: return "DLTLB"; 816789f23bSCédric Le Goater case POWERPC_EXCP_DSTLB: return "DSTLB"; 826789f23bSCédric Le Goater case POWERPC_EXCP_FPA: return "FPA"; 836789f23bSCédric Le Goater case POWERPC_EXCP_DABR: return "DABR"; 846789f23bSCédric Le Goater case POWERPC_EXCP_IABR: return "IABR"; 856789f23bSCédric Le Goater case POWERPC_EXCP_SMI: return "SMI"; 866789f23bSCédric Le Goater case POWERPC_EXCP_PERFM: return "PERFM"; 876789f23bSCédric Le Goater case POWERPC_EXCP_THERM: return "THERM"; 886789f23bSCédric Le Goater case POWERPC_EXCP_VPUA: return "VPUA"; 896789f23bSCédric Le Goater case POWERPC_EXCP_SOFTP: return "SOFTP"; 906789f23bSCédric Le Goater case POWERPC_EXCP_MAINT: return "MAINT"; 916789f23bSCédric Le Goater case POWERPC_EXCP_MEXTBR: return "MEXTBR"; 926789f23bSCédric Le Goater case POWERPC_EXCP_NMEXTBR: return "NMEXTBR"; 936789f23bSCédric Le Goater case POWERPC_EXCP_ITLBE: return "ITLBE"; 946789f23bSCédric Le Goater case POWERPC_EXCP_DTLBE: return "DTLBE"; 956789f23bSCédric Le Goater case POWERPC_EXCP_VSXU: return "VSXU"; 966789f23bSCédric Le Goater case POWERPC_EXCP_FU: return "FU"; 976789f23bSCédric Le Goater case POWERPC_EXCP_HV_EMU: return "HV_EMU"; 986789f23bSCédric Le Goater case POWERPC_EXCP_HV_MAINT: return "HV_MAINT"; 996789f23bSCédric Le Goater case POWERPC_EXCP_HV_FU: return "HV_FU"; 1006789f23bSCédric Le Goater case POWERPC_EXCP_SDOOR: return "SDOOR"; 1016789f23bSCédric Le Goater case POWERPC_EXCP_SDOOR_HV: return "SDOOR_HV"; 1026789f23bSCédric Le Goater case POWERPC_EXCP_HVIRT: return "HVIRT"; 1036789f23bSCédric Le Goater case POWERPC_EXCP_SYSCALL_VECTORED: return "SYSCALL_VECTORED"; 1046789f23bSCédric Le Goater default: 1056789f23bSCédric Le Goater g_assert_not_reached(); 1066789f23bSCédric Le Goater } 1076789f23bSCédric Le Goater } 1086789f23bSCédric Le Goater 10962e79ef9SCédric Le Goater static void dump_syscall(CPUPPCState *env) 110c79c73f6SBlue Swirl { 1116dc6b557SNicholas Piggin qemu_log_mask(CPU_LOG_INT, "syscall r0=%016" PRIx64 1126dc6b557SNicholas Piggin " r3=%016" PRIx64 " r4=%016" PRIx64 " r5=%016" PRIx64 1136dc6b557SNicholas Piggin " r6=%016" PRIx64 " r7=%016" PRIx64 " r8=%016" PRIx64 114c79c73f6SBlue Swirl " nip=" TARGET_FMT_lx "\n", 115c79c73f6SBlue Swirl ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3), 116c79c73f6SBlue Swirl ppc_dump_gpr(env, 4), ppc_dump_gpr(env, 5), 1176dc6b557SNicholas Piggin ppc_dump_gpr(env, 6), ppc_dump_gpr(env, 7), 1186dc6b557SNicholas Piggin ppc_dump_gpr(env, 8), env->nip); 1196dc6b557SNicholas Piggin } 1206dc6b557SNicholas Piggin 12162e79ef9SCédric Le Goater static void dump_hcall(CPUPPCState *env) 1226dc6b557SNicholas Piggin { 1236dc6b557SNicholas Piggin qemu_log_mask(CPU_LOG_INT, "hypercall r3=%016" PRIx64 1246dc6b557SNicholas Piggin " r4=%016" PRIx64 " r5=%016" PRIx64 " r6=%016" PRIx64 1256dc6b557SNicholas Piggin " r7=%016" PRIx64 " r8=%016" PRIx64 " r9=%016" PRIx64 1266dc6b557SNicholas Piggin " r10=%016" PRIx64 " r11=%016" PRIx64 " r12=%016" PRIx64 1276dc6b557SNicholas Piggin " nip=" TARGET_FMT_lx "\n", 1286dc6b557SNicholas Piggin ppc_dump_gpr(env, 3), ppc_dump_gpr(env, 4), 1296dc6b557SNicholas Piggin ppc_dump_gpr(env, 5), ppc_dump_gpr(env, 6), 1306dc6b557SNicholas Piggin ppc_dump_gpr(env, 7), ppc_dump_gpr(env, 8), 1316dc6b557SNicholas Piggin ppc_dump_gpr(env, 9), ppc_dump_gpr(env, 10), 1326dc6b557SNicholas Piggin ppc_dump_gpr(env, 11), ppc_dump_gpr(env, 12), 1336dc6b557SNicholas Piggin env->nip); 134c79c73f6SBlue Swirl } 135c79c73f6SBlue Swirl 136e4e27df7SFabiano Rosas static void ppc_excp_debug_sw_tlb(CPUPPCState *env, int excp) 137e4e27df7SFabiano Rosas { 138e4e27df7SFabiano Rosas const char *es; 139e4e27df7SFabiano Rosas target_ulong *miss, *cmp; 140e4e27df7SFabiano Rosas int en; 141e4e27df7SFabiano Rosas 1422e089eceSFabiano Rosas if (!qemu_loglevel_mask(CPU_LOG_MMU)) { 143e4e27df7SFabiano Rosas return; 144e4e27df7SFabiano Rosas } 145e4e27df7SFabiano Rosas 146e4e27df7SFabiano Rosas if (excp == POWERPC_EXCP_IFTLB) { 147e4e27df7SFabiano Rosas es = "I"; 148e4e27df7SFabiano Rosas en = 'I'; 149e4e27df7SFabiano Rosas miss = &env->spr[SPR_IMISS]; 150e4e27df7SFabiano Rosas cmp = &env->spr[SPR_ICMP]; 151e4e27df7SFabiano Rosas } else { 152e4e27df7SFabiano Rosas if (excp == POWERPC_EXCP_DLTLB) { 153e4e27df7SFabiano Rosas es = "DL"; 154e4e27df7SFabiano Rosas } else { 155e4e27df7SFabiano Rosas es = "DS"; 156e4e27df7SFabiano Rosas } 157e4e27df7SFabiano Rosas en = 'D'; 158e4e27df7SFabiano Rosas miss = &env->spr[SPR_DMISS]; 159e4e27df7SFabiano Rosas cmp = &env->spr[SPR_DCMP]; 160e4e27df7SFabiano Rosas } 161e4e27df7SFabiano Rosas qemu_log("6xx %sTLB miss: %cM " TARGET_FMT_lx " %cC " 162e4e27df7SFabiano Rosas TARGET_FMT_lx " H1 " TARGET_FMT_lx " H2 " 163e4e27df7SFabiano Rosas TARGET_FMT_lx " %08x\n", es, en, *miss, en, *cmp, 164e4e27df7SFabiano Rosas env->spr[SPR_HASH1], env->spr[SPR_HASH2], 165e4e27df7SFabiano Rosas env->error_code); 166e4e27df7SFabiano Rosas } 167e4e27df7SFabiano Rosas 168e4e27df7SFabiano Rosas 169dead760bSBenjamin Herrenschmidt static int powerpc_reset_wakeup(CPUState *cs, CPUPPCState *env, int excp, 170dead760bSBenjamin Herrenschmidt target_ulong *msr) 171dead760bSBenjamin Herrenschmidt { 172dead760bSBenjamin Herrenschmidt /* We no longer are in a PM state */ 1731e7fd61dSBenjamin Herrenschmidt env->resume_as_sreset = false; 174dead760bSBenjamin Herrenschmidt 175dead760bSBenjamin Herrenschmidt /* Pretend to be returning from doze always as we don't lose state */ 1760911a60cSLeonardo Bras *msr |= SRR1_WS_NOLOSS; 177dead760bSBenjamin Herrenschmidt 178dead760bSBenjamin Herrenschmidt /* Machine checks are sent normally */ 179dead760bSBenjamin Herrenschmidt if (excp == POWERPC_EXCP_MCHECK) { 180dead760bSBenjamin Herrenschmidt return excp; 181dead760bSBenjamin Herrenschmidt } 182dead760bSBenjamin Herrenschmidt switch (excp) { 183dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_RESET: 1840911a60cSLeonardo Bras *msr |= SRR1_WAKERESET; 185dead760bSBenjamin Herrenschmidt break; 186dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_EXTERNAL: 1870911a60cSLeonardo Bras *msr |= SRR1_WAKEEE; 188dead760bSBenjamin Herrenschmidt break; 189dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_DECR: 1900911a60cSLeonardo Bras *msr |= SRR1_WAKEDEC; 191dead760bSBenjamin Herrenschmidt break; 192dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_SDOOR: 1930911a60cSLeonardo Bras *msr |= SRR1_WAKEDBELL; 194dead760bSBenjamin Herrenschmidt break; 195dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_SDOOR_HV: 1960911a60cSLeonardo Bras *msr |= SRR1_WAKEHDBELL; 197dead760bSBenjamin Herrenschmidt break; 198dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_HV_MAINT: 1990911a60cSLeonardo Bras *msr |= SRR1_WAKEHMI; 200dead760bSBenjamin Herrenschmidt break; 201d8ce5fd6SBenjamin Herrenschmidt case POWERPC_EXCP_HVIRT: 2020911a60cSLeonardo Bras *msr |= SRR1_WAKEHVI; 203d8ce5fd6SBenjamin Herrenschmidt break; 204dead760bSBenjamin Herrenschmidt default: 205dead760bSBenjamin Herrenschmidt cpu_abort(cs, "Unsupported exception %d in Power Save mode\n", 206dead760bSBenjamin Herrenschmidt excp); 207dead760bSBenjamin Herrenschmidt } 208dead760bSBenjamin Herrenschmidt return POWERPC_EXCP_RESET; 209dead760bSBenjamin Herrenschmidt } 210dead760bSBenjamin Herrenschmidt 2118b7e6b07SNicholas Piggin /* 2128b7e6b07SNicholas Piggin * AIL - Alternate Interrupt Location, a mode that allows interrupts to be 2138b7e6b07SNicholas Piggin * taken with the MMU on, and which uses an alternate location (e.g., so the 2148b7e6b07SNicholas Piggin * kernel/hv can map the vectors there with an effective address). 2158b7e6b07SNicholas Piggin * 2168b7e6b07SNicholas Piggin * An interrupt is considered to be taken "with AIL" or "AIL applies" if they 2178b7e6b07SNicholas Piggin * are delivered in this way. AIL requires the LPCR to be set to enable this 2188b7e6b07SNicholas Piggin * mode, and then a number of conditions have to be true for AIL to apply. 2198b7e6b07SNicholas Piggin * 2208b7e6b07SNicholas Piggin * First of all, SRESET, MCE, and HMI are always delivered without AIL, because 2218b7e6b07SNicholas Piggin * they specifically want to be in real mode (e.g., the MCE might be signaling 2228b7e6b07SNicholas Piggin * a SLB multi-hit which requires SLB flush before the MMU can be enabled). 2238b7e6b07SNicholas Piggin * 2248b7e6b07SNicholas Piggin * After that, behaviour depends on the current MSR[IR], MSR[DR], MSR[HV], 2258b7e6b07SNicholas Piggin * whether or not the interrupt changes MSR[HV] from 0 to 1, and the current 2268b7e6b07SNicholas Piggin * radix mode (LPCR[HR]). 2278b7e6b07SNicholas Piggin * 2288b7e6b07SNicholas Piggin * POWER8, POWER9 with LPCR[HR]=0 2298b7e6b07SNicholas Piggin * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL | 2308b7e6b07SNicholas Piggin * +-----------+-------------+---------+-------------+-----+ 2318b7e6b07SNicholas Piggin * | a | 00/01/10 | x | x | 0 | 2328b7e6b07SNicholas Piggin * | a | 11 | 0 | 1 | 0 | 2338b7e6b07SNicholas Piggin * | a | 11 | 1 | 1 | a | 2348b7e6b07SNicholas Piggin * | a | 11 | 0 | 0 | a | 2358b7e6b07SNicholas Piggin * +-------------------------------------------------------+ 2368b7e6b07SNicholas Piggin * 2378b7e6b07SNicholas Piggin * POWER9 with LPCR[HR]=1 2388b7e6b07SNicholas Piggin * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL | 2398b7e6b07SNicholas Piggin * +-----------+-------------+---------+-------------+-----+ 2408b7e6b07SNicholas Piggin * | a | 00/01/10 | x | x | 0 | 2418b7e6b07SNicholas Piggin * | a | 11 | x | x | a | 2428b7e6b07SNicholas Piggin * +-------------------------------------------------------+ 2438b7e6b07SNicholas Piggin * 2448b7e6b07SNicholas Piggin * The difference with POWER9 being that MSR[HV] 0->1 interrupts can be sent to 245526cdce7SNicholas Piggin * the hypervisor in AIL mode if the guest is radix. This is good for 246526cdce7SNicholas Piggin * performance but allows the guest to influence the AIL of hypervisor 247526cdce7SNicholas Piggin * interrupts using its MSR, and also the hypervisor must disallow guest 248526cdce7SNicholas Piggin * interrupts (MSR[HV] 0->0) from using AIL if the hypervisor does not want to 249526cdce7SNicholas Piggin * use AIL for its MSR[HV] 0->1 interrupts. 250526cdce7SNicholas Piggin * 251526cdce7SNicholas Piggin * POWER10 addresses those issues with a new LPCR[HAIL] bit that is applied to 252526cdce7SNicholas Piggin * interrupts that begin execution with MSR[HV]=1 (so both MSR[HV] 0->1 and 253526cdce7SNicholas Piggin * MSR[HV] 1->1). 254526cdce7SNicholas Piggin * 255526cdce7SNicholas Piggin * HAIL=1 is equivalent to AIL=3, for interrupts delivered with MSR[HV]=1. 256526cdce7SNicholas Piggin * 257526cdce7SNicholas Piggin * POWER10 behaviour is 258526cdce7SNicholas Piggin * | LPCR[AIL] | LPCR[HAIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL | 259526cdce7SNicholas Piggin * +-----------+------------+-------------+---------+-------------+-----+ 260526cdce7SNicholas Piggin * | a | h | 00/01/10 | 0 | 0 | 0 | 261526cdce7SNicholas Piggin * | a | h | 11 | 0 | 0 | a | 262526cdce7SNicholas Piggin * | a | h | x | 0 | 1 | h | 263526cdce7SNicholas Piggin * | a | h | 00/01/10 | 1 | 1 | 0 | 264526cdce7SNicholas Piggin * | a | h | 11 | 1 | 1 | h | 265526cdce7SNicholas Piggin * +--------------------------------------------------------------------+ 2668b7e6b07SNicholas Piggin */ 26762e79ef9SCédric Le Goater static void ppc_excp_apply_ail(PowerPCCPU *cpu, int excp_model, int excp, 2688b7e6b07SNicholas Piggin target_ulong msr, 2698b7e6b07SNicholas Piggin target_ulong *new_msr, 2708b7e6b07SNicholas Piggin target_ulong *vector) 2712586a4d7SFabiano Rosas { 2728b7e6b07SNicholas Piggin #if defined(TARGET_PPC64) 2738b7e6b07SNicholas Piggin CPUPPCState *env = &cpu->env; 2748b7e6b07SNicholas Piggin bool mmu_all_on = ((msr >> MSR_IR) & 1) && ((msr >> MSR_DR) & 1); 2758b7e6b07SNicholas Piggin bool hv_escalation = !(msr & MSR_HVB) && (*new_msr & MSR_HVB); 2768b7e6b07SNicholas Piggin int ail = 0; 2772586a4d7SFabiano Rosas 2788b7e6b07SNicholas Piggin if (excp == POWERPC_EXCP_MCHECK || 2798b7e6b07SNicholas Piggin excp == POWERPC_EXCP_RESET || 2808b7e6b07SNicholas Piggin excp == POWERPC_EXCP_HV_MAINT) { 2818b7e6b07SNicholas Piggin /* SRESET, MCE, HMI never apply AIL */ 2828b7e6b07SNicholas Piggin return; 2832586a4d7SFabiano Rosas } 2842586a4d7SFabiano Rosas 2858b7e6b07SNicholas Piggin if (excp_model == POWERPC_EXCP_POWER8 || 2868b7e6b07SNicholas Piggin excp_model == POWERPC_EXCP_POWER9) { 2878b7e6b07SNicholas Piggin if (!mmu_all_on) { 2888b7e6b07SNicholas Piggin /* AIL only works if MSR[IR] and MSR[DR] are both enabled. */ 2898b7e6b07SNicholas Piggin return; 2908b7e6b07SNicholas Piggin } 2918b7e6b07SNicholas Piggin if (hv_escalation && !(env->spr[SPR_LPCR] & LPCR_HR)) { 2928b7e6b07SNicholas Piggin /* 2938b7e6b07SNicholas Piggin * AIL does not work if there is a MSR[HV] 0->1 transition and the 2948b7e6b07SNicholas Piggin * partition is in HPT mode. For radix guests, such interrupts are 2958b7e6b07SNicholas Piggin * allowed to be delivered to the hypervisor in ail mode. 2968b7e6b07SNicholas Piggin */ 2978b7e6b07SNicholas Piggin return; 2988b7e6b07SNicholas Piggin } 2998b7e6b07SNicholas Piggin 3008b7e6b07SNicholas Piggin ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT; 3018b7e6b07SNicholas Piggin if (ail == 0) { 3028b7e6b07SNicholas Piggin return; 3038b7e6b07SNicholas Piggin } 3048b7e6b07SNicholas Piggin if (ail == 1) { 3058b7e6b07SNicholas Piggin /* AIL=1 is reserved, treat it like AIL=0 */ 3068b7e6b07SNicholas Piggin return; 3078b7e6b07SNicholas Piggin } 308526cdce7SNicholas Piggin 309526cdce7SNicholas Piggin } else if (excp_model == POWERPC_EXCP_POWER10) { 310526cdce7SNicholas Piggin if (!mmu_all_on && !hv_escalation) { 311526cdce7SNicholas Piggin /* 312526cdce7SNicholas Piggin * AIL works for HV interrupts even with guest MSR[IR/DR] disabled. 313526cdce7SNicholas Piggin * Guest->guest and HV->HV interrupts do require MMU on. 314526cdce7SNicholas Piggin */ 315526cdce7SNicholas Piggin return; 316526cdce7SNicholas Piggin } 317526cdce7SNicholas Piggin 318526cdce7SNicholas Piggin if (*new_msr & MSR_HVB) { 319526cdce7SNicholas Piggin if (!(env->spr[SPR_LPCR] & LPCR_HAIL)) { 320526cdce7SNicholas Piggin /* HV interrupts depend on LPCR[HAIL] */ 321526cdce7SNicholas Piggin return; 322526cdce7SNicholas Piggin } 323526cdce7SNicholas Piggin ail = 3; /* HAIL=1 gives AIL=3 behaviour for HV interrupts */ 324526cdce7SNicholas Piggin } else { 325526cdce7SNicholas Piggin ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT; 326526cdce7SNicholas Piggin } 327526cdce7SNicholas Piggin if (ail == 0) { 328526cdce7SNicholas Piggin return; 329526cdce7SNicholas Piggin } 330526cdce7SNicholas Piggin if (ail == 1 || ail == 2) { 331526cdce7SNicholas Piggin /* AIL=1 and AIL=2 are reserved, treat them like AIL=0 */ 332526cdce7SNicholas Piggin return; 333526cdce7SNicholas Piggin } 3348b7e6b07SNicholas Piggin } else { 3358b7e6b07SNicholas Piggin /* Other processors do not support AIL */ 3368b7e6b07SNicholas Piggin return; 3378b7e6b07SNicholas Piggin } 3388b7e6b07SNicholas Piggin 3398b7e6b07SNicholas Piggin /* 3408b7e6b07SNicholas Piggin * AIL applies, so the new MSR gets IR and DR set, and an offset applied 3418b7e6b07SNicholas Piggin * to the new IP. 3428b7e6b07SNicholas Piggin */ 3438b7e6b07SNicholas Piggin *new_msr |= (1 << MSR_IR) | (1 << MSR_DR); 3448b7e6b07SNicholas Piggin 3458b7e6b07SNicholas Piggin if (excp != POWERPC_EXCP_SYSCALL_VECTORED) { 3468b7e6b07SNicholas Piggin if (ail == 2) { 3478b7e6b07SNicholas Piggin *vector |= 0x0000000000018000ull; 3488b7e6b07SNicholas Piggin } else if (ail == 3) { 3498b7e6b07SNicholas Piggin *vector |= 0xc000000000004000ull; 3508b7e6b07SNicholas Piggin } 3518b7e6b07SNicholas Piggin } else { 3528b7e6b07SNicholas Piggin /* 3538b7e6b07SNicholas Piggin * scv AIL is a little different. AIL=2 does not change the address, 3548b7e6b07SNicholas Piggin * only the MSR. AIL=3 replaces the 0x17000 base with 0xc...3000. 3558b7e6b07SNicholas Piggin */ 3568b7e6b07SNicholas Piggin if (ail == 3) { 3578b7e6b07SNicholas Piggin *vector &= ~0x0000000000017000ull; /* Un-apply the base offset */ 3588b7e6b07SNicholas Piggin *vector |= 0xc000000000003000ull; /* Apply scv's AIL=3 offset */ 3598b7e6b07SNicholas Piggin } 3608b7e6b07SNicholas Piggin } 3618b7e6b07SNicholas Piggin #endif 3622586a4d7SFabiano Rosas } 363dead760bSBenjamin Herrenschmidt 36462e79ef9SCédric Le Goater static void powerpc_set_excp_state(PowerPCCPU *cpu, 365ad77c6caSNicholas Piggin target_ulong vector, target_ulong msr) 366ad77c6caSNicholas Piggin { 367ad77c6caSNicholas Piggin CPUState *cs = CPU(cpu); 368ad77c6caSNicholas Piggin CPUPPCState *env = &cpu->env; 369ad77c6caSNicholas Piggin 370ad77c6caSNicholas Piggin /* 371ad77c6caSNicholas Piggin * We don't use hreg_store_msr here as already have treated any 372ad77c6caSNicholas Piggin * special case that could occur. Just store MSR and update hflags 373ad77c6caSNicholas Piggin * 374ad77c6caSNicholas Piggin * Note: We *MUST* not use hreg_store_msr() as-is anyway because it 375ad77c6caSNicholas Piggin * will prevent setting of the HV bit which some exceptions might need 376ad77c6caSNicholas Piggin * to do. 377ad77c6caSNicholas Piggin */ 378ad77c6caSNicholas Piggin env->msr = msr & env->msr_mask; 379ad77c6caSNicholas Piggin hreg_compute_hflags(env); 380ad77c6caSNicholas Piggin env->nip = vector; 381ad77c6caSNicholas Piggin /* Reset exception state */ 382ad77c6caSNicholas Piggin cs->exception_index = POWERPC_EXCP_NONE; 383ad77c6caSNicholas Piggin env->error_code = 0; 384ad77c6caSNicholas Piggin 385ad77c6caSNicholas Piggin /* Reset the reservation */ 386ad77c6caSNicholas Piggin env->reserve_addr = -1; 387ad77c6caSNicholas Piggin 388ad77c6caSNicholas Piggin /* 389ad77c6caSNicholas Piggin * Any interrupt is context synchronizing, check if TCG TLB needs 390ad77c6caSNicholas Piggin * a delayed flush on ppc64 391ad77c6caSNicholas Piggin */ 392ad77c6caSNicholas Piggin check_tlb_flush(env, false); 393ad77c6caSNicholas Piggin } 394ad77c6caSNicholas Piggin 395e808c2edSFabiano Rosas static void powerpc_excp_40x(PowerPCCPU *cpu, int excp) 396e808c2edSFabiano Rosas { 397e808c2edSFabiano Rosas CPUState *cs = CPU(cpu); 398e808c2edSFabiano Rosas CPUPPCState *env = &cpu->env; 399e808c2edSFabiano Rosas target_ulong msr, new_msr, vector; 4008428cdb2SFabiano Rosas int srr0, srr1; 401e808c2edSFabiano Rosas 402e808c2edSFabiano Rosas if (excp <= POWERPC_EXCP_NONE || excp >= POWERPC_EXCP_NB) { 403e808c2edSFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 404e808c2edSFabiano Rosas } 405e808c2edSFabiano Rosas 406e808c2edSFabiano Rosas qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx 407e808c2edSFabiano Rosas " => %s (%d) error=%02x\n", env->nip, powerpc_excp_name(excp), 408e808c2edSFabiano Rosas excp, env->error_code); 409e808c2edSFabiano Rosas 410e808c2edSFabiano Rosas /* new srr1 value excluding must-be-zero bits */ 411e808c2edSFabiano Rosas msr = env->msr & ~0x783f0000ULL; 412e808c2edSFabiano Rosas 413e808c2edSFabiano Rosas /* 414495fc7ffSFabiano Rosas * new interrupt handler msr preserves existing ME unless 415495fc7ffSFabiano Rosas * explicitly overriden. 416e808c2edSFabiano Rosas */ 417495fc7ffSFabiano Rosas new_msr = env->msr & (((target_ulong)1 << MSR_ME)); 418e808c2edSFabiano Rosas 419e808c2edSFabiano Rosas /* target registers */ 420e808c2edSFabiano Rosas srr0 = SPR_SRR0; 421e808c2edSFabiano Rosas srr1 = SPR_SRR1; 422e808c2edSFabiano Rosas 423e808c2edSFabiano Rosas /* 424e808c2edSFabiano Rosas * Hypervisor emulation assistance interrupt only exists on server 425495fc7ffSFabiano Rosas * arch 2.05 server or later. 426e808c2edSFabiano Rosas */ 427495fc7ffSFabiano Rosas if (excp == POWERPC_EXCP_HV_EMU) { 428e808c2edSFabiano Rosas excp = POWERPC_EXCP_PROGRAM; 429e808c2edSFabiano Rosas } 430e808c2edSFabiano Rosas 431e808c2edSFabiano Rosas vector = env->excp_vectors[excp]; 432e808c2edSFabiano Rosas if (vector == (target_ulong)-1ULL) { 433e808c2edSFabiano Rosas cpu_abort(cs, "Raised an exception without defined vector %d\n", 434e808c2edSFabiano Rosas excp); 435e808c2edSFabiano Rosas } 436e808c2edSFabiano Rosas 437e808c2edSFabiano Rosas vector |= env->excp_prefix; 438e808c2edSFabiano Rosas 439e808c2edSFabiano Rosas switch (excp) { 440e808c2edSFabiano Rosas case POWERPC_EXCP_CRITICAL: /* Critical input */ 441e808c2edSFabiano Rosas srr0 = SPR_40x_SRR2; 442e808c2edSFabiano Rosas srr1 = SPR_40x_SRR3; 443e808c2edSFabiano Rosas break; 444e808c2edSFabiano Rosas case POWERPC_EXCP_MCHECK: /* Machine check exception */ 445e808c2edSFabiano Rosas if (msr_me == 0) { 446e808c2edSFabiano Rosas /* 447e808c2edSFabiano Rosas * Machine check exception is not enabled. Enter 448e808c2edSFabiano Rosas * checkstop state. 449e808c2edSFabiano Rosas */ 450e808c2edSFabiano Rosas fprintf(stderr, "Machine check while not allowed. " 451e808c2edSFabiano Rosas "Entering checkstop state\n"); 452e808c2edSFabiano Rosas if (qemu_log_separate()) { 453e808c2edSFabiano Rosas qemu_log("Machine check while not allowed. " 454e808c2edSFabiano Rosas "Entering checkstop state\n"); 455e808c2edSFabiano Rosas } 456e808c2edSFabiano Rosas cs->halted = 1; 457e808c2edSFabiano Rosas cpu_interrupt_exittb(cs); 458e808c2edSFabiano Rosas } 459e808c2edSFabiano Rosas 460e808c2edSFabiano Rosas /* machine check exceptions don't have ME set */ 461e808c2edSFabiano Rosas new_msr &= ~((target_ulong)1 << MSR_ME); 462e808c2edSFabiano Rosas 463e808c2edSFabiano Rosas srr0 = SPR_40x_SRR2; 464e808c2edSFabiano Rosas srr1 = SPR_40x_SRR3; 465e808c2edSFabiano Rosas break; 466e808c2edSFabiano Rosas case POWERPC_EXCP_DSI: /* Data storage exception */ 467f9911e1eSFabiano Rosas trace_ppc_excp_dsi(env->spr[SPR_40x_ESR], env->spr[SPR_40x_DEAR]); 468e808c2edSFabiano Rosas break; 469e808c2edSFabiano Rosas case POWERPC_EXCP_ISI: /* Instruction storage exception */ 470e808c2edSFabiano Rosas trace_ppc_excp_isi(msr, env->nip); 471e808c2edSFabiano Rosas break; 472e808c2edSFabiano Rosas case POWERPC_EXCP_EXTERNAL: /* External input */ 473e808c2edSFabiano Rosas break; 474e808c2edSFabiano Rosas case POWERPC_EXCP_ALIGN: /* Alignment exception */ 475e808c2edSFabiano Rosas break; 476e808c2edSFabiano Rosas case POWERPC_EXCP_PROGRAM: /* Program exception */ 477e808c2edSFabiano Rosas switch (env->error_code & ~0xF) { 478e808c2edSFabiano Rosas case POWERPC_EXCP_FP: 479e808c2edSFabiano Rosas if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) { 480e808c2edSFabiano Rosas trace_ppc_excp_fp_ignore(); 481e808c2edSFabiano Rosas cs->exception_index = POWERPC_EXCP_NONE; 482e808c2edSFabiano Rosas env->error_code = 0; 483e808c2edSFabiano Rosas return; 484e808c2edSFabiano Rosas } 48564e62cfbSFabiano Rosas env->spr[SPR_40x_ESR] = ESR_FP; 486e808c2edSFabiano Rosas break; 487e808c2edSFabiano Rosas case POWERPC_EXCP_INVAL: 488e808c2edSFabiano Rosas trace_ppc_excp_inval(env->nip); 48964e62cfbSFabiano Rosas env->spr[SPR_40x_ESR] = ESR_PIL; 490e808c2edSFabiano Rosas break; 491e808c2edSFabiano Rosas case POWERPC_EXCP_PRIV: 49264e62cfbSFabiano Rosas env->spr[SPR_40x_ESR] = ESR_PPR; 493e808c2edSFabiano Rosas break; 494e808c2edSFabiano Rosas case POWERPC_EXCP_TRAP: 49564e62cfbSFabiano Rosas env->spr[SPR_40x_ESR] = ESR_PTR; 496e808c2edSFabiano Rosas break; 497e808c2edSFabiano Rosas default: 498e808c2edSFabiano Rosas cpu_abort(cs, "Invalid program exception %d. Aborting\n", 499e808c2edSFabiano Rosas env->error_code); 500e808c2edSFabiano Rosas break; 501e808c2edSFabiano Rosas } 502e808c2edSFabiano Rosas break; 503e808c2edSFabiano Rosas case POWERPC_EXCP_SYSCALL: /* System call exception */ 504e808c2edSFabiano Rosas dump_syscall(env); 505e808c2edSFabiano Rosas 506e808c2edSFabiano Rosas /* 507e808c2edSFabiano Rosas * We need to correct the NIP which in this case is supposed 508e808c2edSFabiano Rosas * to point to the next instruction 509e808c2edSFabiano Rosas */ 510e808c2edSFabiano Rosas env->nip += 4; 511e808c2edSFabiano Rosas break; 512e808c2edSFabiano Rosas case POWERPC_EXCP_FIT: /* Fixed-interval timer interrupt */ 513e808c2edSFabiano Rosas trace_ppc_excp_print("FIT"); 514e808c2edSFabiano Rosas break; 515e808c2edSFabiano Rosas case POWERPC_EXCP_WDT: /* Watchdog timer interrupt */ 516e808c2edSFabiano Rosas trace_ppc_excp_print("WDT"); 517e808c2edSFabiano Rosas break; 518e808c2edSFabiano Rosas case POWERPC_EXCP_DTLB: /* Data TLB error */ 519e808c2edSFabiano Rosas case POWERPC_EXCP_ITLB: /* Instruction TLB error */ 520e808c2edSFabiano Rosas break; 521e808c2edSFabiano Rosas case POWERPC_EXCP_PIT: /* Programmable interval timer interrupt */ 522e808c2edSFabiano Rosas trace_ppc_excp_print("PIT"); 523e808c2edSFabiano Rosas break; 5244d8ac1d1SFabiano Rosas case POWERPC_EXCP_DEBUG: /* Debug interrupt */ 5254d8ac1d1SFabiano Rosas cpu_abort(cs, "%s exception not implemented\n", 5264d8ac1d1SFabiano Rosas powerpc_excp_name(excp)); 5274d8ac1d1SFabiano Rosas break; 528e808c2edSFabiano Rosas default: 529e808c2edSFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 530e808c2edSFabiano Rosas break; 531e808c2edSFabiano Rosas } 532e808c2edSFabiano Rosas 533e808c2edSFabiano Rosas /* Sanity check */ 534e808c2edSFabiano Rosas if (!(env->msr_mask & MSR_HVB)) { 535e808c2edSFabiano Rosas if (new_msr & MSR_HVB) { 536e808c2edSFabiano Rosas cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with " 537e808c2edSFabiano Rosas "no HV support\n", excp); 538e808c2edSFabiano Rosas } 539e808c2edSFabiano Rosas if (srr0 == SPR_HSRR0) { 540e808c2edSFabiano Rosas cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with " 541e808c2edSFabiano Rosas "no HV support\n", excp); 542e808c2edSFabiano Rosas } 543e808c2edSFabiano Rosas } 544e808c2edSFabiano Rosas 545e808c2edSFabiano Rosas /* Save PC */ 546e808c2edSFabiano Rosas env->spr[srr0] = env->nip; 547e808c2edSFabiano Rosas 548e808c2edSFabiano Rosas /* Save MSR */ 549e808c2edSFabiano Rosas env->spr[srr1] = msr; 550e808c2edSFabiano Rosas 551e808c2edSFabiano Rosas powerpc_set_excp_state(cpu, vector, new_msr); 552e808c2edSFabiano Rosas } 553e808c2edSFabiano Rosas 55452926b0dSFabiano Rosas static void powerpc_excp_74xx(PowerPCCPU *cpu, int excp) 55552926b0dSFabiano Rosas { 55652926b0dSFabiano Rosas CPUState *cs = CPU(cpu); 55752926b0dSFabiano Rosas CPUPPCState *env = &cpu->env; 55852926b0dSFabiano Rosas target_ulong msr, new_msr, vector; 55952926b0dSFabiano Rosas 56052926b0dSFabiano Rosas if (excp <= POWERPC_EXCP_NONE || excp >= POWERPC_EXCP_NB) { 56152926b0dSFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 56252926b0dSFabiano Rosas } 56352926b0dSFabiano Rosas 56452926b0dSFabiano Rosas qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx 56552926b0dSFabiano Rosas " => %s (%d) error=%02x\n", env->nip, powerpc_excp_name(excp), 56652926b0dSFabiano Rosas excp, env->error_code); 56752926b0dSFabiano Rosas 56852926b0dSFabiano Rosas /* new srr1 value excluding must-be-zero bits */ 56952926b0dSFabiano Rosas msr = env->msr & ~0x783f0000ULL; 57052926b0dSFabiano Rosas 57152926b0dSFabiano Rosas /* 5721f6faf8bSFabiano Rosas * new interrupt handler msr preserves existing ME unless 57352926b0dSFabiano Rosas * explicitly overriden 57452926b0dSFabiano Rosas */ 5751f6faf8bSFabiano Rosas new_msr = env->msr & ((target_ulong)1 << MSR_ME); 57652926b0dSFabiano Rosas 57752926b0dSFabiano Rosas /* 57852926b0dSFabiano Rosas * Hypervisor emulation assistance interrupt only exists on server 5791f6faf8bSFabiano Rosas * arch 2.05 server or later. 58052926b0dSFabiano Rosas */ 5811f6faf8bSFabiano Rosas if (excp == POWERPC_EXCP_HV_EMU) { 58252926b0dSFabiano Rosas excp = POWERPC_EXCP_PROGRAM; 58352926b0dSFabiano Rosas } 58452926b0dSFabiano Rosas 58552926b0dSFabiano Rosas vector = env->excp_vectors[excp]; 58652926b0dSFabiano Rosas if (vector == (target_ulong)-1ULL) { 58752926b0dSFabiano Rosas cpu_abort(cs, "Raised an exception without defined vector %d\n", 58852926b0dSFabiano Rosas excp); 58952926b0dSFabiano Rosas } 59052926b0dSFabiano Rosas 59152926b0dSFabiano Rosas vector |= env->excp_prefix; 59252926b0dSFabiano Rosas 59352926b0dSFabiano Rosas switch (excp) { 59452926b0dSFabiano Rosas case POWERPC_EXCP_MCHECK: /* Machine check exception */ 59552926b0dSFabiano Rosas if (msr_me == 0) { 59652926b0dSFabiano Rosas /* 59752926b0dSFabiano Rosas * Machine check exception is not enabled. Enter 59852926b0dSFabiano Rosas * checkstop state. 59952926b0dSFabiano Rosas */ 60052926b0dSFabiano Rosas fprintf(stderr, "Machine check while not allowed. " 60152926b0dSFabiano Rosas "Entering checkstop state\n"); 60252926b0dSFabiano Rosas if (qemu_log_separate()) { 60352926b0dSFabiano Rosas qemu_log("Machine check while not allowed. " 60452926b0dSFabiano Rosas "Entering checkstop state\n"); 60552926b0dSFabiano Rosas } 60652926b0dSFabiano Rosas cs->halted = 1; 60752926b0dSFabiano Rosas cpu_interrupt_exittb(cs); 60852926b0dSFabiano Rosas } 60952926b0dSFabiano Rosas 61052926b0dSFabiano Rosas /* machine check exceptions don't have ME set */ 61152926b0dSFabiano Rosas new_msr &= ~((target_ulong)1 << MSR_ME); 61252926b0dSFabiano Rosas 61352926b0dSFabiano Rosas break; 61452926b0dSFabiano Rosas case POWERPC_EXCP_DSI: /* Data storage exception */ 61552926b0dSFabiano Rosas trace_ppc_excp_dsi(env->spr[SPR_DSISR], env->spr[SPR_DAR]); 61652926b0dSFabiano Rosas break; 61752926b0dSFabiano Rosas case POWERPC_EXCP_ISI: /* Instruction storage exception */ 61852926b0dSFabiano Rosas trace_ppc_excp_isi(msr, env->nip); 61952926b0dSFabiano Rosas msr |= env->error_code; 62052926b0dSFabiano Rosas break; 62152926b0dSFabiano Rosas case POWERPC_EXCP_EXTERNAL: /* External input */ 62252926b0dSFabiano Rosas break; 62352926b0dSFabiano Rosas case POWERPC_EXCP_ALIGN: /* Alignment exception */ 62452926b0dSFabiano Rosas /* Get rS/rD and rA from faulting opcode */ 62552926b0dSFabiano Rosas /* 62652926b0dSFabiano Rosas * Note: the opcode fields will not be set properly for a 62752926b0dSFabiano Rosas * direct store load/store, but nobody cares as nobody 62852926b0dSFabiano Rosas * actually uses direct store segments. 62952926b0dSFabiano Rosas */ 63052926b0dSFabiano Rosas env->spr[SPR_DSISR] |= (env->error_code & 0x03FF0000) >> 16; 63152926b0dSFabiano Rosas break; 63252926b0dSFabiano Rosas case POWERPC_EXCP_PROGRAM: /* Program exception */ 63352926b0dSFabiano Rosas switch (env->error_code & ~0xF) { 63452926b0dSFabiano Rosas case POWERPC_EXCP_FP: 63552926b0dSFabiano Rosas if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) { 63652926b0dSFabiano Rosas trace_ppc_excp_fp_ignore(); 63752926b0dSFabiano Rosas cs->exception_index = POWERPC_EXCP_NONE; 63852926b0dSFabiano Rosas env->error_code = 0; 63952926b0dSFabiano Rosas return; 64052926b0dSFabiano Rosas } 64152926b0dSFabiano Rosas 64252926b0dSFabiano Rosas /* 64352926b0dSFabiano Rosas * FP exceptions always have NIP pointing to the faulting 64452926b0dSFabiano Rosas * instruction, so always use store_next and claim we are 64552926b0dSFabiano Rosas * precise in the MSR. 64652926b0dSFabiano Rosas */ 64752926b0dSFabiano Rosas msr |= 0x00100000; 64852926b0dSFabiano Rosas break; 64952926b0dSFabiano Rosas case POWERPC_EXCP_INVAL: 65052926b0dSFabiano Rosas trace_ppc_excp_inval(env->nip); 65152926b0dSFabiano Rosas msr |= 0x00080000; 65252926b0dSFabiano Rosas break; 65352926b0dSFabiano Rosas case POWERPC_EXCP_PRIV: 65452926b0dSFabiano Rosas msr |= 0x00040000; 65552926b0dSFabiano Rosas break; 65652926b0dSFabiano Rosas case POWERPC_EXCP_TRAP: 65752926b0dSFabiano Rosas msr |= 0x00020000; 65852926b0dSFabiano Rosas break; 65952926b0dSFabiano Rosas default: 66052926b0dSFabiano Rosas /* Should never occur */ 66152926b0dSFabiano Rosas cpu_abort(cs, "Invalid program exception %d. Aborting\n", 66252926b0dSFabiano Rosas env->error_code); 66352926b0dSFabiano Rosas break; 66452926b0dSFabiano Rosas } 66552926b0dSFabiano Rosas break; 66652926b0dSFabiano Rosas case POWERPC_EXCP_SYSCALL: /* System call exception */ 667bca2c6d9SFabiano Rosas { 668bca2c6d9SFabiano Rosas int lev = env->error_code; 66952926b0dSFabiano Rosas 67052926b0dSFabiano Rosas if ((lev == 1) && cpu->vhyp) { 67152926b0dSFabiano Rosas dump_hcall(env); 67252926b0dSFabiano Rosas } else { 67352926b0dSFabiano Rosas dump_syscall(env); 67452926b0dSFabiano Rosas } 67552926b0dSFabiano Rosas 67652926b0dSFabiano Rosas /* 67752926b0dSFabiano Rosas * We need to correct the NIP which in this case is supposed 67852926b0dSFabiano Rosas * to point to the next instruction 67952926b0dSFabiano Rosas */ 68052926b0dSFabiano Rosas env->nip += 4; 68152926b0dSFabiano Rosas 682bca2c6d9SFabiano Rosas /* 683bca2c6d9SFabiano Rosas * The Virtual Open Firmware (VOF) relies on the 'sc 1' 684bca2c6d9SFabiano Rosas * instruction to communicate with QEMU. The pegasos2 machine 685bca2c6d9SFabiano Rosas * uses VOF and the 74xx CPUs, so although the 74xx don't have 686bca2c6d9SFabiano Rosas * HV mode, we need to keep hypercall support. 687bca2c6d9SFabiano Rosas */ 68852926b0dSFabiano Rosas if ((lev == 1) && cpu->vhyp) { 68952926b0dSFabiano Rosas PPCVirtualHypervisorClass *vhc = 69052926b0dSFabiano Rosas PPC_VIRTUAL_HYPERVISOR_GET_CLASS(cpu->vhyp); 69152926b0dSFabiano Rosas vhc->hypercall(cpu->vhyp, cpu); 69252926b0dSFabiano Rosas return; 69352926b0dSFabiano Rosas } 694bca2c6d9SFabiano Rosas 69552926b0dSFabiano Rosas break; 696bca2c6d9SFabiano Rosas } 69752926b0dSFabiano Rosas case POWERPC_EXCP_FPU: /* Floating-point unavailable exception */ 69852926b0dSFabiano Rosas case POWERPC_EXCP_DECR: /* Decrementer exception */ 69952926b0dSFabiano Rosas break; 70052926b0dSFabiano Rosas case POWERPC_EXCP_RESET: /* System reset exception */ 70152926b0dSFabiano Rosas if (msr_pow) { 70252926b0dSFabiano Rosas cpu_abort(cs, "Trying to deliver power-saving system reset " 70352926b0dSFabiano Rosas "exception %d with no HV support\n", excp); 70452926b0dSFabiano Rosas } 70552926b0dSFabiano Rosas break; 70652926b0dSFabiano Rosas case POWERPC_EXCP_TRACE: /* Trace exception */ 70752926b0dSFabiano Rosas break; 70852926b0dSFabiano Rosas case POWERPC_EXCP_VPU: /* Vector unavailable exception */ 70952926b0dSFabiano Rosas break; 71052926b0dSFabiano Rosas case POWERPC_EXCP_IABR: /* Instruction address breakpoint */ 71152926b0dSFabiano Rosas case POWERPC_EXCP_SMI: /* System management interrupt */ 71252926b0dSFabiano Rosas case POWERPC_EXCP_THERM: /* Thermal interrupt */ 71352926b0dSFabiano Rosas case POWERPC_EXCP_PERFM: /* Embedded performance monitor interrupt */ 71452926b0dSFabiano Rosas case POWERPC_EXCP_VPUA: /* Vector assist exception */ 71552926b0dSFabiano Rosas cpu_abort(cs, "%s exception not implemented\n", 71652926b0dSFabiano Rosas powerpc_excp_name(excp)); 71752926b0dSFabiano Rosas break; 71852926b0dSFabiano Rosas default: 71952926b0dSFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 72052926b0dSFabiano Rosas break; 72152926b0dSFabiano Rosas } 72252926b0dSFabiano Rosas 72352926b0dSFabiano Rosas /* Sanity check */ 72452926b0dSFabiano Rosas if (!(env->msr_mask & MSR_HVB)) { 72552926b0dSFabiano Rosas if (new_msr & MSR_HVB) { 72652926b0dSFabiano Rosas cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with " 72752926b0dSFabiano Rosas "no HV support\n", excp); 72852926b0dSFabiano Rosas } 72952926b0dSFabiano Rosas } 73052926b0dSFabiano Rosas 73152926b0dSFabiano Rosas /* 73252926b0dSFabiano Rosas * Sort out endianness of interrupt, this differs depending on the 73352926b0dSFabiano Rosas * CPU, the HV mode, etc... 73452926b0dSFabiano Rosas */ 73552926b0dSFabiano Rosas if (ppc_interrupts_little_endian(cpu, !!(new_msr & MSR_HVB))) { 73652926b0dSFabiano Rosas new_msr |= (target_ulong)1 << MSR_LE; 73752926b0dSFabiano Rosas } 73852926b0dSFabiano Rosas 73952926b0dSFabiano Rosas /* Save PC */ 740f82db777SFabiano Rosas env->spr[SPR_SRR0] = env->nip; 74152926b0dSFabiano Rosas 74252926b0dSFabiano Rosas /* Save MSR */ 743f82db777SFabiano Rosas env->spr[SPR_SRR1] = msr; 74452926b0dSFabiano Rosas 74552926b0dSFabiano Rosas powerpc_set_excp_state(cpu, vector, new_msr); 74652926b0dSFabiano Rosas } 74752926b0dSFabiano Rosas 748180952ceSFabiano Rosas static void powerpc_excp_booke(PowerPCCPU *cpu, int excp) 749180952ceSFabiano Rosas { 750180952ceSFabiano Rosas CPUState *cs = CPU(cpu); 751180952ceSFabiano Rosas CPUPPCState *env = &cpu->env; 752180952ceSFabiano Rosas int excp_model = env->excp_model; 753180952ceSFabiano Rosas target_ulong msr, new_msr, vector; 754180952ceSFabiano Rosas int srr0, srr1, lev = -1; 755180952ceSFabiano Rosas 756180952ceSFabiano Rosas if (excp <= POWERPC_EXCP_NONE || excp >= POWERPC_EXCP_NB) { 757180952ceSFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 758180952ceSFabiano Rosas } 759180952ceSFabiano Rosas 760180952ceSFabiano Rosas qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx 761180952ceSFabiano Rosas " => %s (%d) error=%02x\n", env->nip, powerpc_excp_name(excp), 762180952ceSFabiano Rosas excp, env->error_code); 763180952ceSFabiano Rosas 764180952ceSFabiano Rosas msr = env->msr; 765180952ceSFabiano Rosas 766180952ceSFabiano Rosas /* 7679dc20cc3SFabiano Rosas * new interrupt handler msr preserves existing ME unless 768180952ceSFabiano Rosas * explicitly overriden 769180952ceSFabiano Rosas */ 7709dc20cc3SFabiano Rosas new_msr = env->msr & ((target_ulong)1 << MSR_ME); 771180952ceSFabiano Rosas 772180952ceSFabiano Rosas /* target registers */ 773180952ceSFabiano Rosas srr0 = SPR_SRR0; 774180952ceSFabiano Rosas srr1 = SPR_SRR1; 775180952ceSFabiano Rosas 776180952ceSFabiano Rosas /* 777180952ceSFabiano Rosas * Hypervisor emulation assistance interrupt only exists on server 7789dc20cc3SFabiano Rosas * arch 2.05 server or later. 779180952ceSFabiano Rosas */ 7809dc20cc3SFabiano Rosas if (excp == POWERPC_EXCP_HV_EMU) { 781180952ceSFabiano Rosas excp = POWERPC_EXCP_PROGRAM; 782180952ceSFabiano Rosas } 783180952ceSFabiano Rosas 784180952ceSFabiano Rosas #ifdef TARGET_PPC64 785180952ceSFabiano Rosas /* 786180952ceSFabiano Rosas * SPEU and VPU share the same IVOR but they exist in different 787180952ceSFabiano Rosas * processors. SPEU is e500v1/2 only and VPU is e6500 only. 788180952ceSFabiano Rosas */ 7899dc20cc3SFabiano Rosas if (excp == POWERPC_EXCP_VPU) { 790180952ceSFabiano Rosas excp = POWERPC_EXCP_SPEU; 791180952ceSFabiano Rosas } 792180952ceSFabiano Rosas #endif 793180952ceSFabiano Rosas 794180952ceSFabiano Rosas vector = env->excp_vectors[excp]; 795180952ceSFabiano Rosas if (vector == (target_ulong)-1ULL) { 796180952ceSFabiano Rosas cpu_abort(cs, "Raised an exception without defined vector %d\n", 797180952ceSFabiano Rosas excp); 798180952ceSFabiano Rosas } 799180952ceSFabiano Rosas 800180952ceSFabiano Rosas vector |= env->excp_prefix; 801180952ceSFabiano Rosas 802180952ceSFabiano Rosas switch (excp) { 803180952ceSFabiano Rosas case POWERPC_EXCP_CRITICAL: /* Critical input */ 804180952ceSFabiano Rosas srr0 = SPR_BOOKE_CSRR0; 805180952ceSFabiano Rosas srr1 = SPR_BOOKE_CSRR1; 806180952ceSFabiano Rosas break; 807180952ceSFabiano Rosas case POWERPC_EXCP_MCHECK: /* Machine check exception */ 808180952ceSFabiano Rosas if (msr_me == 0) { 809180952ceSFabiano Rosas /* 810180952ceSFabiano Rosas * Machine check exception is not enabled. Enter 811180952ceSFabiano Rosas * checkstop state. 812180952ceSFabiano Rosas */ 813180952ceSFabiano Rosas fprintf(stderr, "Machine check while not allowed. " 814180952ceSFabiano Rosas "Entering checkstop state\n"); 815180952ceSFabiano Rosas if (qemu_log_separate()) { 816180952ceSFabiano Rosas qemu_log("Machine check while not allowed. " 817180952ceSFabiano Rosas "Entering checkstop state\n"); 818180952ceSFabiano Rosas } 819180952ceSFabiano Rosas cs->halted = 1; 820180952ceSFabiano Rosas cpu_interrupt_exittb(cs); 821180952ceSFabiano Rosas } 822180952ceSFabiano Rosas 823180952ceSFabiano Rosas /* machine check exceptions don't have ME set */ 824180952ceSFabiano Rosas new_msr &= ~((target_ulong)1 << MSR_ME); 825180952ceSFabiano Rosas 826180952ceSFabiano Rosas /* FIXME: choose one or the other based on CPU type */ 827180952ceSFabiano Rosas srr0 = SPR_BOOKE_MCSRR0; 828180952ceSFabiano Rosas srr1 = SPR_BOOKE_MCSRR1; 829180952ceSFabiano Rosas 830180952ceSFabiano Rosas env->spr[SPR_BOOKE_CSRR0] = env->nip; 831180952ceSFabiano Rosas env->spr[SPR_BOOKE_CSRR1] = msr; 832db403211SFabiano Rosas 833180952ceSFabiano Rosas break; 834180952ceSFabiano Rosas case POWERPC_EXCP_DSI: /* Data storage exception */ 835*afdbc869SFabiano Rosas trace_ppc_excp_dsi(env->spr[SPR_BOOKE_ESR], env->spr[SPR_BOOKE_DEAR]); 836180952ceSFabiano Rosas break; 837180952ceSFabiano Rosas case POWERPC_EXCP_ISI: /* Instruction storage exception */ 838180952ceSFabiano Rosas trace_ppc_excp_isi(msr, env->nip); 839180952ceSFabiano Rosas msr |= env->error_code; 840180952ceSFabiano Rosas break; 841180952ceSFabiano Rosas case POWERPC_EXCP_EXTERNAL: /* External input */ 842180952ceSFabiano Rosas { 843180952ceSFabiano Rosas bool lpes0; 844180952ceSFabiano Rosas 845180952ceSFabiano Rosas cs = CPU(cpu); 846180952ceSFabiano Rosas 847180952ceSFabiano Rosas /* 848180952ceSFabiano Rosas * Exception targeting modifiers 849180952ceSFabiano Rosas * 850180952ceSFabiano Rosas * LPES0 is supported on POWER7/8/9 851180952ceSFabiano Rosas * LPES1 is not supported (old iSeries mode) 852180952ceSFabiano Rosas * 853180952ceSFabiano Rosas * On anything else, we behave as if LPES0 is 1 854180952ceSFabiano Rosas * (externals don't alter MSR:HV) 855180952ceSFabiano Rosas */ 856180952ceSFabiano Rosas #if defined(TARGET_PPC64) 857180952ceSFabiano Rosas if (excp_model == POWERPC_EXCP_POWER7 || 858180952ceSFabiano Rosas excp_model == POWERPC_EXCP_POWER8 || 859180952ceSFabiano Rosas excp_model == POWERPC_EXCP_POWER9 || 860180952ceSFabiano Rosas excp_model == POWERPC_EXCP_POWER10) { 861180952ceSFabiano Rosas lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0); 862180952ceSFabiano Rosas } else 863180952ceSFabiano Rosas #endif /* defined(TARGET_PPC64) */ 864180952ceSFabiano Rosas { 865180952ceSFabiano Rosas lpes0 = true; 866180952ceSFabiano Rosas } 867180952ceSFabiano Rosas 868180952ceSFabiano Rosas if (!lpes0) { 869180952ceSFabiano Rosas new_msr |= (target_ulong)MSR_HVB; 870180952ceSFabiano Rosas new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 871180952ceSFabiano Rosas srr0 = SPR_HSRR0; 872180952ceSFabiano Rosas srr1 = SPR_HSRR1; 873180952ceSFabiano Rosas } 874180952ceSFabiano Rosas if (env->mpic_proxy) { 875180952ceSFabiano Rosas /* IACK the IRQ on delivery */ 876180952ceSFabiano Rosas env->spr[SPR_BOOKE_EPR] = ldl_phys(cs->as, env->mpic_iack); 877180952ceSFabiano Rosas } 878180952ceSFabiano Rosas break; 879180952ceSFabiano Rosas } 880180952ceSFabiano Rosas case POWERPC_EXCP_ALIGN: /* Alignment exception */ 881180952ceSFabiano Rosas /* Get rS/rD and rA from faulting opcode */ 882180952ceSFabiano Rosas /* 883180952ceSFabiano Rosas * Note: the opcode fields will not be set properly for a 884180952ceSFabiano Rosas * direct store load/store, but nobody cares as nobody 885180952ceSFabiano Rosas * actually uses direct store segments. 886180952ceSFabiano Rosas */ 887180952ceSFabiano Rosas env->spr[SPR_DSISR] |= (env->error_code & 0x03FF0000) >> 16; 888180952ceSFabiano Rosas break; 889180952ceSFabiano Rosas case POWERPC_EXCP_PROGRAM: /* Program exception */ 890180952ceSFabiano Rosas switch (env->error_code & ~0xF) { 891180952ceSFabiano Rosas case POWERPC_EXCP_FP: 892180952ceSFabiano Rosas if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) { 893180952ceSFabiano Rosas trace_ppc_excp_fp_ignore(); 894180952ceSFabiano Rosas cs->exception_index = POWERPC_EXCP_NONE; 895180952ceSFabiano Rosas env->error_code = 0; 896180952ceSFabiano Rosas return; 897180952ceSFabiano Rosas } 898180952ceSFabiano Rosas 899180952ceSFabiano Rosas /* 900180952ceSFabiano Rosas * FP exceptions always have NIP pointing to the faulting 901180952ceSFabiano Rosas * instruction, so always use store_next and claim we are 902180952ceSFabiano Rosas * precise in the MSR. 903180952ceSFabiano Rosas */ 904180952ceSFabiano Rosas msr |= 0x00100000; 905180952ceSFabiano Rosas env->spr[SPR_BOOKE_ESR] = ESR_FP; 906180952ceSFabiano Rosas break; 907180952ceSFabiano Rosas case POWERPC_EXCP_INVAL: 908180952ceSFabiano Rosas trace_ppc_excp_inval(env->nip); 909180952ceSFabiano Rosas msr |= 0x00080000; 910180952ceSFabiano Rosas env->spr[SPR_BOOKE_ESR] = ESR_PIL; 911180952ceSFabiano Rosas break; 912180952ceSFabiano Rosas case POWERPC_EXCP_PRIV: 913180952ceSFabiano Rosas msr |= 0x00040000; 914180952ceSFabiano Rosas env->spr[SPR_BOOKE_ESR] = ESR_PPR; 915180952ceSFabiano Rosas break; 916180952ceSFabiano Rosas case POWERPC_EXCP_TRAP: 917180952ceSFabiano Rosas msr |= 0x00020000; 918180952ceSFabiano Rosas env->spr[SPR_BOOKE_ESR] = ESR_PTR; 919180952ceSFabiano Rosas break; 920180952ceSFabiano Rosas default: 921180952ceSFabiano Rosas /* Should never occur */ 922180952ceSFabiano Rosas cpu_abort(cs, "Invalid program exception %d. Aborting\n", 923180952ceSFabiano Rosas env->error_code); 924180952ceSFabiano Rosas break; 925180952ceSFabiano Rosas } 926180952ceSFabiano Rosas break; 927180952ceSFabiano Rosas case POWERPC_EXCP_SYSCALL: /* System call exception */ 928180952ceSFabiano Rosas lev = env->error_code; 929180952ceSFabiano Rosas 930180952ceSFabiano Rosas if ((lev == 1) && cpu->vhyp) { 931180952ceSFabiano Rosas dump_hcall(env); 932180952ceSFabiano Rosas } else { 933180952ceSFabiano Rosas dump_syscall(env); 934180952ceSFabiano Rosas } 935180952ceSFabiano Rosas 936180952ceSFabiano Rosas /* 937180952ceSFabiano Rosas * We need to correct the NIP which in this case is supposed 938180952ceSFabiano Rosas * to point to the next instruction 939180952ceSFabiano Rosas */ 940180952ceSFabiano Rosas env->nip += 4; 941180952ceSFabiano Rosas 942180952ceSFabiano Rosas /* "PAPR mode" built-in hypercall emulation */ 943180952ceSFabiano Rosas if ((lev == 1) && cpu->vhyp) { 944180952ceSFabiano Rosas PPCVirtualHypervisorClass *vhc = 945180952ceSFabiano Rosas PPC_VIRTUAL_HYPERVISOR_GET_CLASS(cpu->vhyp); 946180952ceSFabiano Rosas vhc->hypercall(cpu->vhyp, cpu); 947180952ceSFabiano Rosas return; 948180952ceSFabiano Rosas } 949180952ceSFabiano Rosas if (lev == 1) { 950180952ceSFabiano Rosas new_msr |= (target_ulong)MSR_HVB; 951180952ceSFabiano Rosas } 952180952ceSFabiano Rosas break; 953180952ceSFabiano Rosas case POWERPC_EXCP_FPU: /* Floating-point unavailable exception */ 954180952ceSFabiano Rosas case POWERPC_EXCP_APU: /* Auxiliary processor unavailable */ 955180952ceSFabiano Rosas case POWERPC_EXCP_DECR: /* Decrementer exception */ 956180952ceSFabiano Rosas break; 957180952ceSFabiano Rosas case POWERPC_EXCP_FIT: /* Fixed-interval timer interrupt */ 958180952ceSFabiano Rosas /* FIT on 4xx */ 959180952ceSFabiano Rosas trace_ppc_excp_print("FIT"); 960180952ceSFabiano Rosas break; 961180952ceSFabiano Rosas case POWERPC_EXCP_WDT: /* Watchdog timer interrupt */ 962180952ceSFabiano Rosas trace_ppc_excp_print("WDT"); 963180952ceSFabiano Rosas switch (excp_model) { 964180952ceSFabiano Rosas case POWERPC_EXCP_BOOKE: 965180952ceSFabiano Rosas srr0 = SPR_BOOKE_CSRR0; 966180952ceSFabiano Rosas srr1 = SPR_BOOKE_CSRR1; 967180952ceSFabiano Rosas break; 968180952ceSFabiano Rosas default: 969180952ceSFabiano Rosas break; 970180952ceSFabiano Rosas } 971180952ceSFabiano Rosas break; 972180952ceSFabiano Rosas case POWERPC_EXCP_DTLB: /* Data TLB error */ 973180952ceSFabiano Rosas case POWERPC_EXCP_ITLB: /* Instruction TLB error */ 974180952ceSFabiano Rosas break; 975180952ceSFabiano Rosas case POWERPC_EXCP_DEBUG: /* Debug interrupt */ 976180952ceSFabiano Rosas if (env->flags & POWERPC_FLAG_DE) { 977180952ceSFabiano Rosas /* FIXME: choose one or the other based on CPU type */ 978180952ceSFabiano Rosas srr0 = SPR_BOOKE_DSRR0; 979180952ceSFabiano Rosas srr1 = SPR_BOOKE_DSRR1; 980180952ceSFabiano Rosas 981180952ceSFabiano Rosas env->spr[SPR_BOOKE_CSRR0] = env->nip; 982180952ceSFabiano Rosas env->spr[SPR_BOOKE_CSRR1] = msr; 983180952ceSFabiano Rosas 984180952ceSFabiano Rosas /* DBSR already modified by caller */ 985180952ceSFabiano Rosas } else { 986180952ceSFabiano Rosas cpu_abort(cs, "Debug exception triggered on unsupported model\n"); 987180952ceSFabiano Rosas } 988180952ceSFabiano Rosas break; 989180952ceSFabiano Rosas case POWERPC_EXCP_SPEU: /* SPE/embedded floating-point unavailable/VPU */ 990180952ceSFabiano Rosas env->spr[SPR_BOOKE_ESR] = ESR_SPV; 991180952ceSFabiano Rosas break; 992180952ceSFabiano Rosas case POWERPC_EXCP_RESET: /* System reset exception */ 993180952ceSFabiano Rosas /* A power-saving exception sets ME, otherwise it is unchanged */ 994180952ceSFabiano Rosas if (msr_pow) { 995180952ceSFabiano Rosas /* indicate that we resumed from power save mode */ 996180952ceSFabiano Rosas msr |= 0x10000; 997180952ceSFabiano Rosas new_msr |= ((target_ulong)1 << MSR_ME); 998180952ceSFabiano Rosas } 999180952ceSFabiano Rosas if (env->msr_mask & MSR_HVB) { 1000180952ceSFabiano Rosas /* 1001180952ceSFabiano Rosas * ISA specifies HV, but can be delivered to guest with HV 1002180952ceSFabiano Rosas * clear (e.g., see FWNMI in PAPR, NMI injection in QEMU). 1003180952ceSFabiano Rosas */ 1004180952ceSFabiano Rosas new_msr |= (target_ulong)MSR_HVB; 1005180952ceSFabiano Rosas } else { 1006180952ceSFabiano Rosas if (msr_pow) { 1007180952ceSFabiano Rosas cpu_abort(cs, "Trying to deliver power-saving system reset " 1008180952ceSFabiano Rosas "exception %d with no HV support\n", excp); 1009180952ceSFabiano Rosas } 1010180952ceSFabiano Rosas } 1011180952ceSFabiano Rosas break; 1012180952ceSFabiano Rosas case POWERPC_EXCP_EFPDI: /* Embedded floating-point data interrupt */ 1013180952ceSFabiano Rosas case POWERPC_EXCP_EFPRI: /* Embedded floating-point round interrupt */ 1014180952ceSFabiano Rosas cpu_abort(cs, "%s exception not implemented\n", 1015180952ceSFabiano Rosas powerpc_excp_name(excp)); 1016180952ceSFabiano Rosas break; 1017180952ceSFabiano Rosas default: 1018180952ceSFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 1019180952ceSFabiano Rosas break; 1020180952ceSFabiano Rosas } 1021180952ceSFabiano Rosas 1022180952ceSFabiano Rosas /* Sanity check */ 1023180952ceSFabiano Rosas if (!(env->msr_mask & MSR_HVB)) { 1024180952ceSFabiano Rosas if (new_msr & MSR_HVB) { 1025180952ceSFabiano Rosas cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with " 1026180952ceSFabiano Rosas "no HV support\n", excp); 1027180952ceSFabiano Rosas } 1028180952ceSFabiano Rosas if (srr0 == SPR_HSRR0) { 1029180952ceSFabiano Rosas cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with " 1030180952ceSFabiano Rosas "no HV support\n", excp); 1031180952ceSFabiano Rosas } 1032180952ceSFabiano Rosas } 1033180952ceSFabiano Rosas 1034180952ceSFabiano Rosas #if defined(TARGET_PPC64) 1035180952ceSFabiano Rosas if (env->spr[SPR_BOOKE_EPCR] & EPCR_ICM) { 1036180952ceSFabiano Rosas /* Cat.64-bit: EPCR.ICM is copied to MSR.CM */ 1037180952ceSFabiano Rosas new_msr |= (target_ulong)1 << MSR_CM; 1038180952ceSFabiano Rosas } else { 1039180952ceSFabiano Rosas vector = (uint32_t)vector; 1040180952ceSFabiano Rosas } 1041180952ceSFabiano Rosas #endif 1042180952ceSFabiano Rosas 1043180952ceSFabiano Rosas /* Save PC */ 1044180952ceSFabiano Rosas env->spr[srr0] = env->nip; 1045180952ceSFabiano Rosas 1046180952ceSFabiano Rosas /* Save MSR */ 1047180952ceSFabiano Rosas env->spr[srr1] = msr; 1048180952ceSFabiano Rosas 1049180952ceSFabiano Rosas powerpc_set_excp_state(cpu, vector, new_msr); 1050180952ceSFabiano Rosas } 1051180952ceSFabiano Rosas 105230c4e426SFabiano Rosas #ifdef TARGET_PPC64 10539f338e4dSFabiano Rosas static void powerpc_excp_books(PowerPCCPU *cpu, int excp) 10549f338e4dSFabiano Rosas { 10559f338e4dSFabiano Rosas CPUState *cs = CPU(cpu); 10569f338e4dSFabiano Rosas CPUPPCState *env = &cpu->env; 10579f338e4dSFabiano Rosas int excp_model = env->excp_model; 10589f338e4dSFabiano Rosas target_ulong msr, new_msr, vector; 10599f338e4dSFabiano Rosas int srr0, srr1, lev = -1; 10609f338e4dSFabiano Rosas 10619f338e4dSFabiano Rosas if (excp <= POWERPC_EXCP_NONE || excp >= POWERPC_EXCP_NB) { 10629f338e4dSFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 10639f338e4dSFabiano Rosas } 10649f338e4dSFabiano Rosas 10659f338e4dSFabiano Rosas qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx 10669f338e4dSFabiano Rosas " => %s (%d) error=%02x\n", env->nip, powerpc_excp_name(excp), 10679f338e4dSFabiano Rosas excp, env->error_code); 10689f338e4dSFabiano Rosas 10699f338e4dSFabiano Rosas /* new srr1 value excluding must-be-zero bits */ 10709f338e4dSFabiano Rosas msr = env->msr & ~0x783f0000ULL; 10719f338e4dSFabiano Rosas 10729f338e4dSFabiano Rosas /* 10739f338e4dSFabiano Rosas * new interrupt handler msr preserves existing HV and ME unless 10749f338e4dSFabiano Rosas * explicitly overriden 10759f338e4dSFabiano Rosas */ 10769f338e4dSFabiano Rosas new_msr = env->msr & (((target_ulong)1 << MSR_ME) | MSR_HVB); 10779f338e4dSFabiano Rosas 10789f338e4dSFabiano Rosas /* target registers */ 10799f338e4dSFabiano Rosas srr0 = SPR_SRR0; 10809f338e4dSFabiano Rosas srr1 = SPR_SRR1; 10819f338e4dSFabiano Rosas 10829f338e4dSFabiano Rosas /* 10839f338e4dSFabiano Rosas * check for special resume at 0x100 from doze/nap/sleep/winkle on 10849f338e4dSFabiano Rosas * P7/P8/P9 10859f338e4dSFabiano Rosas */ 10869f338e4dSFabiano Rosas if (env->resume_as_sreset) { 10879f338e4dSFabiano Rosas excp = powerpc_reset_wakeup(cs, env, excp, &msr); 10889f338e4dSFabiano Rosas } 10899f338e4dSFabiano Rosas 10909f338e4dSFabiano Rosas /* 109130c4e426SFabiano Rosas * We don't want to generate a Hypervisor Emulation Assistance 109230c4e426SFabiano Rosas * Interrupt if we don't have HVB in msr_mask (PAPR mode). 10939f338e4dSFabiano Rosas */ 109430c4e426SFabiano Rosas if (excp == POWERPC_EXCP_HV_EMU && !(env->msr_mask & MSR_HVB)) { 10959f338e4dSFabiano Rosas excp = POWERPC_EXCP_PROGRAM; 10969f338e4dSFabiano Rosas } 10979f338e4dSFabiano Rosas 10989f338e4dSFabiano Rosas vector = env->excp_vectors[excp]; 10999f338e4dSFabiano Rosas if (vector == (target_ulong)-1ULL) { 11009f338e4dSFabiano Rosas cpu_abort(cs, "Raised an exception without defined vector %d\n", 11019f338e4dSFabiano Rosas excp); 11029f338e4dSFabiano Rosas } 11039f338e4dSFabiano Rosas 11049f338e4dSFabiano Rosas vector |= env->excp_prefix; 11059f338e4dSFabiano Rosas 11069f338e4dSFabiano Rosas switch (excp) { 11079f338e4dSFabiano Rosas case POWERPC_EXCP_MCHECK: /* Machine check exception */ 11089f338e4dSFabiano Rosas if (msr_me == 0) { 11099f338e4dSFabiano Rosas /* 11109f338e4dSFabiano Rosas * Machine check exception is not enabled. Enter 11119f338e4dSFabiano Rosas * checkstop state. 11129f338e4dSFabiano Rosas */ 11139f338e4dSFabiano Rosas fprintf(stderr, "Machine check while not allowed. " 11149f338e4dSFabiano Rosas "Entering checkstop state\n"); 11159f338e4dSFabiano Rosas if (qemu_log_separate()) { 11169f338e4dSFabiano Rosas qemu_log("Machine check while not allowed. " 11179f338e4dSFabiano Rosas "Entering checkstop state\n"); 11189f338e4dSFabiano Rosas } 11199f338e4dSFabiano Rosas cs->halted = 1; 11209f338e4dSFabiano Rosas cpu_interrupt_exittb(cs); 11219f338e4dSFabiano Rosas } 11229f338e4dSFabiano Rosas if (env->msr_mask & MSR_HVB) { 11239f338e4dSFabiano Rosas /* 11249f338e4dSFabiano Rosas * ISA specifies HV, but can be delivered to guest with HV 11259f338e4dSFabiano Rosas * clear (e.g., see FWNMI in PAPR). 11269f338e4dSFabiano Rosas */ 11279f338e4dSFabiano Rosas new_msr |= (target_ulong)MSR_HVB; 11289f338e4dSFabiano Rosas } 11299f338e4dSFabiano Rosas 11309f338e4dSFabiano Rosas /* machine check exceptions don't have ME set */ 11319f338e4dSFabiano Rosas new_msr &= ~((target_ulong)1 << MSR_ME); 11329f338e4dSFabiano Rosas 11339f338e4dSFabiano Rosas break; 11349f338e4dSFabiano Rosas case POWERPC_EXCP_DSI: /* Data storage exception */ 11359f338e4dSFabiano Rosas trace_ppc_excp_dsi(env->spr[SPR_DSISR], env->spr[SPR_DAR]); 11369f338e4dSFabiano Rosas break; 11379f338e4dSFabiano Rosas case POWERPC_EXCP_ISI: /* Instruction storage exception */ 11389f338e4dSFabiano Rosas trace_ppc_excp_isi(msr, env->nip); 11399f338e4dSFabiano Rosas msr |= env->error_code; 11409f338e4dSFabiano Rosas break; 11419f338e4dSFabiano Rosas case POWERPC_EXCP_EXTERNAL: /* External input */ 11429f338e4dSFabiano Rosas { 11439f338e4dSFabiano Rosas bool lpes0; 11449f338e4dSFabiano Rosas 11459f338e4dSFabiano Rosas /* 114667baff77SFabiano Rosas * LPES0 is only taken into consideration if we support HV 114767baff77SFabiano Rosas * mode for this CPU. 11489f338e4dSFabiano Rosas */ 114967baff77SFabiano Rosas if (!env->has_hv_mode) { 115067baff77SFabiano Rosas break; 11519f338e4dSFabiano Rosas } 11529f338e4dSFabiano Rosas 115367baff77SFabiano Rosas lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0); 115467baff77SFabiano Rosas 11559f338e4dSFabiano Rosas if (!lpes0) { 11569f338e4dSFabiano Rosas new_msr |= (target_ulong)MSR_HVB; 11579f338e4dSFabiano Rosas new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 11589f338e4dSFabiano Rosas srr0 = SPR_HSRR0; 11599f338e4dSFabiano Rosas srr1 = SPR_HSRR1; 11609f338e4dSFabiano Rosas } 116167baff77SFabiano Rosas 11629f338e4dSFabiano Rosas break; 11639f338e4dSFabiano Rosas } 11649f338e4dSFabiano Rosas case POWERPC_EXCP_ALIGN: /* Alignment exception */ 11659f338e4dSFabiano Rosas /* Get rS/rD and rA from faulting opcode */ 11669f338e4dSFabiano Rosas /* 11679f338e4dSFabiano Rosas * Note: the opcode fields will not be set properly for a 11689f338e4dSFabiano Rosas * direct store load/store, but nobody cares as nobody 11699f338e4dSFabiano Rosas * actually uses direct store segments. 11709f338e4dSFabiano Rosas */ 11719f338e4dSFabiano Rosas env->spr[SPR_DSISR] |= (env->error_code & 0x03FF0000) >> 16; 11729f338e4dSFabiano Rosas break; 11739f338e4dSFabiano Rosas case POWERPC_EXCP_PROGRAM: /* Program exception */ 11749f338e4dSFabiano Rosas switch (env->error_code & ~0xF) { 11759f338e4dSFabiano Rosas case POWERPC_EXCP_FP: 11769f338e4dSFabiano Rosas if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) { 11779f338e4dSFabiano Rosas trace_ppc_excp_fp_ignore(); 11789f338e4dSFabiano Rosas cs->exception_index = POWERPC_EXCP_NONE; 11799f338e4dSFabiano Rosas env->error_code = 0; 11809f338e4dSFabiano Rosas return; 11819f338e4dSFabiano Rosas } 11829f338e4dSFabiano Rosas 11839f338e4dSFabiano Rosas /* 11849f338e4dSFabiano Rosas * FP exceptions always have NIP pointing to the faulting 11859f338e4dSFabiano Rosas * instruction, so always use store_next and claim we are 11869f338e4dSFabiano Rosas * precise in the MSR. 11879f338e4dSFabiano Rosas */ 11889f338e4dSFabiano Rosas msr |= 0x00100000; 11899f338e4dSFabiano Rosas break; 11909f338e4dSFabiano Rosas case POWERPC_EXCP_INVAL: 11919f338e4dSFabiano Rosas trace_ppc_excp_inval(env->nip); 11929f338e4dSFabiano Rosas msr |= 0x00080000; 11939f338e4dSFabiano Rosas break; 11949f338e4dSFabiano Rosas case POWERPC_EXCP_PRIV: 11959f338e4dSFabiano Rosas msr |= 0x00040000; 11969f338e4dSFabiano Rosas break; 11979f338e4dSFabiano Rosas case POWERPC_EXCP_TRAP: 11989f338e4dSFabiano Rosas msr |= 0x00020000; 11999f338e4dSFabiano Rosas break; 12009f338e4dSFabiano Rosas default: 12019f338e4dSFabiano Rosas /* Should never occur */ 12029f338e4dSFabiano Rosas cpu_abort(cs, "Invalid program exception %d. Aborting\n", 12039f338e4dSFabiano Rosas env->error_code); 12049f338e4dSFabiano Rosas break; 12059f338e4dSFabiano Rosas } 12069f338e4dSFabiano Rosas break; 12079f338e4dSFabiano Rosas case POWERPC_EXCP_SYSCALL: /* System call exception */ 12089f338e4dSFabiano Rosas lev = env->error_code; 12099f338e4dSFabiano Rosas 12109f338e4dSFabiano Rosas if ((lev == 1) && cpu->vhyp) { 12119f338e4dSFabiano Rosas dump_hcall(env); 12129f338e4dSFabiano Rosas } else { 12139f338e4dSFabiano Rosas dump_syscall(env); 12149f338e4dSFabiano Rosas } 12159f338e4dSFabiano Rosas 12169f338e4dSFabiano Rosas /* 12179f338e4dSFabiano Rosas * We need to correct the NIP which in this case is supposed 12189f338e4dSFabiano Rosas * to point to the next instruction 12199f338e4dSFabiano Rosas */ 12209f338e4dSFabiano Rosas env->nip += 4; 12219f338e4dSFabiano Rosas 12229f338e4dSFabiano Rosas /* "PAPR mode" built-in hypercall emulation */ 12239f338e4dSFabiano Rosas if ((lev == 1) && cpu->vhyp) { 12249f338e4dSFabiano Rosas PPCVirtualHypervisorClass *vhc = 12259f338e4dSFabiano Rosas PPC_VIRTUAL_HYPERVISOR_GET_CLASS(cpu->vhyp); 12269f338e4dSFabiano Rosas vhc->hypercall(cpu->vhyp, cpu); 12279f338e4dSFabiano Rosas return; 12289f338e4dSFabiano Rosas } 12299f338e4dSFabiano Rosas if (lev == 1) { 12309f338e4dSFabiano Rosas new_msr |= (target_ulong)MSR_HVB; 12319f338e4dSFabiano Rosas } 12329f338e4dSFabiano Rosas break; 12339f338e4dSFabiano Rosas case POWERPC_EXCP_SYSCALL_VECTORED: /* scv exception */ 12349f338e4dSFabiano Rosas lev = env->error_code; 12359f338e4dSFabiano Rosas dump_syscall(env); 12369f338e4dSFabiano Rosas env->nip += 4; 12379f338e4dSFabiano Rosas new_msr |= env->msr & ((target_ulong)1 << MSR_EE); 12389f338e4dSFabiano Rosas new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 12399f338e4dSFabiano Rosas 12409f338e4dSFabiano Rosas vector += lev * 0x20; 12419f338e4dSFabiano Rosas 12429f338e4dSFabiano Rosas env->lr = env->nip; 12439f338e4dSFabiano Rosas env->ctr = msr; 12449f338e4dSFabiano Rosas break; 12459f338e4dSFabiano Rosas case POWERPC_EXCP_FPU: /* Floating-point unavailable exception */ 12469f338e4dSFabiano Rosas case POWERPC_EXCP_DECR: /* Decrementer exception */ 12479f338e4dSFabiano Rosas break; 12489f338e4dSFabiano Rosas case POWERPC_EXCP_RESET: /* System reset exception */ 12499f338e4dSFabiano Rosas /* A power-saving exception sets ME, otherwise it is unchanged */ 12509f338e4dSFabiano Rosas if (msr_pow) { 12519f338e4dSFabiano Rosas /* indicate that we resumed from power save mode */ 12529f338e4dSFabiano Rosas msr |= 0x10000; 12539f338e4dSFabiano Rosas new_msr |= ((target_ulong)1 << MSR_ME); 12549f338e4dSFabiano Rosas } 12559f338e4dSFabiano Rosas if (env->msr_mask & MSR_HVB) { 12569f338e4dSFabiano Rosas /* 12579f338e4dSFabiano Rosas * ISA specifies HV, but can be delivered to guest with HV 12589f338e4dSFabiano Rosas * clear (e.g., see FWNMI in PAPR, NMI injection in QEMU). 12599f338e4dSFabiano Rosas */ 12609f338e4dSFabiano Rosas new_msr |= (target_ulong)MSR_HVB; 12619f338e4dSFabiano Rosas } else { 12629f338e4dSFabiano Rosas if (msr_pow) { 12639f338e4dSFabiano Rosas cpu_abort(cs, "Trying to deliver power-saving system reset " 12649f338e4dSFabiano Rosas "exception %d with no HV support\n", excp); 12659f338e4dSFabiano Rosas } 12669f338e4dSFabiano Rosas } 12679f338e4dSFabiano Rosas break; 12689f338e4dSFabiano Rosas case POWERPC_EXCP_DSEG: /* Data segment exception */ 12699f338e4dSFabiano Rosas case POWERPC_EXCP_ISEG: /* Instruction segment exception */ 12709f338e4dSFabiano Rosas case POWERPC_EXCP_TRACE: /* Trace exception */ 12719f338e4dSFabiano Rosas break; 12729f338e4dSFabiano Rosas case POWERPC_EXCP_HISI: /* Hypervisor instruction storage exception */ 12739f338e4dSFabiano Rosas msr |= env->error_code; 12749f338e4dSFabiano Rosas /* fall through */ 12759f338e4dSFabiano Rosas case POWERPC_EXCP_HDECR: /* Hypervisor decrementer exception */ 12769f338e4dSFabiano Rosas case POWERPC_EXCP_HDSI: /* Hypervisor data storage exception */ 12779f338e4dSFabiano Rosas case POWERPC_EXCP_SDOOR_HV: /* Hypervisor Doorbell interrupt */ 12789f338e4dSFabiano Rosas case POWERPC_EXCP_HV_EMU: 12799f338e4dSFabiano Rosas case POWERPC_EXCP_HVIRT: /* Hypervisor virtualization */ 12809f338e4dSFabiano Rosas srr0 = SPR_HSRR0; 12819f338e4dSFabiano Rosas srr1 = SPR_HSRR1; 12829f338e4dSFabiano Rosas new_msr |= (target_ulong)MSR_HVB; 12839f338e4dSFabiano Rosas new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 12849f338e4dSFabiano Rosas break; 12859f338e4dSFabiano Rosas case POWERPC_EXCP_VPU: /* Vector unavailable exception */ 12869f338e4dSFabiano Rosas case POWERPC_EXCP_VSXU: /* VSX unavailable exception */ 12879f338e4dSFabiano Rosas case POWERPC_EXCP_FU: /* Facility unavailable exception */ 12889f338e4dSFabiano Rosas env->spr[SPR_FSCR] |= ((target_ulong)env->error_code << 56); 12899f338e4dSFabiano Rosas break; 12909f338e4dSFabiano Rosas case POWERPC_EXCP_HV_FU: /* Hypervisor Facility Unavailable Exception */ 12919f338e4dSFabiano Rosas env->spr[SPR_HFSCR] |= ((target_ulong)env->error_code << FSCR_IC_POS); 12929f338e4dSFabiano Rosas srr0 = SPR_HSRR0; 12939f338e4dSFabiano Rosas srr1 = SPR_HSRR1; 12949f338e4dSFabiano Rosas new_msr |= (target_ulong)MSR_HVB; 12959f338e4dSFabiano Rosas new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 12969f338e4dSFabiano Rosas break; 12979f338e4dSFabiano Rosas case POWERPC_EXCP_THERM: /* Thermal interrupt */ 12989f338e4dSFabiano Rosas case POWERPC_EXCP_PERFM: /* Embedded performance monitor interrupt */ 12999f338e4dSFabiano Rosas case POWERPC_EXCP_VPUA: /* Vector assist exception */ 13009f338e4dSFabiano Rosas case POWERPC_EXCP_MAINT: /* Maintenance exception */ 130130c4e426SFabiano Rosas case POWERPC_EXCP_SDOOR: /* Doorbell interrupt */ 130230c4e426SFabiano Rosas case POWERPC_EXCP_HV_MAINT: /* Hypervisor Maintenance exception */ 13039f338e4dSFabiano Rosas cpu_abort(cs, "%s exception not implemented\n", 13049f338e4dSFabiano Rosas powerpc_excp_name(excp)); 13059f338e4dSFabiano Rosas break; 13069f338e4dSFabiano Rosas default: 13079f338e4dSFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 13089f338e4dSFabiano Rosas break; 13099f338e4dSFabiano Rosas } 13109f338e4dSFabiano Rosas 13119f338e4dSFabiano Rosas /* Sanity check */ 13129f338e4dSFabiano Rosas if (!(env->msr_mask & MSR_HVB)) { 13139f338e4dSFabiano Rosas if (new_msr & MSR_HVB) { 13149f338e4dSFabiano Rosas cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with " 13159f338e4dSFabiano Rosas "no HV support\n", excp); 13169f338e4dSFabiano Rosas } 13179f338e4dSFabiano Rosas if (srr0 == SPR_HSRR0) { 13189f338e4dSFabiano Rosas cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with " 13199f338e4dSFabiano Rosas "no HV support\n", excp); 13209f338e4dSFabiano Rosas } 13219f338e4dSFabiano Rosas } 13229f338e4dSFabiano Rosas 13239f338e4dSFabiano Rosas /* 13249f338e4dSFabiano Rosas * Sort out endianness of interrupt, this differs depending on the 13259f338e4dSFabiano Rosas * CPU, the HV mode, etc... 13269f338e4dSFabiano Rosas */ 13279f338e4dSFabiano Rosas if (ppc_interrupts_little_endian(cpu, !!(new_msr & MSR_HVB))) { 13289f338e4dSFabiano Rosas new_msr |= (target_ulong)1 << MSR_LE; 13299f338e4dSFabiano Rosas } 13309f338e4dSFabiano Rosas 13319f338e4dSFabiano Rosas new_msr |= (target_ulong)1 << MSR_SF; 13329f338e4dSFabiano Rosas 13339f338e4dSFabiano Rosas if (excp != POWERPC_EXCP_SYSCALL_VECTORED) { 13349f338e4dSFabiano Rosas /* Save PC */ 13359f338e4dSFabiano Rosas env->spr[srr0] = env->nip; 13369f338e4dSFabiano Rosas 13379f338e4dSFabiano Rosas /* Save MSR */ 13389f338e4dSFabiano Rosas env->spr[srr1] = msr; 13399f338e4dSFabiano Rosas } 13409f338e4dSFabiano Rosas 13419f338e4dSFabiano Rosas /* This can update new_msr and vector if AIL applies */ 13429f338e4dSFabiano Rosas ppc_excp_apply_ail(cpu, excp_model, excp, msr, &new_msr, &vector); 13439f338e4dSFabiano Rosas 13449f338e4dSFabiano Rosas powerpc_set_excp_state(cpu, vector, new_msr); 13459f338e4dSFabiano Rosas } 134630c4e426SFabiano Rosas #else 134730c4e426SFabiano Rosas static inline void powerpc_excp_books(PowerPCCPU *cpu, int excp) 134830c4e426SFabiano Rosas { 134930c4e426SFabiano Rosas g_assert_not_reached(); 135030c4e426SFabiano Rosas } 135130c4e426SFabiano Rosas #endif 13529f338e4dSFabiano Rosas 135347733729SDavid Gibson /* 135447733729SDavid Gibson * Note that this function should be greatly optimized when called 135547733729SDavid Gibson * with a constant excp, from ppc_hw_interrupt 1356c79c73f6SBlue Swirl */ 1357dc88dd0aSFabiano Rosas static inline void powerpc_excp_legacy(PowerPCCPU *cpu, int excp) 1358c79c73f6SBlue Swirl { 135927103424SAndreas Färber CPUState *cs = CPU(cpu); 13605c26a5b3SAndreas Färber CPUPPCState *env = &cpu->env; 136193130c84SFabiano Rosas int excp_model = env->excp_model; 1362c79c73f6SBlue Swirl target_ulong msr, new_msr, vector; 136319e70626SFabiano Rosas int srr0, srr1, lev = -1; 1364c79c73f6SBlue Swirl 13652541e686SFabiano Rosas if (excp <= POWERPC_EXCP_NONE || excp >= POWERPC_EXCP_NB) { 13662541e686SFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 13672541e686SFabiano Rosas } 13682541e686SFabiano Rosas 1369c79c73f6SBlue Swirl qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx 13706789f23bSCédric Le Goater " => %s (%d) error=%02x\n", env->nip, powerpc_excp_name(excp), 13716789f23bSCédric Le Goater excp, env->error_code); 1372c79c73f6SBlue Swirl 1373c79c73f6SBlue Swirl /* new srr1 value excluding must-be-zero bits */ 1374a1bb7384SScott Wood if (excp_model == POWERPC_EXCP_BOOKE) { 1375a1bb7384SScott Wood msr = env->msr; 1376a1bb7384SScott Wood } else { 1377c79c73f6SBlue Swirl msr = env->msr & ~0x783f0000ULL; 1378a1bb7384SScott Wood } 1379c79c73f6SBlue Swirl 138047733729SDavid Gibson /* 138147733729SDavid Gibson * new interrupt handler msr preserves existing HV and ME unless 13826d49d6d4SBenjamin Herrenschmidt * explicitly overriden 13836d49d6d4SBenjamin Herrenschmidt */ 13846d49d6d4SBenjamin Herrenschmidt new_msr = env->msr & (((target_ulong)1 << MSR_ME) | MSR_HVB); 1385c79c73f6SBlue Swirl 1386c79c73f6SBlue Swirl /* target registers */ 1387c79c73f6SBlue Swirl srr0 = SPR_SRR0; 1388c79c73f6SBlue Swirl srr1 = SPR_SRR1; 1389c79c73f6SBlue Swirl 139021c0d66aSBenjamin Herrenschmidt /* 139121c0d66aSBenjamin Herrenschmidt * check for special resume at 0x100 from doze/nap/sleep/winkle on 139221c0d66aSBenjamin Herrenschmidt * P7/P8/P9 139321c0d66aSBenjamin Herrenschmidt */ 13941e7fd61dSBenjamin Herrenschmidt if (env->resume_as_sreset) { 1395dead760bSBenjamin Herrenschmidt excp = powerpc_reset_wakeup(cs, env, excp, &msr); 13967778a575SBenjamin Herrenschmidt } 13977778a575SBenjamin Herrenschmidt 139847733729SDavid Gibson /* 139947733729SDavid Gibson * Hypervisor emulation assistance interrupt only exists on server 14009b2faddaSBenjamin Herrenschmidt * arch 2.05 server or later. We also don't want to generate it if 14019b2faddaSBenjamin Herrenschmidt * we don't have HVB in msr_mask (PAPR mode). 14029b2faddaSBenjamin Herrenschmidt */ 14039b2faddaSBenjamin Herrenschmidt if (excp == POWERPC_EXCP_HV_EMU 14049b2faddaSBenjamin Herrenschmidt #if defined(TARGET_PPC64) 1405d57d72a8SGreg Kurz && !(mmu_is_64bit(env->mmu_model) && (env->msr_mask & MSR_HVB)) 14069b2faddaSBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */ 14079b2faddaSBenjamin Herrenschmidt 14089b2faddaSBenjamin Herrenschmidt ) { 14099b2faddaSBenjamin Herrenschmidt excp = POWERPC_EXCP_PROGRAM; 14109b2faddaSBenjamin Herrenschmidt } 14119b2faddaSBenjamin Herrenschmidt 14127fc1dc83SFabiano Rosas #ifdef TARGET_PPC64 14137fc1dc83SFabiano Rosas /* 14147fc1dc83SFabiano Rosas * SPEU and VPU share the same IVOR but they exist in different 14157fc1dc83SFabiano Rosas * processors. SPEU is e500v1/2 only and VPU is e6500 only. 14167fc1dc83SFabiano Rosas */ 14177fc1dc83SFabiano Rosas if (excp_model == POWERPC_EXCP_BOOKE && excp == POWERPC_EXCP_VPU) { 14187fc1dc83SFabiano Rosas excp = POWERPC_EXCP_SPEU; 14197fc1dc83SFabiano Rosas } 14207fc1dc83SFabiano Rosas #endif 14217fc1dc83SFabiano Rosas 1422d1cbee61SFabiano Rosas vector = env->excp_vectors[excp]; 1423d1cbee61SFabiano Rosas if (vector == (target_ulong)-1ULL) { 1424d1cbee61SFabiano Rosas cpu_abort(cs, "Raised an exception without defined vector %d\n", 1425d1cbee61SFabiano Rosas excp); 1426d1cbee61SFabiano Rosas } 1427d1cbee61SFabiano Rosas 1428d1cbee61SFabiano Rosas vector |= env->excp_prefix; 1429d1cbee61SFabiano Rosas 1430c79c73f6SBlue Swirl switch (excp) { 1431c79c73f6SBlue Swirl case POWERPC_EXCP_CRITICAL: /* Critical input */ 1432c79c73f6SBlue Swirl switch (excp_model) { 1433c79c73f6SBlue Swirl case POWERPC_EXCP_40x: 1434c79c73f6SBlue Swirl srr0 = SPR_40x_SRR2; 1435c79c73f6SBlue Swirl srr1 = SPR_40x_SRR3; 1436c79c73f6SBlue Swirl break; 1437c79c73f6SBlue Swirl case POWERPC_EXCP_BOOKE: 1438c79c73f6SBlue Swirl srr0 = SPR_BOOKE_CSRR0; 1439c79c73f6SBlue Swirl srr1 = SPR_BOOKE_CSRR1; 1440c79c73f6SBlue Swirl break; 1441c79c73f6SBlue Swirl case POWERPC_EXCP_G2: 1442c79c73f6SBlue Swirl break; 1443c79c73f6SBlue Swirl default: 1444c79c73f6SBlue Swirl goto excp_invalid; 1445c79c73f6SBlue Swirl } 1446bd6fefe7SBenjamin Herrenschmidt break; 1447c79c73f6SBlue Swirl case POWERPC_EXCP_MCHECK: /* Machine check exception */ 1448c79c73f6SBlue Swirl if (msr_me == 0) { 144947733729SDavid Gibson /* 145047733729SDavid Gibson * Machine check exception is not enabled. Enter 145147733729SDavid Gibson * checkstop state. 1452c79c73f6SBlue Swirl */ 1453c79c73f6SBlue Swirl fprintf(stderr, "Machine check while not allowed. " 1454c79c73f6SBlue Swirl "Entering checkstop state\n"); 1455013a2942SPaolo Bonzini if (qemu_log_separate()) { 1456013a2942SPaolo Bonzini qemu_log("Machine check while not allowed. " 1457013a2942SPaolo Bonzini "Entering checkstop state\n"); 1458c79c73f6SBlue Swirl } 1459259186a7SAndreas Färber cs->halted = 1; 1460044897efSRichard Purdie cpu_interrupt_exittb(cs); 1461c79c73f6SBlue Swirl } 146210c21b5cSNicholas Piggin if (env->msr_mask & MSR_HVB) { 146347733729SDavid Gibson /* 146447733729SDavid Gibson * ISA specifies HV, but can be delivered to guest with HV 146547733729SDavid Gibson * clear (e.g., see FWNMI in PAPR). 146610c21b5cSNicholas Piggin */ 1467c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 146810c21b5cSNicholas Piggin } 1469c79c73f6SBlue Swirl 1470c79c73f6SBlue Swirl /* machine check exceptions don't have ME set */ 1471c79c73f6SBlue Swirl new_msr &= ~((target_ulong)1 << MSR_ME); 1472c79c73f6SBlue Swirl 1473c79c73f6SBlue Swirl /* XXX: should also have something loaded in DAR / DSISR */ 1474c79c73f6SBlue Swirl switch (excp_model) { 1475c79c73f6SBlue Swirl case POWERPC_EXCP_40x: 1476c79c73f6SBlue Swirl srr0 = SPR_40x_SRR2; 1477c79c73f6SBlue Swirl srr1 = SPR_40x_SRR3; 1478c79c73f6SBlue Swirl break; 1479c79c73f6SBlue Swirl case POWERPC_EXCP_BOOKE: 1480a1bb7384SScott Wood /* FIXME: choose one or the other based on CPU type */ 1481c79c73f6SBlue Swirl srr0 = SPR_BOOKE_MCSRR0; 1482c79c73f6SBlue Swirl srr1 = SPR_BOOKE_MCSRR1; 148319e70626SFabiano Rosas 148419e70626SFabiano Rosas env->spr[SPR_BOOKE_CSRR0] = env->nip; 148519e70626SFabiano Rosas env->spr[SPR_BOOKE_CSRR1] = msr; 1486c79c73f6SBlue Swirl break; 1487c79c73f6SBlue Swirl default: 1488c79c73f6SBlue Swirl break; 1489c79c73f6SBlue Swirl } 1490bd6fefe7SBenjamin Herrenschmidt break; 1491c79c73f6SBlue Swirl case POWERPC_EXCP_DSI: /* Data storage exception */ 14922eb1ef73SCédric Le Goater trace_ppc_excp_dsi(env->spr[SPR_DSISR], env->spr[SPR_DAR]); 1493bd6fefe7SBenjamin Herrenschmidt break; 1494c79c73f6SBlue Swirl case POWERPC_EXCP_ISI: /* Instruction storage exception */ 14952eb1ef73SCédric Le Goater trace_ppc_excp_isi(msr, env->nip); 1496c79c73f6SBlue Swirl msr |= env->error_code; 1497bd6fefe7SBenjamin Herrenschmidt break; 1498c79c73f6SBlue Swirl case POWERPC_EXCP_EXTERNAL: /* External input */ 1499bbc443cfSFabiano Rosas { 1500bbc443cfSFabiano Rosas bool lpes0; 1501bbc443cfSFabiano Rosas 1502fdfba1a2SEdgar E. Iglesias cs = CPU(cpu); 1503fdfba1a2SEdgar E. Iglesias 1504bbc443cfSFabiano Rosas /* 1505bbc443cfSFabiano Rosas * Exception targeting modifiers 1506bbc443cfSFabiano Rosas * 1507bbc443cfSFabiano Rosas * LPES0 is supported on POWER7/8/9 1508bbc443cfSFabiano Rosas * LPES1 is not supported (old iSeries mode) 1509bbc443cfSFabiano Rosas * 1510bbc443cfSFabiano Rosas * On anything else, we behave as if LPES0 is 1 1511bbc443cfSFabiano Rosas * (externals don't alter MSR:HV) 1512bbc443cfSFabiano Rosas */ 1513bbc443cfSFabiano Rosas #if defined(TARGET_PPC64) 1514bbc443cfSFabiano Rosas if (excp_model == POWERPC_EXCP_POWER7 || 1515bbc443cfSFabiano Rosas excp_model == POWERPC_EXCP_POWER8 || 1516bbc443cfSFabiano Rosas excp_model == POWERPC_EXCP_POWER9 || 1517bbc443cfSFabiano Rosas excp_model == POWERPC_EXCP_POWER10) { 1518bbc443cfSFabiano Rosas lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0); 1519bbc443cfSFabiano Rosas } else 1520bbc443cfSFabiano Rosas #endif /* defined(TARGET_PPC64) */ 1521bbc443cfSFabiano Rosas { 1522bbc443cfSFabiano Rosas lpes0 = true; 1523bbc443cfSFabiano Rosas } 1524bbc443cfSFabiano Rosas 15256d49d6d4SBenjamin Herrenschmidt if (!lpes0) { 1526c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 15276d49d6d4SBenjamin Herrenschmidt new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 15286d49d6d4SBenjamin Herrenschmidt srr0 = SPR_HSRR0; 15296d49d6d4SBenjamin Herrenschmidt srr1 = SPR_HSRR1; 1530c79c73f6SBlue Swirl } 153168c2dd70SAlexander Graf if (env->mpic_proxy) { 153268c2dd70SAlexander Graf /* IACK the IRQ on delivery */ 1533fdfba1a2SEdgar E. Iglesias env->spr[SPR_BOOKE_EPR] = ldl_phys(cs->as, env->mpic_iack); 153468c2dd70SAlexander Graf } 1535bd6fefe7SBenjamin Herrenschmidt break; 1536bbc443cfSFabiano Rosas } 1537c79c73f6SBlue Swirl case POWERPC_EXCP_ALIGN: /* Alignment exception */ 153829c4a336SFabiano Rosas /* Get rS/rD and rA from faulting opcode */ 153947733729SDavid Gibson /* 154029c4a336SFabiano Rosas * Note: the opcode fields will not be set properly for a 154129c4a336SFabiano Rosas * direct store load/store, but nobody cares as nobody 154229c4a336SFabiano Rosas * actually uses direct store segments. 15433433b732SBenjamin Herrenschmidt */ 154429c4a336SFabiano Rosas env->spr[SPR_DSISR] |= (env->error_code & 0x03FF0000) >> 16; 1545bd6fefe7SBenjamin Herrenschmidt break; 1546c79c73f6SBlue Swirl case POWERPC_EXCP_PROGRAM: /* Program exception */ 1547c79c73f6SBlue Swirl switch (env->error_code & ~0xF) { 1548c79c73f6SBlue Swirl case POWERPC_EXCP_FP: 1549c79c73f6SBlue Swirl if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) { 15502eb1ef73SCédric Le Goater trace_ppc_excp_fp_ignore(); 155127103424SAndreas Färber cs->exception_index = POWERPC_EXCP_NONE; 1552c79c73f6SBlue Swirl env->error_code = 0; 1553c79c73f6SBlue Swirl return; 1554c79c73f6SBlue Swirl } 15551b7d17caSBenjamin Herrenschmidt 155647733729SDavid Gibson /* 155747733729SDavid Gibson * FP exceptions always have NIP pointing to the faulting 15581b7d17caSBenjamin Herrenschmidt * instruction, so always use store_next and claim we are 15591b7d17caSBenjamin Herrenschmidt * precise in the MSR. 15601b7d17caSBenjamin Herrenschmidt */ 1561c79c73f6SBlue Swirl msr |= 0x00100000; 15620ee604abSAaron Larson env->spr[SPR_BOOKE_ESR] = ESR_FP; 1563bd6fefe7SBenjamin Herrenschmidt break; 1564c79c73f6SBlue Swirl case POWERPC_EXCP_INVAL: 15652eb1ef73SCédric Le Goater trace_ppc_excp_inval(env->nip); 1566c79c73f6SBlue Swirl msr |= 0x00080000; 1567c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_PIL; 1568c79c73f6SBlue Swirl break; 1569c79c73f6SBlue Swirl case POWERPC_EXCP_PRIV: 1570c79c73f6SBlue Swirl msr |= 0x00040000; 1571c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_PPR; 1572c79c73f6SBlue Swirl break; 1573c79c73f6SBlue Swirl case POWERPC_EXCP_TRAP: 1574c79c73f6SBlue Swirl msr |= 0x00020000; 1575c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_PTR; 1576c79c73f6SBlue Swirl break; 1577c79c73f6SBlue Swirl default: 1578c79c73f6SBlue Swirl /* Should never occur */ 1579a47dddd7SAndreas Färber cpu_abort(cs, "Invalid program exception %d. Aborting\n", 1580c79c73f6SBlue Swirl env->error_code); 1581c79c73f6SBlue Swirl break; 1582c79c73f6SBlue Swirl } 1583bd6fefe7SBenjamin Herrenschmidt break; 1584c79c73f6SBlue Swirl case POWERPC_EXCP_SYSCALL: /* System call exception */ 1585c79c73f6SBlue Swirl lev = env->error_code; 15866d49d6d4SBenjamin Herrenschmidt 15876dc6b557SNicholas Piggin if ((lev == 1) && cpu->vhyp) { 15886dc6b557SNicholas Piggin dump_hcall(env); 15896dc6b557SNicholas Piggin } else { 15906dc6b557SNicholas Piggin dump_syscall(env); 15916dc6b557SNicholas Piggin } 15926dc6b557SNicholas Piggin 159347733729SDavid Gibson /* 159447733729SDavid Gibson * We need to correct the NIP which in this case is supposed 1595bd6fefe7SBenjamin Herrenschmidt * to point to the next instruction 1596bd6fefe7SBenjamin Herrenschmidt */ 1597bd6fefe7SBenjamin Herrenschmidt env->nip += 4; 1598bd6fefe7SBenjamin Herrenschmidt 15996d49d6d4SBenjamin Herrenschmidt /* "PAPR mode" built-in hypercall emulation */ 16001d1be34dSDavid Gibson if ((lev == 1) && cpu->vhyp) { 16011d1be34dSDavid Gibson PPCVirtualHypervisorClass *vhc = 16021d1be34dSDavid Gibson PPC_VIRTUAL_HYPERVISOR_GET_CLASS(cpu->vhyp); 16031d1be34dSDavid Gibson vhc->hypercall(cpu->vhyp, cpu); 1604c79c73f6SBlue Swirl return; 1605c79c73f6SBlue Swirl } 16066d49d6d4SBenjamin Herrenschmidt if (lev == 1) { 1607c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 1608c79c73f6SBlue Swirl } 1609bd6fefe7SBenjamin Herrenschmidt break; 16103c89b8d6SNicholas Piggin case POWERPC_EXCP_SYSCALL_VECTORED: /* scv exception */ 16113c89b8d6SNicholas Piggin lev = env->error_code; 16120c87018cSFabiano Rosas dump_syscall(env); 16133c89b8d6SNicholas Piggin env->nip += 4; 16143c89b8d6SNicholas Piggin new_msr |= env->msr & ((target_ulong)1 << MSR_EE); 16153c89b8d6SNicholas Piggin new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 16165ac11b12SFabiano Rosas 16175ac11b12SFabiano Rosas vector += lev * 0x20; 16185ac11b12SFabiano Rosas 16195ac11b12SFabiano Rosas env->lr = env->nip; 16205ac11b12SFabiano Rosas env->ctr = msr; 16213c89b8d6SNicholas Piggin break; 1622bd6fefe7SBenjamin Herrenschmidt case POWERPC_EXCP_FPU: /* Floating-point unavailable exception */ 1623c79c73f6SBlue Swirl case POWERPC_EXCP_APU: /* Auxiliary processor unavailable */ 1624c79c73f6SBlue Swirl case POWERPC_EXCP_DECR: /* Decrementer exception */ 1625bd6fefe7SBenjamin Herrenschmidt break; 1626c79c73f6SBlue Swirl case POWERPC_EXCP_FIT: /* Fixed-interval timer interrupt */ 1627c79c73f6SBlue Swirl /* FIT on 4xx */ 16282eb1ef73SCédric Le Goater trace_ppc_excp_print("FIT"); 1629bd6fefe7SBenjamin Herrenschmidt break; 1630c79c73f6SBlue Swirl case POWERPC_EXCP_WDT: /* Watchdog timer interrupt */ 16312eb1ef73SCédric Le Goater trace_ppc_excp_print("WDT"); 1632c79c73f6SBlue Swirl switch (excp_model) { 1633c79c73f6SBlue Swirl case POWERPC_EXCP_BOOKE: 1634c79c73f6SBlue Swirl srr0 = SPR_BOOKE_CSRR0; 1635c79c73f6SBlue Swirl srr1 = SPR_BOOKE_CSRR1; 1636c79c73f6SBlue Swirl break; 1637c79c73f6SBlue Swirl default: 1638c79c73f6SBlue Swirl break; 1639c79c73f6SBlue Swirl } 1640bd6fefe7SBenjamin Herrenschmidt break; 1641c79c73f6SBlue Swirl case POWERPC_EXCP_DTLB: /* Data TLB error */ 1642c79c73f6SBlue Swirl case POWERPC_EXCP_ITLB: /* Instruction TLB error */ 1643bd6fefe7SBenjamin Herrenschmidt break; 1644c79c73f6SBlue Swirl case POWERPC_EXCP_DEBUG: /* Debug interrupt */ 16450e3bf489SRoman Kapl if (env->flags & POWERPC_FLAG_DE) { 1646a1bb7384SScott Wood /* FIXME: choose one or the other based on CPU type */ 1647c79c73f6SBlue Swirl srr0 = SPR_BOOKE_DSRR0; 1648c79c73f6SBlue Swirl srr1 = SPR_BOOKE_DSRR1; 164919e70626SFabiano Rosas 165019e70626SFabiano Rosas env->spr[SPR_BOOKE_CSRR0] = env->nip; 165119e70626SFabiano Rosas env->spr[SPR_BOOKE_CSRR1] = msr; 165219e70626SFabiano Rosas 16530e3bf489SRoman Kapl /* DBSR already modified by caller */ 16540e3bf489SRoman Kapl } else { 16550e3bf489SRoman Kapl cpu_abort(cs, "Debug exception triggered on unsupported model\n"); 1656c79c73f6SBlue Swirl } 1657bd6fefe7SBenjamin Herrenschmidt break; 16587fc1dc83SFabiano Rosas case POWERPC_EXCP_SPEU: /* SPE/embedded floating-point unavailable/VPU */ 1659c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_SPV; 1660bd6fefe7SBenjamin Herrenschmidt break; 1661c79c73f6SBlue Swirl case POWERPC_EXCP_DOORI: /* Embedded doorbell interrupt */ 1662bd6fefe7SBenjamin Herrenschmidt break; 1663c79c73f6SBlue Swirl case POWERPC_EXCP_DOORCI: /* Embedded doorbell critical interrupt */ 1664c79c73f6SBlue Swirl srr0 = SPR_BOOKE_CSRR0; 1665c79c73f6SBlue Swirl srr1 = SPR_BOOKE_CSRR1; 1666bd6fefe7SBenjamin Herrenschmidt break; 1667c79c73f6SBlue Swirl case POWERPC_EXCP_RESET: /* System reset exception */ 1668f85bcec3SNicholas Piggin /* A power-saving exception sets ME, otherwise it is unchanged */ 1669c79c73f6SBlue Swirl if (msr_pow) { 1670c79c73f6SBlue Swirl /* indicate that we resumed from power save mode */ 1671c79c73f6SBlue Swirl msr |= 0x10000; 1672f85bcec3SNicholas Piggin new_msr |= ((target_ulong)1 << MSR_ME); 1673c79c73f6SBlue Swirl } 167410c21b5cSNicholas Piggin if (env->msr_mask & MSR_HVB) { 167547733729SDavid Gibson /* 167647733729SDavid Gibson * ISA specifies HV, but can be delivered to guest with HV 167747733729SDavid Gibson * clear (e.g., see FWNMI in PAPR, NMI injection in QEMU). 167810c21b5cSNicholas Piggin */ 1679c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 168010c21b5cSNicholas Piggin } else { 168110c21b5cSNicholas Piggin if (msr_pow) { 168210c21b5cSNicholas Piggin cpu_abort(cs, "Trying to deliver power-saving system reset " 168310c21b5cSNicholas Piggin "exception %d with no HV support\n", excp); 168410c21b5cSNicholas Piggin } 168510c21b5cSNicholas Piggin } 1686bd6fefe7SBenjamin Herrenschmidt break; 1687c79c73f6SBlue Swirl case POWERPC_EXCP_DSEG: /* Data segment exception */ 1688c79c73f6SBlue Swirl case POWERPC_EXCP_ISEG: /* Instruction segment exception */ 1689c79c73f6SBlue Swirl case POWERPC_EXCP_TRACE: /* Trace exception */ 1690bd6fefe7SBenjamin Herrenschmidt break; 1691d04ea940SCédric Le Goater case POWERPC_EXCP_HISI: /* Hypervisor instruction storage exception */ 1692d04ea940SCédric Le Goater msr |= env->error_code; 1693295397f5SChen Qun /* fall through */ 1694bd6fefe7SBenjamin Herrenschmidt case POWERPC_EXCP_HDECR: /* Hypervisor decrementer exception */ 1695c79c73f6SBlue Swirl case POWERPC_EXCP_HDSI: /* Hypervisor data storage exception */ 1696c79c73f6SBlue Swirl case POWERPC_EXCP_HDSEG: /* Hypervisor data segment exception */ 1697c79c73f6SBlue Swirl case POWERPC_EXCP_HISEG: /* Hypervisor instruction segment exception */ 16987af1e7b0SCédric Le Goater case POWERPC_EXCP_SDOOR_HV: /* Hypervisor Doorbell interrupt */ 1699bd6fefe7SBenjamin Herrenschmidt case POWERPC_EXCP_HV_EMU: 1700d8ce5fd6SBenjamin Herrenschmidt case POWERPC_EXCP_HVIRT: /* Hypervisor virtualization */ 1701c79c73f6SBlue Swirl srr0 = SPR_HSRR0; 1702c79c73f6SBlue Swirl srr1 = SPR_HSRR1; 1703c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 1704c79c73f6SBlue Swirl new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 1705bd6fefe7SBenjamin Herrenschmidt break; 1706c79c73f6SBlue Swirl case POWERPC_EXCP_VPU: /* Vector unavailable exception */ 17071f29871cSTom Musta case POWERPC_EXCP_VSXU: /* VSX unavailable exception */ 17087019cb3dSAlexey Kardashevskiy case POWERPC_EXCP_FU: /* Facility unavailable exception */ 17095310799aSBalbir Singh #ifdef TARGET_PPC64 17105310799aSBalbir Singh env->spr[SPR_FSCR] |= ((target_ulong)env->error_code << 56); 17115310799aSBalbir Singh #endif 1712bd6fefe7SBenjamin Herrenschmidt break; 1713493028d8SCédric Le Goater case POWERPC_EXCP_HV_FU: /* Hypervisor Facility Unavailable Exception */ 1714493028d8SCédric Le Goater #ifdef TARGET_PPC64 1715493028d8SCédric Le Goater env->spr[SPR_HFSCR] |= ((target_ulong)env->error_code << FSCR_IC_POS); 1716493028d8SCédric Le Goater srr0 = SPR_HSRR0; 1717493028d8SCédric Le Goater srr1 = SPR_HSRR1; 1718493028d8SCédric Le Goater new_msr |= (target_ulong)MSR_HVB; 1719493028d8SCédric Le Goater new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 1720493028d8SCédric Le Goater #endif 1721493028d8SCédric Le Goater break; 1722c79c73f6SBlue Swirl case POWERPC_EXCP_PIT: /* Programmable interval timer interrupt */ 17232eb1ef73SCédric Le Goater trace_ppc_excp_print("PIT"); 1724bd6fefe7SBenjamin Herrenschmidt break; 1725c79c73f6SBlue Swirl case POWERPC_EXCP_IFTLB: /* Instruction fetch TLB error */ 1726c79c73f6SBlue Swirl case POWERPC_EXCP_DLTLB: /* Data load TLB miss */ 1727c79c73f6SBlue Swirl case POWERPC_EXCP_DSTLB: /* Data store TLB miss */ 1728c79c73f6SBlue Swirl switch (excp_model) { 1729c79c73f6SBlue Swirl case POWERPC_EXCP_603: 1730c79c73f6SBlue Swirl case POWERPC_EXCP_G2: 1731c79c73f6SBlue Swirl /* Swap temporary saved registers with GPRs */ 1732c79c73f6SBlue Swirl if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) { 1733c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_TGPR; 1734c79c73f6SBlue Swirl hreg_swap_gpr_tgpr(env); 1735c79c73f6SBlue Swirl } 173651b385dbSFabiano Rosas /* fall through */ 1737c79c73f6SBlue Swirl case POWERPC_EXCP_7x5: 1738e4e27df7SFabiano Rosas ppc_excp_debug_sw_tlb(env, excp); 1739c79c73f6SBlue Swirl 1740c79c73f6SBlue Swirl msr |= env->crf[0] << 28; 1741c79c73f6SBlue Swirl msr |= env->error_code; /* key, D/I, S/L bits */ 1742c79c73f6SBlue Swirl /* Set way using a LRU mechanism */ 1743c79c73f6SBlue Swirl msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17; 1744c79c73f6SBlue Swirl break; 1745c79c73f6SBlue Swirl default: 174651b385dbSFabiano Rosas cpu_abort(cs, "Invalid TLB miss exception\n"); 1747c79c73f6SBlue Swirl break; 1748c79c73f6SBlue Swirl } 1749bd6fefe7SBenjamin Herrenschmidt break; 17504dff75feSFabiano Rosas case POWERPC_EXCP_EFPDI: /* Embedded floating-point data interrupt */ 17514dff75feSFabiano Rosas case POWERPC_EXCP_EFPRI: /* Embedded floating-point round interrupt */ 17524dff75feSFabiano Rosas case POWERPC_EXCP_EPERFM: /* Embedded performance monitor interrupt */ 17534dff75feSFabiano Rosas case POWERPC_EXCP_IO: /* IO error exception */ 17544dff75feSFabiano Rosas case POWERPC_EXCP_RUNM: /* Run mode exception */ 17554dff75feSFabiano Rosas case POWERPC_EXCP_EMUL: /* Emulation trap exception */ 1756c79c73f6SBlue Swirl case POWERPC_EXCP_FPA: /* Floating-point assist exception */ 1757c79c73f6SBlue Swirl case POWERPC_EXCP_DABR: /* Data address breakpoint */ 1758c79c73f6SBlue Swirl case POWERPC_EXCP_IABR: /* Instruction address breakpoint */ 1759c79c73f6SBlue Swirl case POWERPC_EXCP_SMI: /* System management interrupt */ 1760c79c73f6SBlue Swirl case POWERPC_EXCP_THERM: /* Thermal interrupt */ 1761c79c73f6SBlue Swirl case POWERPC_EXCP_PERFM: /* Embedded performance monitor interrupt */ 1762c79c73f6SBlue Swirl case POWERPC_EXCP_VPUA: /* Vector assist exception */ 1763c79c73f6SBlue Swirl case POWERPC_EXCP_SOFTP: /* Soft patch exception */ 1764c79c73f6SBlue Swirl case POWERPC_EXCP_MAINT: /* Maintenance exception */ 1765c79c73f6SBlue Swirl case POWERPC_EXCP_MEXTBR: /* Maskable external breakpoint */ 1766c79c73f6SBlue Swirl case POWERPC_EXCP_NMEXTBR: /* Non maskable external breakpoint */ 17674dff75feSFabiano Rosas cpu_abort(cs, "%s exception not implemented\n", 17684dff75feSFabiano Rosas powerpc_excp_name(excp)); 1769bd6fefe7SBenjamin Herrenschmidt break; 1770c79c73f6SBlue Swirl default: 1771c79c73f6SBlue Swirl excp_invalid: 1772a47dddd7SAndreas Färber cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 1773c79c73f6SBlue Swirl break; 1774c79c73f6SBlue Swirl } 1775bd6fefe7SBenjamin Herrenschmidt 17766d49d6d4SBenjamin Herrenschmidt /* Sanity check */ 177710c21b5cSNicholas Piggin if (!(env->msr_mask & MSR_HVB)) { 177810c21b5cSNicholas Piggin if (new_msr & MSR_HVB) { 177910c21b5cSNicholas Piggin cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with " 17806d49d6d4SBenjamin Herrenschmidt "no HV support\n", excp); 17816d49d6d4SBenjamin Herrenschmidt } 178210c21b5cSNicholas Piggin if (srr0 == SPR_HSRR0) { 178310c21b5cSNicholas Piggin cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with " 178410c21b5cSNicholas Piggin "no HV support\n", excp); 178510c21b5cSNicholas Piggin } 178610c21b5cSNicholas Piggin } 17876d49d6d4SBenjamin Herrenschmidt 178847733729SDavid Gibson /* 178947733729SDavid Gibson * Sort out endianness of interrupt, this differs depending on the 17906d49d6d4SBenjamin Herrenschmidt * CPU, the HV mode, etc... 17916d49d6d4SBenjamin Herrenschmidt */ 179219bd7f57SFabiano Rosas if (ppc_interrupts_little_endian(cpu, !!(new_msr & MSR_HVB))) { 17936d49d6d4SBenjamin Herrenschmidt new_msr |= (target_ulong)1 << MSR_LE; 17946d49d6d4SBenjamin Herrenschmidt } 1795c79c73f6SBlue Swirl 1796c79c73f6SBlue Swirl #if defined(TARGET_PPC64) 1797c79c73f6SBlue Swirl if (excp_model == POWERPC_EXCP_BOOKE) { 1798e42a61f1SAlexander Graf if (env->spr[SPR_BOOKE_EPCR] & EPCR_ICM) { 1799e42a61f1SAlexander Graf /* Cat.64-bit: EPCR.ICM is copied to MSR.CM */ 1800c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_CM; 1801e42a61f1SAlexander Graf } else { 1802e42a61f1SAlexander Graf vector = (uint32_t)vector; 1803c79c73f6SBlue Swirl } 1804c79c73f6SBlue Swirl } else { 1805d57d72a8SGreg Kurz if (!msr_isf && !mmu_is_64bit(env->mmu_model)) { 1806c79c73f6SBlue Swirl vector = (uint32_t)vector; 1807c79c73f6SBlue Swirl } else { 1808c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_SF; 1809c79c73f6SBlue Swirl } 1810c79c73f6SBlue Swirl } 1811c79c73f6SBlue Swirl #endif 1812cd0c6f47SBenjamin Herrenschmidt 18133c89b8d6SNicholas Piggin if (excp != POWERPC_EXCP_SYSCALL_VECTORED) { 18143c89b8d6SNicholas Piggin /* Save PC */ 18153c89b8d6SNicholas Piggin env->spr[srr0] = env->nip; 18163c89b8d6SNicholas Piggin 18173c89b8d6SNicholas Piggin /* Save MSR */ 18183c89b8d6SNicholas Piggin env->spr[srr1] = msr; 18193c89b8d6SNicholas Piggin } 18203c89b8d6SNicholas Piggin 18218b7e6b07SNicholas Piggin /* This can update new_msr and vector if AIL applies */ 18228b7e6b07SNicholas Piggin ppc_excp_apply_ail(cpu, excp_model, excp, msr, &new_msr, &vector); 18238b7e6b07SNicholas Piggin 1824ad77c6caSNicholas Piggin powerpc_set_excp_state(cpu, vector, new_msr); 1825c79c73f6SBlue Swirl } 1826c79c73f6SBlue Swirl 1827dc88dd0aSFabiano Rosas static void powerpc_excp(PowerPCCPU *cpu, int excp) 1828dc88dd0aSFabiano Rosas { 1829dc88dd0aSFabiano Rosas CPUPPCState *env = &cpu->env; 1830dc88dd0aSFabiano Rosas 1831dc88dd0aSFabiano Rosas switch (env->excp_model) { 1832e808c2edSFabiano Rosas case POWERPC_EXCP_40x: 1833e808c2edSFabiano Rosas powerpc_excp_40x(cpu, excp); 1834e808c2edSFabiano Rosas break; 183552926b0dSFabiano Rosas case POWERPC_EXCP_74xx: 183652926b0dSFabiano Rosas powerpc_excp_74xx(cpu, excp); 183752926b0dSFabiano Rosas break; 1838180952ceSFabiano Rosas case POWERPC_EXCP_BOOKE: 1839180952ceSFabiano Rosas powerpc_excp_booke(cpu, excp); 1840180952ceSFabiano Rosas break; 18419f338e4dSFabiano Rosas case POWERPC_EXCP_970: 18429f338e4dSFabiano Rosas case POWERPC_EXCP_POWER7: 18439f338e4dSFabiano Rosas case POWERPC_EXCP_POWER8: 18449f338e4dSFabiano Rosas case POWERPC_EXCP_POWER9: 18459f338e4dSFabiano Rosas case POWERPC_EXCP_POWER10: 18469f338e4dSFabiano Rosas powerpc_excp_books(cpu, excp); 18479f338e4dSFabiano Rosas break; 1848dc88dd0aSFabiano Rosas default: 1849dc88dd0aSFabiano Rosas powerpc_excp_legacy(cpu, excp); 1850dc88dd0aSFabiano Rosas } 1851dc88dd0aSFabiano Rosas } 1852dc88dd0aSFabiano Rosas 185397a8ea5aSAndreas Färber void ppc_cpu_do_interrupt(CPUState *cs) 1854c79c73f6SBlue Swirl { 185597a8ea5aSAndreas Färber PowerPCCPU *cpu = POWERPC_CPU(cs); 18565c26a5b3SAndreas Färber 185793130c84SFabiano Rosas powerpc_excp(cpu, cs->exception_index); 1858c79c73f6SBlue Swirl } 1859c79c73f6SBlue Swirl 1860458dd766SRichard Henderson static void ppc_hw_interrupt(CPUPPCState *env) 1861c79c73f6SBlue Swirl { 1862db70b311SRichard Henderson PowerPCCPU *cpu = env_archcpu(env); 18633621e2c9SBenjamin Herrenschmidt bool async_deliver; 1864259186a7SAndreas Färber 1865c79c73f6SBlue Swirl /* External reset */ 1866c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) { 1867c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET); 186893130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_RESET); 1869c79c73f6SBlue Swirl return; 1870c79c73f6SBlue Swirl } 1871c79c73f6SBlue Swirl /* Machine check exception */ 1872c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) { 1873c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK); 187493130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_MCHECK); 1875c79c73f6SBlue Swirl return; 1876c79c73f6SBlue Swirl } 1877c79c73f6SBlue Swirl #if 0 /* TODO */ 1878c79c73f6SBlue Swirl /* External debug exception */ 1879c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) { 1880c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG); 188193130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_DEBUG); 1882c79c73f6SBlue Swirl return; 1883c79c73f6SBlue Swirl } 1884c79c73f6SBlue Swirl #endif 18853621e2c9SBenjamin Herrenschmidt 18863621e2c9SBenjamin Herrenschmidt /* 18873621e2c9SBenjamin Herrenschmidt * For interrupts that gate on MSR:EE, we need to do something a 18883621e2c9SBenjamin Herrenschmidt * bit more subtle, as we need to let them through even when EE is 18893621e2c9SBenjamin Herrenschmidt * clear when coming out of some power management states (in order 18903621e2c9SBenjamin Herrenschmidt * for them to become a 0x100). 18913621e2c9SBenjamin Herrenschmidt */ 18921e7fd61dSBenjamin Herrenschmidt async_deliver = (msr_ee != 0) || env->resume_as_sreset; 18933621e2c9SBenjamin Herrenschmidt 1894c79c73f6SBlue Swirl /* Hypervisor decrementer exception */ 1895c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) { 18964b236b62SBenjamin Herrenschmidt /* LPCR will be clear when not supported so this will work */ 18974b236b62SBenjamin Herrenschmidt bool hdice = !!(env->spr[SPR_LPCR] & LPCR_HDICE); 18983621e2c9SBenjamin Herrenschmidt if ((async_deliver || msr_hv == 0) && hdice) { 18994b236b62SBenjamin Herrenschmidt /* HDEC clears on delivery */ 19004b236b62SBenjamin Herrenschmidt env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR); 190193130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_HDECR); 1902c79c73f6SBlue Swirl return; 1903c79c73f6SBlue Swirl } 1904c79c73f6SBlue Swirl } 1905d8ce5fd6SBenjamin Herrenschmidt 1906d8ce5fd6SBenjamin Herrenschmidt /* Hypervisor virtualization interrupt */ 1907d8ce5fd6SBenjamin Herrenschmidt if (env->pending_interrupts & (1 << PPC_INTERRUPT_HVIRT)) { 1908d8ce5fd6SBenjamin Herrenschmidt /* LPCR will be clear when not supported so this will work */ 1909d8ce5fd6SBenjamin Herrenschmidt bool hvice = !!(env->spr[SPR_LPCR] & LPCR_HVICE); 1910d8ce5fd6SBenjamin Herrenschmidt if ((async_deliver || msr_hv == 0) && hvice) { 191193130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_HVIRT); 1912d8ce5fd6SBenjamin Herrenschmidt return; 1913d8ce5fd6SBenjamin Herrenschmidt } 1914d8ce5fd6SBenjamin Herrenschmidt } 1915d8ce5fd6SBenjamin Herrenschmidt 1916d8ce5fd6SBenjamin Herrenschmidt /* External interrupt can ignore MSR:EE under some circumstances */ 1917d1dbe37cSBenjamin Herrenschmidt if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) { 1918d1dbe37cSBenjamin Herrenschmidt bool lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0); 19196eebe6dcSBenjamin Herrenschmidt bool heic = !!(env->spr[SPR_LPCR] & LPCR_HEIC); 19206eebe6dcSBenjamin Herrenschmidt /* HEIC blocks delivery to the hypervisor */ 19216eebe6dcSBenjamin Herrenschmidt if ((async_deliver && !(heic && msr_hv && !msr_pr)) || 19226eebe6dcSBenjamin Herrenschmidt (env->has_hv_mode && msr_hv == 0 && !lpes0)) { 192393130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_EXTERNAL); 1924d1dbe37cSBenjamin Herrenschmidt return; 1925d1dbe37cSBenjamin Herrenschmidt } 1926d1dbe37cSBenjamin Herrenschmidt } 1927c79c73f6SBlue Swirl if (msr_ce != 0) { 1928c79c73f6SBlue Swirl /* External critical interrupt */ 1929c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) { 193093130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_CRITICAL); 1931c79c73f6SBlue Swirl return; 1932c79c73f6SBlue Swirl } 1933c79c73f6SBlue Swirl } 19343621e2c9SBenjamin Herrenschmidt if (async_deliver != 0) { 1935c79c73f6SBlue Swirl /* Watchdog timer on embedded PowerPC */ 1936c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) { 1937c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT); 193893130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_WDT); 1939c79c73f6SBlue Swirl return; 1940c79c73f6SBlue Swirl } 1941c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) { 1942c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL); 194393130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_DOORCI); 1944c79c73f6SBlue Swirl return; 1945c79c73f6SBlue Swirl } 1946c79c73f6SBlue Swirl /* Fixed interval timer on embedded PowerPC */ 1947c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) { 1948c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT); 194993130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_FIT); 1950c79c73f6SBlue Swirl return; 1951c79c73f6SBlue Swirl } 1952c79c73f6SBlue Swirl /* Programmable interval timer on embedded PowerPC */ 1953c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) { 1954c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT); 195593130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_PIT); 1956c79c73f6SBlue Swirl return; 1957c79c73f6SBlue Swirl } 1958c79c73f6SBlue Swirl /* Decrementer exception */ 1959c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) { 1960e81a982aSAlexander Graf if (ppc_decr_clear_on_delivery(env)) { 1961c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR); 1962e81a982aSAlexander Graf } 196393130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_DECR); 1964c79c73f6SBlue Swirl return; 1965c79c73f6SBlue Swirl } 1966c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) { 1967c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL); 19685ba7ba1dSCédric Le Goater if (is_book3s_arch2x(env)) { 196993130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_SDOOR); 19705ba7ba1dSCédric Le Goater } else { 197193130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_DOORI); 19725ba7ba1dSCédric Le Goater } 1973c79c73f6SBlue Swirl return; 1974c79c73f6SBlue Swirl } 19757af1e7b0SCédric Le Goater if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDOORBELL)) { 19767af1e7b0SCédric Le Goater env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL); 197793130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_SDOOR_HV); 19787af1e7b0SCédric Le Goater return; 19797af1e7b0SCédric Le Goater } 1980c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) { 1981c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM); 198293130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_PERFM); 1983c79c73f6SBlue Swirl return; 1984c79c73f6SBlue Swirl } 1985c79c73f6SBlue Swirl /* Thermal interrupt */ 1986c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) { 1987c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM); 198893130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_THERM); 1989c79c73f6SBlue Swirl return; 1990c79c73f6SBlue Swirl } 1991c79c73f6SBlue Swirl } 1992f8154fd2SBenjamin Herrenschmidt 1993f8154fd2SBenjamin Herrenschmidt if (env->resume_as_sreset) { 1994f8154fd2SBenjamin Herrenschmidt /* 1995f8154fd2SBenjamin Herrenschmidt * This is a bug ! It means that has_work took us out of halt without 1996f8154fd2SBenjamin Herrenschmidt * anything to deliver while in a PM state that requires getting 1997f8154fd2SBenjamin Herrenschmidt * out via a 0x100 1998f8154fd2SBenjamin Herrenschmidt * 1999f8154fd2SBenjamin Herrenschmidt * This means we will incorrectly execute past the power management 2000f8154fd2SBenjamin Herrenschmidt * instruction instead of triggering a reset. 2001f8154fd2SBenjamin Herrenschmidt * 2002136fbf65Szhaolichang * It generally means a discrepancy between the wakeup conditions in the 2003f8154fd2SBenjamin Herrenschmidt * processor has_work implementation and the logic in this function. 2004f8154fd2SBenjamin Herrenschmidt */ 2005db70b311SRichard Henderson cpu_abort(env_cpu(env), 2006f8154fd2SBenjamin Herrenschmidt "Wakeup from PM state but interrupt Undelivered"); 2007f8154fd2SBenjamin Herrenschmidt } 2008c79c73f6SBlue Swirl } 200934316482SAlexey Kardashevskiy 2010b5b7f391SNicholas Piggin void ppc_cpu_do_system_reset(CPUState *cs) 201134316482SAlexey Kardashevskiy { 201234316482SAlexey Kardashevskiy PowerPCCPU *cpu = POWERPC_CPU(cs); 201334316482SAlexey Kardashevskiy 201493130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_RESET); 201534316482SAlexey Kardashevskiy } 2016ad77c6caSNicholas Piggin 2017ad77c6caSNicholas Piggin void ppc_cpu_do_fwnmi_machine_check(CPUState *cs, target_ulong vector) 2018ad77c6caSNicholas Piggin { 2019ad77c6caSNicholas Piggin PowerPCCPU *cpu = POWERPC_CPU(cs); 2020ad77c6caSNicholas Piggin CPUPPCState *env = &cpu->env; 2021ad77c6caSNicholas Piggin target_ulong msr = 0; 2022ad77c6caSNicholas Piggin 2023ad77c6caSNicholas Piggin /* 2024ad77c6caSNicholas Piggin * Set MSR and NIP for the handler, SRR0/1, DAR and DSISR have already 2025ad77c6caSNicholas Piggin * been set by KVM. 2026ad77c6caSNicholas Piggin */ 2027ad77c6caSNicholas Piggin msr = (1ULL << MSR_ME); 2028ad77c6caSNicholas Piggin msr |= env->msr & (1ULL << MSR_SF); 2029516fc103SFabiano Rosas if (ppc_interrupts_little_endian(cpu, false)) { 2030ad77c6caSNicholas Piggin msr |= (1ULL << MSR_LE); 2031ad77c6caSNicholas Piggin } 2032ad77c6caSNicholas Piggin 2033ad77c6caSNicholas Piggin powerpc_set_excp_state(cpu, vector, msr); 2034ad77c6caSNicholas Piggin } 2035c79c73f6SBlue Swirl 2036458dd766SRichard Henderson bool ppc_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 2037458dd766SRichard Henderson { 2038458dd766SRichard Henderson PowerPCCPU *cpu = POWERPC_CPU(cs); 2039458dd766SRichard Henderson CPUPPCState *env = &cpu->env; 2040458dd766SRichard Henderson 2041458dd766SRichard Henderson if (interrupt_request & CPU_INTERRUPT_HARD) { 2042458dd766SRichard Henderson ppc_hw_interrupt(env); 2043458dd766SRichard Henderson if (env->pending_interrupts == 0) { 2044458dd766SRichard Henderson cs->interrupt_request &= ~CPU_INTERRUPT_HARD; 2045458dd766SRichard Henderson } 2046458dd766SRichard Henderson return true; 2047458dd766SRichard Henderson } 2048458dd766SRichard Henderson return false; 2049458dd766SRichard Henderson } 2050458dd766SRichard Henderson 2051f725245cSPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 2052f725245cSPhilippe Mathieu-Daudé 2053ad71ed68SBlue Swirl /*****************************************************************************/ 2054ad71ed68SBlue Swirl /* Exceptions processing helpers */ 2055ad71ed68SBlue Swirl 2056db789c6cSBenjamin Herrenschmidt void raise_exception_err_ra(CPUPPCState *env, uint32_t exception, 2057db789c6cSBenjamin Herrenschmidt uint32_t error_code, uintptr_t raddr) 2058ad71ed68SBlue Swirl { 2059db70b311SRichard Henderson CPUState *cs = env_cpu(env); 206027103424SAndreas Färber 206127103424SAndreas Färber cs->exception_index = exception; 2062ad71ed68SBlue Swirl env->error_code = error_code; 2063db789c6cSBenjamin Herrenschmidt cpu_loop_exit_restore(cs, raddr); 2064db789c6cSBenjamin Herrenschmidt } 2065db789c6cSBenjamin Herrenschmidt 2066db789c6cSBenjamin Herrenschmidt void raise_exception_err(CPUPPCState *env, uint32_t exception, 2067db789c6cSBenjamin Herrenschmidt uint32_t error_code) 2068db789c6cSBenjamin Herrenschmidt { 2069db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, error_code, 0); 2070db789c6cSBenjamin Herrenschmidt } 2071db789c6cSBenjamin Herrenschmidt 2072db789c6cSBenjamin Herrenschmidt void raise_exception(CPUPPCState *env, uint32_t exception) 2073db789c6cSBenjamin Herrenschmidt { 2074db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, 0, 0); 2075db789c6cSBenjamin Herrenschmidt } 2076db789c6cSBenjamin Herrenschmidt 2077db789c6cSBenjamin Herrenschmidt void raise_exception_ra(CPUPPCState *env, uint32_t exception, 2078db789c6cSBenjamin Herrenschmidt uintptr_t raddr) 2079db789c6cSBenjamin Herrenschmidt { 2080db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, 0, raddr); 2081db789c6cSBenjamin Herrenschmidt } 2082db789c6cSBenjamin Herrenschmidt 20832b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 2084db789c6cSBenjamin Herrenschmidt void helper_raise_exception_err(CPUPPCState *env, uint32_t exception, 2085db789c6cSBenjamin Herrenschmidt uint32_t error_code) 2086db789c6cSBenjamin Herrenschmidt { 2087db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, error_code, 0); 2088ad71ed68SBlue Swirl } 2089ad71ed68SBlue Swirl 2090e5f17ac6SBlue Swirl void helper_raise_exception(CPUPPCState *env, uint32_t exception) 2091ad71ed68SBlue Swirl { 2092db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, 0, 0); 2093ad71ed68SBlue Swirl } 20942b44e219SBruno Larsen (billionai) #endif 2095ad71ed68SBlue Swirl 2096ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY) 20972b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 2098e5f17ac6SBlue Swirl void helper_store_msr(CPUPPCState *env, target_ulong val) 2099ad71ed68SBlue Swirl { 2100db789c6cSBenjamin Herrenschmidt uint32_t excp = hreg_store_msr(env, val, 0); 2101259186a7SAndreas Färber 2102db789c6cSBenjamin Herrenschmidt if (excp != 0) { 2103db70b311SRichard Henderson CPUState *cs = env_cpu(env); 2104044897efSRichard Purdie cpu_interrupt_exittb(cs); 2105db789c6cSBenjamin Herrenschmidt raise_exception(env, excp); 2106ad71ed68SBlue Swirl } 2107ad71ed68SBlue Swirl } 2108ad71ed68SBlue Swirl 21097778a575SBenjamin Herrenschmidt #if defined(TARGET_PPC64) 2110f43520e5SRichard Henderson void helper_scv(CPUPPCState *env, uint32_t lev) 2111f43520e5SRichard Henderson { 2112f43520e5SRichard Henderson if (env->spr[SPR_FSCR] & (1ull << FSCR_SCV)) { 2113f43520e5SRichard Henderson raise_exception_err(env, POWERPC_EXCP_SYSCALL_VECTORED, lev); 2114f43520e5SRichard Henderson } else { 2115f43520e5SRichard Henderson raise_exception_err(env, POWERPC_EXCP_FU, FSCR_IC_SCV); 2116f43520e5SRichard Henderson } 2117f43520e5SRichard Henderson } 2118f43520e5SRichard Henderson 21197778a575SBenjamin Herrenschmidt void helper_pminsn(CPUPPCState *env, powerpc_pm_insn_t insn) 21207778a575SBenjamin Herrenschmidt { 21217778a575SBenjamin Herrenschmidt CPUState *cs; 21227778a575SBenjamin Herrenschmidt 2123db70b311SRichard Henderson cs = env_cpu(env); 21247778a575SBenjamin Herrenschmidt cs->halted = 1; 21257778a575SBenjamin Herrenschmidt 21263621e2c9SBenjamin Herrenschmidt /* Condition for waking up at 0x100 */ 21271e7fd61dSBenjamin Herrenschmidt env->resume_as_sreset = (insn != PPC_PM_STOP) || 212821c0d66aSBenjamin Herrenschmidt (env->spr[SPR_PSSCR] & PSSCR_EC); 21297778a575SBenjamin Herrenschmidt } 21307778a575SBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */ 21317778a575SBenjamin Herrenschmidt 213262e79ef9SCédric Le Goater static void do_rfi(CPUPPCState *env, target_ulong nip, target_ulong msr) 2133ad71ed68SBlue Swirl { 2134db70b311SRichard Henderson CPUState *cs = env_cpu(env); 2135259186a7SAndreas Färber 2136a2e71b28SBenjamin Herrenschmidt /* MSR:POW cannot be set by any form of rfi */ 2137a2e71b28SBenjamin Herrenschmidt msr &= ~(1ULL << MSR_POW); 2138a2e71b28SBenjamin Herrenschmidt 21395aad0457SChristophe Leroy /* MSR:TGPR cannot be set by any form of rfi */ 21405aad0457SChristophe Leroy if (env->flags & POWERPC_FLAG_TGPR) 21415aad0457SChristophe Leroy msr &= ~(1ULL << MSR_TGPR); 21425aad0457SChristophe Leroy 2143ad71ed68SBlue Swirl #if defined(TARGET_PPC64) 2144a2e71b28SBenjamin Herrenschmidt /* Switching to 32-bit ? Crop the nip */ 2145a2e71b28SBenjamin Herrenschmidt if (!msr_is_64bit(env, msr)) { 2146ad71ed68SBlue Swirl nip = (uint32_t)nip; 2147ad71ed68SBlue Swirl } 2148ad71ed68SBlue Swirl #else 2149ad71ed68SBlue Swirl nip = (uint32_t)nip; 2150ad71ed68SBlue Swirl #endif 2151ad71ed68SBlue Swirl /* XXX: beware: this is false if VLE is supported */ 2152ad71ed68SBlue Swirl env->nip = nip & ~((target_ulong)0x00000003); 2153ad71ed68SBlue Swirl hreg_store_msr(env, msr, 1); 21542eb1ef73SCédric Le Goater trace_ppc_excp_rfi(env->nip, env->msr); 215547733729SDavid Gibson /* 215647733729SDavid Gibson * No need to raise an exception here, as rfi is always the last 215747733729SDavid Gibson * insn of a TB 2158ad71ed68SBlue Swirl */ 2159044897efSRichard Purdie cpu_interrupt_exittb(cs); 2160a8b73734SNikunj A Dadhania /* Reset the reservation */ 2161a8b73734SNikunj A Dadhania env->reserve_addr = -1; 2162a8b73734SNikunj A Dadhania 2163cd0c6f47SBenjamin Herrenschmidt /* Context synchronizing: check if TCG TLB needs flush */ 2164e3cffe6fSNikunj A Dadhania check_tlb_flush(env, false); 2165ad71ed68SBlue Swirl } 2166ad71ed68SBlue Swirl 2167e5f17ac6SBlue Swirl void helper_rfi(CPUPPCState *env) 2168ad71ed68SBlue Swirl { 2169a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1] & 0xfffffffful); 2170a1bb7384SScott Wood } 2171ad71ed68SBlue Swirl 2172a2e71b28SBenjamin Herrenschmidt #define MSR_BOOK3S_MASK 2173ad71ed68SBlue Swirl #if defined(TARGET_PPC64) 2174e5f17ac6SBlue Swirl void helper_rfid(CPUPPCState *env) 2175ad71ed68SBlue Swirl { 217647733729SDavid Gibson /* 2177136fbf65Szhaolichang * The architecture defines a number of rules for which bits can 217847733729SDavid Gibson * change but in practice, we handle this in hreg_store_msr() 2179a2e71b28SBenjamin Herrenschmidt * which will be called by do_rfi(), so there is no need to filter 2180a2e71b28SBenjamin Herrenschmidt * here 2181a2e71b28SBenjamin Herrenschmidt */ 2182a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1]); 2183ad71ed68SBlue Swirl } 2184ad71ed68SBlue Swirl 21853c89b8d6SNicholas Piggin void helper_rfscv(CPUPPCState *env) 21863c89b8d6SNicholas Piggin { 21873c89b8d6SNicholas Piggin do_rfi(env, env->lr, env->ctr); 21883c89b8d6SNicholas Piggin } 21893c89b8d6SNicholas Piggin 2190e5f17ac6SBlue Swirl void helper_hrfid(CPUPPCState *env) 2191ad71ed68SBlue Swirl { 2192a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_HSRR0], env->spr[SPR_HSRR1]); 2193ad71ed68SBlue Swirl } 2194ad71ed68SBlue Swirl #endif 2195ad71ed68SBlue Swirl 21961f26c751SDaniel Henrique Barboza #if defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY) 21971f26c751SDaniel Henrique Barboza void helper_rfebb(CPUPPCState *env, target_ulong s) 21981f26c751SDaniel Henrique Barboza { 21991f26c751SDaniel Henrique Barboza target_ulong msr = env->msr; 22001f26c751SDaniel Henrique Barboza 22011f26c751SDaniel Henrique Barboza /* 22021f26c751SDaniel Henrique Barboza * Handling of BESCR bits 32:33 according to PowerISA v3.1: 22031f26c751SDaniel Henrique Barboza * 22041f26c751SDaniel Henrique Barboza * "If BESCR 32:33 != 0b00 the instruction is treated as if 22051f26c751SDaniel Henrique Barboza * the instruction form were invalid." 22061f26c751SDaniel Henrique Barboza */ 22071f26c751SDaniel Henrique Barboza if (env->spr[SPR_BESCR] & BESCR_INVALID) { 22081f26c751SDaniel Henrique Barboza raise_exception_err(env, POWERPC_EXCP_PROGRAM, 22091f26c751SDaniel Henrique Barboza POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL); 22101f26c751SDaniel Henrique Barboza } 22111f26c751SDaniel Henrique Barboza 22121f26c751SDaniel Henrique Barboza env->nip = env->spr[SPR_EBBRR]; 22131f26c751SDaniel Henrique Barboza 22141f26c751SDaniel Henrique Barboza /* Switching to 32-bit ? Crop the nip */ 22151f26c751SDaniel Henrique Barboza if (!msr_is_64bit(env, msr)) { 22161f26c751SDaniel Henrique Barboza env->nip = (uint32_t)env->spr[SPR_EBBRR]; 22171f26c751SDaniel Henrique Barboza } 22181f26c751SDaniel Henrique Barboza 22191f26c751SDaniel Henrique Barboza if (s) { 22201f26c751SDaniel Henrique Barboza env->spr[SPR_BESCR] |= BESCR_GE; 22211f26c751SDaniel Henrique Barboza } else { 22221f26c751SDaniel Henrique Barboza env->spr[SPR_BESCR] &= ~BESCR_GE; 22231f26c751SDaniel Henrique Barboza } 22241f26c751SDaniel Henrique Barboza } 22251f26c751SDaniel Henrique Barboza #endif 22261f26c751SDaniel Henrique Barboza 2227ad71ed68SBlue Swirl /*****************************************************************************/ 2228ad71ed68SBlue Swirl /* Embedded PowerPC specific helpers */ 2229e5f17ac6SBlue Swirl void helper_40x_rfci(CPUPPCState *env) 2230ad71ed68SBlue Swirl { 2231a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_40x_SRR2], env->spr[SPR_40x_SRR3]); 2232ad71ed68SBlue Swirl } 2233ad71ed68SBlue Swirl 2234e5f17ac6SBlue Swirl void helper_rfci(CPUPPCState *env) 2235ad71ed68SBlue Swirl { 2236a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_BOOKE_CSRR0], env->spr[SPR_BOOKE_CSRR1]); 2237ad71ed68SBlue Swirl } 2238ad71ed68SBlue Swirl 2239e5f17ac6SBlue Swirl void helper_rfdi(CPUPPCState *env) 2240ad71ed68SBlue Swirl { 2241a1bb7384SScott Wood /* FIXME: choose CSRR1 or DSRR1 based on cpu type */ 2242a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_BOOKE_DSRR0], env->spr[SPR_BOOKE_DSRR1]); 2243ad71ed68SBlue Swirl } 2244ad71ed68SBlue Swirl 2245e5f17ac6SBlue Swirl void helper_rfmci(CPUPPCState *env) 2246ad71ed68SBlue Swirl { 2247a1bb7384SScott Wood /* FIXME: choose CSRR1 or MCSRR1 based on cpu type */ 2248a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_BOOKE_MCSRR0], env->spr[SPR_BOOKE_MCSRR1]); 2249ad71ed68SBlue Swirl } 22502b44e219SBruno Larsen (billionai) #endif /* CONFIG_TCG */ 22512b44e219SBruno Larsen (billionai) #endif /* !defined(CONFIG_USER_ONLY) */ 2252ad71ed68SBlue Swirl 22532b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 2254e5f17ac6SBlue Swirl void helper_tw(CPUPPCState *env, target_ulong arg1, target_ulong arg2, 2255e5f17ac6SBlue Swirl uint32_t flags) 2256ad71ed68SBlue Swirl { 2257ad71ed68SBlue Swirl if (!likely(!(((int32_t)arg1 < (int32_t)arg2 && (flags & 0x10)) || 2258ad71ed68SBlue Swirl ((int32_t)arg1 > (int32_t)arg2 && (flags & 0x08)) || 2259ad71ed68SBlue Swirl ((int32_t)arg1 == (int32_t)arg2 && (flags & 0x04)) || 2260ad71ed68SBlue Swirl ((uint32_t)arg1 < (uint32_t)arg2 && (flags & 0x02)) || 2261ad71ed68SBlue Swirl ((uint32_t)arg1 > (uint32_t)arg2 && (flags & 0x01))))) { 226272073dccSBenjamin Herrenschmidt raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM, 226372073dccSBenjamin Herrenschmidt POWERPC_EXCP_TRAP, GETPC()); 2264ad71ed68SBlue Swirl } 2265ad71ed68SBlue Swirl } 2266ad71ed68SBlue Swirl 2267ad71ed68SBlue Swirl #if defined(TARGET_PPC64) 2268e5f17ac6SBlue Swirl void helper_td(CPUPPCState *env, target_ulong arg1, target_ulong arg2, 2269e5f17ac6SBlue Swirl uint32_t flags) 2270ad71ed68SBlue Swirl { 2271ad71ed68SBlue Swirl if (!likely(!(((int64_t)arg1 < (int64_t)arg2 && (flags & 0x10)) || 2272ad71ed68SBlue Swirl ((int64_t)arg1 > (int64_t)arg2 && (flags & 0x08)) || 2273ad71ed68SBlue Swirl ((int64_t)arg1 == (int64_t)arg2 && (flags & 0x04)) || 2274ad71ed68SBlue Swirl ((uint64_t)arg1 < (uint64_t)arg2 && (flags & 0x02)) || 2275ad71ed68SBlue Swirl ((uint64_t)arg1 > (uint64_t)arg2 && (flags & 0x01))))) { 227672073dccSBenjamin Herrenschmidt raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM, 227772073dccSBenjamin Herrenschmidt POWERPC_EXCP_TRAP, GETPC()); 2278ad71ed68SBlue Swirl } 2279ad71ed68SBlue Swirl } 2280ad71ed68SBlue Swirl #endif 22812b44e219SBruno Larsen (billionai) #endif 2282ad71ed68SBlue Swirl 2283ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY) 2284ad71ed68SBlue Swirl /*****************************************************************************/ 2285ad71ed68SBlue Swirl /* PowerPC 601 specific instructions (POWER bridge) */ 2286ad71ed68SBlue Swirl 22872b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 2288e5f17ac6SBlue Swirl void helper_rfsvc(CPUPPCState *env) 2289ad71ed68SBlue Swirl { 2290a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->lr, env->ctr & 0x0000FFFF); 2291ad71ed68SBlue Swirl } 2292ad71ed68SBlue Swirl 2293ad71ed68SBlue Swirl /* Embedded.Processor Control */ 2294ad71ed68SBlue Swirl static int dbell2irq(target_ulong rb) 2295ad71ed68SBlue Swirl { 2296ad71ed68SBlue Swirl int msg = rb & DBELL_TYPE_MASK; 2297ad71ed68SBlue Swirl int irq = -1; 2298ad71ed68SBlue Swirl 2299ad71ed68SBlue Swirl switch (msg) { 2300ad71ed68SBlue Swirl case DBELL_TYPE_DBELL: 2301ad71ed68SBlue Swirl irq = PPC_INTERRUPT_DOORBELL; 2302ad71ed68SBlue Swirl break; 2303ad71ed68SBlue Swirl case DBELL_TYPE_DBELL_CRIT: 2304ad71ed68SBlue Swirl irq = PPC_INTERRUPT_CDOORBELL; 2305ad71ed68SBlue Swirl break; 2306ad71ed68SBlue Swirl case DBELL_TYPE_G_DBELL: 2307ad71ed68SBlue Swirl case DBELL_TYPE_G_DBELL_CRIT: 2308ad71ed68SBlue Swirl case DBELL_TYPE_G_DBELL_MC: 2309ad71ed68SBlue Swirl /* XXX implement */ 2310ad71ed68SBlue Swirl default: 2311ad71ed68SBlue Swirl break; 2312ad71ed68SBlue Swirl } 2313ad71ed68SBlue Swirl 2314ad71ed68SBlue Swirl return irq; 2315ad71ed68SBlue Swirl } 2316ad71ed68SBlue Swirl 2317e5f17ac6SBlue Swirl void helper_msgclr(CPUPPCState *env, target_ulong rb) 2318ad71ed68SBlue Swirl { 2319ad71ed68SBlue Swirl int irq = dbell2irq(rb); 2320ad71ed68SBlue Swirl 2321ad71ed68SBlue Swirl if (irq < 0) { 2322ad71ed68SBlue Swirl return; 2323ad71ed68SBlue Swirl } 2324ad71ed68SBlue Swirl 2325ad71ed68SBlue Swirl env->pending_interrupts &= ~(1 << irq); 2326ad71ed68SBlue Swirl } 2327ad71ed68SBlue Swirl 2328ad71ed68SBlue Swirl void helper_msgsnd(target_ulong rb) 2329ad71ed68SBlue Swirl { 2330ad71ed68SBlue Swirl int irq = dbell2irq(rb); 2331ad71ed68SBlue Swirl int pir = rb & DBELL_PIRTAG_MASK; 2332182735efSAndreas Färber CPUState *cs; 2333ad71ed68SBlue Swirl 2334ad71ed68SBlue Swirl if (irq < 0) { 2335ad71ed68SBlue Swirl return; 2336ad71ed68SBlue Swirl } 2337ad71ed68SBlue Swirl 2338f1c29ebcSThomas Huth qemu_mutex_lock_iothread(); 2339bdc44640SAndreas Färber CPU_FOREACH(cs) { 2340182735efSAndreas Färber PowerPCCPU *cpu = POWERPC_CPU(cs); 2341182735efSAndreas Färber CPUPPCState *cenv = &cpu->env; 2342182735efSAndreas Färber 2343ad71ed68SBlue Swirl if ((rb & DBELL_BRDCAST) || (cenv->spr[SPR_BOOKE_PIR] == pir)) { 2344ad71ed68SBlue Swirl cenv->pending_interrupts |= 1 << irq; 2345182735efSAndreas Färber cpu_interrupt(cs, CPU_INTERRUPT_HARD); 2346ad71ed68SBlue Swirl } 2347ad71ed68SBlue Swirl } 2348f1c29ebcSThomas Huth qemu_mutex_unlock_iothread(); 2349ad71ed68SBlue Swirl } 23507af1e7b0SCédric Le Goater 23517af1e7b0SCédric Le Goater /* Server Processor Control */ 23527af1e7b0SCédric Le Goater 23535ba7ba1dSCédric Le Goater static bool dbell_type_server(target_ulong rb) 23545ba7ba1dSCédric Le Goater { 235547733729SDavid Gibson /* 235647733729SDavid Gibson * A Directed Hypervisor Doorbell message is sent only if the 23577af1e7b0SCédric Le Goater * message type is 5. All other types are reserved and the 235847733729SDavid Gibson * instruction is a no-op 235947733729SDavid Gibson */ 23605ba7ba1dSCédric Le Goater return (rb & DBELL_TYPE_MASK) == DBELL_TYPE_DBELL_SERVER; 23617af1e7b0SCédric Le Goater } 23627af1e7b0SCédric Le Goater 23637af1e7b0SCédric Le Goater void helper_book3s_msgclr(CPUPPCState *env, target_ulong rb) 23647af1e7b0SCédric Le Goater { 23655ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 23667af1e7b0SCédric Le Goater return; 23677af1e7b0SCédric Le Goater } 23687af1e7b0SCédric Le Goater 23695ba7ba1dSCédric Le Goater env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL); 23707af1e7b0SCédric Le Goater } 23717af1e7b0SCédric Le Goater 23725ba7ba1dSCédric Le Goater static void book3s_msgsnd_common(int pir, int irq) 23737af1e7b0SCédric Le Goater { 23747af1e7b0SCédric Le Goater CPUState *cs; 23757af1e7b0SCédric Le Goater 23767af1e7b0SCédric Le Goater qemu_mutex_lock_iothread(); 23777af1e7b0SCédric Le Goater CPU_FOREACH(cs) { 23787af1e7b0SCédric Le Goater PowerPCCPU *cpu = POWERPC_CPU(cs); 23797af1e7b0SCédric Le Goater CPUPPCState *cenv = &cpu->env; 23807af1e7b0SCédric Le Goater 23817af1e7b0SCédric Le Goater /* TODO: broadcast message to all threads of the same processor */ 23827af1e7b0SCédric Le Goater if (cenv->spr_cb[SPR_PIR].default_value == pir) { 23837af1e7b0SCédric Le Goater cenv->pending_interrupts |= 1 << irq; 23847af1e7b0SCédric Le Goater cpu_interrupt(cs, CPU_INTERRUPT_HARD); 23857af1e7b0SCédric Le Goater } 23867af1e7b0SCédric Le Goater } 23877af1e7b0SCédric Le Goater qemu_mutex_unlock_iothread(); 23887af1e7b0SCédric Le Goater } 23895ba7ba1dSCédric Le Goater 23905ba7ba1dSCédric Le Goater void helper_book3s_msgsnd(target_ulong rb) 23915ba7ba1dSCédric Le Goater { 23925ba7ba1dSCédric Le Goater int pir = rb & DBELL_PROCIDTAG_MASK; 23935ba7ba1dSCédric Le Goater 23945ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 23955ba7ba1dSCédric Le Goater return; 23965ba7ba1dSCédric Le Goater } 23975ba7ba1dSCédric Le Goater 23985ba7ba1dSCédric Le Goater book3s_msgsnd_common(pir, PPC_INTERRUPT_HDOORBELL); 23995ba7ba1dSCédric Le Goater } 24005ba7ba1dSCédric Le Goater 24015ba7ba1dSCédric Le Goater #if defined(TARGET_PPC64) 24025ba7ba1dSCédric Le Goater void helper_book3s_msgclrp(CPUPPCState *env, target_ulong rb) 24035ba7ba1dSCédric Le Goater { 2404493028d8SCédric Le Goater helper_hfscr_facility_check(env, HFSCR_MSGP, "msgclrp", HFSCR_IC_MSGP); 2405493028d8SCédric Le Goater 24065ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 24075ba7ba1dSCédric Le Goater return; 24085ba7ba1dSCédric Le Goater } 24095ba7ba1dSCédric Le Goater 24105ba7ba1dSCédric Le Goater env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL); 24115ba7ba1dSCédric Le Goater } 24125ba7ba1dSCédric Le Goater 24135ba7ba1dSCédric Le Goater /* 24145ba7ba1dSCédric Le Goater * sends a message to other threads that are on the same 24155ba7ba1dSCédric Le Goater * multi-threaded processor 24165ba7ba1dSCédric Le Goater */ 24175ba7ba1dSCédric Le Goater void helper_book3s_msgsndp(CPUPPCState *env, target_ulong rb) 24185ba7ba1dSCédric Le Goater { 24195ba7ba1dSCédric Le Goater int pir = env->spr_cb[SPR_PIR].default_value; 24205ba7ba1dSCédric Le Goater 2421493028d8SCédric Le Goater helper_hfscr_facility_check(env, HFSCR_MSGP, "msgsndp", HFSCR_IC_MSGP); 2422493028d8SCédric Le Goater 24235ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 24245ba7ba1dSCédric Le Goater return; 24255ba7ba1dSCédric Le Goater } 24265ba7ba1dSCédric Le Goater 24275ba7ba1dSCédric Le Goater /* TODO: TCG supports only one thread */ 24285ba7ba1dSCédric Le Goater 24295ba7ba1dSCédric Le Goater book3s_msgsnd_common(pir, PPC_INTERRUPT_DOORBELL); 24305ba7ba1dSCédric Le Goater } 2431996473e4SRichard Henderson #endif /* TARGET_PPC64 */ 24320f3110faSRichard Henderson 24330f3110faSRichard Henderson void ppc_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, 24340f3110faSRichard Henderson MMUAccessType access_type, 24350f3110faSRichard Henderson int mmu_idx, uintptr_t retaddr) 24360f3110faSRichard Henderson { 24370f3110faSRichard Henderson CPUPPCState *env = cs->env_ptr; 243829c4a336SFabiano Rosas uint32_t insn; 243929c4a336SFabiano Rosas 244029c4a336SFabiano Rosas /* Restore state and reload the insn we executed, for filling in DSISR. */ 244129c4a336SFabiano Rosas cpu_restore_state(cs, retaddr, true); 244229c4a336SFabiano Rosas insn = cpu_ldl_code(env, env->nip); 24430f3110faSRichard Henderson 2444a7e3af13SRichard Henderson switch (env->mmu_model) { 2445a7e3af13SRichard Henderson case POWERPC_MMU_SOFT_4xx: 2446a7e3af13SRichard Henderson env->spr[SPR_40x_DEAR] = vaddr; 2447a7e3af13SRichard Henderson break; 2448a7e3af13SRichard Henderson case POWERPC_MMU_BOOKE: 2449a7e3af13SRichard Henderson case POWERPC_MMU_BOOKE206: 2450a7e3af13SRichard Henderson env->spr[SPR_BOOKE_DEAR] = vaddr; 2451a7e3af13SRichard Henderson break; 2452a7e3af13SRichard Henderson default: 2453a7e3af13SRichard Henderson env->spr[SPR_DAR] = vaddr; 2454a7e3af13SRichard Henderson break; 2455a7e3af13SRichard Henderson } 2456a7e3af13SRichard Henderson 24570f3110faSRichard Henderson cs->exception_index = POWERPC_EXCP_ALIGN; 245829c4a336SFabiano Rosas env->error_code = insn & 0x03FF0000; 245929c4a336SFabiano Rosas cpu_loop_exit(cs); 24600f3110faSRichard Henderson } 2461996473e4SRichard Henderson #endif /* CONFIG_TCG */ 2462996473e4SRichard Henderson #endif /* !CONFIG_USER_ONLY */ 2463