1ad71ed68SBlue Swirl /* 2ad71ed68SBlue Swirl * PowerPC exception emulation helpers for QEMU. 3ad71ed68SBlue Swirl * 4ad71ed68SBlue Swirl * Copyright (c) 2003-2007 Jocelyn Mayer 5ad71ed68SBlue Swirl * 6ad71ed68SBlue Swirl * This library is free software; you can redistribute it and/or 7ad71ed68SBlue Swirl * modify it under the terms of the GNU Lesser General Public 8ad71ed68SBlue Swirl * License as published by the Free Software Foundation; either 96bd039cdSChetan Pant * version 2.1 of the License, or (at your option) any later version. 10ad71ed68SBlue Swirl * 11ad71ed68SBlue Swirl * This library is distributed in the hope that it will be useful, 12ad71ed68SBlue Swirl * but WITHOUT ANY WARRANTY; without even the implied warranty of 13ad71ed68SBlue Swirl * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14ad71ed68SBlue Swirl * Lesser General Public License for more details. 15ad71ed68SBlue Swirl * 16ad71ed68SBlue Swirl * You should have received a copy of the GNU Lesser General Public 17ad71ed68SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18ad71ed68SBlue Swirl */ 190d75590dSPeter Maydell #include "qemu/osdep.h" 20f1c29ebcSThomas Huth #include "qemu/main-loop.h" 21ad71ed68SBlue Swirl #include "cpu.h" 2263c91552SPaolo Bonzini #include "exec/exec-all.h" 230f3110faSRichard Henderson #include "internal.h" 24ad71ed68SBlue Swirl #include "helper_regs.h" 25ad71ed68SBlue Swirl 262eb1ef73SCédric Le Goater #include "trace.h" 272eb1ef73SCédric Le Goater 282b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 292b44e219SBruno Larsen (billionai) #include "exec/helper-proto.h" 302b44e219SBruno Larsen (billionai) #include "exec/cpu_ldst.h" 312b44e219SBruno Larsen (billionai) #endif 322b44e219SBruno Larsen (billionai) 3347733729SDavid Gibson /* #define DEBUG_SOFTWARE_TLB */ 34c79c73f6SBlue Swirl 35c79c73f6SBlue Swirl /*****************************************************************************/ 36c79c73f6SBlue Swirl /* Exception processing */ 37f725245cSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY) 3897a8ea5aSAndreas Färber 396789f23bSCédric Le Goater static const char *powerpc_excp_name(int excp) 406789f23bSCédric Le Goater { 416789f23bSCédric Le Goater switch (excp) { 426789f23bSCédric Le Goater case POWERPC_EXCP_CRITICAL: return "CRITICAL"; 436789f23bSCédric Le Goater case POWERPC_EXCP_MCHECK: return "MCHECK"; 446789f23bSCédric Le Goater case POWERPC_EXCP_DSI: return "DSI"; 456789f23bSCédric Le Goater case POWERPC_EXCP_ISI: return "ISI"; 466789f23bSCédric Le Goater case POWERPC_EXCP_EXTERNAL: return "EXTERNAL"; 476789f23bSCédric Le Goater case POWERPC_EXCP_ALIGN: return "ALIGN"; 486789f23bSCédric Le Goater case POWERPC_EXCP_PROGRAM: return "PROGRAM"; 496789f23bSCédric Le Goater case POWERPC_EXCP_FPU: return "FPU"; 506789f23bSCédric Le Goater case POWERPC_EXCP_SYSCALL: return "SYSCALL"; 516789f23bSCédric Le Goater case POWERPC_EXCP_APU: return "APU"; 526789f23bSCédric Le Goater case POWERPC_EXCP_DECR: return "DECR"; 536789f23bSCédric Le Goater case POWERPC_EXCP_FIT: return "FIT"; 546789f23bSCédric Le Goater case POWERPC_EXCP_WDT: return "WDT"; 556789f23bSCédric Le Goater case POWERPC_EXCP_DTLB: return "DTLB"; 566789f23bSCédric Le Goater case POWERPC_EXCP_ITLB: return "ITLB"; 576789f23bSCédric Le Goater case POWERPC_EXCP_DEBUG: return "DEBUG"; 586789f23bSCédric Le Goater case POWERPC_EXCP_SPEU: return "SPEU"; 596789f23bSCédric Le Goater case POWERPC_EXCP_EFPDI: return "EFPDI"; 606789f23bSCédric Le Goater case POWERPC_EXCP_EFPRI: return "EFPRI"; 616789f23bSCédric Le Goater case POWERPC_EXCP_EPERFM: return "EPERFM"; 626789f23bSCédric Le Goater case POWERPC_EXCP_DOORI: return "DOORI"; 636789f23bSCédric Le Goater case POWERPC_EXCP_DOORCI: return "DOORCI"; 646789f23bSCédric Le Goater case POWERPC_EXCP_GDOORI: return "GDOORI"; 656789f23bSCédric Le Goater case POWERPC_EXCP_GDOORCI: return "GDOORCI"; 666789f23bSCédric Le Goater case POWERPC_EXCP_HYPPRIV: return "HYPPRIV"; 676789f23bSCédric Le Goater case POWERPC_EXCP_RESET: return "RESET"; 686789f23bSCédric Le Goater case POWERPC_EXCP_DSEG: return "DSEG"; 696789f23bSCédric Le Goater case POWERPC_EXCP_ISEG: return "ISEG"; 706789f23bSCédric Le Goater case POWERPC_EXCP_HDECR: return "HDECR"; 716789f23bSCédric Le Goater case POWERPC_EXCP_TRACE: return "TRACE"; 726789f23bSCédric Le Goater case POWERPC_EXCP_HDSI: return "HDSI"; 736789f23bSCédric Le Goater case POWERPC_EXCP_HISI: return "HISI"; 746789f23bSCédric Le Goater case POWERPC_EXCP_HDSEG: return "HDSEG"; 756789f23bSCédric Le Goater case POWERPC_EXCP_HISEG: return "HISEG"; 766789f23bSCédric Le Goater case POWERPC_EXCP_VPU: return "VPU"; 776789f23bSCédric Le Goater case POWERPC_EXCP_PIT: return "PIT"; 786789f23bSCédric Le Goater case POWERPC_EXCP_IO: return "IO"; 796789f23bSCédric Le Goater case POWERPC_EXCP_RUNM: return "RUNM"; 806789f23bSCédric Le Goater case POWERPC_EXCP_EMUL: return "EMUL"; 816789f23bSCédric Le Goater case POWERPC_EXCP_IFTLB: return "IFTLB"; 826789f23bSCédric Le Goater case POWERPC_EXCP_DLTLB: return "DLTLB"; 836789f23bSCédric Le Goater case POWERPC_EXCP_DSTLB: return "DSTLB"; 846789f23bSCédric Le Goater case POWERPC_EXCP_FPA: return "FPA"; 856789f23bSCédric Le Goater case POWERPC_EXCP_DABR: return "DABR"; 866789f23bSCédric Le Goater case POWERPC_EXCP_IABR: return "IABR"; 876789f23bSCédric Le Goater case POWERPC_EXCP_SMI: return "SMI"; 886789f23bSCédric Le Goater case POWERPC_EXCP_PERFM: return "PERFM"; 896789f23bSCédric Le Goater case POWERPC_EXCP_THERM: return "THERM"; 906789f23bSCédric Le Goater case POWERPC_EXCP_VPUA: return "VPUA"; 916789f23bSCédric Le Goater case POWERPC_EXCP_SOFTP: return "SOFTP"; 926789f23bSCédric Le Goater case POWERPC_EXCP_MAINT: return "MAINT"; 936789f23bSCédric Le Goater case POWERPC_EXCP_MEXTBR: return "MEXTBR"; 946789f23bSCédric Le Goater case POWERPC_EXCP_NMEXTBR: return "NMEXTBR"; 956789f23bSCédric Le Goater case POWERPC_EXCP_ITLBE: return "ITLBE"; 966789f23bSCédric Le Goater case POWERPC_EXCP_DTLBE: return "DTLBE"; 976789f23bSCédric Le Goater case POWERPC_EXCP_VSXU: return "VSXU"; 986789f23bSCédric Le Goater case POWERPC_EXCP_FU: return "FU"; 996789f23bSCédric Le Goater case POWERPC_EXCP_HV_EMU: return "HV_EMU"; 1006789f23bSCédric Le Goater case POWERPC_EXCP_HV_MAINT: return "HV_MAINT"; 1016789f23bSCédric Le Goater case POWERPC_EXCP_HV_FU: return "HV_FU"; 1026789f23bSCédric Le Goater case POWERPC_EXCP_SDOOR: return "SDOOR"; 1036789f23bSCédric Le Goater case POWERPC_EXCP_SDOOR_HV: return "SDOOR_HV"; 1046789f23bSCédric Le Goater case POWERPC_EXCP_HVIRT: return "HVIRT"; 1056789f23bSCédric Le Goater case POWERPC_EXCP_SYSCALL_VECTORED: return "SYSCALL_VECTORED"; 1066789f23bSCédric Le Goater default: 1076789f23bSCédric Le Goater g_assert_not_reached(); 1086789f23bSCédric Le Goater } 1096789f23bSCédric Le Goater } 1106789f23bSCédric Le Goater 11162e79ef9SCédric Le Goater static void dump_syscall(CPUPPCState *env) 112c79c73f6SBlue Swirl { 1136dc6b557SNicholas Piggin qemu_log_mask(CPU_LOG_INT, "syscall r0=%016" PRIx64 1146dc6b557SNicholas Piggin " r3=%016" PRIx64 " r4=%016" PRIx64 " r5=%016" PRIx64 1156dc6b557SNicholas Piggin " r6=%016" PRIx64 " r7=%016" PRIx64 " r8=%016" PRIx64 116c79c73f6SBlue Swirl " nip=" TARGET_FMT_lx "\n", 117c79c73f6SBlue Swirl ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3), 118c79c73f6SBlue Swirl ppc_dump_gpr(env, 4), ppc_dump_gpr(env, 5), 1196dc6b557SNicholas Piggin ppc_dump_gpr(env, 6), ppc_dump_gpr(env, 7), 1206dc6b557SNicholas Piggin ppc_dump_gpr(env, 8), env->nip); 1216dc6b557SNicholas Piggin } 1226dc6b557SNicholas Piggin 12362e79ef9SCédric Le Goater static void dump_hcall(CPUPPCState *env) 1246dc6b557SNicholas Piggin { 1256dc6b557SNicholas Piggin qemu_log_mask(CPU_LOG_INT, "hypercall r3=%016" PRIx64 1266dc6b557SNicholas Piggin " r4=%016" PRIx64 " r5=%016" PRIx64 " r6=%016" PRIx64 1276dc6b557SNicholas Piggin " r7=%016" PRIx64 " r8=%016" PRIx64 " r9=%016" PRIx64 1286dc6b557SNicholas Piggin " r10=%016" PRIx64 " r11=%016" PRIx64 " r12=%016" PRIx64 1296dc6b557SNicholas Piggin " nip=" TARGET_FMT_lx "\n", 1306dc6b557SNicholas Piggin ppc_dump_gpr(env, 3), ppc_dump_gpr(env, 4), 1316dc6b557SNicholas Piggin ppc_dump_gpr(env, 5), ppc_dump_gpr(env, 6), 1326dc6b557SNicholas Piggin ppc_dump_gpr(env, 7), ppc_dump_gpr(env, 8), 1336dc6b557SNicholas Piggin ppc_dump_gpr(env, 9), ppc_dump_gpr(env, 10), 1346dc6b557SNicholas Piggin ppc_dump_gpr(env, 11), ppc_dump_gpr(env, 12), 1356dc6b557SNicholas Piggin env->nip); 136c79c73f6SBlue Swirl } 137c79c73f6SBlue Swirl 138dead760bSBenjamin Herrenschmidt static int powerpc_reset_wakeup(CPUState *cs, CPUPPCState *env, int excp, 139dead760bSBenjamin Herrenschmidt target_ulong *msr) 140dead760bSBenjamin Herrenschmidt { 141dead760bSBenjamin Herrenschmidt /* We no longer are in a PM state */ 1421e7fd61dSBenjamin Herrenschmidt env->resume_as_sreset = false; 143dead760bSBenjamin Herrenschmidt 144dead760bSBenjamin Herrenschmidt /* Pretend to be returning from doze always as we don't lose state */ 1450911a60cSLeonardo Bras *msr |= SRR1_WS_NOLOSS; 146dead760bSBenjamin Herrenschmidt 147dead760bSBenjamin Herrenschmidt /* Machine checks are sent normally */ 148dead760bSBenjamin Herrenschmidt if (excp == POWERPC_EXCP_MCHECK) { 149dead760bSBenjamin Herrenschmidt return excp; 150dead760bSBenjamin Herrenschmidt } 151dead760bSBenjamin Herrenschmidt switch (excp) { 152dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_RESET: 1530911a60cSLeonardo Bras *msr |= SRR1_WAKERESET; 154dead760bSBenjamin Herrenschmidt break; 155dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_EXTERNAL: 1560911a60cSLeonardo Bras *msr |= SRR1_WAKEEE; 157dead760bSBenjamin Herrenschmidt break; 158dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_DECR: 1590911a60cSLeonardo Bras *msr |= SRR1_WAKEDEC; 160dead760bSBenjamin Herrenschmidt break; 161dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_SDOOR: 1620911a60cSLeonardo Bras *msr |= SRR1_WAKEDBELL; 163dead760bSBenjamin Herrenschmidt break; 164dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_SDOOR_HV: 1650911a60cSLeonardo Bras *msr |= SRR1_WAKEHDBELL; 166dead760bSBenjamin Herrenschmidt break; 167dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_HV_MAINT: 1680911a60cSLeonardo Bras *msr |= SRR1_WAKEHMI; 169dead760bSBenjamin Herrenschmidt break; 170d8ce5fd6SBenjamin Herrenschmidt case POWERPC_EXCP_HVIRT: 1710911a60cSLeonardo Bras *msr |= SRR1_WAKEHVI; 172d8ce5fd6SBenjamin Herrenschmidt break; 173dead760bSBenjamin Herrenschmidt default: 174dead760bSBenjamin Herrenschmidt cpu_abort(cs, "Unsupported exception %d in Power Save mode\n", 175dead760bSBenjamin Herrenschmidt excp); 176dead760bSBenjamin Herrenschmidt } 177dead760bSBenjamin Herrenschmidt return POWERPC_EXCP_RESET; 178dead760bSBenjamin Herrenschmidt } 179dead760bSBenjamin Herrenschmidt 1808b7e6b07SNicholas Piggin /* 1818b7e6b07SNicholas Piggin * AIL - Alternate Interrupt Location, a mode that allows interrupts to be 1828b7e6b07SNicholas Piggin * taken with the MMU on, and which uses an alternate location (e.g., so the 1838b7e6b07SNicholas Piggin * kernel/hv can map the vectors there with an effective address). 1848b7e6b07SNicholas Piggin * 1858b7e6b07SNicholas Piggin * An interrupt is considered to be taken "with AIL" or "AIL applies" if they 1868b7e6b07SNicholas Piggin * are delivered in this way. AIL requires the LPCR to be set to enable this 1878b7e6b07SNicholas Piggin * mode, and then a number of conditions have to be true for AIL to apply. 1888b7e6b07SNicholas Piggin * 1898b7e6b07SNicholas Piggin * First of all, SRESET, MCE, and HMI are always delivered without AIL, because 1908b7e6b07SNicholas Piggin * they specifically want to be in real mode (e.g., the MCE might be signaling 1918b7e6b07SNicholas Piggin * a SLB multi-hit which requires SLB flush before the MMU can be enabled). 1928b7e6b07SNicholas Piggin * 1938b7e6b07SNicholas Piggin * After that, behaviour depends on the current MSR[IR], MSR[DR], MSR[HV], 1948b7e6b07SNicholas Piggin * whether or not the interrupt changes MSR[HV] from 0 to 1, and the current 1958b7e6b07SNicholas Piggin * radix mode (LPCR[HR]). 1968b7e6b07SNicholas Piggin * 1978b7e6b07SNicholas Piggin * POWER8, POWER9 with LPCR[HR]=0 1988b7e6b07SNicholas Piggin * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL | 1998b7e6b07SNicholas Piggin * +-----------+-------------+---------+-------------+-----+ 2008b7e6b07SNicholas Piggin * | a | 00/01/10 | x | x | 0 | 2018b7e6b07SNicholas Piggin * | a | 11 | 0 | 1 | 0 | 2028b7e6b07SNicholas Piggin * | a | 11 | 1 | 1 | a | 2038b7e6b07SNicholas Piggin * | a | 11 | 0 | 0 | a | 2048b7e6b07SNicholas Piggin * +-------------------------------------------------------+ 2058b7e6b07SNicholas Piggin * 2068b7e6b07SNicholas Piggin * POWER9 with LPCR[HR]=1 2078b7e6b07SNicholas Piggin * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL | 2088b7e6b07SNicholas Piggin * +-----------+-------------+---------+-------------+-----+ 2098b7e6b07SNicholas Piggin * | a | 00/01/10 | x | x | 0 | 2108b7e6b07SNicholas Piggin * | a | 11 | x | x | a | 2118b7e6b07SNicholas Piggin * +-------------------------------------------------------+ 2128b7e6b07SNicholas Piggin * 2138b7e6b07SNicholas Piggin * The difference with POWER9 being that MSR[HV] 0->1 interrupts can be sent to 214526cdce7SNicholas Piggin * the hypervisor in AIL mode if the guest is radix. This is good for 215526cdce7SNicholas Piggin * performance but allows the guest to influence the AIL of hypervisor 216526cdce7SNicholas Piggin * interrupts using its MSR, and also the hypervisor must disallow guest 217526cdce7SNicholas Piggin * interrupts (MSR[HV] 0->0) from using AIL if the hypervisor does not want to 218526cdce7SNicholas Piggin * use AIL for its MSR[HV] 0->1 interrupts. 219526cdce7SNicholas Piggin * 220526cdce7SNicholas Piggin * POWER10 addresses those issues with a new LPCR[HAIL] bit that is applied to 221526cdce7SNicholas Piggin * interrupts that begin execution with MSR[HV]=1 (so both MSR[HV] 0->1 and 222526cdce7SNicholas Piggin * MSR[HV] 1->1). 223526cdce7SNicholas Piggin * 224526cdce7SNicholas Piggin * HAIL=1 is equivalent to AIL=3, for interrupts delivered with MSR[HV]=1. 225526cdce7SNicholas Piggin * 226526cdce7SNicholas Piggin * POWER10 behaviour is 227526cdce7SNicholas Piggin * | LPCR[AIL] | LPCR[HAIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL | 228526cdce7SNicholas Piggin * +-----------+------------+-------------+---------+-------------+-----+ 229526cdce7SNicholas Piggin * | a | h | 00/01/10 | 0 | 0 | 0 | 230526cdce7SNicholas Piggin * | a | h | 11 | 0 | 0 | a | 231526cdce7SNicholas Piggin * | a | h | x | 0 | 1 | h | 232526cdce7SNicholas Piggin * | a | h | 00/01/10 | 1 | 1 | 0 | 233526cdce7SNicholas Piggin * | a | h | 11 | 1 | 1 | h | 234526cdce7SNicholas Piggin * +--------------------------------------------------------------------+ 2358b7e6b07SNicholas Piggin */ 23662e79ef9SCédric Le Goater static void ppc_excp_apply_ail(PowerPCCPU *cpu, int excp_model, int excp, 2378b7e6b07SNicholas Piggin target_ulong msr, 2388b7e6b07SNicholas Piggin target_ulong *new_msr, 2398b7e6b07SNicholas Piggin target_ulong *vector) 2402586a4d7SFabiano Rosas { 2418b7e6b07SNicholas Piggin #if defined(TARGET_PPC64) 2428b7e6b07SNicholas Piggin CPUPPCState *env = &cpu->env; 2438b7e6b07SNicholas Piggin bool mmu_all_on = ((msr >> MSR_IR) & 1) && ((msr >> MSR_DR) & 1); 2448b7e6b07SNicholas Piggin bool hv_escalation = !(msr & MSR_HVB) && (*new_msr & MSR_HVB); 2458b7e6b07SNicholas Piggin int ail = 0; 2462586a4d7SFabiano Rosas 2478b7e6b07SNicholas Piggin if (excp == POWERPC_EXCP_MCHECK || 2488b7e6b07SNicholas Piggin excp == POWERPC_EXCP_RESET || 2498b7e6b07SNicholas Piggin excp == POWERPC_EXCP_HV_MAINT) { 2508b7e6b07SNicholas Piggin /* SRESET, MCE, HMI never apply AIL */ 2518b7e6b07SNicholas Piggin return; 2522586a4d7SFabiano Rosas } 2532586a4d7SFabiano Rosas 2548b7e6b07SNicholas Piggin if (excp_model == POWERPC_EXCP_POWER8 || 2558b7e6b07SNicholas Piggin excp_model == POWERPC_EXCP_POWER9) { 2568b7e6b07SNicholas Piggin if (!mmu_all_on) { 2578b7e6b07SNicholas Piggin /* AIL only works if MSR[IR] and MSR[DR] are both enabled. */ 2588b7e6b07SNicholas Piggin return; 2598b7e6b07SNicholas Piggin } 2608b7e6b07SNicholas Piggin if (hv_escalation && !(env->spr[SPR_LPCR] & LPCR_HR)) { 2618b7e6b07SNicholas Piggin /* 2628b7e6b07SNicholas Piggin * AIL does not work if there is a MSR[HV] 0->1 transition and the 2638b7e6b07SNicholas Piggin * partition is in HPT mode. For radix guests, such interrupts are 2648b7e6b07SNicholas Piggin * allowed to be delivered to the hypervisor in ail mode. 2658b7e6b07SNicholas Piggin */ 2668b7e6b07SNicholas Piggin return; 2678b7e6b07SNicholas Piggin } 2688b7e6b07SNicholas Piggin 2698b7e6b07SNicholas Piggin ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT; 2708b7e6b07SNicholas Piggin if (ail == 0) { 2718b7e6b07SNicholas Piggin return; 2728b7e6b07SNicholas Piggin } 2738b7e6b07SNicholas Piggin if (ail == 1) { 2748b7e6b07SNicholas Piggin /* AIL=1 is reserved, treat it like AIL=0 */ 2758b7e6b07SNicholas Piggin return; 2768b7e6b07SNicholas Piggin } 277526cdce7SNicholas Piggin 278526cdce7SNicholas Piggin } else if (excp_model == POWERPC_EXCP_POWER10) { 279526cdce7SNicholas Piggin if (!mmu_all_on && !hv_escalation) { 280526cdce7SNicholas Piggin /* 281526cdce7SNicholas Piggin * AIL works for HV interrupts even with guest MSR[IR/DR] disabled. 282526cdce7SNicholas Piggin * Guest->guest and HV->HV interrupts do require MMU on. 283526cdce7SNicholas Piggin */ 284526cdce7SNicholas Piggin return; 285526cdce7SNicholas Piggin } 286526cdce7SNicholas Piggin 287526cdce7SNicholas Piggin if (*new_msr & MSR_HVB) { 288526cdce7SNicholas Piggin if (!(env->spr[SPR_LPCR] & LPCR_HAIL)) { 289526cdce7SNicholas Piggin /* HV interrupts depend on LPCR[HAIL] */ 290526cdce7SNicholas Piggin return; 291526cdce7SNicholas Piggin } 292526cdce7SNicholas Piggin ail = 3; /* HAIL=1 gives AIL=3 behaviour for HV interrupts */ 293526cdce7SNicholas Piggin } else { 294526cdce7SNicholas Piggin ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT; 295526cdce7SNicholas Piggin } 296526cdce7SNicholas Piggin if (ail == 0) { 297526cdce7SNicholas Piggin return; 298526cdce7SNicholas Piggin } 299526cdce7SNicholas Piggin if (ail == 1 || ail == 2) { 300526cdce7SNicholas Piggin /* AIL=1 and AIL=2 are reserved, treat them like AIL=0 */ 301526cdce7SNicholas Piggin return; 302526cdce7SNicholas Piggin } 3038b7e6b07SNicholas Piggin } else { 3048b7e6b07SNicholas Piggin /* Other processors do not support AIL */ 3058b7e6b07SNicholas Piggin return; 3068b7e6b07SNicholas Piggin } 3078b7e6b07SNicholas Piggin 3088b7e6b07SNicholas Piggin /* 3098b7e6b07SNicholas Piggin * AIL applies, so the new MSR gets IR and DR set, and an offset applied 3108b7e6b07SNicholas Piggin * to the new IP. 3118b7e6b07SNicholas Piggin */ 3128b7e6b07SNicholas Piggin *new_msr |= (1 << MSR_IR) | (1 << MSR_DR); 3138b7e6b07SNicholas Piggin 3148b7e6b07SNicholas Piggin if (excp != POWERPC_EXCP_SYSCALL_VECTORED) { 3158b7e6b07SNicholas Piggin if (ail == 2) { 3168b7e6b07SNicholas Piggin *vector |= 0x0000000000018000ull; 3178b7e6b07SNicholas Piggin } else if (ail == 3) { 3188b7e6b07SNicholas Piggin *vector |= 0xc000000000004000ull; 3198b7e6b07SNicholas Piggin } 3208b7e6b07SNicholas Piggin } else { 3218b7e6b07SNicholas Piggin /* 3228b7e6b07SNicholas Piggin * scv AIL is a little different. AIL=2 does not change the address, 3238b7e6b07SNicholas Piggin * only the MSR. AIL=3 replaces the 0x17000 base with 0xc...3000. 3248b7e6b07SNicholas Piggin */ 3258b7e6b07SNicholas Piggin if (ail == 3) { 3268b7e6b07SNicholas Piggin *vector &= ~0x0000000000017000ull; /* Un-apply the base offset */ 3278b7e6b07SNicholas Piggin *vector |= 0xc000000000003000ull; /* Apply scv's AIL=3 offset */ 3288b7e6b07SNicholas Piggin } 3298b7e6b07SNicholas Piggin } 3308b7e6b07SNicholas Piggin #endif 3312586a4d7SFabiano Rosas } 332dead760bSBenjamin Herrenschmidt 33362e79ef9SCédric Le Goater static void powerpc_set_excp_state(PowerPCCPU *cpu, 334ad77c6caSNicholas Piggin target_ulong vector, target_ulong msr) 335ad77c6caSNicholas Piggin { 336ad77c6caSNicholas Piggin CPUState *cs = CPU(cpu); 337ad77c6caSNicholas Piggin CPUPPCState *env = &cpu->env; 338ad77c6caSNicholas Piggin 339ad77c6caSNicholas Piggin /* 340ad77c6caSNicholas Piggin * We don't use hreg_store_msr here as already have treated any 341ad77c6caSNicholas Piggin * special case that could occur. Just store MSR and update hflags 342ad77c6caSNicholas Piggin * 343ad77c6caSNicholas Piggin * Note: We *MUST* not use hreg_store_msr() as-is anyway because it 344ad77c6caSNicholas Piggin * will prevent setting of the HV bit which some exceptions might need 345ad77c6caSNicholas Piggin * to do. 346ad77c6caSNicholas Piggin */ 347ad77c6caSNicholas Piggin env->msr = msr & env->msr_mask; 348ad77c6caSNicholas Piggin hreg_compute_hflags(env); 349ad77c6caSNicholas Piggin env->nip = vector; 350ad77c6caSNicholas Piggin /* Reset exception state */ 351ad77c6caSNicholas Piggin cs->exception_index = POWERPC_EXCP_NONE; 352ad77c6caSNicholas Piggin env->error_code = 0; 353ad77c6caSNicholas Piggin 354ad77c6caSNicholas Piggin /* Reset the reservation */ 355ad77c6caSNicholas Piggin env->reserve_addr = -1; 356ad77c6caSNicholas Piggin 357ad77c6caSNicholas Piggin /* 358ad77c6caSNicholas Piggin * Any interrupt is context synchronizing, check if TCG TLB needs 359ad77c6caSNicholas Piggin * a delayed flush on ppc64 360ad77c6caSNicholas Piggin */ 361ad77c6caSNicholas Piggin check_tlb_flush(env, false); 362ad77c6caSNicholas Piggin } 363ad77c6caSNicholas Piggin 36447733729SDavid Gibson /* 36547733729SDavid Gibson * Note that this function should be greatly optimized when called 36647733729SDavid Gibson * with a constant excp, from ppc_hw_interrupt 367c79c73f6SBlue Swirl */ 368*93130c84SFabiano Rosas static void powerpc_excp(PowerPCCPU *cpu, int excp) 369c79c73f6SBlue Swirl { 37027103424SAndreas Färber CPUState *cs = CPU(cpu); 3715c26a5b3SAndreas Färber CPUPPCState *env = &cpu->env; 372*93130c84SFabiano Rosas int excp_model = env->excp_model; 373c79c73f6SBlue Swirl target_ulong msr, new_msr, vector; 37419e70626SFabiano Rosas int srr0, srr1, lev = -1; 375c79c73f6SBlue Swirl 3762541e686SFabiano Rosas if (excp <= POWERPC_EXCP_NONE || excp >= POWERPC_EXCP_NB) { 3772541e686SFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 3782541e686SFabiano Rosas } 3792541e686SFabiano Rosas 380c79c73f6SBlue Swirl qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx 3816789f23bSCédric Le Goater " => %s (%d) error=%02x\n", env->nip, powerpc_excp_name(excp), 3826789f23bSCédric Le Goater excp, env->error_code); 383c79c73f6SBlue Swirl 384c79c73f6SBlue Swirl /* new srr1 value excluding must-be-zero bits */ 385a1bb7384SScott Wood if (excp_model == POWERPC_EXCP_BOOKE) { 386a1bb7384SScott Wood msr = env->msr; 387a1bb7384SScott Wood } else { 388c79c73f6SBlue Swirl msr = env->msr & ~0x783f0000ULL; 389a1bb7384SScott Wood } 390c79c73f6SBlue Swirl 39147733729SDavid Gibson /* 39247733729SDavid Gibson * new interrupt handler msr preserves existing HV and ME unless 3936d49d6d4SBenjamin Herrenschmidt * explicitly overriden 3946d49d6d4SBenjamin Herrenschmidt */ 3956d49d6d4SBenjamin Herrenschmidt new_msr = env->msr & (((target_ulong)1 << MSR_ME) | MSR_HVB); 396c79c73f6SBlue Swirl 397c79c73f6SBlue Swirl /* target registers */ 398c79c73f6SBlue Swirl srr0 = SPR_SRR0; 399c79c73f6SBlue Swirl srr1 = SPR_SRR1; 400c79c73f6SBlue Swirl 40121c0d66aSBenjamin Herrenschmidt /* 40221c0d66aSBenjamin Herrenschmidt * check for special resume at 0x100 from doze/nap/sleep/winkle on 40321c0d66aSBenjamin Herrenschmidt * P7/P8/P9 40421c0d66aSBenjamin Herrenschmidt */ 4051e7fd61dSBenjamin Herrenschmidt if (env->resume_as_sreset) { 406dead760bSBenjamin Herrenschmidt excp = powerpc_reset_wakeup(cs, env, excp, &msr); 4077778a575SBenjamin Herrenschmidt } 4087778a575SBenjamin Herrenschmidt 40947733729SDavid Gibson /* 41047733729SDavid Gibson * Hypervisor emulation assistance interrupt only exists on server 4119b2faddaSBenjamin Herrenschmidt * arch 2.05 server or later. We also don't want to generate it if 4129b2faddaSBenjamin Herrenschmidt * we don't have HVB in msr_mask (PAPR mode). 4139b2faddaSBenjamin Herrenschmidt */ 4149b2faddaSBenjamin Herrenschmidt if (excp == POWERPC_EXCP_HV_EMU 4159b2faddaSBenjamin Herrenschmidt #if defined(TARGET_PPC64) 416d57d72a8SGreg Kurz && !(mmu_is_64bit(env->mmu_model) && (env->msr_mask & MSR_HVB)) 4179b2faddaSBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */ 4189b2faddaSBenjamin Herrenschmidt 4199b2faddaSBenjamin Herrenschmidt ) { 4209b2faddaSBenjamin Herrenschmidt excp = POWERPC_EXCP_PROGRAM; 4219b2faddaSBenjamin Herrenschmidt } 4229b2faddaSBenjamin Herrenschmidt 4237fc1dc83SFabiano Rosas #ifdef TARGET_PPC64 4247fc1dc83SFabiano Rosas /* 4257fc1dc83SFabiano Rosas * SPEU and VPU share the same IVOR but they exist in different 4267fc1dc83SFabiano Rosas * processors. SPEU is e500v1/2 only and VPU is e6500 only. 4277fc1dc83SFabiano Rosas */ 4287fc1dc83SFabiano Rosas if (excp_model == POWERPC_EXCP_BOOKE && excp == POWERPC_EXCP_VPU) { 4297fc1dc83SFabiano Rosas excp = POWERPC_EXCP_SPEU; 4307fc1dc83SFabiano Rosas } 4317fc1dc83SFabiano Rosas #endif 4327fc1dc83SFabiano Rosas 433d1cbee61SFabiano Rosas vector = env->excp_vectors[excp]; 434d1cbee61SFabiano Rosas if (vector == (target_ulong)-1ULL) { 435d1cbee61SFabiano Rosas cpu_abort(cs, "Raised an exception without defined vector %d\n", 436d1cbee61SFabiano Rosas excp); 437d1cbee61SFabiano Rosas } 438d1cbee61SFabiano Rosas 439d1cbee61SFabiano Rosas vector |= env->excp_prefix; 440d1cbee61SFabiano Rosas 441c79c73f6SBlue Swirl switch (excp) { 442c79c73f6SBlue Swirl case POWERPC_EXCP_CRITICAL: /* Critical input */ 443c79c73f6SBlue Swirl switch (excp_model) { 444c79c73f6SBlue Swirl case POWERPC_EXCP_40x: 445c79c73f6SBlue Swirl srr0 = SPR_40x_SRR2; 446c79c73f6SBlue Swirl srr1 = SPR_40x_SRR3; 447c79c73f6SBlue Swirl break; 448c79c73f6SBlue Swirl case POWERPC_EXCP_BOOKE: 449c79c73f6SBlue Swirl srr0 = SPR_BOOKE_CSRR0; 450c79c73f6SBlue Swirl srr1 = SPR_BOOKE_CSRR1; 451c79c73f6SBlue Swirl break; 452c79c73f6SBlue Swirl case POWERPC_EXCP_G2: 453c79c73f6SBlue Swirl break; 454c79c73f6SBlue Swirl default: 455c79c73f6SBlue Swirl goto excp_invalid; 456c79c73f6SBlue Swirl } 457bd6fefe7SBenjamin Herrenschmidt break; 458c79c73f6SBlue Swirl case POWERPC_EXCP_MCHECK: /* Machine check exception */ 459c79c73f6SBlue Swirl if (msr_me == 0) { 46047733729SDavid Gibson /* 46147733729SDavid Gibson * Machine check exception is not enabled. Enter 46247733729SDavid Gibson * checkstop state. 463c79c73f6SBlue Swirl */ 464c79c73f6SBlue Swirl fprintf(stderr, "Machine check while not allowed. " 465c79c73f6SBlue Swirl "Entering checkstop state\n"); 466013a2942SPaolo Bonzini if (qemu_log_separate()) { 467013a2942SPaolo Bonzini qemu_log("Machine check while not allowed. " 468013a2942SPaolo Bonzini "Entering checkstop state\n"); 469c79c73f6SBlue Swirl } 470259186a7SAndreas Färber cs->halted = 1; 471044897efSRichard Purdie cpu_interrupt_exittb(cs); 472c79c73f6SBlue Swirl } 47310c21b5cSNicholas Piggin if (env->msr_mask & MSR_HVB) { 47447733729SDavid Gibson /* 47547733729SDavid Gibson * ISA specifies HV, but can be delivered to guest with HV 47647733729SDavid Gibson * clear (e.g., see FWNMI in PAPR). 47710c21b5cSNicholas Piggin */ 478c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 47910c21b5cSNicholas Piggin } 480c79c73f6SBlue Swirl 481c79c73f6SBlue Swirl /* machine check exceptions don't have ME set */ 482c79c73f6SBlue Swirl new_msr &= ~((target_ulong)1 << MSR_ME); 483c79c73f6SBlue Swirl 484c79c73f6SBlue Swirl /* XXX: should also have something loaded in DAR / DSISR */ 485c79c73f6SBlue Swirl switch (excp_model) { 486c79c73f6SBlue Swirl case POWERPC_EXCP_40x: 487c79c73f6SBlue Swirl srr0 = SPR_40x_SRR2; 488c79c73f6SBlue Swirl srr1 = SPR_40x_SRR3; 489c79c73f6SBlue Swirl break; 490c79c73f6SBlue Swirl case POWERPC_EXCP_BOOKE: 491a1bb7384SScott Wood /* FIXME: choose one or the other based on CPU type */ 492c79c73f6SBlue Swirl srr0 = SPR_BOOKE_MCSRR0; 493c79c73f6SBlue Swirl srr1 = SPR_BOOKE_MCSRR1; 49419e70626SFabiano Rosas 49519e70626SFabiano Rosas env->spr[SPR_BOOKE_CSRR0] = env->nip; 49619e70626SFabiano Rosas env->spr[SPR_BOOKE_CSRR1] = msr; 497c79c73f6SBlue Swirl break; 498c79c73f6SBlue Swirl default: 499c79c73f6SBlue Swirl break; 500c79c73f6SBlue Swirl } 501bd6fefe7SBenjamin Herrenschmidt break; 502c79c73f6SBlue Swirl case POWERPC_EXCP_DSI: /* Data storage exception */ 5032eb1ef73SCédric Le Goater trace_ppc_excp_dsi(env->spr[SPR_DSISR], env->spr[SPR_DAR]); 504bd6fefe7SBenjamin Herrenschmidt break; 505c79c73f6SBlue Swirl case POWERPC_EXCP_ISI: /* Instruction storage exception */ 5062eb1ef73SCédric Le Goater trace_ppc_excp_isi(msr, env->nip); 507c79c73f6SBlue Swirl msr |= env->error_code; 508bd6fefe7SBenjamin Herrenschmidt break; 509c79c73f6SBlue Swirl case POWERPC_EXCP_EXTERNAL: /* External input */ 510bbc443cfSFabiano Rosas { 511bbc443cfSFabiano Rosas bool lpes0; 512bbc443cfSFabiano Rosas 513fdfba1a2SEdgar E. Iglesias cs = CPU(cpu); 514fdfba1a2SEdgar E. Iglesias 515bbc443cfSFabiano Rosas /* 516bbc443cfSFabiano Rosas * Exception targeting modifiers 517bbc443cfSFabiano Rosas * 518bbc443cfSFabiano Rosas * LPES0 is supported on POWER7/8/9 519bbc443cfSFabiano Rosas * LPES1 is not supported (old iSeries mode) 520bbc443cfSFabiano Rosas * 521bbc443cfSFabiano Rosas * On anything else, we behave as if LPES0 is 1 522bbc443cfSFabiano Rosas * (externals don't alter MSR:HV) 523bbc443cfSFabiano Rosas */ 524bbc443cfSFabiano Rosas #if defined(TARGET_PPC64) 525bbc443cfSFabiano Rosas if (excp_model == POWERPC_EXCP_POWER7 || 526bbc443cfSFabiano Rosas excp_model == POWERPC_EXCP_POWER8 || 527bbc443cfSFabiano Rosas excp_model == POWERPC_EXCP_POWER9 || 528bbc443cfSFabiano Rosas excp_model == POWERPC_EXCP_POWER10) { 529bbc443cfSFabiano Rosas lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0); 530bbc443cfSFabiano Rosas } else 531bbc443cfSFabiano Rosas #endif /* defined(TARGET_PPC64) */ 532bbc443cfSFabiano Rosas { 533bbc443cfSFabiano Rosas lpes0 = true; 534bbc443cfSFabiano Rosas } 535bbc443cfSFabiano Rosas 5366d49d6d4SBenjamin Herrenschmidt if (!lpes0) { 537c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 5386d49d6d4SBenjamin Herrenschmidt new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 5396d49d6d4SBenjamin Herrenschmidt srr0 = SPR_HSRR0; 5406d49d6d4SBenjamin Herrenschmidt srr1 = SPR_HSRR1; 541c79c73f6SBlue Swirl } 54268c2dd70SAlexander Graf if (env->mpic_proxy) { 54368c2dd70SAlexander Graf /* IACK the IRQ on delivery */ 544fdfba1a2SEdgar E. Iglesias env->spr[SPR_BOOKE_EPR] = ldl_phys(cs->as, env->mpic_iack); 54568c2dd70SAlexander Graf } 546bd6fefe7SBenjamin Herrenschmidt break; 547bbc443cfSFabiano Rosas } 548c79c73f6SBlue Swirl case POWERPC_EXCP_ALIGN: /* Alignment exception */ 54929c4a336SFabiano Rosas /* Get rS/rD and rA from faulting opcode */ 55047733729SDavid Gibson /* 55129c4a336SFabiano Rosas * Note: the opcode fields will not be set properly for a 55229c4a336SFabiano Rosas * direct store load/store, but nobody cares as nobody 55329c4a336SFabiano Rosas * actually uses direct store segments. 5543433b732SBenjamin Herrenschmidt */ 55529c4a336SFabiano Rosas env->spr[SPR_DSISR] |= (env->error_code & 0x03FF0000) >> 16; 556bd6fefe7SBenjamin Herrenschmidt break; 557c79c73f6SBlue Swirl case POWERPC_EXCP_PROGRAM: /* Program exception */ 558c79c73f6SBlue Swirl switch (env->error_code & ~0xF) { 559c79c73f6SBlue Swirl case POWERPC_EXCP_FP: 560c79c73f6SBlue Swirl if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) { 5612eb1ef73SCédric Le Goater trace_ppc_excp_fp_ignore(); 56227103424SAndreas Färber cs->exception_index = POWERPC_EXCP_NONE; 563c79c73f6SBlue Swirl env->error_code = 0; 564c79c73f6SBlue Swirl return; 565c79c73f6SBlue Swirl } 5661b7d17caSBenjamin Herrenschmidt 56747733729SDavid Gibson /* 56847733729SDavid Gibson * FP exceptions always have NIP pointing to the faulting 5691b7d17caSBenjamin Herrenschmidt * instruction, so always use store_next and claim we are 5701b7d17caSBenjamin Herrenschmidt * precise in the MSR. 5711b7d17caSBenjamin Herrenschmidt */ 572c79c73f6SBlue Swirl msr |= 0x00100000; 5730ee604abSAaron Larson env->spr[SPR_BOOKE_ESR] = ESR_FP; 574bd6fefe7SBenjamin Herrenschmidt break; 575c79c73f6SBlue Swirl case POWERPC_EXCP_INVAL: 5762eb1ef73SCédric Le Goater trace_ppc_excp_inval(env->nip); 577c79c73f6SBlue Swirl msr |= 0x00080000; 578c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_PIL; 579c79c73f6SBlue Swirl break; 580c79c73f6SBlue Swirl case POWERPC_EXCP_PRIV: 581c79c73f6SBlue Swirl msr |= 0x00040000; 582c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_PPR; 583c79c73f6SBlue Swirl break; 584c79c73f6SBlue Swirl case POWERPC_EXCP_TRAP: 585c79c73f6SBlue Swirl msr |= 0x00020000; 586c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_PTR; 587c79c73f6SBlue Swirl break; 588c79c73f6SBlue Swirl default: 589c79c73f6SBlue Swirl /* Should never occur */ 590a47dddd7SAndreas Färber cpu_abort(cs, "Invalid program exception %d. Aborting\n", 591c79c73f6SBlue Swirl env->error_code); 592c79c73f6SBlue Swirl break; 593c79c73f6SBlue Swirl } 594bd6fefe7SBenjamin Herrenschmidt break; 595c79c73f6SBlue Swirl case POWERPC_EXCP_SYSCALL: /* System call exception */ 596c79c73f6SBlue Swirl lev = env->error_code; 5976d49d6d4SBenjamin Herrenschmidt 5986dc6b557SNicholas Piggin if ((lev == 1) && cpu->vhyp) { 5996dc6b557SNicholas Piggin dump_hcall(env); 6006dc6b557SNicholas Piggin } else { 6016dc6b557SNicholas Piggin dump_syscall(env); 6026dc6b557SNicholas Piggin } 6036dc6b557SNicholas Piggin 60447733729SDavid Gibson /* 60547733729SDavid Gibson * We need to correct the NIP which in this case is supposed 606bd6fefe7SBenjamin Herrenschmidt * to point to the next instruction 607bd6fefe7SBenjamin Herrenschmidt */ 608bd6fefe7SBenjamin Herrenschmidt env->nip += 4; 609bd6fefe7SBenjamin Herrenschmidt 6106d49d6d4SBenjamin Herrenschmidt /* "PAPR mode" built-in hypercall emulation */ 6111d1be34dSDavid Gibson if ((lev == 1) && cpu->vhyp) { 6121d1be34dSDavid Gibson PPCVirtualHypervisorClass *vhc = 6131d1be34dSDavid Gibson PPC_VIRTUAL_HYPERVISOR_GET_CLASS(cpu->vhyp); 6141d1be34dSDavid Gibson vhc->hypercall(cpu->vhyp, cpu); 615c79c73f6SBlue Swirl return; 616c79c73f6SBlue Swirl } 6176d49d6d4SBenjamin Herrenschmidt if (lev == 1) { 618c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 619c79c73f6SBlue Swirl } 620bd6fefe7SBenjamin Herrenschmidt break; 6213c89b8d6SNicholas Piggin case POWERPC_EXCP_SYSCALL_VECTORED: /* scv exception */ 6223c89b8d6SNicholas Piggin lev = env->error_code; 6230c87018cSFabiano Rosas dump_syscall(env); 6243c89b8d6SNicholas Piggin env->nip += 4; 6253c89b8d6SNicholas Piggin new_msr |= env->msr & ((target_ulong)1 << MSR_EE); 6263c89b8d6SNicholas Piggin new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 6275ac11b12SFabiano Rosas 6285ac11b12SFabiano Rosas vector += lev * 0x20; 6295ac11b12SFabiano Rosas 6305ac11b12SFabiano Rosas env->lr = env->nip; 6315ac11b12SFabiano Rosas env->ctr = msr; 6323c89b8d6SNicholas Piggin break; 633bd6fefe7SBenjamin Herrenschmidt case POWERPC_EXCP_FPU: /* Floating-point unavailable exception */ 634c79c73f6SBlue Swirl case POWERPC_EXCP_APU: /* Auxiliary processor unavailable */ 635c79c73f6SBlue Swirl case POWERPC_EXCP_DECR: /* Decrementer exception */ 636bd6fefe7SBenjamin Herrenschmidt break; 637c79c73f6SBlue Swirl case POWERPC_EXCP_FIT: /* Fixed-interval timer interrupt */ 638c79c73f6SBlue Swirl /* FIT on 4xx */ 6392eb1ef73SCédric Le Goater trace_ppc_excp_print("FIT"); 640bd6fefe7SBenjamin Herrenschmidt break; 641c79c73f6SBlue Swirl case POWERPC_EXCP_WDT: /* Watchdog timer interrupt */ 6422eb1ef73SCédric Le Goater trace_ppc_excp_print("WDT"); 643c79c73f6SBlue Swirl switch (excp_model) { 644c79c73f6SBlue Swirl case POWERPC_EXCP_BOOKE: 645c79c73f6SBlue Swirl srr0 = SPR_BOOKE_CSRR0; 646c79c73f6SBlue Swirl srr1 = SPR_BOOKE_CSRR1; 647c79c73f6SBlue Swirl break; 648c79c73f6SBlue Swirl default: 649c79c73f6SBlue Swirl break; 650c79c73f6SBlue Swirl } 651bd6fefe7SBenjamin Herrenschmidt break; 652c79c73f6SBlue Swirl case POWERPC_EXCP_DTLB: /* Data TLB error */ 653c79c73f6SBlue Swirl case POWERPC_EXCP_ITLB: /* Instruction TLB error */ 654bd6fefe7SBenjamin Herrenschmidt break; 655c79c73f6SBlue Swirl case POWERPC_EXCP_DEBUG: /* Debug interrupt */ 6560e3bf489SRoman Kapl if (env->flags & POWERPC_FLAG_DE) { 657a1bb7384SScott Wood /* FIXME: choose one or the other based on CPU type */ 658c79c73f6SBlue Swirl srr0 = SPR_BOOKE_DSRR0; 659c79c73f6SBlue Swirl srr1 = SPR_BOOKE_DSRR1; 66019e70626SFabiano Rosas 66119e70626SFabiano Rosas env->spr[SPR_BOOKE_CSRR0] = env->nip; 66219e70626SFabiano Rosas env->spr[SPR_BOOKE_CSRR1] = msr; 66319e70626SFabiano Rosas 6640e3bf489SRoman Kapl /* DBSR already modified by caller */ 6650e3bf489SRoman Kapl } else { 6660e3bf489SRoman Kapl cpu_abort(cs, "Debug exception triggered on unsupported model\n"); 667c79c73f6SBlue Swirl } 668bd6fefe7SBenjamin Herrenschmidt break; 6697fc1dc83SFabiano Rosas case POWERPC_EXCP_SPEU: /* SPE/embedded floating-point unavailable/VPU */ 670c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_SPV; 671bd6fefe7SBenjamin Herrenschmidt break; 672c79c73f6SBlue Swirl case POWERPC_EXCP_EFPDI: /* Embedded floating-point data interrupt */ 673c79c73f6SBlue Swirl /* XXX: TODO */ 674a47dddd7SAndreas Färber cpu_abort(cs, "Embedded floating point data exception " 675c79c73f6SBlue Swirl "is not implemented yet !\n"); 676c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_SPV; 677bd6fefe7SBenjamin Herrenschmidt break; 678c79c73f6SBlue Swirl case POWERPC_EXCP_EFPRI: /* Embedded floating-point round interrupt */ 679c79c73f6SBlue Swirl /* XXX: TODO */ 680a47dddd7SAndreas Färber cpu_abort(cs, "Embedded floating point round exception " 681c79c73f6SBlue Swirl "is not implemented yet !\n"); 682c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_SPV; 683bd6fefe7SBenjamin Herrenschmidt break; 684c79c73f6SBlue Swirl case POWERPC_EXCP_EPERFM: /* Embedded performance monitor interrupt */ 685c79c73f6SBlue Swirl /* XXX: TODO */ 686a47dddd7SAndreas Färber cpu_abort(cs, 687c79c73f6SBlue Swirl "Performance counter exception is not implemented yet !\n"); 688bd6fefe7SBenjamin Herrenschmidt break; 689c79c73f6SBlue Swirl case POWERPC_EXCP_DOORI: /* Embedded doorbell interrupt */ 690bd6fefe7SBenjamin Herrenschmidt break; 691c79c73f6SBlue Swirl case POWERPC_EXCP_DOORCI: /* Embedded doorbell critical interrupt */ 692c79c73f6SBlue Swirl srr0 = SPR_BOOKE_CSRR0; 693c79c73f6SBlue Swirl srr1 = SPR_BOOKE_CSRR1; 694bd6fefe7SBenjamin Herrenschmidt break; 695c79c73f6SBlue Swirl case POWERPC_EXCP_RESET: /* System reset exception */ 696f85bcec3SNicholas Piggin /* A power-saving exception sets ME, otherwise it is unchanged */ 697c79c73f6SBlue Swirl if (msr_pow) { 698c79c73f6SBlue Swirl /* indicate that we resumed from power save mode */ 699c79c73f6SBlue Swirl msr |= 0x10000; 700f85bcec3SNicholas Piggin new_msr |= ((target_ulong)1 << MSR_ME); 701c79c73f6SBlue Swirl } 70210c21b5cSNicholas Piggin if (env->msr_mask & MSR_HVB) { 70347733729SDavid Gibson /* 70447733729SDavid Gibson * ISA specifies HV, but can be delivered to guest with HV 70547733729SDavid Gibson * clear (e.g., see FWNMI in PAPR, NMI injection in QEMU). 70610c21b5cSNicholas Piggin */ 707c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 70810c21b5cSNicholas Piggin } else { 70910c21b5cSNicholas Piggin if (msr_pow) { 71010c21b5cSNicholas Piggin cpu_abort(cs, "Trying to deliver power-saving system reset " 71110c21b5cSNicholas Piggin "exception %d with no HV support\n", excp); 71210c21b5cSNicholas Piggin } 71310c21b5cSNicholas Piggin } 714bd6fefe7SBenjamin Herrenschmidt break; 715c79c73f6SBlue Swirl case POWERPC_EXCP_DSEG: /* Data segment exception */ 716c79c73f6SBlue Swirl case POWERPC_EXCP_ISEG: /* Instruction segment exception */ 717c79c73f6SBlue Swirl case POWERPC_EXCP_TRACE: /* Trace exception */ 718bd6fefe7SBenjamin Herrenschmidt break; 719d04ea940SCédric Le Goater case POWERPC_EXCP_HISI: /* Hypervisor instruction storage exception */ 720d04ea940SCédric Le Goater msr |= env->error_code; 721295397f5SChen Qun /* fall through */ 722bd6fefe7SBenjamin Herrenschmidt case POWERPC_EXCP_HDECR: /* Hypervisor decrementer exception */ 723c79c73f6SBlue Swirl case POWERPC_EXCP_HDSI: /* Hypervisor data storage exception */ 724c79c73f6SBlue Swirl case POWERPC_EXCP_HDSEG: /* Hypervisor data segment exception */ 725c79c73f6SBlue Swirl case POWERPC_EXCP_HISEG: /* Hypervisor instruction segment exception */ 7267af1e7b0SCédric Le Goater case POWERPC_EXCP_SDOOR_HV: /* Hypervisor Doorbell interrupt */ 727bd6fefe7SBenjamin Herrenschmidt case POWERPC_EXCP_HV_EMU: 728d8ce5fd6SBenjamin Herrenschmidt case POWERPC_EXCP_HVIRT: /* Hypervisor virtualization */ 729c79c73f6SBlue Swirl srr0 = SPR_HSRR0; 730c79c73f6SBlue Swirl srr1 = SPR_HSRR1; 731c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 732c79c73f6SBlue Swirl new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 733bd6fefe7SBenjamin Herrenschmidt break; 734c79c73f6SBlue Swirl case POWERPC_EXCP_VPU: /* Vector unavailable exception */ 7351f29871cSTom Musta case POWERPC_EXCP_VSXU: /* VSX unavailable exception */ 7367019cb3dSAlexey Kardashevskiy case POWERPC_EXCP_FU: /* Facility unavailable exception */ 7375310799aSBalbir Singh #ifdef TARGET_PPC64 7385310799aSBalbir Singh env->spr[SPR_FSCR] |= ((target_ulong)env->error_code << 56); 7395310799aSBalbir Singh #endif 740bd6fefe7SBenjamin Herrenschmidt break; 741493028d8SCédric Le Goater case POWERPC_EXCP_HV_FU: /* Hypervisor Facility Unavailable Exception */ 742493028d8SCédric Le Goater #ifdef TARGET_PPC64 743493028d8SCédric Le Goater env->spr[SPR_HFSCR] |= ((target_ulong)env->error_code << FSCR_IC_POS); 744493028d8SCédric Le Goater srr0 = SPR_HSRR0; 745493028d8SCédric Le Goater srr1 = SPR_HSRR1; 746493028d8SCédric Le Goater new_msr |= (target_ulong)MSR_HVB; 747493028d8SCédric Le Goater new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 748493028d8SCédric Le Goater #endif 749493028d8SCédric Le Goater break; 750c79c73f6SBlue Swirl case POWERPC_EXCP_PIT: /* Programmable interval timer interrupt */ 7512eb1ef73SCédric Le Goater trace_ppc_excp_print("PIT"); 752bd6fefe7SBenjamin Herrenschmidt break; 753c79c73f6SBlue Swirl case POWERPC_EXCP_IO: /* IO error exception */ 754c79c73f6SBlue Swirl /* XXX: TODO */ 755a47dddd7SAndreas Färber cpu_abort(cs, "601 IO error exception is not implemented yet !\n"); 756bd6fefe7SBenjamin Herrenschmidt break; 757c79c73f6SBlue Swirl case POWERPC_EXCP_RUNM: /* Run mode exception */ 758c79c73f6SBlue Swirl /* XXX: TODO */ 759a47dddd7SAndreas Färber cpu_abort(cs, "601 run mode exception is not implemented yet !\n"); 760bd6fefe7SBenjamin Herrenschmidt break; 761c79c73f6SBlue Swirl case POWERPC_EXCP_EMUL: /* Emulation trap exception */ 762c79c73f6SBlue Swirl /* XXX: TODO */ 763a47dddd7SAndreas Färber cpu_abort(cs, "602 emulation trap exception " 764c79c73f6SBlue Swirl "is not implemented yet !\n"); 765bd6fefe7SBenjamin Herrenschmidt break; 766c79c73f6SBlue Swirl case POWERPC_EXCP_IFTLB: /* Instruction fetch TLB error */ 767c79c73f6SBlue Swirl case POWERPC_EXCP_DLTLB: /* Data load TLB miss */ 768c79c73f6SBlue Swirl case POWERPC_EXCP_DSTLB: /* Data store TLB miss */ 769c79c73f6SBlue Swirl switch (excp_model) { 770c79c73f6SBlue Swirl case POWERPC_EXCP_602: 771c79c73f6SBlue Swirl case POWERPC_EXCP_603: 772c79c73f6SBlue Swirl case POWERPC_EXCP_G2: 773c79c73f6SBlue Swirl /* Swap temporary saved registers with GPRs */ 774c79c73f6SBlue Swirl if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) { 775c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_TGPR; 776c79c73f6SBlue Swirl hreg_swap_gpr_tgpr(env); 777c79c73f6SBlue Swirl } 77851b385dbSFabiano Rosas /* fall through */ 779c79c73f6SBlue Swirl case POWERPC_EXCP_7x5: 780c79c73f6SBlue Swirl #if defined(DEBUG_SOFTWARE_TLB) 781c79c73f6SBlue Swirl if (qemu_log_enabled()) { 782c79c73f6SBlue Swirl const char *es; 783c79c73f6SBlue Swirl target_ulong *miss, *cmp; 784c79c73f6SBlue Swirl int en; 785c79c73f6SBlue Swirl 786c79c73f6SBlue Swirl if (excp == POWERPC_EXCP_IFTLB) { 787c79c73f6SBlue Swirl es = "I"; 788c79c73f6SBlue Swirl en = 'I'; 789c79c73f6SBlue Swirl miss = &env->spr[SPR_IMISS]; 790c79c73f6SBlue Swirl cmp = &env->spr[SPR_ICMP]; 791c79c73f6SBlue Swirl } else { 792c79c73f6SBlue Swirl if (excp == POWERPC_EXCP_DLTLB) { 793c79c73f6SBlue Swirl es = "DL"; 794c79c73f6SBlue Swirl } else { 795c79c73f6SBlue Swirl es = "DS"; 796c79c73f6SBlue Swirl } 797c79c73f6SBlue Swirl en = 'D'; 798c79c73f6SBlue Swirl miss = &env->spr[SPR_DMISS]; 799c79c73f6SBlue Swirl cmp = &env->spr[SPR_DCMP]; 800c79c73f6SBlue Swirl } 801c79c73f6SBlue Swirl qemu_log("6xx %sTLB miss: %cM " TARGET_FMT_lx " %cC " 802c79c73f6SBlue Swirl TARGET_FMT_lx " H1 " TARGET_FMT_lx " H2 " 803c79c73f6SBlue Swirl TARGET_FMT_lx " %08x\n", es, en, *miss, en, *cmp, 804c79c73f6SBlue Swirl env->spr[SPR_HASH1], env->spr[SPR_HASH2], 805c79c73f6SBlue Swirl env->error_code); 806c79c73f6SBlue Swirl } 807c79c73f6SBlue Swirl #endif 808c79c73f6SBlue Swirl msr |= env->crf[0] << 28; 809c79c73f6SBlue Swirl msr |= env->error_code; /* key, D/I, S/L bits */ 810c79c73f6SBlue Swirl /* Set way using a LRU mechanism */ 811c79c73f6SBlue Swirl msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17; 812c79c73f6SBlue Swirl break; 813c79c73f6SBlue Swirl default: 81451b385dbSFabiano Rosas cpu_abort(cs, "Invalid TLB miss exception\n"); 815c79c73f6SBlue Swirl break; 816c79c73f6SBlue Swirl } 817bd6fefe7SBenjamin Herrenschmidt break; 818c79c73f6SBlue Swirl case POWERPC_EXCP_FPA: /* Floating-point assist exception */ 819c79c73f6SBlue Swirl /* XXX: TODO */ 820a47dddd7SAndreas Färber cpu_abort(cs, "Floating point assist exception " 821c79c73f6SBlue Swirl "is not implemented yet !\n"); 822bd6fefe7SBenjamin Herrenschmidt break; 823c79c73f6SBlue Swirl case POWERPC_EXCP_DABR: /* Data address breakpoint */ 824c79c73f6SBlue Swirl /* XXX: TODO */ 825a47dddd7SAndreas Färber cpu_abort(cs, "DABR exception is not implemented yet !\n"); 826bd6fefe7SBenjamin Herrenschmidt break; 827c79c73f6SBlue Swirl case POWERPC_EXCP_IABR: /* Instruction address breakpoint */ 828c79c73f6SBlue Swirl /* XXX: TODO */ 829a47dddd7SAndreas Färber cpu_abort(cs, "IABR exception is not implemented yet !\n"); 830bd6fefe7SBenjamin Herrenschmidt break; 831c79c73f6SBlue Swirl case POWERPC_EXCP_SMI: /* System management interrupt */ 832c79c73f6SBlue Swirl /* XXX: TODO */ 833a47dddd7SAndreas Färber cpu_abort(cs, "SMI exception is not implemented yet !\n"); 834bd6fefe7SBenjamin Herrenschmidt break; 835c79c73f6SBlue Swirl case POWERPC_EXCP_THERM: /* Thermal interrupt */ 836c79c73f6SBlue Swirl /* XXX: TODO */ 837a47dddd7SAndreas Färber cpu_abort(cs, "Thermal management exception " 838c79c73f6SBlue Swirl "is not implemented yet !\n"); 839bd6fefe7SBenjamin Herrenschmidt break; 840c79c73f6SBlue Swirl case POWERPC_EXCP_PERFM: /* Embedded performance monitor interrupt */ 841c79c73f6SBlue Swirl /* XXX: TODO */ 842a47dddd7SAndreas Färber cpu_abort(cs, 843c79c73f6SBlue Swirl "Performance counter exception is not implemented yet !\n"); 844bd6fefe7SBenjamin Herrenschmidt break; 845c79c73f6SBlue Swirl case POWERPC_EXCP_VPUA: /* Vector assist exception */ 846c79c73f6SBlue Swirl /* XXX: TODO */ 847a47dddd7SAndreas Färber cpu_abort(cs, "VPU assist exception is not implemented yet !\n"); 848bd6fefe7SBenjamin Herrenschmidt break; 849c79c73f6SBlue Swirl case POWERPC_EXCP_SOFTP: /* Soft patch exception */ 850c79c73f6SBlue Swirl /* XXX: TODO */ 851a47dddd7SAndreas Färber cpu_abort(cs, 852c79c73f6SBlue Swirl "970 soft-patch exception is not implemented yet !\n"); 853bd6fefe7SBenjamin Herrenschmidt break; 854c79c73f6SBlue Swirl case POWERPC_EXCP_MAINT: /* Maintenance exception */ 855c79c73f6SBlue Swirl /* XXX: TODO */ 856a47dddd7SAndreas Färber cpu_abort(cs, 857c79c73f6SBlue Swirl "970 maintenance exception is not implemented yet !\n"); 858bd6fefe7SBenjamin Herrenschmidt break; 859c79c73f6SBlue Swirl case POWERPC_EXCP_MEXTBR: /* Maskable external breakpoint */ 860c79c73f6SBlue Swirl /* XXX: TODO */ 861a47dddd7SAndreas Färber cpu_abort(cs, "Maskable external exception " 862c79c73f6SBlue Swirl "is not implemented yet !\n"); 863bd6fefe7SBenjamin Herrenschmidt break; 864c79c73f6SBlue Swirl case POWERPC_EXCP_NMEXTBR: /* Non maskable external breakpoint */ 865c79c73f6SBlue Swirl /* XXX: TODO */ 866a47dddd7SAndreas Färber cpu_abort(cs, "Non maskable external exception " 867c79c73f6SBlue Swirl "is not implemented yet !\n"); 868bd6fefe7SBenjamin Herrenschmidt break; 869c79c73f6SBlue Swirl default: 870c79c73f6SBlue Swirl excp_invalid: 871a47dddd7SAndreas Färber cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 872c79c73f6SBlue Swirl break; 873c79c73f6SBlue Swirl } 874bd6fefe7SBenjamin Herrenschmidt 8756d49d6d4SBenjamin Herrenschmidt /* Sanity check */ 87610c21b5cSNicholas Piggin if (!(env->msr_mask & MSR_HVB)) { 87710c21b5cSNicholas Piggin if (new_msr & MSR_HVB) { 87810c21b5cSNicholas Piggin cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with " 8796d49d6d4SBenjamin Herrenschmidt "no HV support\n", excp); 8806d49d6d4SBenjamin Herrenschmidt } 88110c21b5cSNicholas Piggin if (srr0 == SPR_HSRR0) { 88210c21b5cSNicholas Piggin cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with " 88310c21b5cSNicholas Piggin "no HV support\n", excp); 88410c21b5cSNicholas Piggin } 88510c21b5cSNicholas Piggin } 8866d49d6d4SBenjamin Herrenschmidt 88747733729SDavid Gibson /* 88847733729SDavid Gibson * Sort out endianness of interrupt, this differs depending on the 8896d49d6d4SBenjamin Herrenschmidt * CPU, the HV mode, etc... 8906d49d6d4SBenjamin Herrenschmidt */ 8911e0c7e55SAnton Blanchard #ifdef TARGET_PPC64 8926d49d6d4SBenjamin Herrenschmidt if (excp_model == POWERPC_EXCP_POWER7) { 8936d49d6d4SBenjamin Herrenschmidt if (!(new_msr & MSR_HVB) && (env->spr[SPR_LPCR] & LPCR_ILE)) { 8946d49d6d4SBenjamin Herrenschmidt new_msr |= (target_ulong)1 << MSR_LE; 8956d49d6d4SBenjamin Herrenschmidt } 8966d49d6d4SBenjamin Herrenschmidt } else if (excp_model == POWERPC_EXCP_POWER8) { 8976d49d6d4SBenjamin Herrenschmidt if (new_msr & MSR_HVB) { 898a790e82bSBenjamin Herrenschmidt if (env->spr[SPR_HID0] & HID0_HILE) { 899a790e82bSBenjamin Herrenschmidt new_msr |= (target_ulong)1 << MSR_LE; 900a790e82bSBenjamin Herrenschmidt } 901a790e82bSBenjamin Herrenschmidt } else if (env->spr[SPR_LPCR] & LPCR_ILE) { 902a790e82bSBenjamin Herrenschmidt new_msr |= (target_ulong)1 << MSR_LE; 903a790e82bSBenjamin Herrenschmidt } 904526cdce7SNicholas Piggin } else if (excp_model == POWERPC_EXCP_POWER9 || 905526cdce7SNicholas Piggin excp_model == POWERPC_EXCP_POWER10) { 906a790e82bSBenjamin Herrenschmidt if (new_msr & MSR_HVB) { 907a790e82bSBenjamin Herrenschmidt if (env->spr[SPR_HID0] & HID0_POWER9_HILE) { 9086d49d6d4SBenjamin Herrenschmidt new_msr |= (target_ulong)1 << MSR_LE; 9096d49d6d4SBenjamin Herrenschmidt } 9106d49d6d4SBenjamin Herrenschmidt } else if (env->spr[SPR_LPCR] & LPCR_ILE) { 9111e0c7e55SAnton Blanchard new_msr |= (target_ulong)1 << MSR_LE; 9121e0c7e55SAnton Blanchard } 9131e0c7e55SAnton Blanchard } else if (msr_ile) { 9141e0c7e55SAnton Blanchard new_msr |= (target_ulong)1 << MSR_LE; 9151e0c7e55SAnton Blanchard } 9161e0c7e55SAnton Blanchard #else 917c79c73f6SBlue Swirl if (msr_ile) { 918c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_LE; 919c79c73f6SBlue Swirl } 9201e0c7e55SAnton Blanchard #endif 921c79c73f6SBlue Swirl 922c79c73f6SBlue Swirl #if defined(TARGET_PPC64) 923c79c73f6SBlue Swirl if (excp_model == POWERPC_EXCP_BOOKE) { 924e42a61f1SAlexander Graf if (env->spr[SPR_BOOKE_EPCR] & EPCR_ICM) { 925e42a61f1SAlexander Graf /* Cat.64-bit: EPCR.ICM is copied to MSR.CM */ 926c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_CM; 927e42a61f1SAlexander Graf } else { 928e42a61f1SAlexander Graf vector = (uint32_t)vector; 929c79c73f6SBlue Swirl } 930c79c73f6SBlue Swirl } else { 931d57d72a8SGreg Kurz if (!msr_isf && !mmu_is_64bit(env->mmu_model)) { 932c79c73f6SBlue Swirl vector = (uint32_t)vector; 933c79c73f6SBlue Swirl } else { 934c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_SF; 935c79c73f6SBlue Swirl } 936c79c73f6SBlue Swirl } 937c79c73f6SBlue Swirl #endif 938cd0c6f47SBenjamin Herrenschmidt 9393c89b8d6SNicholas Piggin if (excp != POWERPC_EXCP_SYSCALL_VECTORED) { 9403c89b8d6SNicholas Piggin /* Save PC */ 9413c89b8d6SNicholas Piggin env->spr[srr0] = env->nip; 9423c89b8d6SNicholas Piggin 9433c89b8d6SNicholas Piggin /* Save MSR */ 9443c89b8d6SNicholas Piggin env->spr[srr1] = msr; 9453c89b8d6SNicholas Piggin } 9463c89b8d6SNicholas Piggin 9478b7e6b07SNicholas Piggin /* This can update new_msr and vector if AIL applies */ 9488b7e6b07SNicholas Piggin ppc_excp_apply_ail(cpu, excp_model, excp, msr, &new_msr, &vector); 9498b7e6b07SNicholas Piggin 950ad77c6caSNicholas Piggin powerpc_set_excp_state(cpu, vector, new_msr); 951c79c73f6SBlue Swirl } 952c79c73f6SBlue Swirl 95397a8ea5aSAndreas Färber void ppc_cpu_do_interrupt(CPUState *cs) 954c79c73f6SBlue Swirl { 95597a8ea5aSAndreas Färber PowerPCCPU *cpu = POWERPC_CPU(cs); 9565c26a5b3SAndreas Färber 957*93130c84SFabiano Rosas powerpc_excp(cpu, cs->exception_index); 958c79c73f6SBlue Swirl } 959c79c73f6SBlue Swirl 960458dd766SRichard Henderson static void ppc_hw_interrupt(CPUPPCState *env) 961c79c73f6SBlue Swirl { 962db70b311SRichard Henderson PowerPCCPU *cpu = env_archcpu(env); 9633621e2c9SBenjamin Herrenschmidt bool async_deliver; 964259186a7SAndreas Färber 965c79c73f6SBlue Swirl /* External reset */ 966c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) { 967c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET); 968*93130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_RESET); 969c79c73f6SBlue Swirl return; 970c79c73f6SBlue Swirl } 971c79c73f6SBlue Swirl /* Machine check exception */ 972c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) { 973c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK); 974*93130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_MCHECK); 975c79c73f6SBlue Swirl return; 976c79c73f6SBlue Swirl } 977c79c73f6SBlue Swirl #if 0 /* TODO */ 978c79c73f6SBlue Swirl /* External debug exception */ 979c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) { 980c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG); 981*93130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_DEBUG); 982c79c73f6SBlue Swirl return; 983c79c73f6SBlue Swirl } 984c79c73f6SBlue Swirl #endif 9853621e2c9SBenjamin Herrenschmidt 9863621e2c9SBenjamin Herrenschmidt /* 9873621e2c9SBenjamin Herrenschmidt * For interrupts that gate on MSR:EE, we need to do something a 9883621e2c9SBenjamin Herrenschmidt * bit more subtle, as we need to let them through even when EE is 9893621e2c9SBenjamin Herrenschmidt * clear when coming out of some power management states (in order 9903621e2c9SBenjamin Herrenschmidt * for them to become a 0x100). 9913621e2c9SBenjamin Herrenschmidt */ 9921e7fd61dSBenjamin Herrenschmidt async_deliver = (msr_ee != 0) || env->resume_as_sreset; 9933621e2c9SBenjamin Herrenschmidt 994c79c73f6SBlue Swirl /* Hypervisor decrementer exception */ 995c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) { 9964b236b62SBenjamin Herrenschmidt /* LPCR will be clear when not supported so this will work */ 9974b236b62SBenjamin Herrenschmidt bool hdice = !!(env->spr[SPR_LPCR] & LPCR_HDICE); 9983621e2c9SBenjamin Herrenschmidt if ((async_deliver || msr_hv == 0) && hdice) { 9994b236b62SBenjamin Herrenschmidt /* HDEC clears on delivery */ 10004b236b62SBenjamin Herrenschmidt env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR); 1001*93130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_HDECR); 1002c79c73f6SBlue Swirl return; 1003c79c73f6SBlue Swirl } 1004c79c73f6SBlue Swirl } 1005d8ce5fd6SBenjamin Herrenschmidt 1006d8ce5fd6SBenjamin Herrenschmidt /* Hypervisor virtualization interrupt */ 1007d8ce5fd6SBenjamin Herrenschmidt if (env->pending_interrupts & (1 << PPC_INTERRUPT_HVIRT)) { 1008d8ce5fd6SBenjamin Herrenschmidt /* LPCR will be clear when not supported so this will work */ 1009d8ce5fd6SBenjamin Herrenschmidt bool hvice = !!(env->spr[SPR_LPCR] & LPCR_HVICE); 1010d8ce5fd6SBenjamin Herrenschmidt if ((async_deliver || msr_hv == 0) && hvice) { 1011*93130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_HVIRT); 1012d8ce5fd6SBenjamin Herrenschmidt return; 1013d8ce5fd6SBenjamin Herrenschmidt } 1014d8ce5fd6SBenjamin Herrenschmidt } 1015d8ce5fd6SBenjamin Herrenschmidt 1016d8ce5fd6SBenjamin Herrenschmidt /* External interrupt can ignore MSR:EE under some circumstances */ 1017d1dbe37cSBenjamin Herrenschmidt if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) { 1018d1dbe37cSBenjamin Herrenschmidt bool lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0); 10196eebe6dcSBenjamin Herrenschmidt bool heic = !!(env->spr[SPR_LPCR] & LPCR_HEIC); 10206eebe6dcSBenjamin Herrenschmidt /* HEIC blocks delivery to the hypervisor */ 10216eebe6dcSBenjamin Herrenschmidt if ((async_deliver && !(heic && msr_hv && !msr_pr)) || 10226eebe6dcSBenjamin Herrenschmidt (env->has_hv_mode && msr_hv == 0 && !lpes0)) { 1023*93130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_EXTERNAL); 1024d1dbe37cSBenjamin Herrenschmidt return; 1025d1dbe37cSBenjamin Herrenschmidt } 1026d1dbe37cSBenjamin Herrenschmidt } 1027c79c73f6SBlue Swirl if (msr_ce != 0) { 1028c79c73f6SBlue Swirl /* External critical interrupt */ 1029c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) { 1030*93130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_CRITICAL); 1031c79c73f6SBlue Swirl return; 1032c79c73f6SBlue Swirl } 1033c79c73f6SBlue Swirl } 10343621e2c9SBenjamin Herrenschmidt if (async_deliver != 0) { 1035c79c73f6SBlue Swirl /* Watchdog timer on embedded PowerPC */ 1036c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) { 1037c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT); 1038*93130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_WDT); 1039c79c73f6SBlue Swirl return; 1040c79c73f6SBlue Swirl } 1041c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) { 1042c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL); 1043*93130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_DOORCI); 1044c79c73f6SBlue Swirl return; 1045c79c73f6SBlue Swirl } 1046c79c73f6SBlue Swirl /* Fixed interval timer on embedded PowerPC */ 1047c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) { 1048c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT); 1049*93130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_FIT); 1050c79c73f6SBlue Swirl return; 1051c79c73f6SBlue Swirl } 1052c79c73f6SBlue Swirl /* Programmable interval timer on embedded PowerPC */ 1053c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) { 1054c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT); 1055*93130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_PIT); 1056c79c73f6SBlue Swirl return; 1057c79c73f6SBlue Swirl } 1058c79c73f6SBlue Swirl /* Decrementer exception */ 1059c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) { 1060e81a982aSAlexander Graf if (ppc_decr_clear_on_delivery(env)) { 1061c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR); 1062e81a982aSAlexander Graf } 1063*93130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_DECR); 1064c79c73f6SBlue Swirl return; 1065c79c73f6SBlue Swirl } 1066c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) { 1067c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL); 10685ba7ba1dSCédric Le Goater if (is_book3s_arch2x(env)) { 1069*93130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_SDOOR); 10705ba7ba1dSCédric Le Goater } else { 1071*93130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_DOORI); 10725ba7ba1dSCédric Le Goater } 1073c79c73f6SBlue Swirl return; 1074c79c73f6SBlue Swirl } 10757af1e7b0SCédric Le Goater if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDOORBELL)) { 10767af1e7b0SCédric Le Goater env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL); 1077*93130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_SDOOR_HV); 10787af1e7b0SCédric Le Goater return; 10797af1e7b0SCédric Le Goater } 1080c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) { 1081c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM); 1082*93130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_PERFM); 1083c79c73f6SBlue Swirl return; 1084c79c73f6SBlue Swirl } 1085c79c73f6SBlue Swirl /* Thermal interrupt */ 1086c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) { 1087c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM); 1088*93130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_THERM); 1089c79c73f6SBlue Swirl return; 1090c79c73f6SBlue Swirl } 1091c79c73f6SBlue Swirl } 1092f8154fd2SBenjamin Herrenschmidt 1093f8154fd2SBenjamin Herrenschmidt if (env->resume_as_sreset) { 1094f8154fd2SBenjamin Herrenschmidt /* 1095f8154fd2SBenjamin Herrenschmidt * This is a bug ! It means that has_work took us out of halt without 1096f8154fd2SBenjamin Herrenschmidt * anything to deliver while in a PM state that requires getting 1097f8154fd2SBenjamin Herrenschmidt * out via a 0x100 1098f8154fd2SBenjamin Herrenschmidt * 1099f8154fd2SBenjamin Herrenschmidt * This means we will incorrectly execute past the power management 1100f8154fd2SBenjamin Herrenschmidt * instruction instead of triggering a reset. 1101f8154fd2SBenjamin Herrenschmidt * 1102136fbf65Szhaolichang * It generally means a discrepancy between the wakeup conditions in the 1103f8154fd2SBenjamin Herrenschmidt * processor has_work implementation and the logic in this function. 1104f8154fd2SBenjamin Herrenschmidt */ 1105db70b311SRichard Henderson cpu_abort(env_cpu(env), 1106f8154fd2SBenjamin Herrenschmidt "Wakeup from PM state but interrupt Undelivered"); 1107f8154fd2SBenjamin Herrenschmidt } 1108c79c73f6SBlue Swirl } 110934316482SAlexey Kardashevskiy 1110b5b7f391SNicholas Piggin void ppc_cpu_do_system_reset(CPUState *cs) 111134316482SAlexey Kardashevskiy { 111234316482SAlexey Kardashevskiy PowerPCCPU *cpu = POWERPC_CPU(cs); 111334316482SAlexey Kardashevskiy 1114*93130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_RESET); 111534316482SAlexey Kardashevskiy } 1116ad77c6caSNicholas Piggin 1117ad77c6caSNicholas Piggin void ppc_cpu_do_fwnmi_machine_check(CPUState *cs, target_ulong vector) 1118ad77c6caSNicholas Piggin { 1119ad77c6caSNicholas Piggin PowerPCCPU *cpu = POWERPC_CPU(cs); 1120ad77c6caSNicholas Piggin CPUPPCState *env = &cpu->env; 1121ad77c6caSNicholas Piggin target_ulong msr = 0; 1122ad77c6caSNicholas Piggin 1123ad77c6caSNicholas Piggin /* 1124ad77c6caSNicholas Piggin * Set MSR and NIP for the handler, SRR0/1, DAR and DSISR have already 1125ad77c6caSNicholas Piggin * been set by KVM. 1126ad77c6caSNicholas Piggin */ 1127ad77c6caSNicholas Piggin msr = (1ULL << MSR_ME); 1128ad77c6caSNicholas Piggin msr |= env->msr & (1ULL << MSR_SF); 1129c11dc15dSGreg Kurz if (ppc_interrupts_little_endian(cpu)) { 1130ad77c6caSNicholas Piggin msr |= (1ULL << MSR_LE); 1131ad77c6caSNicholas Piggin } 1132ad77c6caSNicholas Piggin 1133ad77c6caSNicholas Piggin powerpc_set_excp_state(cpu, vector, msr); 1134ad77c6caSNicholas Piggin } 1135c79c73f6SBlue Swirl 1136458dd766SRichard Henderson bool ppc_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 1137458dd766SRichard Henderson { 1138458dd766SRichard Henderson PowerPCCPU *cpu = POWERPC_CPU(cs); 1139458dd766SRichard Henderson CPUPPCState *env = &cpu->env; 1140458dd766SRichard Henderson 1141458dd766SRichard Henderson if (interrupt_request & CPU_INTERRUPT_HARD) { 1142458dd766SRichard Henderson ppc_hw_interrupt(env); 1143458dd766SRichard Henderson if (env->pending_interrupts == 0) { 1144458dd766SRichard Henderson cs->interrupt_request &= ~CPU_INTERRUPT_HARD; 1145458dd766SRichard Henderson } 1146458dd766SRichard Henderson return true; 1147458dd766SRichard Henderson } 1148458dd766SRichard Henderson return false; 1149458dd766SRichard Henderson } 1150458dd766SRichard Henderson 1151f725245cSPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 1152f725245cSPhilippe Mathieu-Daudé 1153ad71ed68SBlue Swirl /*****************************************************************************/ 1154ad71ed68SBlue Swirl /* Exceptions processing helpers */ 1155ad71ed68SBlue Swirl 1156db789c6cSBenjamin Herrenschmidt void raise_exception_err_ra(CPUPPCState *env, uint32_t exception, 1157db789c6cSBenjamin Herrenschmidt uint32_t error_code, uintptr_t raddr) 1158ad71ed68SBlue Swirl { 1159db70b311SRichard Henderson CPUState *cs = env_cpu(env); 116027103424SAndreas Färber 116127103424SAndreas Färber cs->exception_index = exception; 1162ad71ed68SBlue Swirl env->error_code = error_code; 1163db789c6cSBenjamin Herrenschmidt cpu_loop_exit_restore(cs, raddr); 1164db789c6cSBenjamin Herrenschmidt } 1165db789c6cSBenjamin Herrenschmidt 1166db789c6cSBenjamin Herrenschmidt void raise_exception_err(CPUPPCState *env, uint32_t exception, 1167db789c6cSBenjamin Herrenschmidt uint32_t error_code) 1168db789c6cSBenjamin Herrenschmidt { 1169db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, error_code, 0); 1170db789c6cSBenjamin Herrenschmidt } 1171db789c6cSBenjamin Herrenschmidt 1172db789c6cSBenjamin Herrenschmidt void raise_exception(CPUPPCState *env, uint32_t exception) 1173db789c6cSBenjamin Herrenschmidt { 1174db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, 0, 0); 1175db789c6cSBenjamin Herrenschmidt } 1176db789c6cSBenjamin Herrenschmidt 1177db789c6cSBenjamin Herrenschmidt void raise_exception_ra(CPUPPCState *env, uint32_t exception, 1178db789c6cSBenjamin Herrenschmidt uintptr_t raddr) 1179db789c6cSBenjamin Herrenschmidt { 1180db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, 0, raddr); 1181db789c6cSBenjamin Herrenschmidt } 1182db789c6cSBenjamin Herrenschmidt 11832b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 1184db789c6cSBenjamin Herrenschmidt void helper_raise_exception_err(CPUPPCState *env, uint32_t exception, 1185db789c6cSBenjamin Herrenschmidt uint32_t error_code) 1186db789c6cSBenjamin Herrenschmidt { 1187db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, error_code, 0); 1188ad71ed68SBlue Swirl } 1189ad71ed68SBlue Swirl 1190e5f17ac6SBlue Swirl void helper_raise_exception(CPUPPCState *env, uint32_t exception) 1191ad71ed68SBlue Swirl { 1192db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, 0, 0); 1193ad71ed68SBlue Swirl } 11942b44e219SBruno Larsen (billionai) #endif 1195ad71ed68SBlue Swirl 1196ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY) 11972b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 1198e5f17ac6SBlue Swirl void helper_store_msr(CPUPPCState *env, target_ulong val) 1199ad71ed68SBlue Swirl { 1200db789c6cSBenjamin Herrenschmidt uint32_t excp = hreg_store_msr(env, val, 0); 1201259186a7SAndreas Färber 1202db789c6cSBenjamin Herrenschmidt if (excp != 0) { 1203db70b311SRichard Henderson CPUState *cs = env_cpu(env); 1204044897efSRichard Purdie cpu_interrupt_exittb(cs); 1205db789c6cSBenjamin Herrenschmidt raise_exception(env, excp); 1206ad71ed68SBlue Swirl } 1207ad71ed68SBlue Swirl } 1208ad71ed68SBlue Swirl 12097778a575SBenjamin Herrenschmidt #if defined(TARGET_PPC64) 1210f43520e5SRichard Henderson void helper_scv(CPUPPCState *env, uint32_t lev) 1211f43520e5SRichard Henderson { 1212f43520e5SRichard Henderson if (env->spr[SPR_FSCR] & (1ull << FSCR_SCV)) { 1213f43520e5SRichard Henderson raise_exception_err(env, POWERPC_EXCP_SYSCALL_VECTORED, lev); 1214f43520e5SRichard Henderson } else { 1215f43520e5SRichard Henderson raise_exception_err(env, POWERPC_EXCP_FU, FSCR_IC_SCV); 1216f43520e5SRichard Henderson } 1217f43520e5SRichard Henderson } 1218f43520e5SRichard Henderson 12197778a575SBenjamin Herrenschmidt void helper_pminsn(CPUPPCState *env, powerpc_pm_insn_t insn) 12207778a575SBenjamin Herrenschmidt { 12217778a575SBenjamin Herrenschmidt CPUState *cs; 12227778a575SBenjamin Herrenschmidt 1223db70b311SRichard Henderson cs = env_cpu(env); 12247778a575SBenjamin Herrenschmidt cs->halted = 1; 12257778a575SBenjamin Herrenschmidt 12263621e2c9SBenjamin Herrenschmidt /* Condition for waking up at 0x100 */ 12271e7fd61dSBenjamin Herrenschmidt env->resume_as_sreset = (insn != PPC_PM_STOP) || 122821c0d66aSBenjamin Herrenschmidt (env->spr[SPR_PSSCR] & PSSCR_EC); 12297778a575SBenjamin Herrenschmidt } 12307778a575SBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */ 12312b44e219SBruno Larsen (billionai) #endif /* CONFIG_TCG */ 12327778a575SBenjamin Herrenschmidt 123362e79ef9SCédric Le Goater static void do_rfi(CPUPPCState *env, target_ulong nip, target_ulong msr) 1234ad71ed68SBlue Swirl { 1235db70b311SRichard Henderson CPUState *cs = env_cpu(env); 1236259186a7SAndreas Färber 1237a2e71b28SBenjamin Herrenschmidt /* MSR:POW cannot be set by any form of rfi */ 1238a2e71b28SBenjamin Herrenschmidt msr &= ~(1ULL << MSR_POW); 1239a2e71b28SBenjamin Herrenschmidt 1240ad71ed68SBlue Swirl #if defined(TARGET_PPC64) 1241a2e71b28SBenjamin Herrenschmidt /* Switching to 32-bit ? Crop the nip */ 1242a2e71b28SBenjamin Herrenschmidt if (!msr_is_64bit(env, msr)) { 1243ad71ed68SBlue Swirl nip = (uint32_t)nip; 1244ad71ed68SBlue Swirl } 1245ad71ed68SBlue Swirl #else 1246ad71ed68SBlue Swirl nip = (uint32_t)nip; 1247ad71ed68SBlue Swirl #endif 1248ad71ed68SBlue Swirl /* XXX: beware: this is false if VLE is supported */ 1249ad71ed68SBlue Swirl env->nip = nip & ~((target_ulong)0x00000003); 1250ad71ed68SBlue Swirl hreg_store_msr(env, msr, 1); 12512eb1ef73SCédric Le Goater trace_ppc_excp_rfi(env->nip, env->msr); 125247733729SDavid Gibson /* 125347733729SDavid Gibson * No need to raise an exception here, as rfi is always the last 125447733729SDavid Gibson * insn of a TB 1255ad71ed68SBlue Swirl */ 1256044897efSRichard Purdie cpu_interrupt_exittb(cs); 1257a8b73734SNikunj A Dadhania /* Reset the reservation */ 1258a8b73734SNikunj A Dadhania env->reserve_addr = -1; 1259a8b73734SNikunj A Dadhania 1260cd0c6f47SBenjamin Herrenschmidt /* Context synchronizing: check if TCG TLB needs flush */ 1261e3cffe6fSNikunj A Dadhania check_tlb_flush(env, false); 1262ad71ed68SBlue Swirl } 1263ad71ed68SBlue Swirl 12642b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 1265e5f17ac6SBlue Swirl void helper_rfi(CPUPPCState *env) 1266ad71ed68SBlue Swirl { 1267a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1] & 0xfffffffful); 1268a1bb7384SScott Wood } 1269ad71ed68SBlue Swirl 1270a2e71b28SBenjamin Herrenschmidt #define MSR_BOOK3S_MASK 1271ad71ed68SBlue Swirl #if defined(TARGET_PPC64) 1272e5f17ac6SBlue Swirl void helper_rfid(CPUPPCState *env) 1273ad71ed68SBlue Swirl { 127447733729SDavid Gibson /* 1275136fbf65Szhaolichang * The architecture defines a number of rules for which bits can 127647733729SDavid Gibson * change but in practice, we handle this in hreg_store_msr() 1277a2e71b28SBenjamin Herrenschmidt * which will be called by do_rfi(), so there is no need to filter 1278a2e71b28SBenjamin Herrenschmidt * here 1279a2e71b28SBenjamin Herrenschmidt */ 1280a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1]); 1281ad71ed68SBlue Swirl } 1282ad71ed68SBlue Swirl 12833c89b8d6SNicholas Piggin void helper_rfscv(CPUPPCState *env) 12843c89b8d6SNicholas Piggin { 12853c89b8d6SNicholas Piggin do_rfi(env, env->lr, env->ctr); 12863c89b8d6SNicholas Piggin } 12873c89b8d6SNicholas Piggin 1288e5f17ac6SBlue Swirl void helper_hrfid(CPUPPCState *env) 1289ad71ed68SBlue Swirl { 1290a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_HSRR0], env->spr[SPR_HSRR1]); 1291ad71ed68SBlue Swirl } 1292ad71ed68SBlue Swirl #endif 1293ad71ed68SBlue Swirl 12941f26c751SDaniel Henrique Barboza #if defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY) 12951f26c751SDaniel Henrique Barboza void helper_rfebb(CPUPPCState *env, target_ulong s) 12961f26c751SDaniel Henrique Barboza { 12971f26c751SDaniel Henrique Barboza target_ulong msr = env->msr; 12981f26c751SDaniel Henrique Barboza 12991f26c751SDaniel Henrique Barboza /* 13001f26c751SDaniel Henrique Barboza * Handling of BESCR bits 32:33 according to PowerISA v3.1: 13011f26c751SDaniel Henrique Barboza * 13021f26c751SDaniel Henrique Barboza * "If BESCR 32:33 != 0b00 the instruction is treated as if 13031f26c751SDaniel Henrique Barboza * the instruction form were invalid." 13041f26c751SDaniel Henrique Barboza */ 13051f26c751SDaniel Henrique Barboza if (env->spr[SPR_BESCR] & BESCR_INVALID) { 13061f26c751SDaniel Henrique Barboza raise_exception_err(env, POWERPC_EXCP_PROGRAM, 13071f26c751SDaniel Henrique Barboza POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL); 13081f26c751SDaniel Henrique Barboza } 13091f26c751SDaniel Henrique Barboza 13101f26c751SDaniel Henrique Barboza env->nip = env->spr[SPR_EBBRR]; 13111f26c751SDaniel Henrique Barboza 13121f26c751SDaniel Henrique Barboza /* Switching to 32-bit ? Crop the nip */ 13131f26c751SDaniel Henrique Barboza if (!msr_is_64bit(env, msr)) { 13141f26c751SDaniel Henrique Barboza env->nip = (uint32_t)env->spr[SPR_EBBRR]; 13151f26c751SDaniel Henrique Barboza } 13161f26c751SDaniel Henrique Barboza 13171f26c751SDaniel Henrique Barboza if (s) { 13181f26c751SDaniel Henrique Barboza env->spr[SPR_BESCR] |= BESCR_GE; 13191f26c751SDaniel Henrique Barboza } else { 13201f26c751SDaniel Henrique Barboza env->spr[SPR_BESCR] &= ~BESCR_GE; 13211f26c751SDaniel Henrique Barboza } 13221f26c751SDaniel Henrique Barboza } 13231f26c751SDaniel Henrique Barboza #endif 13241f26c751SDaniel Henrique Barboza 1325ad71ed68SBlue Swirl /*****************************************************************************/ 1326ad71ed68SBlue Swirl /* Embedded PowerPC specific helpers */ 1327e5f17ac6SBlue Swirl void helper_40x_rfci(CPUPPCState *env) 1328ad71ed68SBlue Swirl { 1329a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_40x_SRR2], env->spr[SPR_40x_SRR3]); 1330ad71ed68SBlue Swirl } 1331ad71ed68SBlue Swirl 1332e5f17ac6SBlue Swirl void helper_rfci(CPUPPCState *env) 1333ad71ed68SBlue Swirl { 1334a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_BOOKE_CSRR0], env->spr[SPR_BOOKE_CSRR1]); 1335ad71ed68SBlue Swirl } 1336ad71ed68SBlue Swirl 1337e5f17ac6SBlue Swirl void helper_rfdi(CPUPPCState *env) 1338ad71ed68SBlue Swirl { 1339a1bb7384SScott Wood /* FIXME: choose CSRR1 or DSRR1 based on cpu type */ 1340a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_BOOKE_DSRR0], env->spr[SPR_BOOKE_DSRR1]); 1341ad71ed68SBlue Swirl } 1342ad71ed68SBlue Swirl 1343e5f17ac6SBlue Swirl void helper_rfmci(CPUPPCState *env) 1344ad71ed68SBlue Swirl { 1345a1bb7384SScott Wood /* FIXME: choose CSRR1 or MCSRR1 based on cpu type */ 1346a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_BOOKE_MCSRR0], env->spr[SPR_BOOKE_MCSRR1]); 1347ad71ed68SBlue Swirl } 13482b44e219SBruno Larsen (billionai) #endif /* CONFIG_TCG */ 13492b44e219SBruno Larsen (billionai) #endif /* !defined(CONFIG_USER_ONLY) */ 1350ad71ed68SBlue Swirl 13512b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 1352e5f17ac6SBlue Swirl void helper_tw(CPUPPCState *env, target_ulong arg1, target_ulong arg2, 1353e5f17ac6SBlue Swirl uint32_t flags) 1354ad71ed68SBlue Swirl { 1355ad71ed68SBlue Swirl if (!likely(!(((int32_t)arg1 < (int32_t)arg2 && (flags & 0x10)) || 1356ad71ed68SBlue Swirl ((int32_t)arg1 > (int32_t)arg2 && (flags & 0x08)) || 1357ad71ed68SBlue Swirl ((int32_t)arg1 == (int32_t)arg2 && (flags & 0x04)) || 1358ad71ed68SBlue Swirl ((uint32_t)arg1 < (uint32_t)arg2 && (flags & 0x02)) || 1359ad71ed68SBlue Swirl ((uint32_t)arg1 > (uint32_t)arg2 && (flags & 0x01))))) { 136072073dccSBenjamin Herrenschmidt raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM, 136172073dccSBenjamin Herrenschmidt POWERPC_EXCP_TRAP, GETPC()); 1362ad71ed68SBlue Swirl } 1363ad71ed68SBlue Swirl } 1364ad71ed68SBlue Swirl 1365ad71ed68SBlue Swirl #if defined(TARGET_PPC64) 1366e5f17ac6SBlue Swirl void helper_td(CPUPPCState *env, target_ulong arg1, target_ulong arg2, 1367e5f17ac6SBlue Swirl uint32_t flags) 1368ad71ed68SBlue Swirl { 1369ad71ed68SBlue Swirl if (!likely(!(((int64_t)arg1 < (int64_t)arg2 && (flags & 0x10)) || 1370ad71ed68SBlue Swirl ((int64_t)arg1 > (int64_t)arg2 && (flags & 0x08)) || 1371ad71ed68SBlue Swirl ((int64_t)arg1 == (int64_t)arg2 && (flags & 0x04)) || 1372ad71ed68SBlue Swirl ((uint64_t)arg1 < (uint64_t)arg2 && (flags & 0x02)) || 1373ad71ed68SBlue Swirl ((uint64_t)arg1 > (uint64_t)arg2 && (flags & 0x01))))) { 137472073dccSBenjamin Herrenschmidt raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM, 137572073dccSBenjamin Herrenschmidt POWERPC_EXCP_TRAP, GETPC()); 1376ad71ed68SBlue Swirl } 1377ad71ed68SBlue Swirl } 1378ad71ed68SBlue Swirl #endif 13792b44e219SBruno Larsen (billionai) #endif 1380ad71ed68SBlue Swirl 1381ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY) 1382ad71ed68SBlue Swirl /*****************************************************************************/ 1383ad71ed68SBlue Swirl /* PowerPC 601 specific instructions (POWER bridge) */ 1384ad71ed68SBlue Swirl 13852b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 1386e5f17ac6SBlue Swirl void helper_rfsvc(CPUPPCState *env) 1387ad71ed68SBlue Swirl { 1388a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->lr, env->ctr & 0x0000FFFF); 1389ad71ed68SBlue Swirl } 1390ad71ed68SBlue Swirl 1391ad71ed68SBlue Swirl /* Embedded.Processor Control */ 1392ad71ed68SBlue Swirl static int dbell2irq(target_ulong rb) 1393ad71ed68SBlue Swirl { 1394ad71ed68SBlue Swirl int msg = rb & DBELL_TYPE_MASK; 1395ad71ed68SBlue Swirl int irq = -1; 1396ad71ed68SBlue Swirl 1397ad71ed68SBlue Swirl switch (msg) { 1398ad71ed68SBlue Swirl case DBELL_TYPE_DBELL: 1399ad71ed68SBlue Swirl irq = PPC_INTERRUPT_DOORBELL; 1400ad71ed68SBlue Swirl break; 1401ad71ed68SBlue Swirl case DBELL_TYPE_DBELL_CRIT: 1402ad71ed68SBlue Swirl irq = PPC_INTERRUPT_CDOORBELL; 1403ad71ed68SBlue Swirl break; 1404ad71ed68SBlue Swirl case DBELL_TYPE_G_DBELL: 1405ad71ed68SBlue Swirl case DBELL_TYPE_G_DBELL_CRIT: 1406ad71ed68SBlue Swirl case DBELL_TYPE_G_DBELL_MC: 1407ad71ed68SBlue Swirl /* XXX implement */ 1408ad71ed68SBlue Swirl default: 1409ad71ed68SBlue Swirl break; 1410ad71ed68SBlue Swirl } 1411ad71ed68SBlue Swirl 1412ad71ed68SBlue Swirl return irq; 1413ad71ed68SBlue Swirl } 1414ad71ed68SBlue Swirl 1415e5f17ac6SBlue Swirl void helper_msgclr(CPUPPCState *env, target_ulong rb) 1416ad71ed68SBlue Swirl { 1417ad71ed68SBlue Swirl int irq = dbell2irq(rb); 1418ad71ed68SBlue Swirl 1419ad71ed68SBlue Swirl if (irq < 0) { 1420ad71ed68SBlue Swirl return; 1421ad71ed68SBlue Swirl } 1422ad71ed68SBlue Swirl 1423ad71ed68SBlue Swirl env->pending_interrupts &= ~(1 << irq); 1424ad71ed68SBlue Swirl } 1425ad71ed68SBlue Swirl 1426ad71ed68SBlue Swirl void helper_msgsnd(target_ulong rb) 1427ad71ed68SBlue Swirl { 1428ad71ed68SBlue Swirl int irq = dbell2irq(rb); 1429ad71ed68SBlue Swirl int pir = rb & DBELL_PIRTAG_MASK; 1430182735efSAndreas Färber CPUState *cs; 1431ad71ed68SBlue Swirl 1432ad71ed68SBlue Swirl if (irq < 0) { 1433ad71ed68SBlue Swirl return; 1434ad71ed68SBlue Swirl } 1435ad71ed68SBlue Swirl 1436f1c29ebcSThomas Huth qemu_mutex_lock_iothread(); 1437bdc44640SAndreas Färber CPU_FOREACH(cs) { 1438182735efSAndreas Färber PowerPCCPU *cpu = POWERPC_CPU(cs); 1439182735efSAndreas Färber CPUPPCState *cenv = &cpu->env; 1440182735efSAndreas Färber 1441ad71ed68SBlue Swirl if ((rb & DBELL_BRDCAST) || (cenv->spr[SPR_BOOKE_PIR] == pir)) { 1442ad71ed68SBlue Swirl cenv->pending_interrupts |= 1 << irq; 1443182735efSAndreas Färber cpu_interrupt(cs, CPU_INTERRUPT_HARD); 1444ad71ed68SBlue Swirl } 1445ad71ed68SBlue Swirl } 1446f1c29ebcSThomas Huth qemu_mutex_unlock_iothread(); 1447ad71ed68SBlue Swirl } 14487af1e7b0SCédric Le Goater 14497af1e7b0SCédric Le Goater /* Server Processor Control */ 14507af1e7b0SCédric Le Goater 14515ba7ba1dSCédric Le Goater static bool dbell_type_server(target_ulong rb) 14525ba7ba1dSCédric Le Goater { 145347733729SDavid Gibson /* 145447733729SDavid Gibson * A Directed Hypervisor Doorbell message is sent only if the 14557af1e7b0SCédric Le Goater * message type is 5. All other types are reserved and the 145647733729SDavid Gibson * instruction is a no-op 145747733729SDavid Gibson */ 14585ba7ba1dSCédric Le Goater return (rb & DBELL_TYPE_MASK) == DBELL_TYPE_DBELL_SERVER; 14597af1e7b0SCédric Le Goater } 14607af1e7b0SCédric Le Goater 14617af1e7b0SCédric Le Goater void helper_book3s_msgclr(CPUPPCState *env, target_ulong rb) 14627af1e7b0SCédric Le Goater { 14635ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 14647af1e7b0SCédric Le Goater return; 14657af1e7b0SCédric Le Goater } 14667af1e7b0SCédric Le Goater 14675ba7ba1dSCédric Le Goater env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL); 14687af1e7b0SCédric Le Goater } 14697af1e7b0SCédric Le Goater 14705ba7ba1dSCédric Le Goater static void book3s_msgsnd_common(int pir, int irq) 14717af1e7b0SCédric Le Goater { 14727af1e7b0SCédric Le Goater CPUState *cs; 14737af1e7b0SCédric Le Goater 14747af1e7b0SCédric Le Goater qemu_mutex_lock_iothread(); 14757af1e7b0SCédric Le Goater CPU_FOREACH(cs) { 14767af1e7b0SCédric Le Goater PowerPCCPU *cpu = POWERPC_CPU(cs); 14777af1e7b0SCédric Le Goater CPUPPCState *cenv = &cpu->env; 14787af1e7b0SCédric Le Goater 14797af1e7b0SCédric Le Goater /* TODO: broadcast message to all threads of the same processor */ 14807af1e7b0SCédric Le Goater if (cenv->spr_cb[SPR_PIR].default_value == pir) { 14817af1e7b0SCédric Le Goater cenv->pending_interrupts |= 1 << irq; 14827af1e7b0SCédric Le Goater cpu_interrupt(cs, CPU_INTERRUPT_HARD); 14837af1e7b0SCédric Le Goater } 14847af1e7b0SCédric Le Goater } 14857af1e7b0SCédric Le Goater qemu_mutex_unlock_iothread(); 14867af1e7b0SCédric Le Goater } 14875ba7ba1dSCédric Le Goater 14885ba7ba1dSCédric Le Goater void helper_book3s_msgsnd(target_ulong rb) 14895ba7ba1dSCédric Le Goater { 14905ba7ba1dSCédric Le Goater int pir = rb & DBELL_PROCIDTAG_MASK; 14915ba7ba1dSCédric Le Goater 14925ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 14935ba7ba1dSCédric Le Goater return; 14945ba7ba1dSCédric Le Goater } 14955ba7ba1dSCédric Le Goater 14965ba7ba1dSCédric Le Goater book3s_msgsnd_common(pir, PPC_INTERRUPT_HDOORBELL); 14975ba7ba1dSCédric Le Goater } 14985ba7ba1dSCédric Le Goater 14995ba7ba1dSCédric Le Goater #if defined(TARGET_PPC64) 15005ba7ba1dSCédric Le Goater void helper_book3s_msgclrp(CPUPPCState *env, target_ulong rb) 15015ba7ba1dSCédric Le Goater { 1502493028d8SCédric Le Goater helper_hfscr_facility_check(env, HFSCR_MSGP, "msgclrp", HFSCR_IC_MSGP); 1503493028d8SCédric Le Goater 15045ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 15055ba7ba1dSCédric Le Goater return; 15065ba7ba1dSCédric Le Goater } 15075ba7ba1dSCédric Le Goater 15085ba7ba1dSCédric Le Goater env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL); 15095ba7ba1dSCédric Le Goater } 15105ba7ba1dSCédric Le Goater 15115ba7ba1dSCédric Le Goater /* 15125ba7ba1dSCédric Le Goater * sends a message to other threads that are on the same 15135ba7ba1dSCédric Le Goater * multi-threaded processor 15145ba7ba1dSCédric Le Goater */ 15155ba7ba1dSCédric Le Goater void helper_book3s_msgsndp(CPUPPCState *env, target_ulong rb) 15165ba7ba1dSCédric Le Goater { 15175ba7ba1dSCédric Le Goater int pir = env->spr_cb[SPR_PIR].default_value; 15185ba7ba1dSCédric Le Goater 1519493028d8SCédric Le Goater helper_hfscr_facility_check(env, HFSCR_MSGP, "msgsndp", HFSCR_IC_MSGP); 1520493028d8SCédric Le Goater 15215ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 15225ba7ba1dSCédric Le Goater return; 15235ba7ba1dSCédric Le Goater } 15245ba7ba1dSCédric Le Goater 15255ba7ba1dSCédric Le Goater /* TODO: TCG supports only one thread */ 15265ba7ba1dSCédric Le Goater 15275ba7ba1dSCédric Le Goater book3s_msgsnd_common(pir, PPC_INTERRUPT_DOORBELL); 15285ba7ba1dSCédric Le Goater } 1529996473e4SRichard Henderson #endif /* TARGET_PPC64 */ 15300f3110faSRichard Henderson 15310f3110faSRichard Henderson void ppc_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, 15320f3110faSRichard Henderson MMUAccessType access_type, 15330f3110faSRichard Henderson int mmu_idx, uintptr_t retaddr) 15340f3110faSRichard Henderson { 15350f3110faSRichard Henderson CPUPPCState *env = cs->env_ptr; 153629c4a336SFabiano Rosas uint32_t insn; 153729c4a336SFabiano Rosas 153829c4a336SFabiano Rosas /* Restore state and reload the insn we executed, for filling in DSISR. */ 153929c4a336SFabiano Rosas cpu_restore_state(cs, retaddr, true); 154029c4a336SFabiano Rosas insn = cpu_ldl_code(env, env->nip); 15410f3110faSRichard Henderson 1542a7e3af13SRichard Henderson switch (env->mmu_model) { 1543a7e3af13SRichard Henderson case POWERPC_MMU_SOFT_4xx: 1544a7e3af13SRichard Henderson env->spr[SPR_40x_DEAR] = vaddr; 1545a7e3af13SRichard Henderson break; 1546a7e3af13SRichard Henderson case POWERPC_MMU_BOOKE: 1547a7e3af13SRichard Henderson case POWERPC_MMU_BOOKE206: 1548a7e3af13SRichard Henderson env->spr[SPR_BOOKE_DEAR] = vaddr; 1549a7e3af13SRichard Henderson break; 1550a7e3af13SRichard Henderson default: 1551a7e3af13SRichard Henderson env->spr[SPR_DAR] = vaddr; 1552a7e3af13SRichard Henderson break; 1553a7e3af13SRichard Henderson } 1554a7e3af13SRichard Henderson 15550f3110faSRichard Henderson cs->exception_index = POWERPC_EXCP_ALIGN; 155629c4a336SFabiano Rosas env->error_code = insn & 0x03FF0000; 155729c4a336SFabiano Rosas cpu_loop_exit(cs); 15580f3110faSRichard Henderson } 1559996473e4SRichard Henderson #endif /* CONFIG_TCG */ 1560996473e4SRichard Henderson #endif /* !CONFIG_USER_ONLY */ 1561