1ad71ed68SBlue Swirl /* 2ad71ed68SBlue Swirl * PowerPC exception emulation helpers for QEMU. 3ad71ed68SBlue Swirl * 4ad71ed68SBlue Swirl * Copyright (c) 2003-2007 Jocelyn Mayer 5ad71ed68SBlue Swirl * 6ad71ed68SBlue Swirl * This library is free software; you can redistribute it and/or 7ad71ed68SBlue Swirl * modify it under the terms of the GNU Lesser General Public 8ad71ed68SBlue Swirl * License as published by the Free Software Foundation; either 96bd039cdSChetan Pant * version 2.1 of the License, or (at your option) any later version. 10ad71ed68SBlue Swirl * 11ad71ed68SBlue Swirl * This library is distributed in the hope that it will be useful, 12ad71ed68SBlue Swirl * but WITHOUT ANY WARRANTY; without even the implied warranty of 13ad71ed68SBlue Swirl * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14ad71ed68SBlue Swirl * Lesser General Public License for more details. 15ad71ed68SBlue Swirl * 16ad71ed68SBlue Swirl * You should have received a copy of the GNU Lesser General Public 17ad71ed68SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18ad71ed68SBlue Swirl */ 190d75590dSPeter Maydell #include "qemu/osdep.h" 20f1c29ebcSThomas Huth #include "qemu/main-loop.h" 21ad71ed68SBlue Swirl #include "cpu.h" 222ef6175aSRichard Henderson #include "exec/helper-proto.h" 2363c91552SPaolo Bonzini #include "exec/exec-all.h" 24f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h" 250f3110faSRichard Henderson #include "internal.h" 26ad71ed68SBlue Swirl #include "helper_regs.h" 27ad71ed68SBlue Swirl 2847733729SDavid Gibson /* #define DEBUG_OP */ 2947733729SDavid Gibson /* #define DEBUG_SOFTWARE_TLB */ 3047733729SDavid Gibson /* #define DEBUG_EXCEPTIONS */ 31ad71ed68SBlue Swirl 32c79c73f6SBlue Swirl #ifdef DEBUG_EXCEPTIONS 33c79c73f6SBlue Swirl # define LOG_EXCP(...) qemu_log(__VA_ARGS__) 34c79c73f6SBlue Swirl #else 35c79c73f6SBlue Swirl # define LOG_EXCP(...) do { } while (0) 36c79c73f6SBlue Swirl #endif 37c79c73f6SBlue Swirl 38c79c73f6SBlue Swirl /*****************************************************************************/ 39c79c73f6SBlue Swirl /* Exception processing */ 40c79c73f6SBlue Swirl #if defined(CONFIG_USER_ONLY) 4197a8ea5aSAndreas Färber void ppc_cpu_do_interrupt(CPUState *cs) 42c79c73f6SBlue Swirl { 4397a8ea5aSAndreas Färber PowerPCCPU *cpu = POWERPC_CPU(cs); 4497a8ea5aSAndreas Färber CPUPPCState *env = &cpu->env; 4597a8ea5aSAndreas Färber 4627103424SAndreas Färber cs->exception_index = POWERPC_EXCP_NONE; 47c79c73f6SBlue Swirl env->error_code = 0; 48c79c73f6SBlue Swirl } 49c79c73f6SBlue Swirl 50458dd766SRichard Henderson static void ppc_hw_interrupt(CPUPPCState *env) 51c79c73f6SBlue Swirl { 52db70b311SRichard Henderson CPUState *cs = env_cpu(env); 5327103424SAndreas Färber 5427103424SAndreas Färber cs->exception_index = POWERPC_EXCP_NONE; 55c79c73f6SBlue Swirl env->error_code = 0; 56c79c73f6SBlue Swirl } 57c79c73f6SBlue Swirl #else /* defined(CONFIG_USER_ONLY) */ 58c79c73f6SBlue Swirl static inline void dump_syscall(CPUPPCState *env) 59c79c73f6SBlue Swirl { 606dc6b557SNicholas Piggin qemu_log_mask(CPU_LOG_INT, "syscall r0=%016" PRIx64 616dc6b557SNicholas Piggin " r3=%016" PRIx64 " r4=%016" PRIx64 " r5=%016" PRIx64 626dc6b557SNicholas Piggin " r6=%016" PRIx64 " r7=%016" PRIx64 " r8=%016" PRIx64 63c79c73f6SBlue Swirl " nip=" TARGET_FMT_lx "\n", 64c79c73f6SBlue Swirl ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3), 65c79c73f6SBlue Swirl ppc_dump_gpr(env, 4), ppc_dump_gpr(env, 5), 666dc6b557SNicholas Piggin ppc_dump_gpr(env, 6), ppc_dump_gpr(env, 7), 676dc6b557SNicholas Piggin ppc_dump_gpr(env, 8), env->nip); 686dc6b557SNicholas Piggin } 696dc6b557SNicholas Piggin 703c89b8d6SNicholas Piggin static inline void dump_syscall_vectored(CPUPPCState *env) 713c89b8d6SNicholas Piggin { 723c89b8d6SNicholas Piggin qemu_log_mask(CPU_LOG_INT, "syscall r0=%016" PRIx64 733c89b8d6SNicholas Piggin " r3=%016" PRIx64 " r4=%016" PRIx64 " r5=%016" PRIx64 743c89b8d6SNicholas Piggin " r6=%016" PRIx64 " r7=%016" PRIx64 " r8=%016" PRIx64 753c89b8d6SNicholas Piggin " nip=" TARGET_FMT_lx "\n", 763c89b8d6SNicholas Piggin ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3), 773c89b8d6SNicholas Piggin ppc_dump_gpr(env, 4), ppc_dump_gpr(env, 5), 783c89b8d6SNicholas Piggin ppc_dump_gpr(env, 6), ppc_dump_gpr(env, 7), 793c89b8d6SNicholas Piggin ppc_dump_gpr(env, 8), env->nip); 803c89b8d6SNicholas Piggin } 813c89b8d6SNicholas Piggin 826dc6b557SNicholas Piggin static inline void dump_hcall(CPUPPCState *env) 836dc6b557SNicholas Piggin { 846dc6b557SNicholas Piggin qemu_log_mask(CPU_LOG_INT, "hypercall r3=%016" PRIx64 856dc6b557SNicholas Piggin " r4=%016" PRIx64 " r5=%016" PRIx64 " r6=%016" PRIx64 866dc6b557SNicholas Piggin " r7=%016" PRIx64 " r8=%016" PRIx64 " r9=%016" PRIx64 876dc6b557SNicholas Piggin " r10=%016" PRIx64 " r11=%016" PRIx64 " r12=%016" PRIx64 886dc6b557SNicholas Piggin " nip=" TARGET_FMT_lx "\n", 896dc6b557SNicholas Piggin ppc_dump_gpr(env, 3), ppc_dump_gpr(env, 4), 906dc6b557SNicholas Piggin ppc_dump_gpr(env, 5), ppc_dump_gpr(env, 6), 916dc6b557SNicholas Piggin ppc_dump_gpr(env, 7), ppc_dump_gpr(env, 8), 926dc6b557SNicholas Piggin ppc_dump_gpr(env, 9), ppc_dump_gpr(env, 10), 936dc6b557SNicholas Piggin ppc_dump_gpr(env, 11), ppc_dump_gpr(env, 12), 946dc6b557SNicholas Piggin env->nip); 95c79c73f6SBlue Swirl } 96c79c73f6SBlue Swirl 97dead760bSBenjamin Herrenschmidt static int powerpc_reset_wakeup(CPUState *cs, CPUPPCState *env, int excp, 98dead760bSBenjamin Herrenschmidt target_ulong *msr) 99dead760bSBenjamin Herrenschmidt { 100dead760bSBenjamin Herrenschmidt /* We no longer are in a PM state */ 1011e7fd61dSBenjamin Herrenschmidt env->resume_as_sreset = false; 102dead760bSBenjamin Herrenschmidt 103dead760bSBenjamin Herrenschmidt /* Pretend to be returning from doze always as we don't lose state */ 1040911a60cSLeonardo Bras *msr |= SRR1_WS_NOLOSS; 105dead760bSBenjamin Herrenschmidt 106dead760bSBenjamin Herrenschmidt /* Machine checks are sent normally */ 107dead760bSBenjamin Herrenschmidt if (excp == POWERPC_EXCP_MCHECK) { 108dead760bSBenjamin Herrenschmidt return excp; 109dead760bSBenjamin Herrenschmidt } 110dead760bSBenjamin Herrenschmidt switch (excp) { 111dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_RESET: 1120911a60cSLeonardo Bras *msr |= SRR1_WAKERESET; 113dead760bSBenjamin Herrenschmidt break; 114dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_EXTERNAL: 1150911a60cSLeonardo Bras *msr |= SRR1_WAKEEE; 116dead760bSBenjamin Herrenschmidt break; 117dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_DECR: 1180911a60cSLeonardo Bras *msr |= SRR1_WAKEDEC; 119dead760bSBenjamin Herrenschmidt break; 120dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_SDOOR: 1210911a60cSLeonardo Bras *msr |= SRR1_WAKEDBELL; 122dead760bSBenjamin Herrenschmidt break; 123dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_SDOOR_HV: 1240911a60cSLeonardo Bras *msr |= SRR1_WAKEHDBELL; 125dead760bSBenjamin Herrenschmidt break; 126dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_HV_MAINT: 1270911a60cSLeonardo Bras *msr |= SRR1_WAKEHMI; 128dead760bSBenjamin Herrenschmidt break; 129d8ce5fd6SBenjamin Herrenschmidt case POWERPC_EXCP_HVIRT: 1300911a60cSLeonardo Bras *msr |= SRR1_WAKEHVI; 131d8ce5fd6SBenjamin Herrenschmidt break; 132dead760bSBenjamin Herrenschmidt default: 133dead760bSBenjamin Herrenschmidt cpu_abort(cs, "Unsupported exception %d in Power Save mode\n", 134dead760bSBenjamin Herrenschmidt excp); 135dead760bSBenjamin Herrenschmidt } 136dead760bSBenjamin Herrenschmidt return POWERPC_EXCP_RESET; 137dead760bSBenjamin Herrenschmidt } 138dead760bSBenjamin Herrenschmidt 139*8b7e6b07SNicholas Piggin /* 140*8b7e6b07SNicholas Piggin * AIL - Alternate Interrupt Location, a mode that allows interrupts to be 141*8b7e6b07SNicholas Piggin * taken with the MMU on, and which uses an alternate location (e.g., so the 142*8b7e6b07SNicholas Piggin * kernel/hv can map the vectors there with an effective address). 143*8b7e6b07SNicholas Piggin * 144*8b7e6b07SNicholas Piggin * An interrupt is considered to be taken "with AIL" or "AIL applies" if they 145*8b7e6b07SNicholas Piggin * are delivered in this way. AIL requires the LPCR to be set to enable this 146*8b7e6b07SNicholas Piggin * mode, and then a number of conditions have to be true for AIL to apply. 147*8b7e6b07SNicholas Piggin * 148*8b7e6b07SNicholas Piggin * First of all, SRESET, MCE, and HMI are always delivered without AIL, because 149*8b7e6b07SNicholas Piggin * they specifically want to be in real mode (e.g., the MCE might be signaling 150*8b7e6b07SNicholas Piggin * a SLB multi-hit which requires SLB flush before the MMU can be enabled). 151*8b7e6b07SNicholas Piggin * 152*8b7e6b07SNicholas Piggin * After that, behaviour depends on the current MSR[IR], MSR[DR], MSR[HV], 153*8b7e6b07SNicholas Piggin * whether or not the interrupt changes MSR[HV] from 0 to 1, and the current 154*8b7e6b07SNicholas Piggin * radix mode (LPCR[HR]). 155*8b7e6b07SNicholas Piggin * 156*8b7e6b07SNicholas Piggin * POWER8, POWER9 with LPCR[HR]=0 157*8b7e6b07SNicholas Piggin * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL | 158*8b7e6b07SNicholas Piggin * +-----------+-------------+---------+-------------+-----+ 159*8b7e6b07SNicholas Piggin * | a | 00/01/10 | x | x | 0 | 160*8b7e6b07SNicholas Piggin * | a | 11 | 0 | 1 | 0 | 161*8b7e6b07SNicholas Piggin * | a | 11 | 1 | 1 | a | 162*8b7e6b07SNicholas Piggin * | a | 11 | 0 | 0 | a | 163*8b7e6b07SNicholas Piggin * +-------------------------------------------------------+ 164*8b7e6b07SNicholas Piggin * 165*8b7e6b07SNicholas Piggin * POWER9 with LPCR[HR]=1 166*8b7e6b07SNicholas Piggin * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL | 167*8b7e6b07SNicholas Piggin * +-----------+-------------+---------+-------------+-----+ 168*8b7e6b07SNicholas Piggin * | a | 00/01/10 | x | x | 0 | 169*8b7e6b07SNicholas Piggin * | a | 11 | x | x | a | 170*8b7e6b07SNicholas Piggin * +-------------------------------------------------------+ 171*8b7e6b07SNicholas Piggin * 172*8b7e6b07SNicholas Piggin * The difference with POWER9 being that MSR[HV] 0->1 interrupts can be sent to 173*8b7e6b07SNicholas Piggin * the hypervisor in AIL mode if the guest is radix. 174*8b7e6b07SNicholas Piggin */ 175*8b7e6b07SNicholas Piggin static inline void ppc_excp_apply_ail(PowerPCCPU *cpu, int excp_model, int excp, 176*8b7e6b07SNicholas Piggin target_ulong msr, 177*8b7e6b07SNicholas Piggin target_ulong *new_msr, 178*8b7e6b07SNicholas Piggin target_ulong *vector) 1792586a4d7SFabiano Rosas { 180*8b7e6b07SNicholas Piggin #if defined(TARGET_PPC64) 181*8b7e6b07SNicholas Piggin CPUPPCState *env = &cpu->env; 182*8b7e6b07SNicholas Piggin bool mmu_all_on = ((msr >> MSR_IR) & 1) && ((msr >> MSR_DR) & 1); 183*8b7e6b07SNicholas Piggin bool hv_escalation = !(msr & MSR_HVB) && (*new_msr & MSR_HVB); 184*8b7e6b07SNicholas Piggin int ail = 0; 1852586a4d7SFabiano Rosas 186*8b7e6b07SNicholas Piggin if (excp == POWERPC_EXCP_MCHECK || 187*8b7e6b07SNicholas Piggin excp == POWERPC_EXCP_RESET || 188*8b7e6b07SNicholas Piggin excp == POWERPC_EXCP_HV_MAINT) { 189*8b7e6b07SNicholas Piggin /* SRESET, MCE, HMI never apply AIL */ 190*8b7e6b07SNicholas Piggin return; 1912586a4d7SFabiano Rosas } 1922586a4d7SFabiano Rosas 193*8b7e6b07SNicholas Piggin if (excp_model == POWERPC_EXCP_POWER8 || 194*8b7e6b07SNicholas Piggin excp_model == POWERPC_EXCP_POWER9) { 195*8b7e6b07SNicholas Piggin if (!mmu_all_on) { 196*8b7e6b07SNicholas Piggin /* AIL only works if MSR[IR] and MSR[DR] are both enabled. */ 197*8b7e6b07SNicholas Piggin return; 198*8b7e6b07SNicholas Piggin } 199*8b7e6b07SNicholas Piggin if (hv_escalation && !(env->spr[SPR_LPCR] & LPCR_HR)) { 200*8b7e6b07SNicholas Piggin /* 201*8b7e6b07SNicholas Piggin * AIL does not work if there is a MSR[HV] 0->1 transition and the 202*8b7e6b07SNicholas Piggin * partition is in HPT mode. For radix guests, such interrupts are 203*8b7e6b07SNicholas Piggin * allowed to be delivered to the hypervisor in ail mode. 204*8b7e6b07SNicholas Piggin */ 205*8b7e6b07SNicholas Piggin return; 206*8b7e6b07SNicholas Piggin } 207*8b7e6b07SNicholas Piggin 208*8b7e6b07SNicholas Piggin ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT; 209*8b7e6b07SNicholas Piggin if (ail == 0) { 210*8b7e6b07SNicholas Piggin return; 211*8b7e6b07SNicholas Piggin } 212*8b7e6b07SNicholas Piggin if (ail == 1) { 213*8b7e6b07SNicholas Piggin /* AIL=1 is reserved, treat it like AIL=0 */ 214*8b7e6b07SNicholas Piggin return; 215*8b7e6b07SNicholas Piggin } 216*8b7e6b07SNicholas Piggin } else { 217*8b7e6b07SNicholas Piggin /* Other processors do not support AIL */ 218*8b7e6b07SNicholas Piggin return; 219*8b7e6b07SNicholas Piggin } 220*8b7e6b07SNicholas Piggin 221*8b7e6b07SNicholas Piggin /* 222*8b7e6b07SNicholas Piggin * AIL applies, so the new MSR gets IR and DR set, and an offset applied 223*8b7e6b07SNicholas Piggin * to the new IP. 224*8b7e6b07SNicholas Piggin */ 225*8b7e6b07SNicholas Piggin *new_msr |= (1 << MSR_IR) | (1 << MSR_DR); 226*8b7e6b07SNicholas Piggin 227*8b7e6b07SNicholas Piggin if (excp != POWERPC_EXCP_SYSCALL_VECTORED) { 228*8b7e6b07SNicholas Piggin if (ail == 2) { 229*8b7e6b07SNicholas Piggin *vector |= 0x0000000000018000ull; 230*8b7e6b07SNicholas Piggin } else if (ail == 3) { 231*8b7e6b07SNicholas Piggin *vector |= 0xc000000000004000ull; 232*8b7e6b07SNicholas Piggin } 233*8b7e6b07SNicholas Piggin } else { 234*8b7e6b07SNicholas Piggin /* 235*8b7e6b07SNicholas Piggin * scv AIL is a little different. AIL=2 does not change the address, 236*8b7e6b07SNicholas Piggin * only the MSR. AIL=3 replaces the 0x17000 base with 0xc...3000. 237*8b7e6b07SNicholas Piggin */ 238*8b7e6b07SNicholas Piggin if (ail == 3) { 239*8b7e6b07SNicholas Piggin *vector &= ~0x0000000000017000ull; /* Un-apply the base offset */ 240*8b7e6b07SNicholas Piggin *vector |= 0xc000000000003000ull; /* Apply scv's AIL=3 offset */ 241*8b7e6b07SNicholas Piggin } 242*8b7e6b07SNicholas Piggin } 243*8b7e6b07SNicholas Piggin #endif 2442586a4d7SFabiano Rosas } 245dead760bSBenjamin Herrenschmidt 246ad77c6caSNicholas Piggin static inline void powerpc_set_excp_state(PowerPCCPU *cpu, 247ad77c6caSNicholas Piggin target_ulong vector, target_ulong msr) 248ad77c6caSNicholas Piggin { 249ad77c6caSNicholas Piggin CPUState *cs = CPU(cpu); 250ad77c6caSNicholas Piggin CPUPPCState *env = &cpu->env; 251ad77c6caSNicholas Piggin 252ad77c6caSNicholas Piggin /* 253ad77c6caSNicholas Piggin * We don't use hreg_store_msr here as already have treated any 254ad77c6caSNicholas Piggin * special case that could occur. Just store MSR and update hflags 255ad77c6caSNicholas Piggin * 256ad77c6caSNicholas Piggin * Note: We *MUST* not use hreg_store_msr() as-is anyway because it 257ad77c6caSNicholas Piggin * will prevent setting of the HV bit which some exceptions might need 258ad77c6caSNicholas Piggin * to do. 259ad77c6caSNicholas Piggin */ 260ad77c6caSNicholas Piggin env->msr = msr & env->msr_mask; 261ad77c6caSNicholas Piggin hreg_compute_hflags(env); 262ad77c6caSNicholas Piggin env->nip = vector; 263ad77c6caSNicholas Piggin /* Reset exception state */ 264ad77c6caSNicholas Piggin cs->exception_index = POWERPC_EXCP_NONE; 265ad77c6caSNicholas Piggin env->error_code = 0; 266ad77c6caSNicholas Piggin 267ad77c6caSNicholas Piggin /* Reset the reservation */ 268ad77c6caSNicholas Piggin env->reserve_addr = -1; 269ad77c6caSNicholas Piggin 270ad77c6caSNicholas Piggin /* 271ad77c6caSNicholas Piggin * Any interrupt is context synchronizing, check if TCG TLB needs 272ad77c6caSNicholas Piggin * a delayed flush on ppc64 273ad77c6caSNicholas Piggin */ 274ad77c6caSNicholas Piggin check_tlb_flush(env, false); 275ad77c6caSNicholas Piggin } 276ad77c6caSNicholas Piggin 27747733729SDavid Gibson /* 27847733729SDavid Gibson * Note that this function should be greatly optimized when called 27947733729SDavid Gibson * with a constant excp, from ppc_hw_interrupt 280c79c73f6SBlue Swirl */ 2815c26a5b3SAndreas Färber static inline void powerpc_excp(PowerPCCPU *cpu, int excp_model, int excp) 282c79c73f6SBlue Swirl { 28327103424SAndreas Färber CPUState *cs = CPU(cpu); 2845c26a5b3SAndreas Färber CPUPPCState *env = &cpu->env; 285c79c73f6SBlue Swirl target_ulong msr, new_msr, vector; 286*8b7e6b07SNicholas Piggin int srr0, srr1, asrr0, asrr1, lev = -1; 2876d49d6d4SBenjamin Herrenschmidt bool lpes0; 288c79c73f6SBlue Swirl 289c79c73f6SBlue Swirl qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx 290c79c73f6SBlue Swirl " => %08x (%02x)\n", env->nip, excp, env->error_code); 291c79c73f6SBlue Swirl 292c79c73f6SBlue Swirl /* new srr1 value excluding must-be-zero bits */ 293a1bb7384SScott Wood if (excp_model == POWERPC_EXCP_BOOKE) { 294a1bb7384SScott Wood msr = env->msr; 295a1bb7384SScott Wood } else { 296c79c73f6SBlue Swirl msr = env->msr & ~0x783f0000ULL; 297a1bb7384SScott Wood } 298c79c73f6SBlue Swirl 29947733729SDavid Gibson /* 30047733729SDavid Gibson * new interrupt handler msr preserves existing HV and ME unless 3016d49d6d4SBenjamin Herrenschmidt * explicitly overriden 3026d49d6d4SBenjamin Herrenschmidt */ 3036d49d6d4SBenjamin Herrenschmidt new_msr = env->msr & (((target_ulong)1 << MSR_ME) | MSR_HVB); 304c79c73f6SBlue Swirl 305c79c73f6SBlue Swirl /* target registers */ 306c79c73f6SBlue Swirl srr0 = SPR_SRR0; 307c79c73f6SBlue Swirl srr1 = SPR_SRR1; 308c79c73f6SBlue Swirl asrr0 = -1; 309c79c73f6SBlue Swirl asrr1 = -1; 310c79c73f6SBlue Swirl 31121c0d66aSBenjamin Herrenschmidt /* 31221c0d66aSBenjamin Herrenschmidt * check for special resume at 0x100 from doze/nap/sleep/winkle on 31321c0d66aSBenjamin Herrenschmidt * P7/P8/P9 31421c0d66aSBenjamin Herrenschmidt */ 3151e7fd61dSBenjamin Herrenschmidt if (env->resume_as_sreset) { 316dead760bSBenjamin Herrenschmidt excp = powerpc_reset_wakeup(cs, env, excp, &msr); 3177778a575SBenjamin Herrenschmidt } 3187778a575SBenjamin Herrenschmidt 31947733729SDavid Gibson /* 320136fbf65Szhaolichang * Exception targeting modifiers 3215c94b2a5SCédric Le Goater * 322a790e82bSBenjamin Herrenschmidt * LPES0 is supported on POWER7/8/9 3236d49d6d4SBenjamin Herrenschmidt * LPES1 is not supported (old iSeries mode) 3246d49d6d4SBenjamin Herrenschmidt * 3256d49d6d4SBenjamin Herrenschmidt * On anything else, we behave as if LPES0 is 1 3266d49d6d4SBenjamin Herrenschmidt * (externals don't alter MSR:HV) 3275c94b2a5SCédric Le Goater */ 3285c94b2a5SCédric Le Goater #if defined(TARGET_PPC64) 3295c94b2a5SCédric Le Goater if (excp_model == POWERPC_EXCP_POWER7 || 330a790e82bSBenjamin Herrenschmidt excp_model == POWERPC_EXCP_POWER8 || 331a790e82bSBenjamin Herrenschmidt excp_model == POWERPC_EXCP_POWER9) { 3326d49d6d4SBenjamin Herrenschmidt lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0); 3335c94b2a5SCédric Le Goater } else 3345c94b2a5SCédric Le Goater #endif /* defined(TARGET_PPC64) */ 3355c94b2a5SCédric Le Goater { 3366d49d6d4SBenjamin Herrenschmidt lpes0 = true; 3375c94b2a5SCédric Le Goater } 3385c94b2a5SCédric Le Goater 33947733729SDavid Gibson /* 34047733729SDavid Gibson * Hypervisor emulation assistance interrupt only exists on server 3419b2faddaSBenjamin Herrenschmidt * arch 2.05 server or later. We also don't want to generate it if 3429b2faddaSBenjamin Herrenschmidt * we don't have HVB in msr_mask (PAPR mode). 3439b2faddaSBenjamin Herrenschmidt */ 3449b2faddaSBenjamin Herrenschmidt if (excp == POWERPC_EXCP_HV_EMU 3459b2faddaSBenjamin Herrenschmidt #if defined(TARGET_PPC64) 346d57d72a8SGreg Kurz && !(mmu_is_64bit(env->mmu_model) && (env->msr_mask & MSR_HVB)) 3479b2faddaSBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */ 3489b2faddaSBenjamin Herrenschmidt 3499b2faddaSBenjamin Herrenschmidt ) { 3509b2faddaSBenjamin Herrenschmidt excp = POWERPC_EXCP_PROGRAM; 3519b2faddaSBenjamin Herrenschmidt } 3529b2faddaSBenjamin Herrenschmidt 353c79c73f6SBlue Swirl switch (excp) { 354c79c73f6SBlue Swirl case POWERPC_EXCP_NONE: 355c79c73f6SBlue Swirl /* Should never happen */ 356c79c73f6SBlue Swirl return; 357c79c73f6SBlue Swirl case POWERPC_EXCP_CRITICAL: /* Critical input */ 358c79c73f6SBlue Swirl switch (excp_model) { 359c79c73f6SBlue Swirl case POWERPC_EXCP_40x: 360c79c73f6SBlue Swirl srr0 = SPR_40x_SRR2; 361c79c73f6SBlue Swirl srr1 = SPR_40x_SRR3; 362c79c73f6SBlue Swirl break; 363c79c73f6SBlue Swirl case POWERPC_EXCP_BOOKE: 364c79c73f6SBlue Swirl srr0 = SPR_BOOKE_CSRR0; 365c79c73f6SBlue Swirl srr1 = SPR_BOOKE_CSRR1; 366c79c73f6SBlue Swirl break; 367c79c73f6SBlue Swirl case POWERPC_EXCP_G2: 368c79c73f6SBlue Swirl break; 369c79c73f6SBlue Swirl default: 370c79c73f6SBlue Swirl goto excp_invalid; 371c79c73f6SBlue Swirl } 372bd6fefe7SBenjamin Herrenschmidt break; 373c79c73f6SBlue Swirl case POWERPC_EXCP_MCHECK: /* Machine check exception */ 374c79c73f6SBlue Swirl if (msr_me == 0) { 37547733729SDavid Gibson /* 37647733729SDavid Gibson * Machine check exception is not enabled. Enter 37747733729SDavid Gibson * checkstop state. 378c79c73f6SBlue Swirl */ 379c79c73f6SBlue Swirl fprintf(stderr, "Machine check while not allowed. " 380c79c73f6SBlue Swirl "Entering checkstop state\n"); 381013a2942SPaolo Bonzini if (qemu_log_separate()) { 382013a2942SPaolo Bonzini qemu_log("Machine check while not allowed. " 383013a2942SPaolo Bonzini "Entering checkstop state\n"); 384c79c73f6SBlue Swirl } 385259186a7SAndreas Färber cs->halted = 1; 386044897efSRichard Purdie cpu_interrupt_exittb(cs); 387c79c73f6SBlue Swirl } 38810c21b5cSNicholas Piggin if (env->msr_mask & MSR_HVB) { 38947733729SDavid Gibson /* 39047733729SDavid Gibson * ISA specifies HV, but can be delivered to guest with HV 39147733729SDavid Gibson * clear (e.g., see FWNMI in PAPR). 39210c21b5cSNicholas Piggin */ 393c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 39410c21b5cSNicholas Piggin } 395c79c73f6SBlue Swirl 396c79c73f6SBlue Swirl /* machine check exceptions don't have ME set */ 397c79c73f6SBlue Swirl new_msr &= ~((target_ulong)1 << MSR_ME); 398c79c73f6SBlue Swirl 399c79c73f6SBlue Swirl /* XXX: should also have something loaded in DAR / DSISR */ 400c79c73f6SBlue Swirl switch (excp_model) { 401c79c73f6SBlue Swirl case POWERPC_EXCP_40x: 402c79c73f6SBlue Swirl srr0 = SPR_40x_SRR2; 403c79c73f6SBlue Swirl srr1 = SPR_40x_SRR3; 404c79c73f6SBlue Swirl break; 405c79c73f6SBlue Swirl case POWERPC_EXCP_BOOKE: 406a1bb7384SScott Wood /* FIXME: choose one or the other based on CPU type */ 407c79c73f6SBlue Swirl srr0 = SPR_BOOKE_MCSRR0; 408c79c73f6SBlue Swirl srr1 = SPR_BOOKE_MCSRR1; 409c79c73f6SBlue Swirl asrr0 = SPR_BOOKE_CSRR0; 410c79c73f6SBlue Swirl asrr1 = SPR_BOOKE_CSRR1; 411c79c73f6SBlue Swirl break; 412c79c73f6SBlue Swirl default: 413c79c73f6SBlue Swirl break; 414c79c73f6SBlue Swirl } 415bd6fefe7SBenjamin Herrenschmidt break; 416c79c73f6SBlue Swirl case POWERPC_EXCP_DSI: /* Data storage exception */ 417c79c73f6SBlue Swirl LOG_EXCP("DSI exception: DSISR=" TARGET_FMT_lx" DAR=" TARGET_FMT_lx 418c79c73f6SBlue Swirl "\n", env->spr[SPR_DSISR], env->spr[SPR_DAR]); 419bd6fefe7SBenjamin Herrenschmidt break; 420c79c73f6SBlue Swirl case POWERPC_EXCP_ISI: /* Instruction storage exception */ 421c79c73f6SBlue Swirl LOG_EXCP("ISI exception: msr=" TARGET_FMT_lx ", nip=" TARGET_FMT_lx 422c79c73f6SBlue Swirl "\n", msr, env->nip); 423c79c73f6SBlue Swirl msr |= env->error_code; 424bd6fefe7SBenjamin Herrenschmidt break; 425c79c73f6SBlue Swirl case POWERPC_EXCP_EXTERNAL: /* External input */ 426fdfba1a2SEdgar E. Iglesias cs = CPU(cpu); 427fdfba1a2SEdgar E. Iglesias 4286d49d6d4SBenjamin Herrenschmidt if (!lpes0) { 429c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 4306d49d6d4SBenjamin Herrenschmidt new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 4316d49d6d4SBenjamin Herrenschmidt srr0 = SPR_HSRR0; 4326d49d6d4SBenjamin Herrenschmidt srr1 = SPR_HSRR1; 433c79c73f6SBlue Swirl } 43468c2dd70SAlexander Graf if (env->mpic_proxy) { 43568c2dd70SAlexander Graf /* IACK the IRQ on delivery */ 436fdfba1a2SEdgar E. Iglesias env->spr[SPR_BOOKE_EPR] = ldl_phys(cs->as, env->mpic_iack); 43768c2dd70SAlexander Graf } 438bd6fefe7SBenjamin Herrenschmidt break; 439c79c73f6SBlue Swirl case POWERPC_EXCP_ALIGN: /* Alignment exception */ 440c79c73f6SBlue Swirl /* Get rS/rD and rA from faulting opcode */ 44147733729SDavid Gibson /* 44247733729SDavid Gibson * Note: the opcode fields will not be set properly for a 44347733729SDavid Gibson * direct store load/store, but nobody cares as nobody 44447733729SDavid Gibson * actually uses direct store segments. 4453433b732SBenjamin Herrenschmidt */ 4463433b732SBenjamin Herrenschmidt env->spr[SPR_DSISR] |= (env->error_code & 0x03FF0000) >> 16; 447bd6fefe7SBenjamin Herrenschmidt break; 448c79c73f6SBlue Swirl case POWERPC_EXCP_PROGRAM: /* Program exception */ 449c79c73f6SBlue Swirl switch (env->error_code & ~0xF) { 450c79c73f6SBlue Swirl case POWERPC_EXCP_FP: 451c79c73f6SBlue Swirl if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) { 452c79c73f6SBlue Swirl LOG_EXCP("Ignore floating point exception\n"); 45327103424SAndreas Färber cs->exception_index = POWERPC_EXCP_NONE; 454c79c73f6SBlue Swirl env->error_code = 0; 455c79c73f6SBlue Swirl return; 456c79c73f6SBlue Swirl } 4571b7d17caSBenjamin Herrenschmidt 45847733729SDavid Gibson /* 45947733729SDavid Gibson * FP exceptions always have NIP pointing to the faulting 4601b7d17caSBenjamin Herrenschmidt * instruction, so always use store_next and claim we are 4611b7d17caSBenjamin Herrenschmidt * precise in the MSR. 4621b7d17caSBenjamin Herrenschmidt */ 463c79c73f6SBlue Swirl msr |= 0x00100000; 4640ee604abSAaron Larson env->spr[SPR_BOOKE_ESR] = ESR_FP; 465bd6fefe7SBenjamin Herrenschmidt break; 466c79c73f6SBlue Swirl case POWERPC_EXCP_INVAL: 467c79c73f6SBlue Swirl LOG_EXCP("Invalid instruction at " TARGET_FMT_lx "\n", env->nip); 468c79c73f6SBlue Swirl msr |= 0x00080000; 469c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_PIL; 470c79c73f6SBlue Swirl break; 471c79c73f6SBlue Swirl case POWERPC_EXCP_PRIV: 472c79c73f6SBlue Swirl msr |= 0x00040000; 473c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_PPR; 474c79c73f6SBlue Swirl break; 475c79c73f6SBlue Swirl case POWERPC_EXCP_TRAP: 476c79c73f6SBlue Swirl msr |= 0x00020000; 477c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_PTR; 478c79c73f6SBlue Swirl break; 479c79c73f6SBlue Swirl default: 480c79c73f6SBlue Swirl /* Should never occur */ 481a47dddd7SAndreas Färber cpu_abort(cs, "Invalid program exception %d. Aborting\n", 482c79c73f6SBlue Swirl env->error_code); 483c79c73f6SBlue Swirl break; 484c79c73f6SBlue Swirl } 485bd6fefe7SBenjamin Herrenschmidt break; 486c79c73f6SBlue Swirl case POWERPC_EXCP_SYSCALL: /* System call exception */ 487c79c73f6SBlue Swirl lev = env->error_code; 4886d49d6d4SBenjamin Herrenschmidt 4896dc6b557SNicholas Piggin if ((lev == 1) && cpu->vhyp) { 4906dc6b557SNicholas Piggin dump_hcall(env); 4916dc6b557SNicholas Piggin } else { 4926dc6b557SNicholas Piggin dump_syscall(env); 4936dc6b557SNicholas Piggin } 4946dc6b557SNicholas Piggin 49547733729SDavid Gibson /* 49647733729SDavid Gibson * We need to correct the NIP which in this case is supposed 497bd6fefe7SBenjamin Herrenschmidt * to point to the next instruction 498bd6fefe7SBenjamin Herrenschmidt */ 499bd6fefe7SBenjamin Herrenschmidt env->nip += 4; 500bd6fefe7SBenjamin Herrenschmidt 5016d49d6d4SBenjamin Herrenschmidt /* "PAPR mode" built-in hypercall emulation */ 5021d1be34dSDavid Gibson if ((lev == 1) && cpu->vhyp) { 5031d1be34dSDavid Gibson PPCVirtualHypervisorClass *vhc = 5041d1be34dSDavid Gibson PPC_VIRTUAL_HYPERVISOR_GET_CLASS(cpu->vhyp); 5051d1be34dSDavid Gibson vhc->hypercall(cpu->vhyp, cpu); 506c79c73f6SBlue Swirl return; 507c79c73f6SBlue Swirl } 5086d49d6d4SBenjamin Herrenschmidt if (lev == 1) { 509c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 510c79c73f6SBlue Swirl } 511bd6fefe7SBenjamin Herrenschmidt break; 5123c89b8d6SNicholas Piggin case POWERPC_EXCP_SYSCALL_VECTORED: /* scv exception */ 5133c89b8d6SNicholas Piggin lev = env->error_code; 5143c89b8d6SNicholas Piggin dump_syscall_vectored(env); 5153c89b8d6SNicholas Piggin env->nip += 4; 5163c89b8d6SNicholas Piggin new_msr |= env->msr & ((target_ulong)1 << MSR_EE); 5173c89b8d6SNicholas Piggin new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 5183c89b8d6SNicholas Piggin break; 519bd6fefe7SBenjamin Herrenschmidt case POWERPC_EXCP_FPU: /* Floating-point unavailable exception */ 520c79c73f6SBlue Swirl case POWERPC_EXCP_APU: /* Auxiliary processor unavailable */ 521c79c73f6SBlue Swirl case POWERPC_EXCP_DECR: /* Decrementer exception */ 522bd6fefe7SBenjamin Herrenschmidt break; 523c79c73f6SBlue Swirl case POWERPC_EXCP_FIT: /* Fixed-interval timer interrupt */ 524c79c73f6SBlue Swirl /* FIT on 4xx */ 525c79c73f6SBlue Swirl LOG_EXCP("FIT exception\n"); 526bd6fefe7SBenjamin Herrenschmidt break; 527c79c73f6SBlue Swirl case POWERPC_EXCP_WDT: /* Watchdog timer interrupt */ 528c79c73f6SBlue Swirl LOG_EXCP("WDT exception\n"); 529c79c73f6SBlue Swirl switch (excp_model) { 530c79c73f6SBlue Swirl case POWERPC_EXCP_BOOKE: 531c79c73f6SBlue Swirl srr0 = SPR_BOOKE_CSRR0; 532c79c73f6SBlue Swirl srr1 = SPR_BOOKE_CSRR1; 533c79c73f6SBlue Swirl break; 534c79c73f6SBlue Swirl default: 535c79c73f6SBlue Swirl break; 536c79c73f6SBlue Swirl } 537bd6fefe7SBenjamin Herrenschmidt break; 538c79c73f6SBlue Swirl case POWERPC_EXCP_DTLB: /* Data TLB error */ 539c79c73f6SBlue Swirl case POWERPC_EXCP_ITLB: /* Instruction TLB error */ 540bd6fefe7SBenjamin Herrenschmidt break; 541c79c73f6SBlue Swirl case POWERPC_EXCP_DEBUG: /* Debug interrupt */ 5420e3bf489SRoman Kapl if (env->flags & POWERPC_FLAG_DE) { 543a1bb7384SScott Wood /* FIXME: choose one or the other based on CPU type */ 544c79c73f6SBlue Swirl srr0 = SPR_BOOKE_DSRR0; 545c79c73f6SBlue Swirl srr1 = SPR_BOOKE_DSRR1; 546c79c73f6SBlue Swirl asrr0 = SPR_BOOKE_CSRR0; 547c79c73f6SBlue Swirl asrr1 = SPR_BOOKE_CSRR1; 5480e3bf489SRoman Kapl /* DBSR already modified by caller */ 5490e3bf489SRoman Kapl } else { 5500e3bf489SRoman Kapl cpu_abort(cs, "Debug exception triggered on unsupported model\n"); 551c79c73f6SBlue Swirl } 552bd6fefe7SBenjamin Herrenschmidt break; 553c79c73f6SBlue Swirl case POWERPC_EXCP_SPEU: /* SPE/embedded floating-point unavailable */ 554c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_SPV; 555bd6fefe7SBenjamin Herrenschmidt break; 556c79c73f6SBlue Swirl case POWERPC_EXCP_EFPDI: /* Embedded floating-point data interrupt */ 557c79c73f6SBlue Swirl /* XXX: TODO */ 558a47dddd7SAndreas Färber cpu_abort(cs, "Embedded floating point data exception " 559c79c73f6SBlue Swirl "is not implemented yet !\n"); 560c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_SPV; 561bd6fefe7SBenjamin Herrenschmidt break; 562c79c73f6SBlue Swirl case POWERPC_EXCP_EFPRI: /* Embedded floating-point round interrupt */ 563c79c73f6SBlue Swirl /* XXX: TODO */ 564a47dddd7SAndreas Färber cpu_abort(cs, "Embedded floating point round exception " 565c79c73f6SBlue Swirl "is not implemented yet !\n"); 566c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_SPV; 567bd6fefe7SBenjamin Herrenschmidt break; 568c79c73f6SBlue Swirl case POWERPC_EXCP_EPERFM: /* Embedded performance monitor interrupt */ 569c79c73f6SBlue Swirl /* XXX: TODO */ 570a47dddd7SAndreas Färber cpu_abort(cs, 571c79c73f6SBlue Swirl "Performance counter exception is not implemented yet !\n"); 572bd6fefe7SBenjamin Herrenschmidt break; 573c79c73f6SBlue Swirl case POWERPC_EXCP_DOORI: /* Embedded doorbell interrupt */ 574bd6fefe7SBenjamin Herrenschmidt break; 575c79c73f6SBlue Swirl case POWERPC_EXCP_DOORCI: /* Embedded doorbell critical interrupt */ 576c79c73f6SBlue Swirl srr0 = SPR_BOOKE_CSRR0; 577c79c73f6SBlue Swirl srr1 = SPR_BOOKE_CSRR1; 578bd6fefe7SBenjamin Herrenschmidt break; 579c79c73f6SBlue Swirl case POWERPC_EXCP_RESET: /* System reset exception */ 580f85bcec3SNicholas Piggin /* A power-saving exception sets ME, otherwise it is unchanged */ 581c79c73f6SBlue Swirl if (msr_pow) { 582c79c73f6SBlue Swirl /* indicate that we resumed from power save mode */ 583c79c73f6SBlue Swirl msr |= 0x10000; 584f85bcec3SNicholas Piggin new_msr |= ((target_ulong)1 << MSR_ME); 585c79c73f6SBlue Swirl } 58610c21b5cSNicholas Piggin if (env->msr_mask & MSR_HVB) { 58747733729SDavid Gibson /* 58847733729SDavid Gibson * ISA specifies HV, but can be delivered to guest with HV 58947733729SDavid Gibson * clear (e.g., see FWNMI in PAPR, NMI injection in QEMU). 59010c21b5cSNicholas Piggin */ 591c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 59210c21b5cSNicholas Piggin } else { 59310c21b5cSNicholas Piggin if (msr_pow) { 59410c21b5cSNicholas Piggin cpu_abort(cs, "Trying to deliver power-saving system reset " 59510c21b5cSNicholas Piggin "exception %d with no HV support\n", excp); 59610c21b5cSNicholas Piggin } 59710c21b5cSNicholas Piggin } 598bd6fefe7SBenjamin Herrenschmidt break; 599c79c73f6SBlue Swirl case POWERPC_EXCP_DSEG: /* Data segment exception */ 600c79c73f6SBlue Swirl case POWERPC_EXCP_ISEG: /* Instruction segment exception */ 601c79c73f6SBlue Swirl case POWERPC_EXCP_TRACE: /* Trace exception */ 602bd6fefe7SBenjamin Herrenschmidt break; 603d04ea940SCédric Le Goater case POWERPC_EXCP_HISI: /* Hypervisor instruction storage exception */ 604d04ea940SCédric Le Goater msr |= env->error_code; 605295397f5SChen Qun /* fall through */ 606bd6fefe7SBenjamin Herrenschmidt case POWERPC_EXCP_HDECR: /* Hypervisor decrementer exception */ 607c79c73f6SBlue Swirl case POWERPC_EXCP_HDSI: /* Hypervisor data storage exception */ 608c79c73f6SBlue Swirl case POWERPC_EXCP_HDSEG: /* Hypervisor data segment exception */ 609c79c73f6SBlue Swirl case POWERPC_EXCP_HISEG: /* Hypervisor instruction segment exception */ 6107af1e7b0SCédric Le Goater case POWERPC_EXCP_SDOOR_HV: /* Hypervisor Doorbell interrupt */ 611bd6fefe7SBenjamin Herrenschmidt case POWERPC_EXCP_HV_EMU: 612d8ce5fd6SBenjamin Herrenschmidt case POWERPC_EXCP_HVIRT: /* Hypervisor virtualization */ 613c79c73f6SBlue Swirl srr0 = SPR_HSRR0; 614c79c73f6SBlue Swirl srr1 = SPR_HSRR1; 615c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 616c79c73f6SBlue Swirl new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 617bd6fefe7SBenjamin Herrenschmidt break; 618c79c73f6SBlue Swirl case POWERPC_EXCP_VPU: /* Vector unavailable exception */ 6191f29871cSTom Musta case POWERPC_EXCP_VSXU: /* VSX unavailable exception */ 6207019cb3dSAlexey Kardashevskiy case POWERPC_EXCP_FU: /* Facility unavailable exception */ 6215310799aSBalbir Singh #ifdef TARGET_PPC64 6225310799aSBalbir Singh env->spr[SPR_FSCR] |= ((target_ulong)env->error_code << 56); 6235310799aSBalbir Singh #endif 624bd6fefe7SBenjamin Herrenschmidt break; 625493028d8SCédric Le Goater case POWERPC_EXCP_HV_FU: /* Hypervisor Facility Unavailable Exception */ 626493028d8SCédric Le Goater #ifdef TARGET_PPC64 627493028d8SCédric Le Goater env->spr[SPR_HFSCR] |= ((target_ulong)env->error_code << FSCR_IC_POS); 628493028d8SCédric Le Goater srr0 = SPR_HSRR0; 629493028d8SCédric Le Goater srr1 = SPR_HSRR1; 630493028d8SCédric Le Goater new_msr |= (target_ulong)MSR_HVB; 631493028d8SCédric Le Goater new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 632493028d8SCédric Le Goater #endif 633493028d8SCédric Le Goater break; 634c79c73f6SBlue Swirl case POWERPC_EXCP_PIT: /* Programmable interval timer interrupt */ 635c79c73f6SBlue Swirl LOG_EXCP("PIT exception\n"); 636bd6fefe7SBenjamin Herrenschmidt break; 637c79c73f6SBlue Swirl case POWERPC_EXCP_IO: /* IO error exception */ 638c79c73f6SBlue Swirl /* XXX: TODO */ 639a47dddd7SAndreas Färber cpu_abort(cs, "601 IO error exception is not implemented yet !\n"); 640bd6fefe7SBenjamin Herrenschmidt break; 641c79c73f6SBlue Swirl case POWERPC_EXCP_RUNM: /* Run mode exception */ 642c79c73f6SBlue Swirl /* XXX: TODO */ 643a47dddd7SAndreas Färber cpu_abort(cs, "601 run mode exception is not implemented yet !\n"); 644bd6fefe7SBenjamin Herrenschmidt break; 645c79c73f6SBlue Swirl case POWERPC_EXCP_EMUL: /* Emulation trap exception */ 646c79c73f6SBlue Swirl /* XXX: TODO */ 647a47dddd7SAndreas Färber cpu_abort(cs, "602 emulation trap exception " 648c79c73f6SBlue Swirl "is not implemented yet !\n"); 649bd6fefe7SBenjamin Herrenschmidt break; 650c79c73f6SBlue Swirl case POWERPC_EXCP_IFTLB: /* Instruction fetch TLB error */ 651c79c73f6SBlue Swirl switch (excp_model) { 652c79c73f6SBlue Swirl case POWERPC_EXCP_602: 653c79c73f6SBlue Swirl case POWERPC_EXCP_603: 654c79c73f6SBlue Swirl case POWERPC_EXCP_603E: 655c79c73f6SBlue Swirl case POWERPC_EXCP_G2: 656c79c73f6SBlue Swirl goto tlb_miss_tgpr; 657c79c73f6SBlue Swirl case POWERPC_EXCP_7x5: 658c79c73f6SBlue Swirl goto tlb_miss; 659c79c73f6SBlue Swirl case POWERPC_EXCP_74xx: 660c79c73f6SBlue Swirl goto tlb_miss_74xx; 661c79c73f6SBlue Swirl default: 662a47dddd7SAndreas Färber cpu_abort(cs, "Invalid instruction TLB miss exception\n"); 663c79c73f6SBlue Swirl break; 664c79c73f6SBlue Swirl } 665c79c73f6SBlue Swirl break; 666c79c73f6SBlue Swirl case POWERPC_EXCP_DLTLB: /* Data load TLB miss */ 667c79c73f6SBlue Swirl switch (excp_model) { 668c79c73f6SBlue Swirl case POWERPC_EXCP_602: 669c79c73f6SBlue Swirl case POWERPC_EXCP_603: 670c79c73f6SBlue Swirl case POWERPC_EXCP_603E: 671c79c73f6SBlue Swirl case POWERPC_EXCP_G2: 672c79c73f6SBlue Swirl goto tlb_miss_tgpr; 673c79c73f6SBlue Swirl case POWERPC_EXCP_7x5: 674c79c73f6SBlue Swirl goto tlb_miss; 675c79c73f6SBlue Swirl case POWERPC_EXCP_74xx: 676c79c73f6SBlue Swirl goto tlb_miss_74xx; 677c79c73f6SBlue Swirl default: 678a47dddd7SAndreas Färber cpu_abort(cs, "Invalid data load TLB miss exception\n"); 679c79c73f6SBlue Swirl break; 680c79c73f6SBlue Swirl } 681c79c73f6SBlue Swirl break; 682c79c73f6SBlue Swirl case POWERPC_EXCP_DSTLB: /* Data store TLB miss */ 683c79c73f6SBlue Swirl switch (excp_model) { 684c79c73f6SBlue Swirl case POWERPC_EXCP_602: 685c79c73f6SBlue Swirl case POWERPC_EXCP_603: 686c79c73f6SBlue Swirl case POWERPC_EXCP_603E: 687c79c73f6SBlue Swirl case POWERPC_EXCP_G2: 688c79c73f6SBlue Swirl tlb_miss_tgpr: 689c79c73f6SBlue Swirl /* Swap temporary saved registers with GPRs */ 690c79c73f6SBlue Swirl if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) { 691c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_TGPR; 692c79c73f6SBlue Swirl hreg_swap_gpr_tgpr(env); 693c79c73f6SBlue Swirl } 694c79c73f6SBlue Swirl goto tlb_miss; 695c79c73f6SBlue Swirl case POWERPC_EXCP_7x5: 696c79c73f6SBlue Swirl tlb_miss: 697c79c73f6SBlue Swirl #if defined(DEBUG_SOFTWARE_TLB) 698c79c73f6SBlue Swirl if (qemu_log_enabled()) { 699c79c73f6SBlue Swirl const char *es; 700c79c73f6SBlue Swirl target_ulong *miss, *cmp; 701c79c73f6SBlue Swirl int en; 702c79c73f6SBlue Swirl 703c79c73f6SBlue Swirl if (excp == POWERPC_EXCP_IFTLB) { 704c79c73f6SBlue Swirl es = "I"; 705c79c73f6SBlue Swirl en = 'I'; 706c79c73f6SBlue Swirl miss = &env->spr[SPR_IMISS]; 707c79c73f6SBlue Swirl cmp = &env->spr[SPR_ICMP]; 708c79c73f6SBlue Swirl } else { 709c79c73f6SBlue Swirl if (excp == POWERPC_EXCP_DLTLB) { 710c79c73f6SBlue Swirl es = "DL"; 711c79c73f6SBlue Swirl } else { 712c79c73f6SBlue Swirl es = "DS"; 713c79c73f6SBlue Swirl } 714c79c73f6SBlue Swirl en = 'D'; 715c79c73f6SBlue Swirl miss = &env->spr[SPR_DMISS]; 716c79c73f6SBlue Swirl cmp = &env->spr[SPR_DCMP]; 717c79c73f6SBlue Swirl } 718c79c73f6SBlue Swirl qemu_log("6xx %sTLB miss: %cM " TARGET_FMT_lx " %cC " 719c79c73f6SBlue Swirl TARGET_FMT_lx " H1 " TARGET_FMT_lx " H2 " 720c79c73f6SBlue Swirl TARGET_FMT_lx " %08x\n", es, en, *miss, en, *cmp, 721c79c73f6SBlue Swirl env->spr[SPR_HASH1], env->spr[SPR_HASH2], 722c79c73f6SBlue Swirl env->error_code); 723c79c73f6SBlue Swirl } 724c79c73f6SBlue Swirl #endif 725c79c73f6SBlue Swirl msr |= env->crf[0] << 28; 726c79c73f6SBlue Swirl msr |= env->error_code; /* key, D/I, S/L bits */ 727c79c73f6SBlue Swirl /* Set way using a LRU mechanism */ 728c79c73f6SBlue Swirl msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17; 729c79c73f6SBlue Swirl break; 730c79c73f6SBlue Swirl case POWERPC_EXCP_74xx: 731c79c73f6SBlue Swirl tlb_miss_74xx: 732c79c73f6SBlue Swirl #if defined(DEBUG_SOFTWARE_TLB) 733c79c73f6SBlue Swirl if (qemu_log_enabled()) { 734c79c73f6SBlue Swirl const char *es; 735c79c73f6SBlue Swirl target_ulong *miss, *cmp; 736c79c73f6SBlue Swirl int en; 737c79c73f6SBlue Swirl 738c79c73f6SBlue Swirl if (excp == POWERPC_EXCP_IFTLB) { 739c79c73f6SBlue Swirl es = "I"; 740c79c73f6SBlue Swirl en = 'I'; 741c79c73f6SBlue Swirl miss = &env->spr[SPR_TLBMISS]; 742c79c73f6SBlue Swirl cmp = &env->spr[SPR_PTEHI]; 743c79c73f6SBlue Swirl } else { 744c79c73f6SBlue Swirl if (excp == POWERPC_EXCP_DLTLB) { 745c79c73f6SBlue Swirl es = "DL"; 746c79c73f6SBlue Swirl } else { 747c79c73f6SBlue Swirl es = "DS"; 748c79c73f6SBlue Swirl } 749c79c73f6SBlue Swirl en = 'D'; 750c79c73f6SBlue Swirl miss = &env->spr[SPR_TLBMISS]; 751c79c73f6SBlue Swirl cmp = &env->spr[SPR_PTEHI]; 752c79c73f6SBlue Swirl } 753c79c73f6SBlue Swirl qemu_log("74xx %sTLB miss: %cM " TARGET_FMT_lx " %cC " 754c79c73f6SBlue Swirl TARGET_FMT_lx " %08x\n", es, en, *miss, en, *cmp, 755c79c73f6SBlue Swirl env->error_code); 756c79c73f6SBlue Swirl } 757c79c73f6SBlue Swirl #endif 758c79c73f6SBlue Swirl msr |= env->error_code; /* key bit */ 759c79c73f6SBlue Swirl break; 760c79c73f6SBlue Swirl default: 761a47dddd7SAndreas Färber cpu_abort(cs, "Invalid data store TLB miss exception\n"); 762c79c73f6SBlue Swirl break; 763c79c73f6SBlue Swirl } 764bd6fefe7SBenjamin Herrenschmidt break; 765c79c73f6SBlue Swirl case POWERPC_EXCP_FPA: /* Floating-point assist exception */ 766c79c73f6SBlue Swirl /* XXX: TODO */ 767a47dddd7SAndreas Färber cpu_abort(cs, "Floating point assist exception " 768c79c73f6SBlue Swirl "is not implemented yet !\n"); 769bd6fefe7SBenjamin Herrenschmidt break; 770c79c73f6SBlue Swirl case POWERPC_EXCP_DABR: /* Data address breakpoint */ 771c79c73f6SBlue Swirl /* XXX: TODO */ 772a47dddd7SAndreas Färber cpu_abort(cs, "DABR exception is not implemented yet !\n"); 773bd6fefe7SBenjamin Herrenschmidt break; 774c79c73f6SBlue Swirl case POWERPC_EXCP_IABR: /* Instruction address breakpoint */ 775c79c73f6SBlue Swirl /* XXX: TODO */ 776a47dddd7SAndreas Färber cpu_abort(cs, "IABR exception is not implemented yet !\n"); 777bd6fefe7SBenjamin Herrenschmidt break; 778c79c73f6SBlue Swirl case POWERPC_EXCP_SMI: /* System management interrupt */ 779c79c73f6SBlue Swirl /* XXX: TODO */ 780a47dddd7SAndreas Färber cpu_abort(cs, "SMI exception is not implemented yet !\n"); 781bd6fefe7SBenjamin Herrenschmidt break; 782c79c73f6SBlue Swirl case POWERPC_EXCP_THERM: /* Thermal interrupt */ 783c79c73f6SBlue Swirl /* XXX: TODO */ 784a47dddd7SAndreas Färber cpu_abort(cs, "Thermal management exception " 785c79c73f6SBlue Swirl "is not implemented yet !\n"); 786bd6fefe7SBenjamin Herrenschmidt break; 787c79c73f6SBlue Swirl case POWERPC_EXCP_PERFM: /* Embedded performance monitor interrupt */ 788c79c73f6SBlue Swirl /* XXX: TODO */ 789a47dddd7SAndreas Färber cpu_abort(cs, 790c79c73f6SBlue Swirl "Performance counter exception is not implemented yet !\n"); 791bd6fefe7SBenjamin Herrenschmidt break; 792c79c73f6SBlue Swirl case POWERPC_EXCP_VPUA: /* Vector assist exception */ 793c79c73f6SBlue Swirl /* XXX: TODO */ 794a47dddd7SAndreas Färber cpu_abort(cs, "VPU assist exception is not implemented yet !\n"); 795bd6fefe7SBenjamin Herrenschmidt break; 796c79c73f6SBlue Swirl case POWERPC_EXCP_SOFTP: /* Soft patch exception */ 797c79c73f6SBlue Swirl /* XXX: TODO */ 798a47dddd7SAndreas Färber cpu_abort(cs, 799c79c73f6SBlue Swirl "970 soft-patch exception is not implemented yet !\n"); 800bd6fefe7SBenjamin Herrenschmidt break; 801c79c73f6SBlue Swirl case POWERPC_EXCP_MAINT: /* Maintenance exception */ 802c79c73f6SBlue Swirl /* XXX: TODO */ 803a47dddd7SAndreas Färber cpu_abort(cs, 804c79c73f6SBlue Swirl "970 maintenance exception is not implemented yet !\n"); 805bd6fefe7SBenjamin Herrenschmidt break; 806c79c73f6SBlue Swirl case POWERPC_EXCP_MEXTBR: /* Maskable external breakpoint */ 807c79c73f6SBlue Swirl /* XXX: TODO */ 808a47dddd7SAndreas Färber cpu_abort(cs, "Maskable external exception " 809c79c73f6SBlue Swirl "is not implemented yet !\n"); 810bd6fefe7SBenjamin Herrenschmidt break; 811c79c73f6SBlue Swirl case POWERPC_EXCP_NMEXTBR: /* Non maskable external breakpoint */ 812c79c73f6SBlue Swirl /* XXX: TODO */ 813a47dddd7SAndreas Färber cpu_abort(cs, "Non maskable external exception " 814c79c73f6SBlue Swirl "is not implemented yet !\n"); 815bd6fefe7SBenjamin Herrenschmidt break; 816c79c73f6SBlue Swirl default: 817c79c73f6SBlue Swirl excp_invalid: 818a47dddd7SAndreas Färber cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 819c79c73f6SBlue Swirl break; 820c79c73f6SBlue Swirl } 821bd6fefe7SBenjamin Herrenschmidt 8226d49d6d4SBenjamin Herrenschmidt /* Sanity check */ 82310c21b5cSNicholas Piggin if (!(env->msr_mask & MSR_HVB)) { 82410c21b5cSNicholas Piggin if (new_msr & MSR_HVB) { 82510c21b5cSNicholas Piggin cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with " 8266d49d6d4SBenjamin Herrenschmidt "no HV support\n", excp); 8276d49d6d4SBenjamin Herrenschmidt } 82810c21b5cSNicholas Piggin if (srr0 == SPR_HSRR0) { 82910c21b5cSNicholas Piggin cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with " 83010c21b5cSNicholas Piggin "no HV support\n", excp); 83110c21b5cSNicholas Piggin } 83210c21b5cSNicholas Piggin } 8336d49d6d4SBenjamin Herrenschmidt 83447733729SDavid Gibson /* 83547733729SDavid Gibson * Sort out endianness of interrupt, this differs depending on the 8366d49d6d4SBenjamin Herrenschmidt * CPU, the HV mode, etc... 8376d49d6d4SBenjamin Herrenschmidt */ 8381e0c7e55SAnton Blanchard #ifdef TARGET_PPC64 8396d49d6d4SBenjamin Herrenschmidt if (excp_model == POWERPC_EXCP_POWER7) { 8406d49d6d4SBenjamin Herrenschmidt if (!(new_msr & MSR_HVB) && (env->spr[SPR_LPCR] & LPCR_ILE)) { 8416d49d6d4SBenjamin Herrenschmidt new_msr |= (target_ulong)1 << MSR_LE; 8426d49d6d4SBenjamin Herrenschmidt } 8436d49d6d4SBenjamin Herrenschmidt } else if (excp_model == POWERPC_EXCP_POWER8) { 8446d49d6d4SBenjamin Herrenschmidt if (new_msr & MSR_HVB) { 845a790e82bSBenjamin Herrenschmidt if (env->spr[SPR_HID0] & HID0_HILE) { 846a790e82bSBenjamin Herrenschmidt new_msr |= (target_ulong)1 << MSR_LE; 847a790e82bSBenjamin Herrenschmidt } 848a790e82bSBenjamin Herrenschmidt } else if (env->spr[SPR_LPCR] & LPCR_ILE) { 849a790e82bSBenjamin Herrenschmidt new_msr |= (target_ulong)1 << MSR_LE; 850a790e82bSBenjamin Herrenschmidt } 851a790e82bSBenjamin Herrenschmidt } else if (excp_model == POWERPC_EXCP_POWER9) { 852a790e82bSBenjamin Herrenschmidt if (new_msr & MSR_HVB) { 853a790e82bSBenjamin Herrenschmidt if (env->spr[SPR_HID0] & HID0_POWER9_HILE) { 8546d49d6d4SBenjamin Herrenschmidt new_msr |= (target_ulong)1 << MSR_LE; 8556d49d6d4SBenjamin Herrenschmidt } 8566d49d6d4SBenjamin Herrenschmidt } else if (env->spr[SPR_LPCR] & LPCR_ILE) { 8571e0c7e55SAnton Blanchard new_msr |= (target_ulong)1 << MSR_LE; 8581e0c7e55SAnton Blanchard } 8591e0c7e55SAnton Blanchard } else if (msr_ile) { 8601e0c7e55SAnton Blanchard new_msr |= (target_ulong)1 << MSR_LE; 8611e0c7e55SAnton Blanchard } 8621e0c7e55SAnton Blanchard #else 863c79c73f6SBlue Swirl if (msr_ile) { 864c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_LE; 865c79c73f6SBlue Swirl } 8661e0c7e55SAnton Blanchard #endif 867c79c73f6SBlue Swirl 8683c89b8d6SNicholas Piggin vector = env->excp_vectors[excp]; 8693c89b8d6SNicholas Piggin if (vector == (target_ulong)-1ULL) { 8703c89b8d6SNicholas Piggin cpu_abort(cs, "Raised an exception without defined vector %d\n", 8713c89b8d6SNicholas Piggin excp); 8723c89b8d6SNicholas Piggin } 8733c89b8d6SNicholas Piggin 8743c89b8d6SNicholas Piggin vector |= env->excp_prefix; 8753c89b8d6SNicholas Piggin 8763c89b8d6SNicholas Piggin /* If any alternate SRR register are defined, duplicate saved values */ 8773c89b8d6SNicholas Piggin if (asrr0 != -1) { 8783c89b8d6SNicholas Piggin env->spr[asrr0] = env->nip; 8793c89b8d6SNicholas Piggin } 8803c89b8d6SNicholas Piggin if (asrr1 != -1) { 8813c89b8d6SNicholas Piggin env->spr[asrr1] = msr; 8825c94b2a5SCédric Le Goater } 8835c94b2a5SCédric Le Goater 884c79c73f6SBlue Swirl #if defined(TARGET_PPC64) 885c79c73f6SBlue Swirl if (excp_model == POWERPC_EXCP_BOOKE) { 886e42a61f1SAlexander Graf if (env->spr[SPR_BOOKE_EPCR] & EPCR_ICM) { 887e42a61f1SAlexander Graf /* Cat.64-bit: EPCR.ICM is copied to MSR.CM */ 888c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_CM; 889e42a61f1SAlexander Graf } else { 890e42a61f1SAlexander Graf vector = (uint32_t)vector; 891c79c73f6SBlue Swirl } 892c79c73f6SBlue Swirl } else { 893d57d72a8SGreg Kurz if (!msr_isf && !mmu_is_64bit(env->mmu_model)) { 894c79c73f6SBlue Swirl vector = (uint32_t)vector; 895c79c73f6SBlue Swirl } else { 896c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_SF; 897c79c73f6SBlue Swirl } 898c79c73f6SBlue Swirl } 899c79c73f6SBlue Swirl #endif 900cd0c6f47SBenjamin Herrenschmidt 9013c89b8d6SNicholas Piggin if (excp != POWERPC_EXCP_SYSCALL_VECTORED) { 9023c89b8d6SNicholas Piggin /* Save PC */ 9033c89b8d6SNicholas Piggin env->spr[srr0] = env->nip; 9043c89b8d6SNicholas Piggin 9053c89b8d6SNicholas Piggin /* Save MSR */ 9063c89b8d6SNicholas Piggin env->spr[srr1] = msr; 9073c89b8d6SNicholas Piggin 9083c89b8d6SNicholas Piggin #if defined(TARGET_PPC64) 9093c89b8d6SNicholas Piggin } else { 9103c89b8d6SNicholas Piggin vector += lev * 0x20; 9113c89b8d6SNicholas Piggin 9123c89b8d6SNicholas Piggin env->lr = env->nip; 9133c89b8d6SNicholas Piggin env->ctr = msr; 9143c89b8d6SNicholas Piggin #endif 9153c89b8d6SNicholas Piggin } 9163c89b8d6SNicholas Piggin 917*8b7e6b07SNicholas Piggin /* This can update new_msr and vector if AIL applies */ 918*8b7e6b07SNicholas Piggin ppc_excp_apply_ail(cpu, excp_model, excp, msr, &new_msr, &vector); 919*8b7e6b07SNicholas Piggin 920ad77c6caSNicholas Piggin powerpc_set_excp_state(cpu, vector, new_msr); 921c79c73f6SBlue Swirl } 922c79c73f6SBlue Swirl 92397a8ea5aSAndreas Färber void ppc_cpu_do_interrupt(CPUState *cs) 924c79c73f6SBlue Swirl { 92597a8ea5aSAndreas Färber PowerPCCPU *cpu = POWERPC_CPU(cs); 92697a8ea5aSAndreas Färber CPUPPCState *env = &cpu->env; 9275c26a5b3SAndreas Färber 92827103424SAndreas Färber powerpc_excp(cpu, env->excp_model, cs->exception_index); 929c79c73f6SBlue Swirl } 930c79c73f6SBlue Swirl 931458dd766SRichard Henderson static void ppc_hw_interrupt(CPUPPCState *env) 932c79c73f6SBlue Swirl { 933db70b311SRichard Henderson PowerPCCPU *cpu = env_archcpu(env); 9343621e2c9SBenjamin Herrenschmidt bool async_deliver; 935259186a7SAndreas Färber 936c79c73f6SBlue Swirl /* External reset */ 937c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) { 938c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET); 9395c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_RESET); 940c79c73f6SBlue Swirl return; 941c79c73f6SBlue Swirl } 942c79c73f6SBlue Swirl /* Machine check exception */ 943c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) { 944c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK); 9455c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_MCHECK); 946c79c73f6SBlue Swirl return; 947c79c73f6SBlue Swirl } 948c79c73f6SBlue Swirl #if 0 /* TODO */ 949c79c73f6SBlue Swirl /* External debug exception */ 950c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) { 951c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG); 9525c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DEBUG); 953c79c73f6SBlue Swirl return; 954c79c73f6SBlue Swirl } 955c79c73f6SBlue Swirl #endif 9563621e2c9SBenjamin Herrenschmidt 9573621e2c9SBenjamin Herrenschmidt /* 9583621e2c9SBenjamin Herrenschmidt * For interrupts that gate on MSR:EE, we need to do something a 9593621e2c9SBenjamin Herrenschmidt * bit more subtle, as we need to let them through even when EE is 9603621e2c9SBenjamin Herrenschmidt * clear when coming out of some power management states (in order 9613621e2c9SBenjamin Herrenschmidt * for them to become a 0x100). 9623621e2c9SBenjamin Herrenschmidt */ 9631e7fd61dSBenjamin Herrenschmidt async_deliver = (msr_ee != 0) || env->resume_as_sreset; 9643621e2c9SBenjamin Herrenschmidt 965c79c73f6SBlue Swirl /* Hypervisor decrementer exception */ 966c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) { 9674b236b62SBenjamin Herrenschmidt /* LPCR will be clear when not supported so this will work */ 9684b236b62SBenjamin Herrenschmidt bool hdice = !!(env->spr[SPR_LPCR] & LPCR_HDICE); 9693621e2c9SBenjamin Herrenschmidt if ((async_deliver || msr_hv == 0) && hdice) { 9704b236b62SBenjamin Herrenschmidt /* HDEC clears on delivery */ 9714b236b62SBenjamin Herrenschmidt env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR); 9725c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_HDECR); 973c79c73f6SBlue Swirl return; 974c79c73f6SBlue Swirl } 975c79c73f6SBlue Swirl } 976d8ce5fd6SBenjamin Herrenschmidt 977d8ce5fd6SBenjamin Herrenschmidt /* Hypervisor virtualization interrupt */ 978d8ce5fd6SBenjamin Herrenschmidt if (env->pending_interrupts & (1 << PPC_INTERRUPT_HVIRT)) { 979d8ce5fd6SBenjamin Herrenschmidt /* LPCR will be clear when not supported so this will work */ 980d8ce5fd6SBenjamin Herrenschmidt bool hvice = !!(env->spr[SPR_LPCR] & LPCR_HVICE); 981d8ce5fd6SBenjamin Herrenschmidt if ((async_deliver || msr_hv == 0) && hvice) { 982d8ce5fd6SBenjamin Herrenschmidt powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_HVIRT); 983d8ce5fd6SBenjamin Herrenschmidt return; 984d8ce5fd6SBenjamin Herrenschmidt } 985d8ce5fd6SBenjamin Herrenschmidt } 986d8ce5fd6SBenjamin Herrenschmidt 987d8ce5fd6SBenjamin Herrenschmidt /* External interrupt can ignore MSR:EE under some circumstances */ 988d1dbe37cSBenjamin Herrenschmidt if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) { 989d1dbe37cSBenjamin Herrenschmidt bool lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0); 9906eebe6dcSBenjamin Herrenschmidt bool heic = !!(env->spr[SPR_LPCR] & LPCR_HEIC); 9916eebe6dcSBenjamin Herrenschmidt /* HEIC blocks delivery to the hypervisor */ 9926eebe6dcSBenjamin Herrenschmidt if ((async_deliver && !(heic && msr_hv && !msr_pr)) || 9936eebe6dcSBenjamin Herrenschmidt (env->has_hv_mode && msr_hv == 0 && !lpes0)) { 994d1dbe37cSBenjamin Herrenschmidt powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_EXTERNAL); 995d1dbe37cSBenjamin Herrenschmidt return; 996d1dbe37cSBenjamin Herrenschmidt } 997d1dbe37cSBenjamin Herrenschmidt } 998c79c73f6SBlue Swirl if (msr_ce != 0) { 999c79c73f6SBlue Swirl /* External critical interrupt */ 1000c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) { 10015c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_CRITICAL); 1002c79c73f6SBlue Swirl return; 1003c79c73f6SBlue Swirl } 1004c79c73f6SBlue Swirl } 10053621e2c9SBenjamin Herrenschmidt if (async_deliver != 0) { 1006c79c73f6SBlue Swirl /* Watchdog timer on embedded PowerPC */ 1007c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) { 1008c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT); 10095c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_WDT); 1010c79c73f6SBlue Swirl return; 1011c79c73f6SBlue Swirl } 1012c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) { 1013c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL); 10145c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DOORCI); 1015c79c73f6SBlue Swirl return; 1016c79c73f6SBlue Swirl } 1017c79c73f6SBlue Swirl /* Fixed interval timer on embedded PowerPC */ 1018c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) { 1019c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT); 10205c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_FIT); 1021c79c73f6SBlue Swirl return; 1022c79c73f6SBlue Swirl } 1023c79c73f6SBlue Swirl /* Programmable interval timer on embedded PowerPC */ 1024c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) { 1025c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT); 10265c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_PIT); 1027c79c73f6SBlue Swirl return; 1028c79c73f6SBlue Swirl } 1029c79c73f6SBlue Swirl /* Decrementer exception */ 1030c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) { 1031e81a982aSAlexander Graf if (ppc_decr_clear_on_delivery(env)) { 1032c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR); 1033e81a982aSAlexander Graf } 10345c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DECR); 1035c79c73f6SBlue Swirl return; 1036c79c73f6SBlue Swirl } 1037c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) { 1038c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL); 10395ba7ba1dSCédric Le Goater if (is_book3s_arch2x(env)) { 10405ba7ba1dSCédric Le Goater powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_SDOOR); 10415ba7ba1dSCédric Le Goater } else { 10425c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DOORI); 10435ba7ba1dSCédric Le Goater } 1044c79c73f6SBlue Swirl return; 1045c79c73f6SBlue Swirl } 10467af1e7b0SCédric Le Goater if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDOORBELL)) { 10477af1e7b0SCédric Le Goater env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL); 10487af1e7b0SCédric Le Goater powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_SDOOR_HV); 10497af1e7b0SCédric Le Goater return; 10507af1e7b0SCédric Le Goater } 1051c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) { 1052c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM); 10535c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_PERFM); 1054c79c73f6SBlue Swirl return; 1055c79c73f6SBlue Swirl } 1056c79c73f6SBlue Swirl /* Thermal interrupt */ 1057c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) { 1058c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM); 10595c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_THERM); 1060c79c73f6SBlue Swirl return; 1061c79c73f6SBlue Swirl } 1062c79c73f6SBlue Swirl } 1063f8154fd2SBenjamin Herrenschmidt 1064f8154fd2SBenjamin Herrenschmidt if (env->resume_as_sreset) { 1065f8154fd2SBenjamin Herrenschmidt /* 1066f8154fd2SBenjamin Herrenschmidt * This is a bug ! It means that has_work took us out of halt without 1067f8154fd2SBenjamin Herrenschmidt * anything to deliver while in a PM state that requires getting 1068f8154fd2SBenjamin Herrenschmidt * out via a 0x100 1069f8154fd2SBenjamin Herrenschmidt * 1070f8154fd2SBenjamin Herrenschmidt * This means we will incorrectly execute past the power management 1071f8154fd2SBenjamin Herrenschmidt * instruction instead of triggering a reset. 1072f8154fd2SBenjamin Herrenschmidt * 1073136fbf65Szhaolichang * It generally means a discrepancy between the wakeup conditions in the 1074f8154fd2SBenjamin Herrenschmidt * processor has_work implementation and the logic in this function. 1075f8154fd2SBenjamin Herrenschmidt */ 1076db70b311SRichard Henderson cpu_abort(env_cpu(env), 1077f8154fd2SBenjamin Herrenschmidt "Wakeup from PM state but interrupt Undelivered"); 1078f8154fd2SBenjamin Herrenschmidt } 1079c79c73f6SBlue Swirl } 108034316482SAlexey Kardashevskiy 1081b5b7f391SNicholas Piggin void ppc_cpu_do_system_reset(CPUState *cs) 108234316482SAlexey Kardashevskiy { 108334316482SAlexey Kardashevskiy PowerPCCPU *cpu = POWERPC_CPU(cs); 108434316482SAlexey Kardashevskiy CPUPPCState *env = &cpu->env; 108534316482SAlexey Kardashevskiy 108634316482SAlexey Kardashevskiy powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_RESET); 108734316482SAlexey Kardashevskiy } 1088ad77c6caSNicholas Piggin 1089ad77c6caSNicholas Piggin void ppc_cpu_do_fwnmi_machine_check(CPUState *cs, target_ulong vector) 1090ad77c6caSNicholas Piggin { 1091ad77c6caSNicholas Piggin PowerPCCPU *cpu = POWERPC_CPU(cs); 1092ad77c6caSNicholas Piggin CPUPPCState *env = &cpu->env; 1093ad77c6caSNicholas Piggin PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu); 1094ad77c6caSNicholas Piggin target_ulong msr = 0; 1095ad77c6caSNicholas Piggin 1096ad77c6caSNicholas Piggin /* 1097ad77c6caSNicholas Piggin * Set MSR and NIP for the handler, SRR0/1, DAR and DSISR have already 1098ad77c6caSNicholas Piggin * been set by KVM. 1099ad77c6caSNicholas Piggin */ 1100ad77c6caSNicholas Piggin msr = (1ULL << MSR_ME); 1101ad77c6caSNicholas Piggin msr |= env->msr & (1ULL << MSR_SF); 1102ad77c6caSNicholas Piggin if (!(*pcc->interrupts_big_endian)(cpu)) { 1103ad77c6caSNicholas Piggin msr |= (1ULL << MSR_LE); 1104ad77c6caSNicholas Piggin } 1105ad77c6caSNicholas Piggin 1106ad77c6caSNicholas Piggin powerpc_set_excp_state(cpu, vector, msr); 1107ad77c6caSNicholas Piggin } 1108c79c73f6SBlue Swirl #endif /* !CONFIG_USER_ONLY */ 1109c79c73f6SBlue Swirl 1110458dd766SRichard Henderson bool ppc_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 1111458dd766SRichard Henderson { 1112458dd766SRichard Henderson PowerPCCPU *cpu = POWERPC_CPU(cs); 1113458dd766SRichard Henderson CPUPPCState *env = &cpu->env; 1114458dd766SRichard Henderson 1115458dd766SRichard Henderson if (interrupt_request & CPU_INTERRUPT_HARD) { 1116458dd766SRichard Henderson ppc_hw_interrupt(env); 1117458dd766SRichard Henderson if (env->pending_interrupts == 0) { 1118458dd766SRichard Henderson cs->interrupt_request &= ~CPU_INTERRUPT_HARD; 1119458dd766SRichard Henderson } 1120458dd766SRichard Henderson return true; 1121458dd766SRichard Henderson } 1122458dd766SRichard Henderson return false; 1123458dd766SRichard Henderson } 1124458dd766SRichard Henderson 1125c79c73f6SBlue Swirl #if defined(DEBUG_OP) 1126c79c73f6SBlue Swirl static void cpu_dump_rfi(target_ulong RA, target_ulong msr) 1127c79c73f6SBlue Swirl { 1128c79c73f6SBlue Swirl qemu_log("Return from exception at " TARGET_FMT_lx " with flags " 1129c79c73f6SBlue Swirl TARGET_FMT_lx "\n", RA, msr); 1130c79c73f6SBlue Swirl } 1131c79c73f6SBlue Swirl #endif 1132c79c73f6SBlue Swirl 1133ad71ed68SBlue Swirl /*****************************************************************************/ 1134ad71ed68SBlue Swirl /* Exceptions processing helpers */ 1135ad71ed68SBlue Swirl 1136db789c6cSBenjamin Herrenschmidt void raise_exception_err_ra(CPUPPCState *env, uint32_t exception, 1137db789c6cSBenjamin Herrenschmidt uint32_t error_code, uintptr_t raddr) 1138ad71ed68SBlue Swirl { 1139db70b311SRichard Henderson CPUState *cs = env_cpu(env); 114027103424SAndreas Färber 114127103424SAndreas Färber cs->exception_index = exception; 1142ad71ed68SBlue Swirl env->error_code = error_code; 1143db789c6cSBenjamin Herrenschmidt cpu_loop_exit_restore(cs, raddr); 1144db789c6cSBenjamin Herrenschmidt } 1145db789c6cSBenjamin Herrenschmidt 1146db789c6cSBenjamin Herrenschmidt void raise_exception_err(CPUPPCState *env, uint32_t exception, 1147db789c6cSBenjamin Herrenschmidt uint32_t error_code) 1148db789c6cSBenjamin Herrenschmidt { 1149db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, error_code, 0); 1150db789c6cSBenjamin Herrenschmidt } 1151db789c6cSBenjamin Herrenschmidt 1152db789c6cSBenjamin Herrenschmidt void raise_exception(CPUPPCState *env, uint32_t exception) 1153db789c6cSBenjamin Herrenschmidt { 1154db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, 0, 0); 1155db789c6cSBenjamin Herrenschmidt } 1156db789c6cSBenjamin Herrenschmidt 1157db789c6cSBenjamin Herrenschmidt void raise_exception_ra(CPUPPCState *env, uint32_t exception, 1158db789c6cSBenjamin Herrenschmidt uintptr_t raddr) 1159db789c6cSBenjamin Herrenschmidt { 1160db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, 0, raddr); 1161db789c6cSBenjamin Herrenschmidt } 1162db789c6cSBenjamin Herrenschmidt 1163db789c6cSBenjamin Herrenschmidt void helper_raise_exception_err(CPUPPCState *env, uint32_t exception, 1164db789c6cSBenjamin Herrenschmidt uint32_t error_code) 1165db789c6cSBenjamin Herrenschmidt { 1166db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, error_code, 0); 1167ad71ed68SBlue Swirl } 1168ad71ed68SBlue Swirl 1169e5f17ac6SBlue Swirl void helper_raise_exception(CPUPPCState *env, uint32_t exception) 1170ad71ed68SBlue Swirl { 1171db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, 0, 0); 1172ad71ed68SBlue Swirl } 1173ad71ed68SBlue Swirl 1174ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY) 1175e5f17ac6SBlue Swirl void helper_store_msr(CPUPPCState *env, target_ulong val) 1176ad71ed68SBlue Swirl { 1177db789c6cSBenjamin Herrenschmidt uint32_t excp = hreg_store_msr(env, val, 0); 1178259186a7SAndreas Färber 1179db789c6cSBenjamin Herrenschmidt if (excp != 0) { 1180db70b311SRichard Henderson CPUState *cs = env_cpu(env); 1181044897efSRichard Purdie cpu_interrupt_exittb(cs); 1182db789c6cSBenjamin Herrenschmidt raise_exception(env, excp); 1183ad71ed68SBlue Swirl } 1184ad71ed68SBlue Swirl } 1185ad71ed68SBlue Swirl 11867778a575SBenjamin Herrenschmidt #if defined(TARGET_PPC64) 1187f43520e5SRichard Henderson void helper_scv(CPUPPCState *env, uint32_t lev) 1188f43520e5SRichard Henderson { 1189f43520e5SRichard Henderson if (env->spr[SPR_FSCR] & (1ull << FSCR_SCV)) { 1190f43520e5SRichard Henderson raise_exception_err(env, POWERPC_EXCP_SYSCALL_VECTORED, lev); 1191f43520e5SRichard Henderson } else { 1192f43520e5SRichard Henderson raise_exception_err(env, POWERPC_EXCP_FU, FSCR_IC_SCV); 1193f43520e5SRichard Henderson } 1194f43520e5SRichard Henderson } 1195f43520e5SRichard Henderson 11967778a575SBenjamin Herrenschmidt void helper_pminsn(CPUPPCState *env, powerpc_pm_insn_t insn) 11977778a575SBenjamin Herrenschmidt { 11987778a575SBenjamin Herrenschmidt CPUState *cs; 11997778a575SBenjamin Herrenschmidt 1200db70b311SRichard Henderson cs = env_cpu(env); 12017778a575SBenjamin Herrenschmidt cs->halted = 1; 12027778a575SBenjamin Herrenschmidt 120347733729SDavid Gibson /* 120447733729SDavid Gibson * The architecture specifies that HDEC interrupts are discarded 120547733729SDavid Gibson * in PM states 12064b236b62SBenjamin Herrenschmidt */ 12074b236b62SBenjamin Herrenschmidt env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR); 12084b236b62SBenjamin Herrenschmidt 12093621e2c9SBenjamin Herrenschmidt /* Condition for waking up at 0x100 */ 12101e7fd61dSBenjamin Herrenschmidt env->resume_as_sreset = (insn != PPC_PM_STOP) || 121121c0d66aSBenjamin Herrenschmidt (env->spr[SPR_PSSCR] & PSSCR_EC); 12127778a575SBenjamin Herrenschmidt } 12137778a575SBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */ 12147778a575SBenjamin Herrenschmidt 1215a2e71b28SBenjamin Herrenschmidt static inline void do_rfi(CPUPPCState *env, target_ulong nip, target_ulong msr) 1216ad71ed68SBlue Swirl { 1217db70b311SRichard Henderson CPUState *cs = env_cpu(env); 1218259186a7SAndreas Färber 1219a2e71b28SBenjamin Herrenschmidt /* MSR:POW cannot be set by any form of rfi */ 1220a2e71b28SBenjamin Herrenschmidt msr &= ~(1ULL << MSR_POW); 1221a2e71b28SBenjamin Herrenschmidt 1222ad71ed68SBlue Swirl #if defined(TARGET_PPC64) 1223a2e71b28SBenjamin Herrenschmidt /* Switching to 32-bit ? Crop the nip */ 1224a2e71b28SBenjamin Herrenschmidt if (!msr_is_64bit(env, msr)) { 1225ad71ed68SBlue Swirl nip = (uint32_t)nip; 1226ad71ed68SBlue Swirl } 1227ad71ed68SBlue Swirl #else 1228ad71ed68SBlue Swirl nip = (uint32_t)nip; 1229ad71ed68SBlue Swirl #endif 1230ad71ed68SBlue Swirl /* XXX: beware: this is false if VLE is supported */ 1231ad71ed68SBlue Swirl env->nip = nip & ~((target_ulong)0x00000003); 1232ad71ed68SBlue Swirl hreg_store_msr(env, msr, 1); 1233ad71ed68SBlue Swirl #if defined(DEBUG_OP) 1234ad71ed68SBlue Swirl cpu_dump_rfi(env->nip, env->msr); 1235ad71ed68SBlue Swirl #endif 123647733729SDavid Gibson /* 123747733729SDavid Gibson * No need to raise an exception here, as rfi is always the last 123847733729SDavid Gibson * insn of a TB 1239ad71ed68SBlue Swirl */ 1240044897efSRichard Purdie cpu_interrupt_exittb(cs); 1241a8b73734SNikunj A Dadhania /* Reset the reservation */ 1242a8b73734SNikunj A Dadhania env->reserve_addr = -1; 1243a8b73734SNikunj A Dadhania 1244cd0c6f47SBenjamin Herrenschmidt /* Context synchronizing: check if TCG TLB needs flush */ 1245e3cffe6fSNikunj A Dadhania check_tlb_flush(env, false); 1246ad71ed68SBlue Swirl } 1247ad71ed68SBlue Swirl 1248e5f17ac6SBlue Swirl void helper_rfi(CPUPPCState *env) 1249ad71ed68SBlue Swirl { 1250a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1] & 0xfffffffful); 1251a1bb7384SScott Wood } 1252ad71ed68SBlue Swirl 1253a2e71b28SBenjamin Herrenschmidt #define MSR_BOOK3S_MASK 1254ad71ed68SBlue Swirl #if defined(TARGET_PPC64) 1255e5f17ac6SBlue Swirl void helper_rfid(CPUPPCState *env) 1256ad71ed68SBlue Swirl { 125747733729SDavid Gibson /* 1258136fbf65Szhaolichang * The architecture defines a number of rules for which bits can 125947733729SDavid Gibson * change but in practice, we handle this in hreg_store_msr() 1260a2e71b28SBenjamin Herrenschmidt * which will be called by do_rfi(), so there is no need to filter 1261a2e71b28SBenjamin Herrenschmidt * here 1262a2e71b28SBenjamin Herrenschmidt */ 1263a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1]); 1264ad71ed68SBlue Swirl } 1265ad71ed68SBlue Swirl 12663c89b8d6SNicholas Piggin void helper_rfscv(CPUPPCState *env) 12673c89b8d6SNicholas Piggin { 12683c89b8d6SNicholas Piggin do_rfi(env, env->lr, env->ctr); 12693c89b8d6SNicholas Piggin } 12703c89b8d6SNicholas Piggin 1271e5f17ac6SBlue Swirl void helper_hrfid(CPUPPCState *env) 1272ad71ed68SBlue Swirl { 1273a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_HSRR0], env->spr[SPR_HSRR1]); 1274ad71ed68SBlue Swirl } 1275ad71ed68SBlue Swirl #endif 1276ad71ed68SBlue Swirl 1277ad71ed68SBlue Swirl /*****************************************************************************/ 1278ad71ed68SBlue Swirl /* Embedded PowerPC specific helpers */ 1279e5f17ac6SBlue Swirl void helper_40x_rfci(CPUPPCState *env) 1280ad71ed68SBlue Swirl { 1281a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_40x_SRR2], env->spr[SPR_40x_SRR3]); 1282ad71ed68SBlue Swirl } 1283ad71ed68SBlue Swirl 1284e5f17ac6SBlue Swirl void helper_rfci(CPUPPCState *env) 1285ad71ed68SBlue Swirl { 1286a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_BOOKE_CSRR0], env->spr[SPR_BOOKE_CSRR1]); 1287ad71ed68SBlue Swirl } 1288ad71ed68SBlue Swirl 1289e5f17ac6SBlue Swirl void helper_rfdi(CPUPPCState *env) 1290ad71ed68SBlue Swirl { 1291a1bb7384SScott Wood /* FIXME: choose CSRR1 or DSRR1 based on cpu type */ 1292a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_BOOKE_DSRR0], env->spr[SPR_BOOKE_DSRR1]); 1293ad71ed68SBlue Swirl } 1294ad71ed68SBlue Swirl 1295e5f17ac6SBlue Swirl void helper_rfmci(CPUPPCState *env) 1296ad71ed68SBlue Swirl { 1297a1bb7384SScott Wood /* FIXME: choose CSRR1 or MCSRR1 based on cpu type */ 1298a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_BOOKE_MCSRR0], env->spr[SPR_BOOKE_MCSRR1]); 1299ad71ed68SBlue Swirl } 1300ad71ed68SBlue Swirl #endif 1301ad71ed68SBlue Swirl 1302e5f17ac6SBlue Swirl void helper_tw(CPUPPCState *env, target_ulong arg1, target_ulong arg2, 1303e5f17ac6SBlue Swirl uint32_t flags) 1304ad71ed68SBlue Swirl { 1305ad71ed68SBlue Swirl if (!likely(!(((int32_t)arg1 < (int32_t)arg2 && (flags & 0x10)) || 1306ad71ed68SBlue Swirl ((int32_t)arg1 > (int32_t)arg2 && (flags & 0x08)) || 1307ad71ed68SBlue Swirl ((int32_t)arg1 == (int32_t)arg2 && (flags & 0x04)) || 1308ad71ed68SBlue Swirl ((uint32_t)arg1 < (uint32_t)arg2 && (flags & 0x02)) || 1309ad71ed68SBlue Swirl ((uint32_t)arg1 > (uint32_t)arg2 && (flags & 0x01))))) { 131072073dccSBenjamin Herrenschmidt raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM, 131172073dccSBenjamin Herrenschmidt POWERPC_EXCP_TRAP, GETPC()); 1312ad71ed68SBlue Swirl } 1313ad71ed68SBlue Swirl } 1314ad71ed68SBlue Swirl 1315ad71ed68SBlue Swirl #if defined(TARGET_PPC64) 1316e5f17ac6SBlue Swirl void helper_td(CPUPPCState *env, target_ulong arg1, target_ulong arg2, 1317e5f17ac6SBlue Swirl uint32_t flags) 1318ad71ed68SBlue Swirl { 1319ad71ed68SBlue Swirl if (!likely(!(((int64_t)arg1 < (int64_t)arg2 && (flags & 0x10)) || 1320ad71ed68SBlue Swirl ((int64_t)arg1 > (int64_t)arg2 && (flags & 0x08)) || 1321ad71ed68SBlue Swirl ((int64_t)arg1 == (int64_t)arg2 && (flags & 0x04)) || 1322ad71ed68SBlue Swirl ((uint64_t)arg1 < (uint64_t)arg2 && (flags & 0x02)) || 1323ad71ed68SBlue Swirl ((uint64_t)arg1 > (uint64_t)arg2 && (flags & 0x01))))) { 132472073dccSBenjamin Herrenschmidt raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM, 132572073dccSBenjamin Herrenschmidt POWERPC_EXCP_TRAP, GETPC()); 1326ad71ed68SBlue Swirl } 1327ad71ed68SBlue Swirl } 1328ad71ed68SBlue Swirl #endif 1329ad71ed68SBlue Swirl 1330ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY) 1331ad71ed68SBlue Swirl /*****************************************************************************/ 1332ad71ed68SBlue Swirl /* PowerPC 601 specific instructions (POWER bridge) */ 1333ad71ed68SBlue Swirl 1334e5f17ac6SBlue Swirl void helper_rfsvc(CPUPPCState *env) 1335ad71ed68SBlue Swirl { 1336a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->lr, env->ctr & 0x0000FFFF); 1337ad71ed68SBlue Swirl } 1338ad71ed68SBlue Swirl 1339ad71ed68SBlue Swirl /* Embedded.Processor Control */ 1340ad71ed68SBlue Swirl static int dbell2irq(target_ulong rb) 1341ad71ed68SBlue Swirl { 1342ad71ed68SBlue Swirl int msg = rb & DBELL_TYPE_MASK; 1343ad71ed68SBlue Swirl int irq = -1; 1344ad71ed68SBlue Swirl 1345ad71ed68SBlue Swirl switch (msg) { 1346ad71ed68SBlue Swirl case DBELL_TYPE_DBELL: 1347ad71ed68SBlue Swirl irq = PPC_INTERRUPT_DOORBELL; 1348ad71ed68SBlue Swirl break; 1349ad71ed68SBlue Swirl case DBELL_TYPE_DBELL_CRIT: 1350ad71ed68SBlue Swirl irq = PPC_INTERRUPT_CDOORBELL; 1351ad71ed68SBlue Swirl break; 1352ad71ed68SBlue Swirl case DBELL_TYPE_G_DBELL: 1353ad71ed68SBlue Swirl case DBELL_TYPE_G_DBELL_CRIT: 1354ad71ed68SBlue Swirl case DBELL_TYPE_G_DBELL_MC: 1355ad71ed68SBlue Swirl /* XXX implement */ 1356ad71ed68SBlue Swirl default: 1357ad71ed68SBlue Swirl break; 1358ad71ed68SBlue Swirl } 1359ad71ed68SBlue Swirl 1360ad71ed68SBlue Swirl return irq; 1361ad71ed68SBlue Swirl } 1362ad71ed68SBlue Swirl 1363e5f17ac6SBlue Swirl void helper_msgclr(CPUPPCState *env, target_ulong rb) 1364ad71ed68SBlue Swirl { 1365ad71ed68SBlue Swirl int irq = dbell2irq(rb); 1366ad71ed68SBlue Swirl 1367ad71ed68SBlue Swirl if (irq < 0) { 1368ad71ed68SBlue Swirl return; 1369ad71ed68SBlue Swirl } 1370ad71ed68SBlue Swirl 1371ad71ed68SBlue Swirl env->pending_interrupts &= ~(1 << irq); 1372ad71ed68SBlue Swirl } 1373ad71ed68SBlue Swirl 1374ad71ed68SBlue Swirl void helper_msgsnd(target_ulong rb) 1375ad71ed68SBlue Swirl { 1376ad71ed68SBlue Swirl int irq = dbell2irq(rb); 1377ad71ed68SBlue Swirl int pir = rb & DBELL_PIRTAG_MASK; 1378182735efSAndreas Färber CPUState *cs; 1379ad71ed68SBlue Swirl 1380ad71ed68SBlue Swirl if (irq < 0) { 1381ad71ed68SBlue Swirl return; 1382ad71ed68SBlue Swirl } 1383ad71ed68SBlue Swirl 1384f1c29ebcSThomas Huth qemu_mutex_lock_iothread(); 1385bdc44640SAndreas Färber CPU_FOREACH(cs) { 1386182735efSAndreas Färber PowerPCCPU *cpu = POWERPC_CPU(cs); 1387182735efSAndreas Färber CPUPPCState *cenv = &cpu->env; 1388182735efSAndreas Färber 1389ad71ed68SBlue Swirl if ((rb & DBELL_BRDCAST) || (cenv->spr[SPR_BOOKE_PIR] == pir)) { 1390ad71ed68SBlue Swirl cenv->pending_interrupts |= 1 << irq; 1391182735efSAndreas Färber cpu_interrupt(cs, CPU_INTERRUPT_HARD); 1392ad71ed68SBlue Swirl } 1393ad71ed68SBlue Swirl } 1394f1c29ebcSThomas Huth qemu_mutex_unlock_iothread(); 1395ad71ed68SBlue Swirl } 13967af1e7b0SCédric Le Goater 13977af1e7b0SCédric Le Goater /* Server Processor Control */ 13987af1e7b0SCédric Le Goater 13995ba7ba1dSCédric Le Goater static bool dbell_type_server(target_ulong rb) 14005ba7ba1dSCédric Le Goater { 140147733729SDavid Gibson /* 140247733729SDavid Gibson * A Directed Hypervisor Doorbell message is sent only if the 14037af1e7b0SCédric Le Goater * message type is 5. All other types are reserved and the 140447733729SDavid Gibson * instruction is a no-op 140547733729SDavid Gibson */ 14065ba7ba1dSCédric Le Goater return (rb & DBELL_TYPE_MASK) == DBELL_TYPE_DBELL_SERVER; 14077af1e7b0SCédric Le Goater } 14087af1e7b0SCédric Le Goater 14097af1e7b0SCédric Le Goater void helper_book3s_msgclr(CPUPPCState *env, target_ulong rb) 14107af1e7b0SCédric Le Goater { 14115ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 14127af1e7b0SCédric Le Goater return; 14137af1e7b0SCédric Le Goater } 14147af1e7b0SCédric Le Goater 14155ba7ba1dSCédric Le Goater env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL); 14167af1e7b0SCédric Le Goater } 14177af1e7b0SCédric Le Goater 14185ba7ba1dSCédric Le Goater static void book3s_msgsnd_common(int pir, int irq) 14197af1e7b0SCédric Le Goater { 14207af1e7b0SCédric Le Goater CPUState *cs; 14217af1e7b0SCédric Le Goater 14227af1e7b0SCédric Le Goater qemu_mutex_lock_iothread(); 14237af1e7b0SCédric Le Goater CPU_FOREACH(cs) { 14247af1e7b0SCédric Le Goater PowerPCCPU *cpu = POWERPC_CPU(cs); 14257af1e7b0SCédric Le Goater CPUPPCState *cenv = &cpu->env; 14267af1e7b0SCédric Le Goater 14277af1e7b0SCédric Le Goater /* TODO: broadcast message to all threads of the same processor */ 14287af1e7b0SCédric Le Goater if (cenv->spr_cb[SPR_PIR].default_value == pir) { 14297af1e7b0SCédric Le Goater cenv->pending_interrupts |= 1 << irq; 14307af1e7b0SCédric Le Goater cpu_interrupt(cs, CPU_INTERRUPT_HARD); 14317af1e7b0SCédric Le Goater } 14327af1e7b0SCédric Le Goater } 14337af1e7b0SCédric Le Goater qemu_mutex_unlock_iothread(); 14347af1e7b0SCédric Le Goater } 14355ba7ba1dSCédric Le Goater 14365ba7ba1dSCédric Le Goater void helper_book3s_msgsnd(target_ulong rb) 14375ba7ba1dSCédric Le Goater { 14385ba7ba1dSCédric Le Goater int pir = rb & DBELL_PROCIDTAG_MASK; 14395ba7ba1dSCédric Le Goater 14405ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 14415ba7ba1dSCédric Le Goater return; 14425ba7ba1dSCédric Le Goater } 14435ba7ba1dSCédric Le Goater 14445ba7ba1dSCédric Le Goater book3s_msgsnd_common(pir, PPC_INTERRUPT_HDOORBELL); 14455ba7ba1dSCédric Le Goater } 14465ba7ba1dSCédric Le Goater 14475ba7ba1dSCédric Le Goater #if defined(TARGET_PPC64) 14485ba7ba1dSCédric Le Goater void helper_book3s_msgclrp(CPUPPCState *env, target_ulong rb) 14495ba7ba1dSCédric Le Goater { 1450493028d8SCédric Le Goater helper_hfscr_facility_check(env, HFSCR_MSGP, "msgclrp", HFSCR_IC_MSGP); 1451493028d8SCédric Le Goater 14525ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 14535ba7ba1dSCédric Le Goater return; 14545ba7ba1dSCédric Le Goater } 14555ba7ba1dSCédric Le Goater 14565ba7ba1dSCédric Le Goater env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL); 14575ba7ba1dSCédric Le Goater } 14585ba7ba1dSCédric Le Goater 14595ba7ba1dSCédric Le Goater /* 14605ba7ba1dSCédric Le Goater * sends a message to other threads that are on the same 14615ba7ba1dSCédric Le Goater * multi-threaded processor 14625ba7ba1dSCédric Le Goater */ 14635ba7ba1dSCédric Le Goater void helper_book3s_msgsndp(CPUPPCState *env, target_ulong rb) 14645ba7ba1dSCédric Le Goater { 14655ba7ba1dSCédric Le Goater int pir = env->spr_cb[SPR_PIR].default_value; 14665ba7ba1dSCédric Le Goater 1467493028d8SCédric Le Goater helper_hfscr_facility_check(env, HFSCR_MSGP, "msgsndp", HFSCR_IC_MSGP); 1468493028d8SCédric Le Goater 14695ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 14705ba7ba1dSCédric Le Goater return; 14715ba7ba1dSCédric Le Goater } 14725ba7ba1dSCédric Le Goater 14735ba7ba1dSCédric Le Goater /* TODO: TCG supports only one thread */ 14745ba7ba1dSCédric Le Goater 14755ba7ba1dSCédric Le Goater book3s_msgsnd_common(pir, PPC_INTERRUPT_DOORBELL); 14765ba7ba1dSCédric Le Goater } 14775ba7ba1dSCédric Le Goater #endif 1478ad71ed68SBlue Swirl #endif 14790f3110faSRichard Henderson 14800f3110faSRichard Henderson void ppc_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, 14810f3110faSRichard Henderson MMUAccessType access_type, 14820f3110faSRichard Henderson int mmu_idx, uintptr_t retaddr) 14830f3110faSRichard Henderson { 14840f3110faSRichard Henderson CPUPPCState *env = cs->env_ptr; 14850f3110faSRichard Henderson uint32_t insn; 14860f3110faSRichard Henderson 14870f3110faSRichard Henderson /* Restore state and reload the insn we executed, for filling in DSISR. */ 14880f3110faSRichard Henderson cpu_restore_state(cs, retaddr, true); 14890f3110faSRichard Henderson insn = cpu_ldl_code(env, env->nip); 14900f3110faSRichard Henderson 14910f3110faSRichard Henderson cs->exception_index = POWERPC_EXCP_ALIGN; 14920f3110faSRichard Henderson env->error_code = insn & 0x03FF0000; 14930f3110faSRichard Henderson cpu_loop_exit(cs); 14940f3110faSRichard Henderson } 1495