xref: /qemu/target/ppc/excp_helper.c (revision 67baff7715b3c1a2beb7df7af615eb3f132b9d13)
1ad71ed68SBlue Swirl /*
2ad71ed68SBlue Swirl  *  PowerPC exception emulation helpers for QEMU.
3ad71ed68SBlue Swirl  *
4ad71ed68SBlue Swirl  *  Copyright (c) 2003-2007 Jocelyn Mayer
5ad71ed68SBlue Swirl  *
6ad71ed68SBlue Swirl  * This library is free software; you can redistribute it and/or
7ad71ed68SBlue Swirl  * modify it under the terms of the GNU Lesser General Public
8ad71ed68SBlue Swirl  * License as published by the Free Software Foundation; either
96bd039cdSChetan Pant  * version 2.1 of the License, or (at your option) any later version.
10ad71ed68SBlue Swirl  *
11ad71ed68SBlue Swirl  * This library is distributed in the hope that it will be useful,
12ad71ed68SBlue Swirl  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13ad71ed68SBlue Swirl  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14ad71ed68SBlue Swirl  * Lesser General Public License for more details.
15ad71ed68SBlue Swirl  *
16ad71ed68SBlue Swirl  * You should have received a copy of the GNU Lesser General Public
17ad71ed68SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18ad71ed68SBlue Swirl  */
190d75590dSPeter Maydell #include "qemu/osdep.h"
20f1c29ebcSThomas Huth #include "qemu/main-loop.h"
21ad71ed68SBlue Swirl #include "cpu.h"
2263c91552SPaolo Bonzini #include "exec/exec-all.h"
230f3110faSRichard Henderson #include "internal.h"
24ad71ed68SBlue Swirl #include "helper_regs.h"
25ad71ed68SBlue Swirl 
262eb1ef73SCédric Le Goater #include "trace.h"
272eb1ef73SCédric Le Goater 
282b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
292b44e219SBruno Larsen (billionai) #include "exec/helper-proto.h"
302b44e219SBruno Larsen (billionai) #include "exec/cpu_ldst.h"
312b44e219SBruno Larsen (billionai) #endif
322b44e219SBruno Larsen (billionai) 
33c79c73f6SBlue Swirl /*****************************************************************************/
34c79c73f6SBlue Swirl /* Exception processing */
35f725245cSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY)
3697a8ea5aSAndreas Färber 
376789f23bSCédric Le Goater static const char *powerpc_excp_name(int excp)
386789f23bSCédric Le Goater {
396789f23bSCédric Le Goater     switch (excp) {
406789f23bSCédric Le Goater     case POWERPC_EXCP_CRITICAL: return "CRITICAL";
416789f23bSCédric Le Goater     case POWERPC_EXCP_MCHECK:   return "MCHECK";
426789f23bSCédric Le Goater     case POWERPC_EXCP_DSI:      return "DSI";
436789f23bSCédric Le Goater     case POWERPC_EXCP_ISI:      return "ISI";
446789f23bSCédric Le Goater     case POWERPC_EXCP_EXTERNAL: return "EXTERNAL";
456789f23bSCédric Le Goater     case POWERPC_EXCP_ALIGN:    return "ALIGN";
466789f23bSCédric Le Goater     case POWERPC_EXCP_PROGRAM:  return "PROGRAM";
476789f23bSCédric Le Goater     case POWERPC_EXCP_FPU:      return "FPU";
486789f23bSCédric Le Goater     case POWERPC_EXCP_SYSCALL:  return "SYSCALL";
496789f23bSCédric Le Goater     case POWERPC_EXCP_APU:      return "APU";
506789f23bSCédric Le Goater     case POWERPC_EXCP_DECR:     return "DECR";
516789f23bSCédric Le Goater     case POWERPC_EXCP_FIT:      return "FIT";
526789f23bSCédric Le Goater     case POWERPC_EXCP_WDT:      return "WDT";
536789f23bSCédric Le Goater     case POWERPC_EXCP_DTLB:     return "DTLB";
546789f23bSCédric Le Goater     case POWERPC_EXCP_ITLB:     return "ITLB";
556789f23bSCédric Le Goater     case POWERPC_EXCP_DEBUG:    return "DEBUG";
566789f23bSCédric Le Goater     case POWERPC_EXCP_SPEU:     return "SPEU";
576789f23bSCédric Le Goater     case POWERPC_EXCP_EFPDI:    return "EFPDI";
586789f23bSCédric Le Goater     case POWERPC_EXCP_EFPRI:    return "EFPRI";
596789f23bSCédric Le Goater     case POWERPC_EXCP_EPERFM:   return "EPERFM";
606789f23bSCédric Le Goater     case POWERPC_EXCP_DOORI:    return "DOORI";
616789f23bSCédric Le Goater     case POWERPC_EXCP_DOORCI:   return "DOORCI";
626789f23bSCédric Le Goater     case POWERPC_EXCP_GDOORI:   return "GDOORI";
636789f23bSCédric Le Goater     case POWERPC_EXCP_GDOORCI:  return "GDOORCI";
646789f23bSCédric Le Goater     case POWERPC_EXCP_HYPPRIV:  return "HYPPRIV";
656789f23bSCédric Le Goater     case POWERPC_EXCP_RESET:    return "RESET";
666789f23bSCédric Le Goater     case POWERPC_EXCP_DSEG:     return "DSEG";
676789f23bSCédric Le Goater     case POWERPC_EXCP_ISEG:     return "ISEG";
686789f23bSCédric Le Goater     case POWERPC_EXCP_HDECR:    return "HDECR";
696789f23bSCédric Le Goater     case POWERPC_EXCP_TRACE:    return "TRACE";
706789f23bSCédric Le Goater     case POWERPC_EXCP_HDSI:     return "HDSI";
716789f23bSCédric Le Goater     case POWERPC_EXCP_HISI:     return "HISI";
726789f23bSCédric Le Goater     case POWERPC_EXCP_HDSEG:    return "HDSEG";
736789f23bSCédric Le Goater     case POWERPC_EXCP_HISEG:    return "HISEG";
746789f23bSCédric Le Goater     case POWERPC_EXCP_VPU:      return "VPU";
756789f23bSCédric Le Goater     case POWERPC_EXCP_PIT:      return "PIT";
766789f23bSCédric Le Goater     case POWERPC_EXCP_IO:       return "IO";
776789f23bSCédric Le Goater     case POWERPC_EXCP_RUNM:     return "RUNM";
786789f23bSCédric Le Goater     case POWERPC_EXCP_EMUL:     return "EMUL";
796789f23bSCédric Le Goater     case POWERPC_EXCP_IFTLB:    return "IFTLB";
806789f23bSCédric Le Goater     case POWERPC_EXCP_DLTLB:    return "DLTLB";
816789f23bSCédric Le Goater     case POWERPC_EXCP_DSTLB:    return "DSTLB";
826789f23bSCédric Le Goater     case POWERPC_EXCP_FPA:      return "FPA";
836789f23bSCédric Le Goater     case POWERPC_EXCP_DABR:     return "DABR";
846789f23bSCédric Le Goater     case POWERPC_EXCP_IABR:     return "IABR";
856789f23bSCédric Le Goater     case POWERPC_EXCP_SMI:      return "SMI";
866789f23bSCédric Le Goater     case POWERPC_EXCP_PERFM:    return "PERFM";
876789f23bSCédric Le Goater     case POWERPC_EXCP_THERM:    return "THERM";
886789f23bSCédric Le Goater     case POWERPC_EXCP_VPUA:     return "VPUA";
896789f23bSCédric Le Goater     case POWERPC_EXCP_SOFTP:    return "SOFTP";
906789f23bSCédric Le Goater     case POWERPC_EXCP_MAINT:    return "MAINT";
916789f23bSCédric Le Goater     case POWERPC_EXCP_MEXTBR:   return "MEXTBR";
926789f23bSCédric Le Goater     case POWERPC_EXCP_NMEXTBR:  return "NMEXTBR";
936789f23bSCédric Le Goater     case POWERPC_EXCP_ITLBE:    return "ITLBE";
946789f23bSCédric Le Goater     case POWERPC_EXCP_DTLBE:    return "DTLBE";
956789f23bSCédric Le Goater     case POWERPC_EXCP_VSXU:     return "VSXU";
966789f23bSCédric Le Goater     case POWERPC_EXCP_FU:       return "FU";
976789f23bSCédric Le Goater     case POWERPC_EXCP_HV_EMU:   return "HV_EMU";
986789f23bSCédric Le Goater     case POWERPC_EXCP_HV_MAINT: return "HV_MAINT";
996789f23bSCédric Le Goater     case POWERPC_EXCP_HV_FU:    return "HV_FU";
1006789f23bSCédric Le Goater     case POWERPC_EXCP_SDOOR:    return "SDOOR";
1016789f23bSCédric Le Goater     case POWERPC_EXCP_SDOOR_HV: return "SDOOR_HV";
1026789f23bSCédric Le Goater     case POWERPC_EXCP_HVIRT:    return "HVIRT";
1036789f23bSCédric Le Goater     case POWERPC_EXCP_SYSCALL_VECTORED: return "SYSCALL_VECTORED";
1046789f23bSCédric Le Goater     default:
1056789f23bSCédric Le Goater         g_assert_not_reached();
1066789f23bSCédric Le Goater     }
1076789f23bSCédric Le Goater }
1086789f23bSCédric Le Goater 
10962e79ef9SCédric Le Goater static void dump_syscall(CPUPPCState *env)
110c79c73f6SBlue Swirl {
1116dc6b557SNicholas Piggin     qemu_log_mask(CPU_LOG_INT, "syscall r0=%016" PRIx64
1126dc6b557SNicholas Piggin                   " r3=%016" PRIx64 " r4=%016" PRIx64 " r5=%016" PRIx64
1136dc6b557SNicholas Piggin                   " r6=%016" PRIx64 " r7=%016" PRIx64 " r8=%016" PRIx64
114c79c73f6SBlue Swirl                   " nip=" TARGET_FMT_lx "\n",
115c79c73f6SBlue Swirl                   ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3),
116c79c73f6SBlue Swirl                   ppc_dump_gpr(env, 4), ppc_dump_gpr(env, 5),
1176dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 6), ppc_dump_gpr(env, 7),
1186dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 8), env->nip);
1196dc6b557SNicholas Piggin }
1206dc6b557SNicholas Piggin 
12162e79ef9SCédric Le Goater static void dump_hcall(CPUPPCState *env)
1226dc6b557SNicholas Piggin {
1236dc6b557SNicholas Piggin     qemu_log_mask(CPU_LOG_INT, "hypercall r3=%016" PRIx64
1246dc6b557SNicholas Piggin                   " r4=%016" PRIx64 " r5=%016" PRIx64 " r6=%016" PRIx64
1256dc6b557SNicholas Piggin                   " r7=%016" PRIx64 " r8=%016" PRIx64 " r9=%016" PRIx64
1266dc6b557SNicholas Piggin                   " r10=%016" PRIx64 " r11=%016" PRIx64 " r12=%016" PRIx64
1276dc6b557SNicholas Piggin                   " nip=" TARGET_FMT_lx "\n",
1286dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 3), ppc_dump_gpr(env, 4),
1296dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 5), ppc_dump_gpr(env, 6),
1306dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 7), ppc_dump_gpr(env, 8),
1316dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 9), ppc_dump_gpr(env, 10),
1326dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 11), ppc_dump_gpr(env, 12),
1336dc6b557SNicholas Piggin                   env->nip);
134c79c73f6SBlue Swirl }
135c79c73f6SBlue Swirl 
136e4e27df7SFabiano Rosas static void ppc_excp_debug_sw_tlb(CPUPPCState *env, int excp)
137e4e27df7SFabiano Rosas {
138e4e27df7SFabiano Rosas     const char *es;
139e4e27df7SFabiano Rosas     target_ulong *miss, *cmp;
140e4e27df7SFabiano Rosas     int en;
141e4e27df7SFabiano Rosas 
1422e089eceSFabiano Rosas     if (!qemu_loglevel_mask(CPU_LOG_MMU)) {
143e4e27df7SFabiano Rosas         return;
144e4e27df7SFabiano Rosas     }
145e4e27df7SFabiano Rosas 
146e4e27df7SFabiano Rosas     if (excp == POWERPC_EXCP_IFTLB) {
147e4e27df7SFabiano Rosas         es = "I";
148e4e27df7SFabiano Rosas         en = 'I';
149e4e27df7SFabiano Rosas         miss = &env->spr[SPR_IMISS];
150e4e27df7SFabiano Rosas         cmp = &env->spr[SPR_ICMP];
151e4e27df7SFabiano Rosas     } else {
152e4e27df7SFabiano Rosas         if (excp == POWERPC_EXCP_DLTLB) {
153e4e27df7SFabiano Rosas             es = "DL";
154e4e27df7SFabiano Rosas         } else {
155e4e27df7SFabiano Rosas             es = "DS";
156e4e27df7SFabiano Rosas         }
157e4e27df7SFabiano Rosas         en = 'D';
158e4e27df7SFabiano Rosas         miss = &env->spr[SPR_DMISS];
159e4e27df7SFabiano Rosas         cmp = &env->spr[SPR_DCMP];
160e4e27df7SFabiano Rosas     }
161e4e27df7SFabiano Rosas     qemu_log("6xx %sTLB miss: %cM " TARGET_FMT_lx " %cC "
162e4e27df7SFabiano Rosas              TARGET_FMT_lx " H1 " TARGET_FMT_lx " H2 "
163e4e27df7SFabiano Rosas              TARGET_FMT_lx " %08x\n", es, en, *miss, en, *cmp,
164e4e27df7SFabiano Rosas              env->spr[SPR_HASH1], env->spr[SPR_HASH2],
165e4e27df7SFabiano Rosas              env->error_code);
166e4e27df7SFabiano Rosas }
167e4e27df7SFabiano Rosas 
168e4e27df7SFabiano Rosas 
169dead760bSBenjamin Herrenschmidt static int powerpc_reset_wakeup(CPUState *cs, CPUPPCState *env, int excp,
170dead760bSBenjamin Herrenschmidt                                 target_ulong *msr)
171dead760bSBenjamin Herrenschmidt {
172dead760bSBenjamin Herrenschmidt     /* We no longer are in a PM state */
1731e7fd61dSBenjamin Herrenschmidt     env->resume_as_sreset = false;
174dead760bSBenjamin Herrenschmidt 
175dead760bSBenjamin Herrenschmidt     /* Pretend to be returning from doze always as we don't lose state */
1760911a60cSLeonardo Bras     *msr |= SRR1_WS_NOLOSS;
177dead760bSBenjamin Herrenschmidt 
178dead760bSBenjamin Herrenschmidt     /* Machine checks are sent normally */
179dead760bSBenjamin Herrenschmidt     if (excp == POWERPC_EXCP_MCHECK) {
180dead760bSBenjamin Herrenschmidt         return excp;
181dead760bSBenjamin Herrenschmidt     }
182dead760bSBenjamin Herrenschmidt     switch (excp) {
183dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_RESET:
1840911a60cSLeonardo Bras         *msr |= SRR1_WAKERESET;
185dead760bSBenjamin Herrenschmidt         break;
186dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_EXTERNAL:
1870911a60cSLeonardo Bras         *msr |= SRR1_WAKEEE;
188dead760bSBenjamin Herrenschmidt         break;
189dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_DECR:
1900911a60cSLeonardo Bras         *msr |= SRR1_WAKEDEC;
191dead760bSBenjamin Herrenschmidt         break;
192dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_SDOOR:
1930911a60cSLeonardo Bras         *msr |= SRR1_WAKEDBELL;
194dead760bSBenjamin Herrenschmidt         break;
195dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_SDOOR_HV:
1960911a60cSLeonardo Bras         *msr |= SRR1_WAKEHDBELL;
197dead760bSBenjamin Herrenschmidt         break;
198dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_HV_MAINT:
1990911a60cSLeonardo Bras         *msr |= SRR1_WAKEHMI;
200dead760bSBenjamin Herrenschmidt         break;
201d8ce5fd6SBenjamin Herrenschmidt     case POWERPC_EXCP_HVIRT:
2020911a60cSLeonardo Bras         *msr |= SRR1_WAKEHVI;
203d8ce5fd6SBenjamin Herrenschmidt         break;
204dead760bSBenjamin Herrenschmidt     default:
205dead760bSBenjamin Herrenschmidt         cpu_abort(cs, "Unsupported exception %d in Power Save mode\n",
206dead760bSBenjamin Herrenschmidt                   excp);
207dead760bSBenjamin Herrenschmidt     }
208dead760bSBenjamin Herrenschmidt     return POWERPC_EXCP_RESET;
209dead760bSBenjamin Herrenschmidt }
210dead760bSBenjamin Herrenschmidt 
2118b7e6b07SNicholas Piggin /*
2128b7e6b07SNicholas Piggin  * AIL - Alternate Interrupt Location, a mode that allows interrupts to be
2138b7e6b07SNicholas Piggin  * taken with the MMU on, and which uses an alternate location (e.g., so the
2148b7e6b07SNicholas Piggin  * kernel/hv can map the vectors there with an effective address).
2158b7e6b07SNicholas Piggin  *
2168b7e6b07SNicholas Piggin  * An interrupt is considered to be taken "with AIL" or "AIL applies" if they
2178b7e6b07SNicholas Piggin  * are delivered in this way. AIL requires the LPCR to be set to enable this
2188b7e6b07SNicholas Piggin  * mode, and then a number of conditions have to be true for AIL to apply.
2198b7e6b07SNicholas Piggin  *
2208b7e6b07SNicholas Piggin  * First of all, SRESET, MCE, and HMI are always delivered without AIL, because
2218b7e6b07SNicholas Piggin  * they specifically want to be in real mode (e.g., the MCE might be signaling
2228b7e6b07SNicholas Piggin  * a SLB multi-hit which requires SLB flush before the MMU can be enabled).
2238b7e6b07SNicholas Piggin  *
2248b7e6b07SNicholas Piggin  * After that, behaviour depends on the current MSR[IR], MSR[DR], MSR[HV],
2258b7e6b07SNicholas Piggin  * whether or not the interrupt changes MSR[HV] from 0 to 1, and the current
2268b7e6b07SNicholas Piggin  * radix mode (LPCR[HR]).
2278b7e6b07SNicholas Piggin  *
2288b7e6b07SNicholas Piggin  * POWER8, POWER9 with LPCR[HR]=0
2298b7e6b07SNicholas Piggin  * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL |
2308b7e6b07SNicholas Piggin  * +-----------+-------------+---------+-------------+-----+
2318b7e6b07SNicholas Piggin  * | a         | 00/01/10    | x       | x           | 0   |
2328b7e6b07SNicholas Piggin  * | a         | 11          | 0       | 1           | 0   |
2338b7e6b07SNicholas Piggin  * | a         | 11          | 1       | 1           | a   |
2348b7e6b07SNicholas Piggin  * | a         | 11          | 0       | 0           | a   |
2358b7e6b07SNicholas Piggin  * +-------------------------------------------------------+
2368b7e6b07SNicholas Piggin  *
2378b7e6b07SNicholas Piggin  * POWER9 with LPCR[HR]=1
2388b7e6b07SNicholas Piggin  * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL |
2398b7e6b07SNicholas Piggin  * +-----------+-------------+---------+-------------+-----+
2408b7e6b07SNicholas Piggin  * | a         | 00/01/10    | x       | x           | 0   |
2418b7e6b07SNicholas Piggin  * | a         | 11          | x       | x           | a   |
2428b7e6b07SNicholas Piggin  * +-------------------------------------------------------+
2438b7e6b07SNicholas Piggin  *
2448b7e6b07SNicholas Piggin  * The difference with POWER9 being that MSR[HV] 0->1 interrupts can be sent to
245526cdce7SNicholas Piggin  * the hypervisor in AIL mode if the guest is radix. This is good for
246526cdce7SNicholas Piggin  * performance but allows the guest to influence the AIL of hypervisor
247526cdce7SNicholas Piggin  * interrupts using its MSR, and also the hypervisor must disallow guest
248526cdce7SNicholas Piggin  * interrupts (MSR[HV] 0->0) from using AIL if the hypervisor does not want to
249526cdce7SNicholas Piggin  * use AIL for its MSR[HV] 0->1 interrupts.
250526cdce7SNicholas Piggin  *
251526cdce7SNicholas Piggin  * POWER10 addresses those issues with a new LPCR[HAIL] bit that is applied to
252526cdce7SNicholas Piggin  * interrupts that begin execution with MSR[HV]=1 (so both MSR[HV] 0->1 and
253526cdce7SNicholas Piggin  * MSR[HV] 1->1).
254526cdce7SNicholas Piggin  *
255526cdce7SNicholas Piggin  * HAIL=1 is equivalent to AIL=3, for interrupts delivered with MSR[HV]=1.
256526cdce7SNicholas Piggin  *
257526cdce7SNicholas Piggin  * POWER10 behaviour is
258526cdce7SNicholas Piggin  * | LPCR[AIL] | LPCR[HAIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL |
259526cdce7SNicholas Piggin  * +-----------+------------+-------------+---------+-------------+-----+
260526cdce7SNicholas Piggin  * | a         | h          | 00/01/10    | 0       | 0           | 0   |
261526cdce7SNicholas Piggin  * | a         | h          | 11          | 0       | 0           | a   |
262526cdce7SNicholas Piggin  * | a         | h          | x           | 0       | 1           | h   |
263526cdce7SNicholas Piggin  * | a         | h          | 00/01/10    | 1       | 1           | 0   |
264526cdce7SNicholas Piggin  * | a         | h          | 11          | 1       | 1           | h   |
265526cdce7SNicholas Piggin  * +--------------------------------------------------------------------+
2668b7e6b07SNicholas Piggin  */
26762e79ef9SCédric Le Goater static void ppc_excp_apply_ail(PowerPCCPU *cpu, int excp_model, int excp,
2688b7e6b07SNicholas Piggin                                       target_ulong msr,
2698b7e6b07SNicholas Piggin                                       target_ulong *new_msr,
2708b7e6b07SNicholas Piggin                                       target_ulong *vector)
2712586a4d7SFabiano Rosas {
2728b7e6b07SNicholas Piggin #if defined(TARGET_PPC64)
2738b7e6b07SNicholas Piggin     CPUPPCState *env = &cpu->env;
2748b7e6b07SNicholas Piggin     bool mmu_all_on = ((msr >> MSR_IR) & 1) && ((msr >> MSR_DR) & 1);
2758b7e6b07SNicholas Piggin     bool hv_escalation = !(msr & MSR_HVB) && (*new_msr & MSR_HVB);
2768b7e6b07SNicholas Piggin     int ail = 0;
2772586a4d7SFabiano Rosas 
2788b7e6b07SNicholas Piggin     if (excp == POWERPC_EXCP_MCHECK ||
2798b7e6b07SNicholas Piggin         excp == POWERPC_EXCP_RESET ||
2808b7e6b07SNicholas Piggin         excp == POWERPC_EXCP_HV_MAINT) {
2818b7e6b07SNicholas Piggin         /* SRESET, MCE, HMI never apply AIL */
2828b7e6b07SNicholas Piggin         return;
2832586a4d7SFabiano Rosas     }
2842586a4d7SFabiano Rosas 
2858b7e6b07SNicholas Piggin     if (excp_model == POWERPC_EXCP_POWER8 ||
2868b7e6b07SNicholas Piggin         excp_model == POWERPC_EXCP_POWER9) {
2878b7e6b07SNicholas Piggin         if (!mmu_all_on) {
2888b7e6b07SNicholas Piggin             /* AIL only works if MSR[IR] and MSR[DR] are both enabled. */
2898b7e6b07SNicholas Piggin             return;
2908b7e6b07SNicholas Piggin         }
2918b7e6b07SNicholas Piggin         if (hv_escalation && !(env->spr[SPR_LPCR] & LPCR_HR)) {
2928b7e6b07SNicholas Piggin             /*
2938b7e6b07SNicholas Piggin              * AIL does not work if there is a MSR[HV] 0->1 transition and the
2948b7e6b07SNicholas Piggin              * partition is in HPT mode. For radix guests, such interrupts are
2958b7e6b07SNicholas Piggin              * allowed to be delivered to the hypervisor in ail mode.
2968b7e6b07SNicholas Piggin              */
2978b7e6b07SNicholas Piggin             return;
2988b7e6b07SNicholas Piggin         }
2998b7e6b07SNicholas Piggin 
3008b7e6b07SNicholas Piggin         ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT;
3018b7e6b07SNicholas Piggin         if (ail == 0) {
3028b7e6b07SNicholas Piggin             return;
3038b7e6b07SNicholas Piggin         }
3048b7e6b07SNicholas Piggin         if (ail == 1) {
3058b7e6b07SNicholas Piggin             /* AIL=1 is reserved, treat it like AIL=0 */
3068b7e6b07SNicholas Piggin             return;
3078b7e6b07SNicholas Piggin         }
308526cdce7SNicholas Piggin 
309526cdce7SNicholas Piggin     } else if (excp_model == POWERPC_EXCP_POWER10) {
310526cdce7SNicholas Piggin         if (!mmu_all_on && !hv_escalation) {
311526cdce7SNicholas Piggin             /*
312526cdce7SNicholas Piggin              * AIL works for HV interrupts even with guest MSR[IR/DR] disabled.
313526cdce7SNicholas Piggin              * Guest->guest and HV->HV interrupts do require MMU on.
314526cdce7SNicholas Piggin              */
315526cdce7SNicholas Piggin             return;
316526cdce7SNicholas Piggin         }
317526cdce7SNicholas Piggin 
318526cdce7SNicholas Piggin         if (*new_msr & MSR_HVB) {
319526cdce7SNicholas Piggin             if (!(env->spr[SPR_LPCR] & LPCR_HAIL)) {
320526cdce7SNicholas Piggin                 /* HV interrupts depend on LPCR[HAIL] */
321526cdce7SNicholas Piggin                 return;
322526cdce7SNicholas Piggin             }
323526cdce7SNicholas Piggin             ail = 3; /* HAIL=1 gives AIL=3 behaviour for HV interrupts */
324526cdce7SNicholas Piggin         } else {
325526cdce7SNicholas Piggin             ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT;
326526cdce7SNicholas Piggin         }
327526cdce7SNicholas Piggin         if (ail == 0) {
328526cdce7SNicholas Piggin             return;
329526cdce7SNicholas Piggin         }
330526cdce7SNicholas Piggin         if (ail == 1 || ail == 2) {
331526cdce7SNicholas Piggin             /* AIL=1 and AIL=2 are reserved, treat them like AIL=0 */
332526cdce7SNicholas Piggin             return;
333526cdce7SNicholas Piggin         }
3348b7e6b07SNicholas Piggin     } else {
3358b7e6b07SNicholas Piggin         /* Other processors do not support AIL */
3368b7e6b07SNicholas Piggin         return;
3378b7e6b07SNicholas Piggin     }
3388b7e6b07SNicholas Piggin 
3398b7e6b07SNicholas Piggin     /*
3408b7e6b07SNicholas Piggin      * AIL applies, so the new MSR gets IR and DR set, and an offset applied
3418b7e6b07SNicholas Piggin      * to the new IP.
3428b7e6b07SNicholas Piggin      */
3438b7e6b07SNicholas Piggin     *new_msr |= (1 << MSR_IR) | (1 << MSR_DR);
3448b7e6b07SNicholas Piggin 
3458b7e6b07SNicholas Piggin     if (excp != POWERPC_EXCP_SYSCALL_VECTORED) {
3468b7e6b07SNicholas Piggin         if (ail == 2) {
3478b7e6b07SNicholas Piggin             *vector |= 0x0000000000018000ull;
3488b7e6b07SNicholas Piggin         } else if (ail == 3) {
3498b7e6b07SNicholas Piggin             *vector |= 0xc000000000004000ull;
3508b7e6b07SNicholas Piggin         }
3518b7e6b07SNicholas Piggin     } else {
3528b7e6b07SNicholas Piggin         /*
3538b7e6b07SNicholas Piggin          * scv AIL is a little different. AIL=2 does not change the address,
3548b7e6b07SNicholas Piggin          * only the MSR. AIL=3 replaces the 0x17000 base with 0xc...3000.
3558b7e6b07SNicholas Piggin          */
3568b7e6b07SNicholas Piggin         if (ail == 3) {
3578b7e6b07SNicholas Piggin             *vector &= ~0x0000000000017000ull; /* Un-apply the base offset */
3588b7e6b07SNicholas Piggin             *vector |= 0xc000000000003000ull; /* Apply scv's AIL=3 offset */
3598b7e6b07SNicholas Piggin         }
3608b7e6b07SNicholas Piggin     }
3618b7e6b07SNicholas Piggin #endif
3622586a4d7SFabiano Rosas }
363dead760bSBenjamin Herrenschmidt 
36462e79ef9SCédric Le Goater static void powerpc_set_excp_state(PowerPCCPU *cpu,
365ad77c6caSNicholas Piggin                                           target_ulong vector, target_ulong msr)
366ad77c6caSNicholas Piggin {
367ad77c6caSNicholas Piggin     CPUState *cs = CPU(cpu);
368ad77c6caSNicholas Piggin     CPUPPCState *env = &cpu->env;
369ad77c6caSNicholas Piggin 
370ad77c6caSNicholas Piggin     /*
371ad77c6caSNicholas Piggin      * We don't use hreg_store_msr here as already have treated any
372ad77c6caSNicholas Piggin      * special case that could occur. Just store MSR and update hflags
373ad77c6caSNicholas Piggin      *
374ad77c6caSNicholas Piggin      * Note: We *MUST* not use hreg_store_msr() as-is anyway because it
375ad77c6caSNicholas Piggin      * will prevent setting of the HV bit which some exceptions might need
376ad77c6caSNicholas Piggin      * to do.
377ad77c6caSNicholas Piggin      */
378ad77c6caSNicholas Piggin     env->msr = msr & env->msr_mask;
379ad77c6caSNicholas Piggin     hreg_compute_hflags(env);
380ad77c6caSNicholas Piggin     env->nip = vector;
381ad77c6caSNicholas Piggin     /* Reset exception state */
382ad77c6caSNicholas Piggin     cs->exception_index = POWERPC_EXCP_NONE;
383ad77c6caSNicholas Piggin     env->error_code = 0;
384ad77c6caSNicholas Piggin 
385ad77c6caSNicholas Piggin     /* Reset the reservation */
386ad77c6caSNicholas Piggin     env->reserve_addr = -1;
387ad77c6caSNicholas Piggin 
388ad77c6caSNicholas Piggin     /*
389ad77c6caSNicholas Piggin      * Any interrupt is context synchronizing, check if TCG TLB needs
390ad77c6caSNicholas Piggin      * a delayed flush on ppc64
391ad77c6caSNicholas Piggin      */
392ad77c6caSNicholas Piggin     check_tlb_flush(env, false);
393ad77c6caSNicholas Piggin }
394ad77c6caSNicholas Piggin 
395e808c2edSFabiano Rosas static void powerpc_excp_40x(PowerPCCPU *cpu, int excp)
396e808c2edSFabiano Rosas {
397e808c2edSFabiano Rosas     CPUState *cs = CPU(cpu);
398e808c2edSFabiano Rosas     CPUPPCState *env = &cpu->env;
399e808c2edSFabiano Rosas     target_ulong msr, new_msr, vector;
4008428cdb2SFabiano Rosas     int srr0, srr1;
401e808c2edSFabiano Rosas 
402e808c2edSFabiano Rosas     if (excp <= POWERPC_EXCP_NONE || excp >= POWERPC_EXCP_NB) {
403e808c2edSFabiano Rosas         cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp);
404e808c2edSFabiano Rosas     }
405e808c2edSFabiano Rosas 
406e808c2edSFabiano Rosas     qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx
407e808c2edSFabiano Rosas                   " => %s (%d) error=%02x\n", env->nip, powerpc_excp_name(excp),
408e808c2edSFabiano Rosas                   excp, env->error_code);
409e808c2edSFabiano Rosas 
410e808c2edSFabiano Rosas     /* new srr1 value excluding must-be-zero bits */
411e808c2edSFabiano Rosas     msr = env->msr & ~0x783f0000ULL;
412e808c2edSFabiano Rosas 
413e808c2edSFabiano Rosas     /*
414495fc7ffSFabiano Rosas      * new interrupt handler msr preserves existing ME unless
415495fc7ffSFabiano Rosas      * explicitly overriden.
416e808c2edSFabiano Rosas      */
417495fc7ffSFabiano Rosas     new_msr = env->msr & (((target_ulong)1 << MSR_ME));
418e808c2edSFabiano Rosas 
419e808c2edSFabiano Rosas     /* target registers */
420e808c2edSFabiano Rosas     srr0 = SPR_SRR0;
421e808c2edSFabiano Rosas     srr1 = SPR_SRR1;
422e808c2edSFabiano Rosas 
423e808c2edSFabiano Rosas     /*
424e808c2edSFabiano Rosas      * Hypervisor emulation assistance interrupt only exists on server
425495fc7ffSFabiano Rosas      * arch 2.05 server or later.
426e808c2edSFabiano Rosas      */
427495fc7ffSFabiano Rosas     if (excp == POWERPC_EXCP_HV_EMU) {
428e808c2edSFabiano Rosas         excp = POWERPC_EXCP_PROGRAM;
429e808c2edSFabiano Rosas     }
430e808c2edSFabiano Rosas 
431e808c2edSFabiano Rosas     vector = env->excp_vectors[excp];
432e808c2edSFabiano Rosas     if (vector == (target_ulong)-1ULL) {
433e808c2edSFabiano Rosas         cpu_abort(cs, "Raised an exception without defined vector %d\n",
434e808c2edSFabiano Rosas                   excp);
435e808c2edSFabiano Rosas     }
436e808c2edSFabiano Rosas 
437e808c2edSFabiano Rosas     vector |= env->excp_prefix;
438e808c2edSFabiano Rosas 
439e808c2edSFabiano Rosas     switch (excp) {
440e808c2edSFabiano Rosas     case POWERPC_EXCP_CRITICAL:    /* Critical input                         */
441e808c2edSFabiano Rosas         srr0 = SPR_40x_SRR2;
442e808c2edSFabiano Rosas         srr1 = SPR_40x_SRR3;
443e808c2edSFabiano Rosas         break;
444e808c2edSFabiano Rosas     case POWERPC_EXCP_MCHECK:    /* Machine check exception                  */
445e808c2edSFabiano Rosas         if (msr_me == 0) {
446e808c2edSFabiano Rosas             /*
447e808c2edSFabiano Rosas              * Machine check exception is not enabled.  Enter
448e808c2edSFabiano Rosas              * checkstop state.
449e808c2edSFabiano Rosas              */
450e808c2edSFabiano Rosas             fprintf(stderr, "Machine check while not allowed. "
451e808c2edSFabiano Rosas                     "Entering checkstop state\n");
452e808c2edSFabiano Rosas             if (qemu_log_separate()) {
453e808c2edSFabiano Rosas                 qemu_log("Machine check while not allowed. "
454e808c2edSFabiano Rosas                         "Entering checkstop state\n");
455e808c2edSFabiano Rosas             }
456e808c2edSFabiano Rosas             cs->halted = 1;
457e808c2edSFabiano Rosas             cpu_interrupt_exittb(cs);
458e808c2edSFabiano Rosas         }
459e808c2edSFabiano Rosas 
460e808c2edSFabiano Rosas         /* machine check exceptions don't have ME set */
461e808c2edSFabiano Rosas         new_msr &= ~((target_ulong)1 << MSR_ME);
462e808c2edSFabiano Rosas 
463e808c2edSFabiano Rosas         srr0 = SPR_40x_SRR2;
464e808c2edSFabiano Rosas         srr1 = SPR_40x_SRR3;
465e808c2edSFabiano Rosas         break;
466e808c2edSFabiano Rosas     case POWERPC_EXCP_DSI:       /* Data storage exception                   */
467f9911e1eSFabiano Rosas         trace_ppc_excp_dsi(env->spr[SPR_40x_ESR], env->spr[SPR_40x_DEAR]);
468e808c2edSFabiano Rosas         break;
469e808c2edSFabiano Rosas     case POWERPC_EXCP_ISI:       /* Instruction storage exception            */
470e808c2edSFabiano Rosas         trace_ppc_excp_isi(msr, env->nip);
471e808c2edSFabiano Rosas         break;
472e808c2edSFabiano Rosas     case POWERPC_EXCP_EXTERNAL:  /* External input                           */
473e808c2edSFabiano Rosas         break;
474e808c2edSFabiano Rosas     case POWERPC_EXCP_ALIGN:     /* Alignment exception                      */
475e808c2edSFabiano Rosas         break;
476e808c2edSFabiano Rosas     case POWERPC_EXCP_PROGRAM:   /* Program exception                        */
477e808c2edSFabiano Rosas         switch (env->error_code & ~0xF) {
478e808c2edSFabiano Rosas         case POWERPC_EXCP_FP:
479e808c2edSFabiano Rosas             if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) {
480e808c2edSFabiano Rosas                 trace_ppc_excp_fp_ignore();
481e808c2edSFabiano Rosas                 cs->exception_index = POWERPC_EXCP_NONE;
482e808c2edSFabiano Rosas                 env->error_code = 0;
483e808c2edSFabiano Rosas                 return;
484e808c2edSFabiano Rosas             }
48564e62cfbSFabiano Rosas             env->spr[SPR_40x_ESR] = ESR_FP;
486e808c2edSFabiano Rosas             break;
487e808c2edSFabiano Rosas         case POWERPC_EXCP_INVAL:
488e808c2edSFabiano Rosas             trace_ppc_excp_inval(env->nip);
48964e62cfbSFabiano Rosas             env->spr[SPR_40x_ESR] = ESR_PIL;
490e808c2edSFabiano Rosas             break;
491e808c2edSFabiano Rosas         case POWERPC_EXCP_PRIV:
49264e62cfbSFabiano Rosas             env->spr[SPR_40x_ESR] = ESR_PPR;
493e808c2edSFabiano Rosas             break;
494e808c2edSFabiano Rosas         case POWERPC_EXCP_TRAP:
49564e62cfbSFabiano Rosas             env->spr[SPR_40x_ESR] = ESR_PTR;
496e808c2edSFabiano Rosas             break;
497e808c2edSFabiano Rosas         default:
498e808c2edSFabiano Rosas             cpu_abort(cs, "Invalid program exception %d. Aborting\n",
499e808c2edSFabiano Rosas                       env->error_code);
500e808c2edSFabiano Rosas             break;
501e808c2edSFabiano Rosas         }
502e808c2edSFabiano Rosas         break;
503e808c2edSFabiano Rosas     case POWERPC_EXCP_SYSCALL:   /* System call exception                    */
504e808c2edSFabiano Rosas         dump_syscall(env);
505e808c2edSFabiano Rosas 
506e808c2edSFabiano Rosas         /*
507e808c2edSFabiano Rosas          * We need to correct the NIP which in this case is supposed
508e808c2edSFabiano Rosas          * to point to the next instruction
509e808c2edSFabiano Rosas          */
510e808c2edSFabiano Rosas         env->nip += 4;
511e808c2edSFabiano Rosas         break;
512e808c2edSFabiano Rosas     case POWERPC_EXCP_FIT:       /* Fixed-interval timer interrupt           */
513e808c2edSFabiano Rosas         trace_ppc_excp_print("FIT");
514e808c2edSFabiano Rosas         break;
515e808c2edSFabiano Rosas     case POWERPC_EXCP_WDT:       /* Watchdog timer interrupt                 */
516e808c2edSFabiano Rosas         trace_ppc_excp_print("WDT");
517e808c2edSFabiano Rosas         break;
518e808c2edSFabiano Rosas     case POWERPC_EXCP_DTLB:      /* Data TLB error                           */
519e808c2edSFabiano Rosas     case POWERPC_EXCP_ITLB:      /* Instruction TLB error                    */
520e808c2edSFabiano Rosas         break;
521e808c2edSFabiano Rosas     case POWERPC_EXCP_PIT:       /* Programmable interval timer interrupt    */
522e808c2edSFabiano Rosas         trace_ppc_excp_print("PIT");
523e808c2edSFabiano Rosas         break;
5244d8ac1d1SFabiano Rosas     case POWERPC_EXCP_DEBUG:     /* Debug interrupt                          */
5254d8ac1d1SFabiano Rosas         cpu_abort(cs, "%s exception not implemented\n",
5264d8ac1d1SFabiano Rosas                   powerpc_excp_name(excp));
5274d8ac1d1SFabiano Rosas         break;
528e808c2edSFabiano Rosas     default:
529e808c2edSFabiano Rosas         cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp);
530e808c2edSFabiano Rosas         break;
531e808c2edSFabiano Rosas     }
532e808c2edSFabiano Rosas 
533e808c2edSFabiano Rosas     /* Sanity check */
534e808c2edSFabiano Rosas     if (!(env->msr_mask & MSR_HVB)) {
535e808c2edSFabiano Rosas         if (new_msr & MSR_HVB) {
536e808c2edSFabiano Rosas             cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with "
537e808c2edSFabiano Rosas                       "no HV support\n", excp);
538e808c2edSFabiano Rosas         }
539e808c2edSFabiano Rosas         if (srr0 == SPR_HSRR0) {
540e808c2edSFabiano Rosas             cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with "
541e808c2edSFabiano Rosas                       "no HV support\n", excp);
542e808c2edSFabiano Rosas         }
543e808c2edSFabiano Rosas     }
544e808c2edSFabiano Rosas 
545e808c2edSFabiano Rosas     /* Save PC */
546e808c2edSFabiano Rosas     env->spr[srr0] = env->nip;
547e808c2edSFabiano Rosas 
548e808c2edSFabiano Rosas     /* Save MSR */
549e808c2edSFabiano Rosas     env->spr[srr1] = msr;
550e808c2edSFabiano Rosas 
551e808c2edSFabiano Rosas     powerpc_set_excp_state(cpu, vector, new_msr);
552e808c2edSFabiano Rosas }
553e808c2edSFabiano Rosas 
55430c4e426SFabiano Rosas #ifdef TARGET_PPC64
5559f338e4dSFabiano Rosas static void powerpc_excp_books(PowerPCCPU *cpu, int excp)
5569f338e4dSFabiano Rosas {
5579f338e4dSFabiano Rosas     CPUState *cs = CPU(cpu);
5589f338e4dSFabiano Rosas     CPUPPCState *env = &cpu->env;
5599f338e4dSFabiano Rosas     int excp_model = env->excp_model;
5609f338e4dSFabiano Rosas     target_ulong msr, new_msr, vector;
5619f338e4dSFabiano Rosas     int srr0, srr1, lev = -1;
5629f338e4dSFabiano Rosas 
5639f338e4dSFabiano Rosas     if (excp <= POWERPC_EXCP_NONE || excp >= POWERPC_EXCP_NB) {
5649f338e4dSFabiano Rosas         cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp);
5659f338e4dSFabiano Rosas     }
5669f338e4dSFabiano Rosas 
5679f338e4dSFabiano Rosas     qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx
5689f338e4dSFabiano Rosas                   " => %s (%d) error=%02x\n", env->nip, powerpc_excp_name(excp),
5699f338e4dSFabiano Rosas                   excp, env->error_code);
5709f338e4dSFabiano Rosas 
5719f338e4dSFabiano Rosas     /* new srr1 value excluding must-be-zero bits */
5729f338e4dSFabiano Rosas     msr = env->msr & ~0x783f0000ULL;
5739f338e4dSFabiano Rosas 
5749f338e4dSFabiano Rosas     /*
5759f338e4dSFabiano Rosas      * new interrupt handler msr preserves existing HV and ME unless
5769f338e4dSFabiano Rosas      * explicitly overriden
5779f338e4dSFabiano Rosas      */
5789f338e4dSFabiano Rosas     new_msr = env->msr & (((target_ulong)1 << MSR_ME) | MSR_HVB);
5799f338e4dSFabiano Rosas 
5809f338e4dSFabiano Rosas     /* target registers */
5819f338e4dSFabiano Rosas     srr0 = SPR_SRR0;
5829f338e4dSFabiano Rosas     srr1 = SPR_SRR1;
5839f338e4dSFabiano Rosas 
5849f338e4dSFabiano Rosas     /*
5859f338e4dSFabiano Rosas      * check for special resume at 0x100 from doze/nap/sleep/winkle on
5869f338e4dSFabiano Rosas      * P7/P8/P9
5879f338e4dSFabiano Rosas      */
5889f338e4dSFabiano Rosas     if (env->resume_as_sreset) {
5899f338e4dSFabiano Rosas         excp = powerpc_reset_wakeup(cs, env, excp, &msr);
5909f338e4dSFabiano Rosas     }
5919f338e4dSFabiano Rosas 
5929f338e4dSFabiano Rosas     /*
59330c4e426SFabiano Rosas      * We don't want to generate a Hypervisor Emulation Assistance
59430c4e426SFabiano Rosas      * Interrupt if we don't have HVB in msr_mask (PAPR mode).
5959f338e4dSFabiano Rosas      */
59630c4e426SFabiano Rosas     if (excp == POWERPC_EXCP_HV_EMU && !(env->msr_mask & MSR_HVB)) {
5979f338e4dSFabiano Rosas         excp = POWERPC_EXCP_PROGRAM;
5989f338e4dSFabiano Rosas     }
5999f338e4dSFabiano Rosas 
6009f338e4dSFabiano Rosas     vector = env->excp_vectors[excp];
6019f338e4dSFabiano Rosas     if (vector == (target_ulong)-1ULL) {
6029f338e4dSFabiano Rosas         cpu_abort(cs, "Raised an exception without defined vector %d\n",
6039f338e4dSFabiano Rosas                   excp);
6049f338e4dSFabiano Rosas     }
6059f338e4dSFabiano Rosas 
6069f338e4dSFabiano Rosas     vector |= env->excp_prefix;
6079f338e4dSFabiano Rosas 
6089f338e4dSFabiano Rosas     switch (excp) {
6099f338e4dSFabiano Rosas     case POWERPC_EXCP_MCHECK:    /* Machine check exception                  */
6109f338e4dSFabiano Rosas         if (msr_me == 0) {
6119f338e4dSFabiano Rosas             /*
6129f338e4dSFabiano Rosas              * Machine check exception is not enabled.  Enter
6139f338e4dSFabiano Rosas              * checkstop state.
6149f338e4dSFabiano Rosas              */
6159f338e4dSFabiano Rosas             fprintf(stderr, "Machine check while not allowed. "
6169f338e4dSFabiano Rosas                     "Entering checkstop state\n");
6179f338e4dSFabiano Rosas             if (qemu_log_separate()) {
6189f338e4dSFabiano Rosas                 qemu_log("Machine check while not allowed. "
6199f338e4dSFabiano Rosas                         "Entering checkstop state\n");
6209f338e4dSFabiano Rosas             }
6219f338e4dSFabiano Rosas             cs->halted = 1;
6229f338e4dSFabiano Rosas             cpu_interrupt_exittb(cs);
6239f338e4dSFabiano Rosas         }
6249f338e4dSFabiano Rosas         if (env->msr_mask & MSR_HVB) {
6259f338e4dSFabiano Rosas             /*
6269f338e4dSFabiano Rosas              * ISA specifies HV, but can be delivered to guest with HV
6279f338e4dSFabiano Rosas              * clear (e.g., see FWNMI in PAPR).
6289f338e4dSFabiano Rosas              */
6299f338e4dSFabiano Rosas             new_msr |= (target_ulong)MSR_HVB;
6309f338e4dSFabiano Rosas         }
6319f338e4dSFabiano Rosas 
6329f338e4dSFabiano Rosas         /* machine check exceptions don't have ME set */
6339f338e4dSFabiano Rosas         new_msr &= ~((target_ulong)1 << MSR_ME);
6349f338e4dSFabiano Rosas 
6359f338e4dSFabiano Rosas         break;
6369f338e4dSFabiano Rosas     case POWERPC_EXCP_DSI:       /* Data storage exception                   */
6379f338e4dSFabiano Rosas         trace_ppc_excp_dsi(env->spr[SPR_DSISR], env->spr[SPR_DAR]);
6389f338e4dSFabiano Rosas         break;
6399f338e4dSFabiano Rosas     case POWERPC_EXCP_ISI:       /* Instruction storage exception            */
6409f338e4dSFabiano Rosas         trace_ppc_excp_isi(msr, env->nip);
6419f338e4dSFabiano Rosas         msr |= env->error_code;
6429f338e4dSFabiano Rosas         break;
6439f338e4dSFabiano Rosas     case POWERPC_EXCP_EXTERNAL:  /* External input                           */
6449f338e4dSFabiano Rosas     {
6459f338e4dSFabiano Rosas         bool lpes0;
6469f338e4dSFabiano Rosas 
6479f338e4dSFabiano Rosas         /*
648*67baff77SFabiano Rosas          * LPES0 is only taken into consideration if we support HV
649*67baff77SFabiano Rosas          * mode for this CPU.
6509f338e4dSFabiano Rosas          */
651*67baff77SFabiano Rosas         if (!env->has_hv_mode) {
652*67baff77SFabiano Rosas             break;
6539f338e4dSFabiano Rosas         }
6549f338e4dSFabiano Rosas 
655*67baff77SFabiano Rosas         lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0);
656*67baff77SFabiano Rosas 
6579f338e4dSFabiano Rosas         if (!lpes0) {
6589f338e4dSFabiano Rosas             new_msr |= (target_ulong)MSR_HVB;
6599f338e4dSFabiano Rosas             new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
6609f338e4dSFabiano Rosas             srr0 = SPR_HSRR0;
6619f338e4dSFabiano Rosas             srr1 = SPR_HSRR1;
6629f338e4dSFabiano Rosas         }
663*67baff77SFabiano Rosas 
6649f338e4dSFabiano Rosas         break;
6659f338e4dSFabiano Rosas     }
6669f338e4dSFabiano Rosas     case POWERPC_EXCP_ALIGN:     /* Alignment exception                      */
6679f338e4dSFabiano Rosas         /* Get rS/rD and rA from faulting opcode */
6689f338e4dSFabiano Rosas         /*
6699f338e4dSFabiano Rosas          * Note: the opcode fields will not be set properly for a
6709f338e4dSFabiano Rosas          * direct store load/store, but nobody cares as nobody
6719f338e4dSFabiano Rosas          * actually uses direct store segments.
6729f338e4dSFabiano Rosas          */
6739f338e4dSFabiano Rosas         env->spr[SPR_DSISR] |= (env->error_code & 0x03FF0000) >> 16;
6749f338e4dSFabiano Rosas         break;
6759f338e4dSFabiano Rosas     case POWERPC_EXCP_PROGRAM:   /* Program exception                        */
6769f338e4dSFabiano Rosas         switch (env->error_code & ~0xF) {
6779f338e4dSFabiano Rosas         case POWERPC_EXCP_FP:
6789f338e4dSFabiano Rosas             if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) {
6799f338e4dSFabiano Rosas                 trace_ppc_excp_fp_ignore();
6809f338e4dSFabiano Rosas                 cs->exception_index = POWERPC_EXCP_NONE;
6819f338e4dSFabiano Rosas                 env->error_code = 0;
6829f338e4dSFabiano Rosas                 return;
6839f338e4dSFabiano Rosas             }
6849f338e4dSFabiano Rosas 
6859f338e4dSFabiano Rosas             /*
6869f338e4dSFabiano Rosas              * FP exceptions always have NIP pointing to the faulting
6879f338e4dSFabiano Rosas              * instruction, so always use store_next and claim we are
6889f338e4dSFabiano Rosas              * precise in the MSR.
6899f338e4dSFabiano Rosas              */
6909f338e4dSFabiano Rosas             msr |= 0x00100000;
6919f338e4dSFabiano Rosas             env->spr[SPR_BOOKE_ESR] = ESR_FP;
6929f338e4dSFabiano Rosas             break;
6939f338e4dSFabiano Rosas         case POWERPC_EXCP_INVAL:
6949f338e4dSFabiano Rosas             trace_ppc_excp_inval(env->nip);
6959f338e4dSFabiano Rosas             msr |= 0x00080000;
6969f338e4dSFabiano Rosas             env->spr[SPR_BOOKE_ESR] = ESR_PIL;
6979f338e4dSFabiano Rosas             break;
6989f338e4dSFabiano Rosas         case POWERPC_EXCP_PRIV:
6999f338e4dSFabiano Rosas             msr |= 0x00040000;
7009f338e4dSFabiano Rosas             env->spr[SPR_BOOKE_ESR] = ESR_PPR;
7019f338e4dSFabiano Rosas             break;
7029f338e4dSFabiano Rosas         case POWERPC_EXCP_TRAP:
7039f338e4dSFabiano Rosas             msr |= 0x00020000;
7049f338e4dSFabiano Rosas             env->spr[SPR_BOOKE_ESR] = ESR_PTR;
7059f338e4dSFabiano Rosas             break;
7069f338e4dSFabiano Rosas         default:
7079f338e4dSFabiano Rosas             /* Should never occur */
7089f338e4dSFabiano Rosas             cpu_abort(cs, "Invalid program exception %d. Aborting\n",
7099f338e4dSFabiano Rosas                       env->error_code);
7109f338e4dSFabiano Rosas             break;
7119f338e4dSFabiano Rosas         }
7129f338e4dSFabiano Rosas         break;
7139f338e4dSFabiano Rosas     case POWERPC_EXCP_SYSCALL:   /* System call exception                    */
7149f338e4dSFabiano Rosas         lev = env->error_code;
7159f338e4dSFabiano Rosas 
7169f338e4dSFabiano Rosas         if ((lev == 1) && cpu->vhyp) {
7179f338e4dSFabiano Rosas             dump_hcall(env);
7189f338e4dSFabiano Rosas         } else {
7199f338e4dSFabiano Rosas             dump_syscall(env);
7209f338e4dSFabiano Rosas         }
7219f338e4dSFabiano Rosas 
7229f338e4dSFabiano Rosas         /*
7239f338e4dSFabiano Rosas          * We need to correct the NIP which in this case is supposed
7249f338e4dSFabiano Rosas          * to point to the next instruction
7259f338e4dSFabiano Rosas          */
7269f338e4dSFabiano Rosas         env->nip += 4;
7279f338e4dSFabiano Rosas 
7289f338e4dSFabiano Rosas         /* "PAPR mode" built-in hypercall emulation */
7299f338e4dSFabiano Rosas         if ((lev == 1) && cpu->vhyp) {
7309f338e4dSFabiano Rosas             PPCVirtualHypervisorClass *vhc =
7319f338e4dSFabiano Rosas                 PPC_VIRTUAL_HYPERVISOR_GET_CLASS(cpu->vhyp);
7329f338e4dSFabiano Rosas             vhc->hypercall(cpu->vhyp, cpu);
7339f338e4dSFabiano Rosas             return;
7349f338e4dSFabiano Rosas         }
7359f338e4dSFabiano Rosas         if (lev == 1) {
7369f338e4dSFabiano Rosas             new_msr |= (target_ulong)MSR_HVB;
7379f338e4dSFabiano Rosas         }
7389f338e4dSFabiano Rosas         break;
7399f338e4dSFabiano Rosas     case POWERPC_EXCP_SYSCALL_VECTORED: /* scv exception                     */
7409f338e4dSFabiano Rosas         lev = env->error_code;
7419f338e4dSFabiano Rosas         dump_syscall(env);
7429f338e4dSFabiano Rosas         env->nip += 4;
7439f338e4dSFabiano Rosas         new_msr |= env->msr & ((target_ulong)1 << MSR_EE);
7449f338e4dSFabiano Rosas         new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
7459f338e4dSFabiano Rosas 
7469f338e4dSFabiano Rosas         vector += lev * 0x20;
7479f338e4dSFabiano Rosas 
7489f338e4dSFabiano Rosas         env->lr = env->nip;
7499f338e4dSFabiano Rosas         env->ctr = msr;
7509f338e4dSFabiano Rosas         break;
7519f338e4dSFabiano Rosas     case POWERPC_EXCP_FPU:       /* Floating-point unavailable exception     */
7529f338e4dSFabiano Rosas     case POWERPC_EXCP_DECR:      /* Decrementer exception                    */
7539f338e4dSFabiano Rosas         break;
7549f338e4dSFabiano Rosas     case POWERPC_EXCP_RESET:     /* System reset exception                   */
7559f338e4dSFabiano Rosas         /* A power-saving exception sets ME, otherwise it is unchanged */
7569f338e4dSFabiano Rosas         if (msr_pow) {
7579f338e4dSFabiano Rosas             /* indicate that we resumed from power save mode */
7589f338e4dSFabiano Rosas             msr |= 0x10000;
7599f338e4dSFabiano Rosas             new_msr |= ((target_ulong)1 << MSR_ME);
7609f338e4dSFabiano Rosas         }
7619f338e4dSFabiano Rosas         if (env->msr_mask & MSR_HVB) {
7629f338e4dSFabiano Rosas             /*
7639f338e4dSFabiano Rosas              * ISA specifies HV, but can be delivered to guest with HV
7649f338e4dSFabiano Rosas              * clear (e.g., see FWNMI in PAPR, NMI injection in QEMU).
7659f338e4dSFabiano Rosas              */
7669f338e4dSFabiano Rosas             new_msr |= (target_ulong)MSR_HVB;
7679f338e4dSFabiano Rosas         } else {
7689f338e4dSFabiano Rosas             if (msr_pow) {
7699f338e4dSFabiano Rosas                 cpu_abort(cs, "Trying to deliver power-saving system reset "
7709f338e4dSFabiano Rosas                           "exception %d with no HV support\n", excp);
7719f338e4dSFabiano Rosas             }
7729f338e4dSFabiano Rosas         }
7739f338e4dSFabiano Rosas         break;
7749f338e4dSFabiano Rosas     case POWERPC_EXCP_DSEG:      /* Data segment exception                   */
7759f338e4dSFabiano Rosas     case POWERPC_EXCP_ISEG:      /* Instruction segment exception            */
7769f338e4dSFabiano Rosas     case POWERPC_EXCP_TRACE:     /* Trace exception                          */
7779f338e4dSFabiano Rosas         break;
7789f338e4dSFabiano Rosas     case POWERPC_EXCP_HISI:      /* Hypervisor instruction storage exception */
7799f338e4dSFabiano Rosas         msr |= env->error_code;
7809f338e4dSFabiano Rosas         /* fall through */
7819f338e4dSFabiano Rosas     case POWERPC_EXCP_HDECR:     /* Hypervisor decrementer exception         */
7829f338e4dSFabiano Rosas     case POWERPC_EXCP_HDSI:      /* Hypervisor data storage exception        */
7839f338e4dSFabiano Rosas     case POWERPC_EXCP_SDOOR_HV:  /* Hypervisor Doorbell interrupt            */
7849f338e4dSFabiano Rosas     case POWERPC_EXCP_HV_EMU:
7859f338e4dSFabiano Rosas     case POWERPC_EXCP_HVIRT:     /* Hypervisor virtualization                */
7869f338e4dSFabiano Rosas         srr0 = SPR_HSRR0;
7879f338e4dSFabiano Rosas         srr1 = SPR_HSRR1;
7889f338e4dSFabiano Rosas         new_msr |= (target_ulong)MSR_HVB;
7899f338e4dSFabiano Rosas         new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
7909f338e4dSFabiano Rosas         break;
7919f338e4dSFabiano Rosas     case POWERPC_EXCP_VPU:       /* Vector unavailable exception             */
7929f338e4dSFabiano Rosas     case POWERPC_EXCP_VSXU:       /* VSX unavailable exception               */
7939f338e4dSFabiano Rosas     case POWERPC_EXCP_FU:         /* Facility unavailable exception          */
7949f338e4dSFabiano Rosas         env->spr[SPR_FSCR] |= ((target_ulong)env->error_code << 56);
7959f338e4dSFabiano Rosas         break;
7969f338e4dSFabiano Rosas     case POWERPC_EXCP_HV_FU:     /* Hypervisor Facility Unavailable Exception */
7979f338e4dSFabiano Rosas         env->spr[SPR_HFSCR] |= ((target_ulong)env->error_code << FSCR_IC_POS);
7989f338e4dSFabiano Rosas         srr0 = SPR_HSRR0;
7999f338e4dSFabiano Rosas         srr1 = SPR_HSRR1;
8009f338e4dSFabiano Rosas         new_msr |= (target_ulong)MSR_HVB;
8019f338e4dSFabiano Rosas         new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
8029f338e4dSFabiano Rosas         break;
8039f338e4dSFabiano Rosas     case POWERPC_EXCP_THERM:     /* Thermal interrupt                        */
8049f338e4dSFabiano Rosas     case POWERPC_EXCP_PERFM:     /* Embedded performance monitor interrupt   */
8059f338e4dSFabiano Rosas     case POWERPC_EXCP_VPUA:      /* Vector assist exception                  */
8069f338e4dSFabiano Rosas     case POWERPC_EXCP_MAINT:     /* Maintenance exception                    */
80730c4e426SFabiano Rosas     case POWERPC_EXCP_SDOOR:     /* Doorbell interrupt                       */
80830c4e426SFabiano Rosas     case POWERPC_EXCP_HV_MAINT:  /* Hypervisor Maintenance exception         */
8099f338e4dSFabiano Rosas         cpu_abort(cs, "%s exception not implemented\n",
8109f338e4dSFabiano Rosas                   powerpc_excp_name(excp));
8119f338e4dSFabiano Rosas         break;
8129f338e4dSFabiano Rosas     default:
8139f338e4dSFabiano Rosas         cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp);
8149f338e4dSFabiano Rosas         break;
8159f338e4dSFabiano Rosas     }
8169f338e4dSFabiano Rosas 
8179f338e4dSFabiano Rosas     /* Sanity check */
8189f338e4dSFabiano Rosas     if (!(env->msr_mask & MSR_HVB)) {
8199f338e4dSFabiano Rosas         if (new_msr & MSR_HVB) {
8209f338e4dSFabiano Rosas             cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with "
8219f338e4dSFabiano Rosas                       "no HV support\n", excp);
8229f338e4dSFabiano Rosas         }
8239f338e4dSFabiano Rosas         if (srr0 == SPR_HSRR0) {
8249f338e4dSFabiano Rosas             cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with "
8259f338e4dSFabiano Rosas                       "no HV support\n", excp);
8269f338e4dSFabiano Rosas         }
8279f338e4dSFabiano Rosas     }
8289f338e4dSFabiano Rosas 
8299f338e4dSFabiano Rosas     /*
8309f338e4dSFabiano Rosas      * Sort out endianness of interrupt, this differs depending on the
8319f338e4dSFabiano Rosas      * CPU, the HV mode, etc...
8329f338e4dSFabiano Rosas      */
8339f338e4dSFabiano Rosas     if (ppc_interrupts_little_endian(cpu, !!(new_msr & MSR_HVB))) {
8349f338e4dSFabiano Rosas         new_msr |= (target_ulong)1 << MSR_LE;
8359f338e4dSFabiano Rosas     }
8369f338e4dSFabiano Rosas 
8379f338e4dSFabiano Rosas     new_msr |= (target_ulong)1 << MSR_SF;
8389f338e4dSFabiano Rosas 
8399f338e4dSFabiano Rosas     if (excp != POWERPC_EXCP_SYSCALL_VECTORED) {
8409f338e4dSFabiano Rosas         /* Save PC */
8419f338e4dSFabiano Rosas         env->spr[srr0] = env->nip;
8429f338e4dSFabiano Rosas 
8439f338e4dSFabiano Rosas         /* Save MSR */
8449f338e4dSFabiano Rosas         env->spr[srr1] = msr;
8459f338e4dSFabiano Rosas     }
8469f338e4dSFabiano Rosas 
8479f338e4dSFabiano Rosas     /* This can update new_msr and vector if AIL applies */
8489f338e4dSFabiano Rosas     ppc_excp_apply_ail(cpu, excp_model, excp, msr, &new_msr, &vector);
8499f338e4dSFabiano Rosas 
8509f338e4dSFabiano Rosas     powerpc_set_excp_state(cpu, vector, new_msr);
8519f338e4dSFabiano Rosas }
85230c4e426SFabiano Rosas #else
85330c4e426SFabiano Rosas static inline void powerpc_excp_books(PowerPCCPU *cpu, int excp)
85430c4e426SFabiano Rosas {
85530c4e426SFabiano Rosas     g_assert_not_reached();
85630c4e426SFabiano Rosas }
85730c4e426SFabiano Rosas #endif
8589f338e4dSFabiano Rosas 
85947733729SDavid Gibson /*
86047733729SDavid Gibson  * Note that this function should be greatly optimized when called
86147733729SDavid Gibson  * with a constant excp, from ppc_hw_interrupt
862c79c73f6SBlue Swirl  */
863dc88dd0aSFabiano Rosas static inline void powerpc_excp_legacy(PowerPCCPU *cpu, int excp)
864c79c73f6SBlue Swirl {
86527103424SAndreas Färber     CPUState *cs = CPU(cpu);
8665c26a5b3SAndreas Färber     CPUPPCState *env = &cpu->env;
86793130c84SFabiano Rosas     int excp_model = env->excp_model;
868c79c73f6SBlue Swirl     target_ulong msr, new_msr, vector;
86919e70626SFabiano Rosas     int srr0, srr1, lev = -1;
870c79c73f6SBlue Swirl 
8712541e686SFabiano Rosas     if (excp <= POWERPC_EXCP_NONE || excp >= POWERPC_EXCP_NB) {
8722541e686SFabiano Rosas         cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp);
8732541e686SFabiano Rosas     }
8742541e686SFabiano Rosas 
875c79c73f6SBlue Swirl     qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx
8766789f23bSCédric Le Goater                   " => %s (%d) error=%02x\n", env->nip, powerpc_excp_name(excp),
8776789f23bSCédric Le Goater                   excp, env->error_code);
878c79c73f6SBlue Swirl 
879c79c73f6SBlue Swirl     /* new srr1 value excluding must-be-zero bits */
880a1bb7384SScott Wood     if (excp_model == POWERPC_EXCP_BOOKE) {
881a1bb7384SScott Wood         msr = env->msr;
882a1bb7384SScott Wood     } else {
883c79c73f6SBlue Swirl         msr = env->msr & ~0x783f0000ULL;
884a1bb7384SScott Wood     }
885c79c73f6SBlue Swirl 
88647733729SDavid Gibson     /*
88747733729SDavid Gibson      * new interrupt handler msr preserves existing HV and ME unless
8886d49d6d4SBenjamin Herrenschmidt      * explicitly overriden
8896d49d6d4SBenjamin Herrenschmidt      */
8906d49d6d4SBenjamin Herrenschmidt     new_msr = env->msr & (((target_ulong)1 << MSR_ME) | MSR_HVB);
891c79c73f6SBlue Swirl 
892c79c73f6SBlue Swirl     /* target registers */
893c79c73f6SBlue Swirl     srr0 = SPR_SRR0;
894c79c73f6SBlue Swirl     srr1 = SPR_SRR1;
895c79c73f6SBlue Swirl 
89621c0d66aSBenjamin Herrenschmidt     /*
89721c0d66aSBenjamin Herrenschmidt      * check for special resume at 0x100 from doze/nap/sleep/winkle on
89821c0d66aSBenjamin Herrenschmidt      * P7/P8/P9
89921c0d66aSBenjamin Herrenschmidt      */
9001e7fd61dSBenjamin Herrenschmidt     if (env->resume_as_sreset) {
901dead760bSBenjamin Herrenschmidt         excp = powerpc_reset_wakeup(cs, env, excp, &msr);
9027778a575SBenjamin Herrenschmidt     }
9037778a575SBenjamin Herrenschmidt 
90447733729SDavid Gibson     /*
90547733729SDavid Gibson      * Hypervisor emulation assistance interrupt only exists on server
9069b2faddaSBenjamin Herrenschmidt      * arch 2.05 server or later. We also don't want to generate it if
9079b2faddaSBenjamin Herrenschmidt      * we don't have HVB in msr_mask (PAPR mode).
9089b2faddaSBenjamin Herrenschmidt      */
9099b2faddaSBenjamin Herrenschmidt     if (excp == POWERPC_EXCP_HV_EMU
9109b2faddaSBenjamin Herrenschmidt #if defined(TARGET_PPC64)
911d57d72a8SGreg Kurz         && !(mmu_is_64bit(env->mmu_model) && (env->msr_mask & MSR_HVB))
9129b2faddaSBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */
9139b2faddaSBenjamin Herrenschmidt 
9149b2faddaSBenjamin Herrenschmidt     ) {
9159b2faddaSBenjamin Herrenschmidt         excp = POWERPC_EXCP_PROGRAM;
9169b2faddaSBenjamin Herrenschmidt     }
9179b2faddaSBenjamin Herrenschmidt 
9187fc1dc83SFabiano Rosas #ifdef TARGET_PPC64
9197fc1dc83SFabiano Rosas     /*
9207fc1dc83SFabiano Rosas      * SPEU and VPU share the same IVOR but they exist in different
9217fc1dc83SFabiano Rosas      * processors. SPEU is e500v1/2 only and VPU is e6500 only.
9227fc1dc83SFabiano Rosas      */
9237fc1dc83SFabiano Rosas     if (excp_model == POWERPC_EXCP_BOOKE && excp == POWERPC_EXCP_VPU) {
9247fc1dc83SFabiano Rosas         excp = POWERPC_EXCP_SPEU;
9257fc1dc83SFabiano Rosas     }
9267fc1dc83SFabiano Rosas #endif
9277fc1dc83SFabiano Rosas 
928d1cbee61SFabiano Rosas     vector = env->excp_vectors[excp];
929d1cbee61SFabiano Rosas     if (vector == (target_ulong)-1ULL) {
930d1cbee61SFabiano Rosas         cpu_abort(cs, "Raised an exception without defined vector %d\n",
931d1cbee61SFabiano Rosas                   excp);
932d1cbee61SFabiano Rosas     }
933d1cbee61SFabiano Rosas 
934d1cbee61SFabiano Rosas     vector |= env->excp_prefix;
935d1cbee61SFabiano Rosas 
936c79c73f6SBlue Swirl     switch (excp) {
937c79c73f6SBlue Swirl     case POWERPC_EXCP_CRITICAL:    /* Critical input                         */
938c79c73f6SBlue Swirl         switch (excp_model) {
939c79c73f6SBlue Swirl         case POWERPC_EXCP_40x:
940c79c73f6SBlue Swirl             srr0 = SPR_40x_SRR2;
941c79c73f6SBlue Swirl             srr1 = SPR_40x_SRR3;
942c79c73f6SBlue Swirl             break;
943c79c73f6SBlue Swirl         case POWERPC_EXCP_BOOKE:
944c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_CSRR0;
945c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_CSRR1;
946c79c73f6SBlue Swirl             break;
947c79c73f6SBlue Swirl         case POWERPC_EXCP_G2:
948c79c73f6SBlue Swirl             break;
949c79c73f6SBlue Swirl         default:
950c79c73f6SBlue Swirl             goto excp_invalid;
951c79c73f6SBlue Swirl         }
952bd6fefe7SBenjamin Herrenschmidt         break;
953c79c73f6SBlue Swirl     case POWERPC_EXCP_MCHECK:    /* Machine check exception                  */
954c79c73f6SBlue Swirl         if (msr_me == 0) {
95547733729SDavid Gibson             /*
95647733729SDavid Gibson              * Machine check exception is not enabled.  Enter
95747733729SDavid Gibson              * checkstop state.
958c79c73f6SBlue Swirl              */
959c79c73f6SBlue Swirl             fprintf(stderr, "Machine check while not allowed. "
960c79c73f6SBlue Swirl                     "Entering checkstop state\n");
961013a2942SPaolo Bonzini             if (qemu_log_separate()) {
962013a2942SPaolo Bonzini                 qemu_log("Machine check while not allowed. "
963013a2942SPaolo Bonzini                         "Entering checkstop state\n");
964c79c73f6SBlue Swirl             }
965259186a7SAndreas Färber             cs->halted = 1;
966044897efSRichard Purdie             cpu_interrupt_exittb(cs);
967c79c73f6SBlue Swirl         }
96810c21b5cSNicholas Piggin         if (env->msr_mask & MSR_HVB) {
96947733729SDavid Gibson             /*
97047733729SDavid Gibson              * ISA specifies HV, but can be delivered to guest with HV
97147733729SDavid Gibson              * clear (e.g., see FWNMI in PAPR).
97210c21b5cSNicholas Piggin              */
973c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
97410c21b5cSNicholas Piggin         }
975c79c73f6SBlue Swirl 
976c79c73f6SBlue Swirl         /* machine check exceptions don't have ME set */
977c79c73f6SBlue Swirl         new_msr &= ~((target_ulong)1 << MSR_ME);
978c79c73f6SBlue Swirl 
979c79c73f6SBlue Swirl         /* XXX: should also have something loaded in DAR / DSISR */
980c79c73f6SBlue Swirl         switch (excp_model) {
981c79c73f6SBlue Swirl         case POWERPC_EXCP_40x:
982c79c73f6SBlue Swirl             srr0 = SPR_40x_SRR2;
983c79c73f6SBlue Swirl             srr1 = SPR_40x_SRR3;
984c79c73f6SBlue Swirl             break;
985c79c73f6SBlue Swirl         case POWERPC_EXCP_BOOKE:
986a1bb7384SScott Wood             /* FIXME: choose one or the other based on CPU type */
987c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_MCSRR0;
988c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_MCSRR1;
98919e70626SFabiano Rosas 
99019e70626SFabiano Rosas             env->spr[SPR_BOOKE_CSRR0] = env->nip;
99119e70626SFabiano Rosas             env->spr[SPR_BOOKE_CSRR1] = msr;
992c79c73f6SBlue Swirl             break;
993c79c73f6SBlue Swirl         default:
994c79c73f6SBlue Swirl             break;
995c79c73f6SBlue Swirl         }
996bd6fefe7SBenjamin Herrenschmidt         break;
997c79c73f6SBlue Swirl     case POWERPC_EXCP_DSI:       /* Data storage exception                   */
9982eb1ef73SCédric Le Goater         trace_ppc_excp_dsi(env->spr[SPR_DSISR], env->spr[SPR_DAR]);
999bd6fefe7SBenjamin Herrenschmidt         break;
1000c79c73f6SBlue Swirl     case POWERPC_EXCP_ISI:       /* Instruction storage exception            */
10012eb1ef73SCédric Le Goater         trace_ppc_excp_isi(msr, env->nip);
1002c79c73f6SBlue Swirl         msr |= env->error_code;
1003bd6fefe7SBenjamin Herrenschmidt         break;
1004c79c73f6SBlue Swirl     case POWERPC_EXCP_EXTERNAL:  /* External input                           */
1005bbc443cfSFabiano Rosas     {
1006bbc443cfSFabiano Rosas         bool lpes0;
1007bbc443cfSFabiano Rosas 
1008fdfba1a2SEdgar E. Iglesias         cs = CPU(cpu);
1009fdfba1a2SEdgar E. Iglesias 
1010bbc443cfSFabiano Rosas         /*
1011bbc443cfSFabiano Rosas          * Exception targeting modifiers
1012bbc443cfSFabiano Rosas          *
1013bbc443cfSFabiano Rosas          * LPES0 is supported on POWER7/8/9
1014bbc443cfSFabiano Rosas          * LPES1 is not supported (old iSeries mode)
1015bbc443cfSFabiano Rosas          *
1016bbc443cfSFabiano Rosas          * On anything else, we behave as if LPES0 is 1
1017bbc443cfSFabiano Rosas          * (externals don't alter MSR:HV)
1018bbc443cfSFabiano Rosas          */
1019bbc443cfSFabiano Rosas #if defined(TARGET_PPC64)
1020bbc443cfSFabiano Rosas         if (excp_model == POWERPC_EXCP_POWER7 ||
1021bbc443cfSFabiano Rosas             excp_model == POWERPC_EXCP_POWER8 ||
1022bbc443cfSFabiano Rosas             excp_model == POWERPC_EXCP_POWER9 ||
1023bbc443cfSFabiano Rosas             excp_model == POWERPC_EXCP_POWER10) {
1024bbc443cfSFabiano Rosas             lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0);
1025bbc443cfSFabiano Rosas         } else
1026bbc443cfSFabiano Rosas #endif /* defined(TARGET_PPC64) */
1027bbc443cfSFabiano Rosas         {
1028bbc443cfSFabiano Rosas             lpes0 = true;
1029bbc443cfSFabiano Rosas         }
1030bbc443cfSFabiano Rosas 
10316d49d6d4SBenjamin Herrenschmidt         if (!lpes0) {
1032c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
10336d49d6d4SBenjamin Herrenschmidt             new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
10346d49d6d4SBenjamin Herrenschmidt             srr0 = SPR_HSRR0;
10356d49d6d4SBenjamin Herrenschmidt             srr1 = SPR_HSRR1;
1036c79c73f6SBlue Swirl         }
103768c2dd70SAlexander Graf         if (env->mpic_proxy) {
103868c2dd70SAlexander Graf             /* IACK the IRQ on delivery */
1039fdfba1a2SEdgar E. Iglesias             env->spr[SPR_BOOKE_EPR] = ldl_phys(cs->as, env->mpic_iack);
104068c2dd70SAlexander Graf         }
1041bd6fefe7SBenjamin Herrenschmidt         break;
1042bbc443cfSFabiano Rosas     }
1043c79c73f6SBlue Swirl     case POWERPC_EXCP_ALIGN:     /* Alignment exception                      */
104429c4a336SFabiano Rosas         /* Get rS/rD and rA from faulting opcode */
104547733729SDavid Gibson         /*
104629c4a336SFabiano Rosas          * Note: the opcode fields will not be set properly for a
104729c4a336SFabiano Rosas          * direct store load/store, but nobody cares as nobody
104829c4a336SFabiano Rosas          * actually uses direct store segments.
10493433b732SBenjamin Herrenschmidt          */
105029c4a336SFabiano Rosas         env->spr[SPR_DSISR] |= (env->error_code & 0x03FF0000) >> 16;
1051bd6fefe7SBenjamin Herrenschmidt         break;
1052c79c73f6SBlue Swirl     case POWERPC_EXCP_PROGRAM:   /* Program exception                        */
1053c79c73f6SBlue Swirl         switch (env->error_code & ~0xF) {
1054c79c73f6SBlue Swirl         case POWERPC_EXCP_FP:
1055c79c73f6SBlue Swirl             if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) {
10562eb1ef73SCédric Le Goater                 trace_ppc_excp_fp_ignore();
105727103424SAndreas Färber                 cs->exception_index = POWERPC_EXCP_NONE;
1058c79c73f6SBlue Swirl                 env->error_code = 0;
1059c79c73f6SBlue Swirl                 return;
1060c79c73f6SBlue Swirl             }
10611b7d17caSBenjamin Herrenschmidt 
106247733729SDavid Gibson             /*
106347733729SDavid Gibson              * FP exceptions always have NIP pointing to the faulting
10641b7d17caSBenjamin Herrenschmidt              * instruction, so always use store_next and claim we are
10651b7d17caSBenjamin Herrenschmidt              * precise in the MSR.
10661b7d17caSBenjamin Herrenschmidt              */
1067c79c73f6SBlue Swirl             msr |= 0x00100000;
10680ee604abSAaron Larson             env->spr[SPR_BOOKE_ESR] = ESR_FP;
1069bd6fefe7SBenjamin Herrenschmidt             break;
1070c79c73f6SBlue Swirl         case POWERPC_EXCP_INVAL:
10712eb1ef73SCédric Le Goater             trace_ppc_excp_inval(env->nip);
1072c79c73f6SBlue Swirl             msr |= 0x00080000;
1073c79c73f6SBlue Swirl             env->spr[SPR_BOOKE_ESR] = ESR_PIL;
1074c79c73f6SBlue Swirl             break;
1075c79c73f6SBlue Swirl         case POWERPC_EXCP_PRIV:
1076c79c73f6SBlue Swirl             msr |= 0x00040000;
1077c79c73f6SBlue Swirl             env->spr[SPR_BOOKE_ESR] = ESR_PPR;
1078c79c73f6SBlue Swirl             break;
1079c79c73f6SBlue Swirl         case POWERPC_EXCP_TRAP:
1080c79c73f6SBlue Swirl             msr |= 0x00020000;
1081c79c73f6SBlue Swirl             env->spr[SPR_BOOKE_ESR] = ESR_PTR;
1082c79c73f6SBlue Swirl             break;
1083c79c73f6SBlue Swirl         default:
1084c79c73f6SBlue Swirl             /* Should never occur */
1085a47dddd7SAndreas Färber             cpu_abort(cs, "Invalid program exception %d. Aborting\n",
1086c79c73f6SBlue Swirl                       env->error_code);
1087c79c73f6SBlue Swirl             break;
1088c79c73f6SBlue Swirl         }
1089bd6fefe7SBenjamin Herrenschmidt         break;
1090c79c73f6SBlue Swirl     case POWERPC_EXCP_SYSCALL:   /* System call exception                    */
1091c79c73f6SBlue Swirl         lev = env->error_code;
10926d49d6d4SBenjamin Herrenschmidt 
10936dc6b557SNicholas Piggin         if ((lev == 1) && cpu->vhyp) {
10946dc6b557SNicholas Piggin             dump_hcall(env);
10956dc6b557SNicholas Piggin         } else {
10966dc6b557SNicholas Piggin             dump_syscall(env);
10976dc6b557SNicholas Piggin         }
10986dc6b557SNicholas Piggin 
109947733729SDavid Gibson         /*
110047733729SDavid Gibson          * We need to correct the NIP which in this case is supposed
1101bd6fefe7SBenjamin Herrenschmidt          * to point to the next instruction
1102bd6fefe7SBenjamin Herrenschmidt          */
1103bd6fefe7SBenjamin Herrenschmidt         env->nip += 4;
1104bd6fefe7SBenjamin Herrenschmidt 
11056d49d6d4SBenjamin Herrenschmidt         /* "PAPR mode" built-in hypercall emulation */
11061d1be34dSDavid Gibson         if ((lev == 1) && cpu->vhyp) {
11071d1be34dSDavid Gibson             PPCVirtualHypervisorClass *vhc =
11081d1be34dSDavid Gibson                 PPC_VIRTUAL_HYPERVISOR_GET_CLASS(cpu->vhyp);
11091d1be34dSDavid Gibson             vhc->hypercall(cpu->vhyp, cpu);
1110c79c73f6SBlue Swirl             return;
1111c79c73f6SBlue Swirl         }
11126d49d6d4SBenjamin Herrenschmidt         if (lev == 1) {
1113c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
1114c79c73f6SBlue Swirl         }
1115bd6fefe7SBenjamin Herrenschmidt         break;
11163c89b8d6SNicholas Piggin     case POWERPC_EXCP_SYSCALL_VECTORED: /* scv exception                     */
11173c89b8d6SNicholas Piggin         lev = env->error_code;
11180c87018cSFabiano Rosas         dump_syscall(env);
11193c89b8d6SNicholas Piggin         env->nip += 4;
11203c89b8d6SNicholas Piggin         new_msr |= env->msr & ((target_ulong)1 << MSR_EE);
11213c89b8d6SNicholas Piggin         new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
11225ac11b12SFabiano Rosas 
11235ac11b12SFabiano Rosas         vector += lev * 0x20;
11245ac11b12SFabiano Rosas 
11255ac11b12SFabiano Rosas         env->lr = env->nip;
11265ac11b12SFabiano Rosas         env->ctr = msr;
11273c89b8d6SNicholas Piggin         break;
1128bd6fefe7SBenjamin Herrenschmidt     case POWERPC_EXCP_FPU:       /* Floating-point unavailable exception     */
1129c79c73f6SBlue Swirl     case POWERPC_EXCP_APU:       /* Auxiliary processor unavailable          */
1130c79c73f6SBlue Swirl     case POWERPC_EXCP_DECR:      /* Decrementer exception                    */
1131bd6fefe7SBenjamin Herrenschmidt         break;
1132c79c73f6SBlue Swirl     case POWERPC_EXCP_FIT:       /* Fixed-interval timer interrupt           */
1133c79c73f6SBlue Swirl         /* FIT on 4xx */
11342eb1ef73SCédric Le Goater         trace_ppc_excp_print("FIT");
1135bd6fefe7SBenjamin Herrenschmidt         break;
1136c79c73f6SBlue Swirl     case POWERPC_EXCP_WDT:       /* Watchdog timer interrupt                 */
11372eb1ef73SCédric Le Goater         trace_ppc_excp_print("WDT");
1138c79c73f6SBlue Swirl         switch (excp_model) {
1139c79c73f6SBlue Swirl         case POWERPC_EXCP_BOOKE:
1140c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_CSRR0;
1141c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_CSRR1;
1142c79c73f6SBlue Swirl             break;
1143c79c73f6SBlue Swirl         default:
1144c79c73f6SBlue Swirl             break;
1145c79c73f6SBlue Swirl         }
1146bd6fefe7SBenjamin Herrenschmidt         break;
1147c79c73f6SBlue Swirl     case POWERPC_EXCP_DTLB:      /* Data TLB error                           */
1148c79c73f6SBlue Swirl     case POWERPC_EXCP_ITLB:      /* Instruction TLB error                    */
1149bd6fefe7SBenjamin Herrenschmidt         break;
1150c79c73f6SBlue Swirl     case POWERPC_EXCP_DEBUG:     /* Debug interrupt                          */
11510e3bf489SRoman Kapl         if (env->flags & POWERPC_FLAG_DE) {
1152a1bb7384SScott Wood             /* FIXME: choose one or the other based on CPU type */
1153c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_DSRR0;
1154c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_DSRR1;
115519e70626SFabiano Rosas 
115619e70626SFabiano Rosas             env->spr[SPR_BOOKE_CSRR0] = env->nip;
115719e70626SFabiano Rosas             env->spr[SPR_BOOKE_CSRR1] = msr;
115819e70626SFabiano Rosas 
11590e3bf489SRoman Kapl             /* DBSR already modified by caller */
11600e3bf489SRoman Kapl         } else {
11610e3bf489SRoman Kapl             cpu_abort(cs, "Debug exception triggered on unsupported model\n");
1162c79c73f6SBlue Swirl         }
1163bd6fefe7SBenjamin Herrenschmidt         break;
11647fc1dc83SFabiano Rosas     case POWERPC_EXCP_SPEU:   /* SPE/embedded floating-point unavailable/VPU  */
1165c79c73f6SBlue Swirl         env->spr[SPR_BOOKE_ESR] = ESR_SPV;
1166bd6fefe7SBenjamin Herrenschmidt         break;
1167c79c73f6SBlue Swirl     case POWERPC_EXCP_DOORI:     /* Embedded doorbell interrupt              */
1168bd6fefe7SBenjamin Herrenschmidt         break;
1169c79c73f6SBlue Swirl     case POWERPC_EXCP_DOORCI:    /* Embedded doorbell critical interrupt     */
1170c79c73f6SBlue Swirl         srr0 = SPR_BOOKE_CSRR0;
1171c79c73f6SBlue Swirl         srr1 = SPR_BOOKE_CSRR1;
1172bd6fefe7SBenjamin Herrenschmidt         break;
1173c79c73f6SBlue Swirl     case POWERPC_EXCP_RESET:     /* System reset exception                   */
1174f85bcec3SNicholas Piggin         /* A power-saving exception sets ME, otherwise it is unchanged */
1175c79c73f6SBlue Swirl         if (msr_pow) {
1176c79c73f6SBlue Swirl             /* indicate that we resumed from power save mode */
1177c79c73f6SBlue Swirl             msr |= 0x10000;
1178f85bcec3SNicholas Piggin             new_msr |= ((target_ulong)1 << MSR_ME);
1179c79c73f6SBlue Swirl         }
118010c21b5cSNicholas Piggin         if (env->msr_mask & MSR_HVB) {
118147733729SDavid Gibson             /*
118247733729SDavid Gibson              * ISA specifies HV, but can be delivered to guest with HV
118347733729SDavid Gibson              * clear (e.g., see FWNMI in PAPR, NMI injection in QEMU).
118410c21b5cSNicholas Piggin              */
1185c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
118610c21b5cSNicholas Piggin         } else {
118710c21b5cSNicholas Piggin             if (msr_pow) {
118810c21b5cSNicholas Piggin                 cpu_abort(cs, "Trying to deliver power-saving system reset "
118910c21b5cSNicholas Piggin                           "exception %d with no HV support\n", excp);
119010c21b5cSNicholas Piggin             }
119110c21b5cSNicholas Piggin         }
1192bd6fefe7SBenjamin Herrenschmidt         break;
1193c79c73f6SBlue Swirl     case POWERPC_EXCP_DSEG:      /* Data segment exception                   */
1194c79c73f6SBlue Swirl     case POWERPC_EXCP_ISEG:      /* Instruction segment exception            */
1195c79c73f6SBlue Swirl     case POWERPC_EXCP_TRACE:     /* Trace exception                          */
1196bd6fefe7SBenjamin Herrenschmidt         break;
1197d04ea940SCédric Le Goater     case POWERPC_EXCP_HISI:      /* Hypervisor instruction storage exception */
1198d04ea940SCédric Le Goater         msr |= env->error_code;
1199295397f5SChen Qun         /* fall through */
1200bd6fefe7SBenjamin Herrenschmidt     case POWERPC_EXCP_HDECR:     /* Hypervisor decrementer exception         */
1201c79c73f6SBlue Swirl     case POWERPC_EXCP_HDSI:      /* Hypervisor data storage exception        */
1202c79c73f6SBlue Swirl     case POWERPC_EXCP_HDSEG:     /* Hypervisor data segment exception        */
1203c79c73f6SBlue Swirl     case POWERPC_EXCP_HISEG:     /* Hypervisor instruction segment exception */
12047af1e7b0SCédric Le Goater     case POWERPC_EXCP_SDOOR_HV:  /* Hypervisor Doorbell interrupt            */
1205bd6fefe7SBenjamin Herrenschmidt     case POWERPC_EXCP_HV_EMU:
1206d8ce5fd6SBenjamin Herrenschmidt     case POWERPC_EXCP_HVIRT:     /* Hypervisor virtualization                */
1207c79c73f6SBlue Swirl         srr0 = SPR_HSRR0;
1208c79c73f6SBlue Swirl         srr1 = SPR_HSRR1;
1209c79c73f6SBlue Swirl         new_msr |= (target_ulong)MSR_HVB;
1210c79c73f6SBlue Swirl         new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
1211bd6fefe7SBenjamin Herrenschmidt         break;
1212c79c73f6SBlue Swirl     case POWERPC_EXCP_VPU:       /* Vector unavailable exception             */
12131f29871cSTom Musta     case POWERPC_EXCP_VSXU:       /* VSX unavailable exception               */
12147019cb3dSAlexey Kardashevskiy     case POWERPC_EXCP_FU:         /* Facility unavailable exception          */
12155310799aSBalbir Singh #ifdef TARGET_PPC64
12165310799aSBalbir Singh         env->spr[SPR_FSCR] |= ((target_ulong)env->error_code << 56);
12175310799aSBalbir Singh #endif
1218bd6fefe7SBenjamin Herrenschmidt         break;
1219493028d8SCédric Le Goater     case POWERPC_EXCP_HV_FU:     /* Hypervisor Facility Unavailable Exception */
1220493028d8SCédric Le Goater #ifdef TARGET_PPC64
1221493028d8SCédric Le Goater         env->spr[SPR_HFSCR] |= ((target_ulong)env->error_code << FSCR_IC_POS);
1222493028d8SCédric Le Goater         srr0 = SPR_HSRR0;
1223493028d8SCédric Le Goater         srr1 = SPR_HSRR1;
1224493028d8SCédric Le Goater         new_msr |= (target_ulong)MSR_HVB;
1225493028d8SCédric Le Goater         new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
1226493028d8SCédric Le Goater #endif
1227493028d8SCédric Le Goater         break;
1228c79c73f6SBlue Swirl     case POWERPC_EXCP_PIT:       /* Programmable interval timer interrupt    */
12292eb1ef73SCédric Le Goater         trace_ppc_excp_print("PIT");
1230bd6fefe7SBenjamin Herrenschmidt         break;
1231c79c73f6SBlue Swirl     case POWERPC_EXCP_IFTLB:     /* Instruction fetch TLB error              */
1232c79c73f6SBlue Swirl     case POWERPC_EXCP_DLTLB:     /* Data load TLB miss                       */
1233c79c73f6SBlue Swirl     case POWERPC_EXCP_DSTLB:     /* Data store TLB miss                      */
1234c79c73f6SBlue Swirl         switch (excp_model) {
1235c79c73f6SBlue Swirl         case POWERPC_EXCP_602:
1236c79c73f6SBlue Swirl         case POWERPC_EXCP_603:
1237c79c73f6SBlue Swirl         case POWERPC_EXCP_G2:
1238c79c73f6SBlue Swirl             /* Swap temporary saved registers with GPRs */
1239c79c73f6SBlue Swirl             if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) {
1240c79c73f6SBlue Swirl                 new_msr |= (target_ulong)1 << MSR_TGPR;
1241c79c73f6SBlue Swirl                 hreg_swap_gpr_tgpr(env);
1242c79c73f6SBlue Swirl             }
124351b385dbSFabiano Rosas             /* fall through */
1244c79c73f6SBlue Swirl         case POWERPC_EXCP_7x5:
1245e4e27df7SFabiano Rosas             ppc_excp_debug_sw_tlb(env, excp);
1246c79c73f6SBlue Swirl 
1247c79c73f6SBlue Swirl             msr |= env->crf[0] << 28;
1248c79c73f6SBlue Swirl             msr |= env->error_code; /* key, D/I, S/L bits */
1249c79c73f6SBlue Swirl             /* Set way using a LRU mechanism */
1250c79c73f6SBlue Swirl             msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17;
1251c79c73f6SBlue Swirl             break;
1252c79c73f6SBlue Swirl         default:
125351b385dbSFabiano Rosas             cpu_abort(cs, "Invalid TLB miss exception\n");
1254c79c73f6SBlue Swirl             break;
1255c79c73f6SBlue Swirl         }
1256bd6fefe7SBenjamin Herrenschmidt         break;
12574dff75feSFabiano Rosas     case POWERPC_EXCP_EFPDI:     /* Embedded floating-point data interrupt   */
12584dff75feSFabiano Rosas     case POWERPC_EXCP_EFPRI:     /* Embedded floating-point round interrupt  */
12594dff75feSFabiano Rosas     case POWERPC_EXCP_EPERFM:    /* Embedded performance monitor interrupt   */
12604dff75feSFabiano Rosas     case POWERPC_EXCP_IO:        /* IO error exception                       */
12614dff75feSFabiano Rosas     case POWERPC_EXCP_RUNM:      /* Run mode exception                       */
12624dff75feSFabiano Rosas     case POWERPC_EXCP_EMUL:      /* Emulation trap exception                 */
1263c79c73f6SBlue Swirl     case POWERPC_EXCP_FPA:       /* Floating-point assist exception          */
1264c79c73f6SBlue Swirl     case POWERPC_EXCP_DABR:      /* Data address breakpoint                  */
1265c79c73f6SBlue Swirl     case POWERPC_EXCP_IABR:      /* Instruction address breakpoint           */
1266c79c73f6SBlue Swirl     case POWERPC_EXCP_SMI:       /* System management interrupt              */
1267c79c73f6SBlue Swirl     case POWERPC_EXCP_THERM:     /* Thermal interrupt                        */
1268c79c73f6SBlue Swirl     case POWERPC_EXCP_PERFM:     /* Embedded performance monitor interrupt   */
1269c79c73f6SBlue Swirl     case POWERPC_EXCP_VPUA:      /* Vector assist exception                  */
1270c79c73f6SBlue Swirl     case POWERPC_EXCP_SOFTP:     /* Soft patch exception                     */
1271c79c73f6SBlue Swirl     case POWERPC_EXCP_MAINT:     /* Maintenance exception                    */
1272c79c73f6SBlue Swirl     case POWERPC_EXCP_MEXTBR:    /* Maskable external breakpoint             */
1273c79c73f6SBlue Swirl     case POWERPC_EXCP_NMEXTBR:   /* Non maskable external breakpoint         */
12744dff75feSFabiano Rosas         cpu_abort(cs, "%s exception not implemented\n",
12754dff75feSFabiano Rosas                   powerpc_excp_name(excp));
1276bd6fefe7SBenjamin Herrenschmidt         break;
1277c79c73f6SBlue Swirl     default:
1278c79c73f6SBlue Swirl     excp_invalid:
1279a47dddd7SAndreas Färber         cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp);
1280c79c73f6SBlue Swirl         break;
1281c79c73f6SBlue Swirl     }
1282bd6fefe7SBenjamin Herrenschmidt 
12836d49d6d4SBenjamin Herrenschmidt     /* Sanity check */
128410c21b5cSNicholas Piggin     if (!(env->msr_mask & MSR_HVB)) {
128510c21b5cSNicholas Piggin         if (new_msr & MSR_HVB) {
128610c21b5cSNicholas Piggin             cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with "
12876d49d6d4SBenjamin Herrenschmidt                       "no HV support\n", excp);
12886d49d6d4SBenjamin Herrenschmidt         }
128910c21b5cSNicholas Piggin         if (srr0 == SPR_HSRR0) {
129010c21b5cSNicholas Piggin             cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with "
129110c21b5cSNicholas Piggin                       "no HV support\n", excp);
129210c21b5cSNicholas Piggin         }
129310c21b5cSNicholas Piggin     }
12946d49d6d4SBenjamin Herrenschmidt 
129547733729SDavid Gibson     /*
129647733729SDavid Gibson      * Sort out endianness of interrupt, this differs depending on the
12976d49d6d4SBenjamin Herrenschmidt      * CPU, the HV mode, etc...
12986d49d6d4SBenjamin Herrenschmidt      */
129919bd7f57SFabiano Rosas     if (ppc_interrupts_little_endian(cpu, !!(new_msr & MSR_HVB))) {
13006d49d6d4SBenjamin Herrenschmidt         new_msr |= (target_ulong)1 << MSR_LE;
13016d49d6d4SBenjamin Herrenschmidt     }
1302c79c73f6SBlue Swirl 
1303c79c73f6SBlue Swirl #if defined(TARGET_PPC64)
1304c79c73f6SBlue Swirl     if (excp_model == POWERPC_EXCP_BOOKE) {
1305e42a61f1SAlexander Graf         if (env->spr[SPR_BOOKE_EPCR] & EPCR_ICM) {
1306e42a61f1SAlexander Graf             /* Cat.64-bit: EPCR.ICM is copied to MSR.CM */
1307c79c73f6SBlue Swirl             new_msr |= (target_ulong)1 << MSR_CM;
1308e42a61f1SAlexander Graf         } else {
1309e42a61f1SAlexander Graf             vector = (uint32_t)vector;
1310c79c73f6SBlue Swirl         }
1311c79c73f6SBlue Swirl     } else {
1312d57d72a8SGreg Kurz         if (!msr_isf && !mmu_is_64bit(env->mmu_model)) {
1313c79c73f6SBlue Swirl             vector = (uint32_t)vector;
1314c79c73f6SBlue Swirl         } else {
1315c79c73f6SBlue Swirl             new_msr |= (target_ulong)1 << MSR_SF;
1316c79c73f6SBlue Swirl         }
1317c79c73f6SBlue Swirl     }
1318c79c73f6SBlue Swirl #endif
1319cd0c6f47SBenjamin Herrenschmidt 
13203c89b8d6SNicholas Piggin     if (excp != POWERPC_EXCP_SYSCALL_VECTORED) {
13213c89b8d6SNicholas Piggin         /* Save PC */
13223c89b8d6SNicholas Piggin         env->spr[srr0] = env->nip;
13233c89b8d6SNicholas Piggin 
13243c89b8d6SNicholas Piggin         /* Save MSR */
13253c89b8d6SNicholas Piggin         env->spr[srr1] = msr;
13263c89b8d6SNicholas Piggin     }
13273c89b8d6SNicholas Piggin 
13288b7e6b07SNicholas Piggin     /* This can update new_msr and vector if AIL applies */
13298b7e6b07SNicholas Piggin     ppc_excp_apply_ail(cpu, excp_model, excp, msr, &new_msr, &vector);
13308b7e6b07SNicholas Piggin 
1331ad77c6caSNicholas Piggin     powerpc_set_excp_state(cpu, vector, new_msr);
1332c79c73f6SBlue Swirl }
1333c79c73f6SBlue Swirl 
1334dc88dd0aSFabiano Rosas static void powerpc_excp(PowerPCCPU *cpu, int excp)
1335dc88dd0aSFabiano Rosas {
1336dc88dd0aSFabiano Rosas     CPUPPCState *env = &cpu->env;
1337dc88dd0aSFabiano Rosas 
1338dc88dd0aSFabiano Rosas     switch (env->excp_model) {
1339e808c2edSFabiano Rosas     case POWERPC_EXCP_40x:
1340e808c2edSFabiano Rosas         powerpc_excp_40x(cpu, excp);
1341e808c2edSFabiano Rosas         break;
13429f338e4dSFabiano Rosas     case POWERPC_EXCP_970:
13439f338e4dSFabiano Rosas     case POWERPC_EXCP_POWER7:
13449f338e4dSFabiano Rosas     case POWERPC_EXCP_POWER8:
13459f338e4dSFabiano Rosas     case POWERPC_EXCP_POWER9:
13469f338e4dSFabiano Rosas     case POWERPC_EXCP_POWER10:
13479f338e4dSFabiano Rosas         powerpc_excp_books(cpu, excp);
13489f338e4dSFabiano Rosas         break;
1349dc88dd0aSFabiano Rosas     default:
1350dc88dd0aSFabiano Rosas         powerpc_excp_legacy(cpu, excp);
1351dc88dd0aSFabiano Rosas     }
1352dc88dd0aSFabiano Rosas }
1353dc88dd0aSFabiano Rosas 
135497a8ea5aSAndreas Färber void ppc_cpu_do_interrupt(CPUState *cs)
1355c79c73f6SBlue Swirl {
135697a8ea5aSAndreas Färber     PowerPCCPU *cpu = POWERPC_CPU(cs);
13575c26a5b3SAndreas Färber 
135893130c84SFabiano Rosas     powerpc_excp(cpu, cs->exception_index);
1359c79c73f6SBlue Swirl }
1360c79c73f6SBlue Swirl 
1361458dd766SRichard Henderson static void ppc_hw_interrupt(CPUPPCState *env)
1362c79c73f6SBlue Swirl {
1363db70b311SRichard Henderson     PowerPCCPU *cpu = env_archcpu(env);
13643621e2c9SBenjamin Herrenschmidt     bool async_deliver;
1365259186a7SAndreas Färber 
1366c79c73f6SBlue Swirl     /* External reset */
1367c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) {
1368c79c73f6SBlue Swirl         env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET);
136993130c84SFabiano Rosas         powerpc_excp(cpu, POWERPC_EXCP_RESET);
1370c79c73f6SBlue Swirl         return;
1371c79c73f6SBlue Swirl     }
1372c79c73f6SBlue Swirl     /* Machine check exception */
1373c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) {
1374c79c73f6SBlue Swirl         env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK);
137593130c84SFabiano Rosas         powerpc_excp(cpu, POWERPC_EXCP_MCHECK);
1376c79c73f6SBlue Swirl         return;
1377c79c73f6SBlue Swirl     }
1378c79c73f6SBlue Swirl #if 0 /* TODO */
1379c79c73f6SBlue Swirl     /* External debug exception */
1380c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) {
1381c79c73f6SBlue Swirl         env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG);
138293130c84SFabiano Rosas         powerpc_excp(cpu, POWERPC_EXCP_DEBUG);
1383c79c73f6SBlue Swirl         return;
1384c79c73f6SBlue Swirl     }
1385c79c73f6SBlue Swirl #endif
13863621e2c9SBenjamin Herrenschmidt 
13873621e2c9SBenjamin Herrenschmidt     /*
13883621e2c9SBenjamin Herrenschmidt      * For interrupts that gate on MSR:EE, we need to do something a
13893621e2c9SBenjamin Herrenschmidt      * bit more subtle, as we need to let them through even when EE is
13903621e2c9SBenjamin Herrenschmidt      * clear when coming out of some power management states (in order
13913621e2c9SBenjamin Herrenschmidt      * for them to become a 0x100).
13923621e2c9SBenjamin Herrenschmidt      */
13931e7fd61dSBenjamin Herrenschmidt     async_deliver = (msr_ee != 0) || env->resume_as_sreset;
13943621e2c9SBenjamin Herrenschmidt 
1395c79c73f6SBlue Swirl     /* Hypervisor decrementer exception */
1396c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) {
13974b236b62SBenjamin Herrenschmidt         /* LPCR will be clear when not supported so this will work */
13984b236b62SBenjamin Herrenschmidt         bool hdice = !!(env->spr[SPR_LPCR] & LPCR_HDICE);
13993621e2c9SBenjamin Herrenschmidt         if ((async_deliver || msr_hv == 0) && hdice) {
14004b236b62SBenjamin Herrenschmidt             /* HDEC clears on delivery */
14014b236b62SBenjamin Herrenschmidt             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR);
140293130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_HDECR);
1403c79c73f6SBlue Swirl             return;
1404c79c73f6SBlue Swirl         }
1405c79c73f6SBlue Swirl     }
1406d8ce5fd6SBenjamin Herrenschmidt 
1407d8ce5fd6SBenjamin Herrenschmidt     /* Hypervisor virtualization interrupt */
1408d8ce5fd6SBenjamin Herrenschmidt     if (env->pending_interrupts & (1 << PPC_INTERRUPT_HVIRT)) {
1409d8ce5fd6SBenjamin Herrenschmidt         /* LPCR will be clear when not supported so this will work */
1410d8ce5fd6SBenjamin Herrenschmidt         bool hvice = !!(env->spr[SPR_LPCR] & LPCR_HVICE);
1411d8ce5fd6SBenjamin Herrenschmidt         if ((async_deliver || msr_hv == 0) && hvice) {
141293130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_HVIRT);
1413d8ce5fd6SBenjamin Herrenschmidt             return;
1414d8ce5fd6SBenjamin Herrenschmidt         }
1415d8ce5fd6SBenjamin Herrenschmidt     }
1416d8ce5fd6SBenjamin Herrenschmidt 
1417d8ce5fd6SBenjamin Herrenschmidt     /* External interrupt can ignore MSR:EE under some circumstances */
1418d1dbe37cSBenjamin Herrenschmidt     if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) {
1419d1dbe37cSBenjamin Herrenschmidt         bool lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0);
14206eebe6dcSBenjamin Herrenschmidt         bool heic = !!(env->spr[SPR_LPCR] & LPCR_HEIC);
14216eebe6dcSBenjamin Herrenschmidt         /* HEIC blocks delivery to the hypervisor */
14226eebe6dcSBenjamin Herrenschmidt         if ((async_deliver && !(heic && msr_hv && !msr_pr)) ||
14236eebe6dcSBenjamin Herrenschmidt             (env->has_hv_mode && msr_hv == 0 && !lpes0)) {
142493130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_EXTERNAL);
1425d1dbe37cSBenjamin Herrenschmidt             return;
1426d1dbe37cSBenjamin Herrenschmidt         }
1427d1dbe37cSBenjamin Herrenschmidt     }
1428c79c73f6SBlue Swirl     if (msr_ce != 0) {
1429c79c73f6SBlue Swirl         /* External critical interrupt */
1430c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) {
143193130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_CRITICAL);
1432c79c73f6SBlue Swirl             return;
1433c79c73f6SBlue Swirl         }
1434c79c73f6SBlue Swirl     }
14353621e2c9SBenjamin Herrenschmidt     if (async_deliver != 0) {
1436c79c73f6SBlue Swirl         /* Watchdog timer on embedded PowerPC */
1437c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) {
1438c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT);
143993130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_WDT);
1440c79c73f6SBlue Swirl             return;
1441c79c73f6SBlue Swirl         }
1442c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) {
1443c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL);
144493130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_DOORCI);
1445c79c73f6SBlue Swirl             return;
1446c79c73f6SBlue Swirl         }
1447c79c73f6SBlue Swirl         /* Fixed interval timer on embedded PowerPC */
1448c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) {
1449c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT);
145093130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_FIT);
1451c79c73f6SBlue Swirl             return;
1452c79c73f6SBlue Swirl         }
1453c79c73f6SBlue Swirl         /* Programmable interval timer on embedded PowerPC */
1454c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) {
1455c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT);
145693130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_PIT);
1457c79c73f6SBlue Swirl             return;
1458c79c73f6SBlue Swirl         }
1459c79c73f6SBlue Swirl         /* Decrementer exception */
1460c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) {
1461e81a982aSAlexander Graf             if (ppc_decr_clear_on_delivery(env)) {
1462c79c73f6SBlue Swirl                 env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR);
1463e81a982aSAlexander Graf             }
146493130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_DECR);
1465c79c73f6SBlue Swirl             return;
1466c79c73f6SBlue Swirl         }
1467c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) {
1468c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL);
14695ba7ba1dSCédric Le Goater             if (is_book3s_arch2x(env)) {
147093130c84SFabiano Rosas                 powerpc_excp(cpu, POWERPC_EXCP_SDOOR);
14715ba7ba1dSCédric Le Goater             } else {
147293130c84SFabiano Rosas                 powerpc_excp(cpu, POWERPC_EXCP_DOORI);
14735ba7ba1dSCédric Le Goater             }
1474c79c73f6SBlue Swirl             return;
1475c79c73f6SBlue Swirl         }
14767af1e7b0SCédric Le Goater         if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDOORBELL)) {
14777af1e7b0SCédric Le Goater             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL);
147893130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_SDOOR_HV);
14797af1e7b0SCédric Le Goater             return;
14807af1e7b0SCédric Le Goater         }
1481c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) {
1482c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM);
148393130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_PERFM);
1484c79c73f6SBlue Swirl             return;
1485c79c73f6SBlue Swirl         }
1486c79c73f6SBlue Swirl         /* Thermal interrupt */
1487c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) {
1488c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM);
148993130c84SFabiano Rosas             powerpc_excp(cpu, POWERPC_EXCP_THERM);
1490c79c73f6SBlue Swirl             return;
1491c79c73f6SBlue Swirl         }
1492c79c73f6SBlue Swirl     }
1493f8154fd2SBenjamin Herrenschmidt 
1494f8154fd2SBenjamin Herrenschmidt     if (env->resume_as_sreset) {
1495f8154fd2SBenjamin Herrenschmidt         /*
1496f8154fd2SBenjamin Herrenschmidt          * This is a bug ! It means that has_work took us out of halt without
1497f8154fd2SBenjamin Herrenschmidt          * anything to deliver while in a PM state that requires getting
1498f8154fd2SBenjamin Herrenschmidt          * out via a 0x100
1499f8154fd2SBenjamin Herrenschmidt          *
1500f8154fd2SBenjamin Herrenschmidt          * This means we will incorrectly execute past the power management
1501f8154fd2SBenjamin Herrenschmidt          * instruction instead of triggering a reset.
1502f8154fd2SBenjamin Herrenschmidt          *
1503136fbf65Szhaolichang          * It generally means a discrepancy between the wakeup conditions in the
1504f8154fd2SBenjamin Herrenschmidt          * processor has_work implementation and the logic in this function.
1505f8154fd2SBenjamin Herrenschmidt          */
1506db70b311SRichard Henderson         cpu_abort(env_cpu(env),
1507f8154fd2SBenjamin Herrenschmidt                   "Wakeup from PM state but interrupt Undelivered");
1508f8154fd2SBenjamin Herrenschmidt     }
1509c79c73f6SBlue Swirl }
151034316482SAlexey Kardashevskiy 
1511b5b7f391SNicholas Piggin void ppc_cpu_do_system_reset(CPUState *cs)
151234316482SAlexey Kardashevskiy {
151334316482SAlexey Kardashevskiy     PowerPCCPU *cpu = POWERPC_CPU(cs);
151434316482SAlexey Kardashevskiy 
151593130c84SFabiano Rosas     powerpc_excp(cpu, POWERPC_EXCP_RESET);
151634316482SAlexey Kardashevskiy }
1517ad77c6caSNicholas Piggin 
1518ad77c6caSNicholas Piggin void ppc_cpu_do_fwnmi_machine_check(CPUState *cs, target_ulong vector)
1519ad77c6caSNicholas Piggin {
1520ad77c6caSNicholas Piggin     PowerPCCPU *cpu = POWERPC_CPU(cs);
1521ad77c6caSNicholas Piggin     CPUPPCState *env = &cpu->env;
1522ad77c6caSNicholas Piggin     target_ulong msr = 0;
1523ad77c6caSNicholas Piggin 
1524ad77c6caSNicholas Piggin     /*
1525ad77c6caSNicholas Piggin      * Set MSR and NIP for the handler, SRR0/1, DAR and DSISR have already
1526ad77c6caSNicholas Piggin      * been set by KVM.
1527ad77c6caSNicholas Piggin      */
1528ad77c6caSNicholas Piggin     msr = (1ULL << MSR_ME);
1529ad77c6caSNicholas Piggin     msr |= env->msr & (1ULL << MSR_SF);
1530516fc103SFabiano Rosas     if (ppc_interrupts_little_endian(cpu, false)) {
1531ad77c6caSNicholas Piggin         msr |= (1ULL << MSR_LE);
1532ad77c6caSNicholas Piggin     }
1533ad77c6caSNicholas Piggin 
1534ad77c6caSNicholas Piggin     powerpc_set_excp_state(cpu, vector, msr);
1535ad77c6caSNicholas Piggin }
1536c79c73f6SBlue Swirl 
1537458dd766SRichard Henderson bool ppc_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
1538458dd766SRichard Henderson {
1539458dd766SRichard Henderson     PowerPCCPU *cpu = POWERPC_CPU(cs);
1540458dd766SRichard Henderson     CPUPPCState *env = &cpu->env;
1541458dd766SRichard Henderson 
1542458dd766SRichard Henderson     if (interrupt_request & CPU_INTERRUPT_HARD) {
1543458dd766SRichard Henderson         ppc_hw_interrupt(env);
1544458dd766SRichard Henderson         if (env->pending_interrupts == 0) {
1545458dd766SRichard Henderson             cs->interrupt_request &= ~CPU_INTERRUPT_HARD;
1546458dd766SRichard Henderson         }
1547458dd766SRichard Henderson         return true;
1548458dd766SRichard Henderson     }
1549458dd766SRichard Henderson     return false;
1550458dd766SRichard Henderson }
1551458dd766SRichard Henderson 
1552f725245cSPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */
1553f725245cSPhilippe Mathieu-Daudé 
1554ad71ed68SBlue Swirl /*****************************************************************************/
1555ad71ed68SBlue Swirl /* Exceptions processing helpers */
1556ad71ed68SBlue Swirl 
1557db789c6cSBenjamin Herrenschmidt void raise_exception_err_ra(CPUPPCState *env, uint32_t exception,
1558db789c6cSBenjamin Herrenschmidt                             uint32_t error_code, uintptr_t raddr)
1559ad71ed68SBlue Swirl {
1560db70b311SRichard Henderson     CPUState *cs = env_cpu(env);
156127103424SAndreas Färber 
156227103424SAndreas Färber     cs->exception_index = exception;
1563ad71ed68SBlue Swirl     env->error_code = error_code;
1564db789c6cSBenjamin Herrenschmidt     cpu_loop_exit_restore(cs, raddr);
1565db789c6cSBenjamin Herrenschmidt }
1566db789c6cSBenjamin Herrenschmidt 
1567db789c6cSBenjamin Herrenschmidt void raise_exception_err(CPUPPCState *env, uint32_t exception,
1568db789c6cSBenjamin Herrenschmidt                          uint32_t error_code)
1569db789c6cSBenjamin Herrenschmidt {
1570db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, error_code, 0);
1571db789c6cSBenjamin Herrenschmidt }
1572db789c6cSBenjamin Herrenschmidt 
1573db789c6cSBenjamin Herrenschmidt void raise_exception(CPUPPCState *env, uint32_t exception)
1574db789c6cSBenjamin Herrenschmidt {
1575db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, 0, 0);
1576db789c6cSBenjamin Herrenschmidt }
1577db789c6cSBenjamin Herrenschmidt 
1578db789c6cSBenjamin Herrenschmidt void raise_exception_ra(CPUPPCState *env, uint32_t exception,
1579db789c6cSBenjamin Herrenschmidt                         uintptr_t raddr)
1580db789c6cSBenjamin Herrenschmidt {
1581db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, 0, raddr);
1582db789c6cSBenjamin Herrenschmidt }
1583db789c6cSBenjamin Herrenschmidt 
15842b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1585db789c6cSBenjamin Herrenschmidt void helper_raise_exception_err(CPUPPCState *env, uint32_t exception,
1586db789c6cSBenjamin Herrenschmidt                                 uint32_t error_code)
1587db789c6cSBenjamin Herrenschmidt {
1588db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, error_code, 0);
1589ad71ed68SBlue Swirl }
1590ad71ed68SBlue Swirl 
1591e5f17ac6SBlue Swirl void helper_raise_exception(CPUPPCState *env, uint32_t exception)
1592ad71ed68SBlue Swirl {
1593db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, 0, 0);
1594ad71ed68SBlue Swirl }
15952b44e219SBruno Larsen (billionai) #endif
1596ad71ed68SBlue Swirl 
1597ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY)
15982b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1599e5f17ac6SBlue Swirl void helper_store_msr(CPUPPCState *env, target_ulong val)
1600ad71ed68SBlue Swirl {
1601db789c6cSBenjamin Herrenschmidt     uint32_t excp = hreg_store_msr(env, val, 0);
1602259186a7SAndreas Färber 
1603db789c6cSBenjamin Herrenschmidt     if (excp != 0) {
1604db70b311SRichard Henderson         CPUState *cs = env_cpu(env);
1605044897efSRichard Purdie         cpu_interrupt_exittb(cs);
1606db789c6cSBenjamin Herrenschmidt         raise_exception(env, excp);
1607ad71ed68SBlue Swirl     }
1608ad71ed68SBlue Swirl }
1609ad71ed68SBlue Swirl 
16107778a575SBenjamin Herrenschmidt #if defined(TARGET_PPC64)
1611f43520e5SRichard Henderson void helper_scv(CPUPPCState *env, uint32_t lev)
1612f43520e5SRichard Henderson {
1613f43520e5SRichard Henderson     if (env->spr[SPR_FSCR] & (1ull << FSCR_SCV)) {
1614f43520e5SRichard Henderson         raise_exception_err(env, POWERPC_EXCP_SYSCALL_VECTORED, lev);
1615f43520e5SRichard Henderson     } else {
1616f43520e5SRichard Henderson         raise_exception_err(env, POWERPC_EXCP_FU, FSCR_IC_SCV);
1617f43520e5SRichard Henderson     }
1618f43520e5SRichard Henderson }
1619f43520e5SRichard Henderson 
16207778a575SBenjamin Herrenschmidt void helper_pminsn(CPUPPCState *env, powerpc_pm_insn_t insn)
16217778a575SBenjamin Herrenschmidt {
16227778a575SBenjamin Herrenschmidt     CPUState *cs;
16237778a575SBenjamin Herrenschmidt 
1624db70b311SRichard Henderson     cs = env_cpu(env);
16257778a575SBenjamin Herrenschmidt     cs->halted = 1;
16267778a575SBenjamin Herrenschmidt 
16273621e2c9SBenjamin Herrenschmidt     /* Condition for waking up at 0x100 */
16281e7fd61dSBenjamin Herrenschmidt     env->resume_as_sreset = (insn != PPC_PM_STOP) ||
162921c0d66aSBenjamin Herrenschmidt         (env->spr[SPR_PSSCR] & PSSCR_EC);
16307778a575SBenjamin Herrenschmidt }
16317778a575SBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */
16327778a575SBenjamin Herrenschmidt 
163362e79ef9SCédric Le Goater static void do_rfi(CPUPPCState *env, target_ulong nip, target_ulong msr)
1634ad71ed68SBlue Swirl {
1635db70b311SRichard Henderson     CPUState *cs = env_cpu(env);
1636259186a7SAndreas Färber 
1637a2e71b28SBenjamin Herrenschmidt     /* MSR:POW cannot be set by any form of rfi */
1638a2e71b28SBenjamin Herrenschmidt     msr &= ~(1ULL << MSR_POW);
1639a2e71b28SBenjamin Herrenschmidt 
16405aad0457SChristophe Leroy     /* MSR:TGPR cannot be set by any form of rfi */
16415aad0457SChristophe Leroy     if (env->flags & POWERPC_FLAG_TGPR)
16425aad0457SChristophe Leroy         msr &= ~(1ULL << MSR_TGPR);
16435aad0457SChristophe Leroy 
1644ad71ed68SBlue Swirl #if defined(TARGET_PPC64)
1645a2e71b28SBenjamin Herrenschmidt     /* Switching to 32-bit ? Crop the nip */
1646a2e71b28SBenjamin Herrenschmidt     if (!msr_is_64bit(env, msr)) {
1647ad71ed68SBlue Swirl         nip = (uint32_t)nip;
1648ad71ed68SBlue Swirl     }
1649ad71ed68SBlue Swirl #else
1650ad71ed68SBlue Swirl     nip = (uint32_t)nip;
1651ad71ed68SBlue Swirl #endif
1652ad71ed68SBlue Swirl     /* XXX: beware: this is false if VLE is supported */
1653ad71ed68SBlue Swirl     env->nip = nip & ~((target_ulong)0x00000003);
1654ad71ed68SBlue Swirl     hreg_store_msr(env, msr, 1);
16552eb1ef73SCédric Le Goater     trace_ppc_excp_rfi(env->nip, env->msr);
165647733729SDavid Gibson     /*
165747733729SDavid Gibson      * No need to raise an exception here, as rfi is always the last
165847733729SDavid Gibson      * insn of a TB
1659ad71ed68SBlue Swirl      */
1660044897efSRichard Purdie     cpu_interrupt_exittb(cs);
1661a8b73734SNikunj A Dadhania     /* Reset the reservation */
1662a8b73734SNikunj A Dadhania     env->reserve_addr = -1;
1663a8b73734SNikunj A Dadhania 
1664cd0c6f47SBenjamin Herrenschmidt     /* Context synchronizing: check if TCG TLB needs flush */
1665e3cffe6fSNikunj A Dadhania     check_tlb_flush(env, false);
1666ad71ed68SBlue Swirl }
1667ad71ed68SBlue Swirl 
1668e5f17ac6SBlue Swirl void helper_rfi(CPUPPCState *env)
1669ad71ed68SBlue Swirl {
1670a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1] & 0xfffffffful);
1671a1bb7384SScott Wood }
1672ad71ed68SBlue Swirl 
1673a2e71b28SBenjamin Herrenschmidt #define MSR_BOOK3S_MASK
1674ad71ed68SBlue Swirl #if defined(TARGET_PPC64)
1675e5f17ac6SBlue Swirl void helper_rfid(CPUPPCState *env)
1676ad71ed68SBlue Swirl {
167747733729SDavid Gibson     /*
1678136fbf65Szhaolichang      * The architecture defines a number of rules for which bits can
167947733729SDavid Gibson      * change but in practice, we handle this in hreg_store_msr()
1680a2e71b28SBenjamin Herrenschmidt      * which will be called by do_rfi(), so there is no need to filter
1681a2e71b28SBenjamin Herrenschmidt      * here
1682a2e71b28SBenjamin Herrenschmidt      */
1683a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1]);
1684ad71ed68SBlue Swirl }
1685ad71ed68SBlue Swirl 
16863c89b8d6SNicholas Piggin void helper_rfscv(CPUPPCState *env)
16873c89b8d6SNicholas Piggin {
16883c89b8d6SNicholas Piggin     do_rfi(env, env->lr, env->ctr);
16893c89b8d6SNicholas Piggin }
16903c89b8d6SNicholas Piggin 
1691e5f17ac6SBlue Swirl void helper_hrfid(CPUPPCState *env)
1692ad71ed68SBlue Swirl {
1693a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_HSRR0], env->spr[SPR_HSRR1]);
1694ad71ed68SBlue Swirl }
1695ad71ed68SBlue Swirl #endif
1696ad71ed68SBlue Swirl 
16971f26c751SDaniel Henrique Barboza #if defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY)
16981f26c751SDaniel Henrique Barboza void helper_rfebb(CPUPPCState *env, target_ulong s)
16991f26c751SDaniel Henrique Barboza {
17001f26c751SDaniel Henrique Barboza     target_ulong msr = env->msr;
17011f26c751SDaniel Henrique Barboza 
17021f26c751SDaniel Henrique Barboza     /*
17031f26c751SDaniel Henrique Barboza      * Handling of BESCR bits 32:33 according to PowerISA v3.1:
17041f26c751SDaniel Henrique Barboza      *
17051f26c751SDaniel Henrique Barboza      * "If BESCR 32:33 != 0b00 the instruction is treated as if
17061f26c751SDaniel Henrique Barboza      *  the instruction form were invalid."
17071f26c751SDaniel Henrique Barboza      */
17081f26c751SDaniel Henrique Barboza     if (env->spr[SPR_BESCR] & BESCR_INVALID) {
17091f26c751SDaniel Henrique Barboza         raise_exception_err(env, POWERPC_EXCP_PROGRAM,
17101f26c751SDaniel Henrique Barboza                             POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL);
17111f26c751SDaniel Henrique Barboza     }
17121f26c751SDaniel Henrique Barboza 
17131f26c751SDaniel Henrique Barboza     env->nip = env->spr[SPR_EBBRR];
17141f26c751SDaniel Henrique Barboza 
17151f26c751SDaniel Henrique Barboza     /* Switching to 32-bit ? Crop the nip */
17161f26c751SDaniel Henrique Barboza     if (!msr_is_64bit(env, msr)) {
17171f26c751SDaniel Henrique Barboza         env->nip = (uint32_t)env->spr[SPR_EBBRR];
17181f26c751SDaniel Henrique Barboza     }
17191f26c751SDaniel Henrique Barboza 
17201f26c751SDaniel Henrique Barboza     if (s) {
17211f26c751SDaniel Henrique Barboza         env->spr[SPR_BESCR] |= BESCR_GE;
17221f26c751SDaniel Henrique Barboza     } else {
17231f26c751SDaniel Henrique Barboza         env->spr[SPR_BESCR] &= ~BESCR_GE;
17241f26c751SDaniel Henrique Barboza     }
17251f26c751SDaniel Henrique Barboza }
17261f26c751SDaniel Henrique Barboza #endif
17271f26c751SDaniel Henrique Barboza 
1728ad71ed68SBlue Swirl /*****************************************************************************/
1729ad71ed68SBlue Swirl /* Embedded PowerPC specific helpers */
1730e5f17ac6SBlue Swirl void helper_40x_rfci(CPUPPCState *env)
1731ad71ed68SBlue Swirl {
1732a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_40x_SRR2], env->spr[SPR_40x_SRR3]);
1733ad71ed68SBlue Swirl }
1734ad71ed68SBlue Swirl 
1735e5f17ac6SBlue Swirl void helper_rfci(CPUPPCState *env)
1736ad71ed68SBlue Swirl {
1737a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_BOOKE_CSRR0], env->spr[SPR_BOOKE_CSRR1]);
1738ad71ed68SBlue Swirl }
1739ad71ed68SBlue Swirl 
1740e5f17ac6SBlue Swirl void helper_rfdi(CPUPPCState *env)
1741ad71ed68SBlue Swirl {
1742a1bb7384SScott Wood     /* FIXME: choose CSRR1 or DSRR1 based on cpu type */
1743a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_BOOKE_DSRR0], env->spr[SPR_BOOKE_DSRR1]);
1744ad71ed68SBlue Swirl }
1745ad71ed68SBlue Swirl 
1746e5f17ac6SBlue Swirl void helper_rfmci(CPUPPCState *env)
1747ad71ed68SBlue Swirl {
1748a1bb7384SScott Wood     /* FIXME: choose CSRR1 or MCSRR1 based on cpu type */
1749a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_BOOKE_MCSRR0], env->spr[SPR_BOOKE_MCSRR1]);
1750ad71ed68SBlue Swirl }
17512b44e219SBruno Larsen (billionai) #endif /* CONFIG_TCG */
17522b44e219SBruno Larsen (billionai) #endif /* !defined(CONFIG_USER_ONLY) */
1753ad71ed68SBlue Swirl 
17542b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1755e5f17ac6SBlue Swirl void helper_tw(CPUPPCState *env, target_ulong arg1, target_ulong arg2,
1756e5f17ac6SBlue Swirl                uint32_t flags)
1757ad71ed68SBlue Swirl {
1758ad71ed68SBlue Swirl     if (!likely(!(((int32_t)arg1 < (int32_t)arg2 && (flags & 0x10)) ||
1759ad71ed68SBlue Swirl                   ((int32_t)arg1 > (int32_t)arg2 && (flags & 0x08)) ||
1760ad71ed68SBlue Swirl                   ((int32_t)arg1 == (int32_t)arg2 && (flags & 0x04)) ||
1761ad71ed68SBlue Swirl                   ((uint32_t)arg1 < (uint32_t)arg2 && (flags & 0x02)) ||
1762ad71ed68SBlue Swirl                   ((uint32_t)arg1 > (uint32_t)arg2 && (flags & 0x01))))) {
176372073dccSBenjamin Herrenschmidt         raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM,
176472073dccSBenjamin Herrenschmidt                                POWERPC_EXCP_TRAP, GETPC());
1765ad71ed68SBlue Swirl     }
1766ad71ed68SBlue Swirl }
1767ad71ed68SBlue Swirl 
1768ad71ed68SBlue Swirl #if defined(TARGET_PPC64)
1769e5f17ac6SBlue Swirl void helper_td(CPUPPCState *env, target_ulong arg1, target_ulong arg2,
1770e5f17ac6SBlue Swirl                uint32_t flags)
1771ad71ed68SBlue Swirl {
1772ad71ed68SBlue Swirl     if (!likely(!(((int64_t)arg1 < (int64_t)arg2 && (flags & 0x10)) ||
1773ad71ed68SBlue Swirl                   ((int64_t)arg1 > (int64_t)arg2 && (flags & 0x08)) ||
1774ad71ed68SBlue Swirl                   ((int64_t)arg1 == (int64_t)arg2 && (flags & 0x04)) ||
1775ad71ed68SBlue Swirl                   ((uint64_t)arg1 < (uint64_t)arg2 && (flags & 0x02)) ||
1776ad71ed68SBlue Swirl                   ((uint64_t)arg1 > (uint64_t)arg2 && (flags & 0x01))))) {
177772073dccSBenjamin Herrenschmidt         raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM,
177872073dccSBenjamin Herrenschmidt                                POWERPC_EXCP_TRAP, GETPC());
1779ad71ed68SBlue Swirl     }
1780ad71ed68SBlue Swirl }
1781ad71ed68SBlue Swirl #endif
17822b44e219SBruno Larsen (billionai) #endif
1783ad71ed68SBlue Swirl 
1784ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY)
1785ad71ed68SBlue Swirl /*****************************************************************************/
1786ad71ed68SBlue Swirl /* PowerPC 601 specific instructions (POWER bridge) */
1787ad71ed68SBlue Swirl 
17882b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1789e5f17ac6SBlue Swirl void helper_rfsvc(CPUPPCState *env)
1790ad71ed68SBlue Swirl {
1791a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->lr, env->ctr & 0x0000FFFF);
1792ad71ed68SBlue Swirl }
1793ad71ed68SBlue Swirl 
1794ad71ed68SBlue Swirl /* Embedded.Processor Control */
1795ad71ed68SBlue Swirl static int dbell2irq(target_ulong rb)
1796ad71ed68SBlue Swirl {
1797ad71ed68SBlue Swirl     int msg = rb & DBELL_TYPE_MASK;
1798ad71ed68SBlue Swirl     int irq = -1;
1799ad71ed68SBlue Swirl 
1800ad71ed68SBlue Swirl     switch (msg) {
1801ad71ed68SBlue Swirl     case DBELL_TYPE_DBELL:
1802ad71ed68SBlue Swirl         irq = PPC_INTERRUPT_DOORBELL;
1803ad71ed68SBlue Swirl         break;
1804ad71ed68SBlue Swirl     case DBELL_TYPE_DBELL_CRIT:
1805ad71ed68SBlue Swirl         irq = PPC_INTERRUPT_CDOORBELL;
1806ad71ed68SBlue Swirl         break;
1807ad71ed68SBlue Swirl     case DBELL_TYPE_G_DBELL:
1808ad71ed68SBlue Swirl     case DBELL_TYPE_G_DBELL_CRIT:
1809ad71ed68SBlue Swirl     case DBELL_TYPE_G_DBELL_MC:
1810ad71ed68SBlue Swirl         /* XXX implement */
1811ad71ed68SBlue Swirl     default:
1812ad71ed68SBlue Swirl         break;
1813ad71ed68SBlue Swirl     }
1814ad71ed68SBlue Swirl 
1815ad71ed68SBlue Swirl     return irq;
1816ad71ed68SBlue Swirl }
1817ad71ed68SBlue Swirl 
1818e5f17ac6SBlue Swirl void helper_msgclr(CPUPPCState *env, target_ulong rb)
1819ad71ed68SBlue Swirl {
1820ad71ed68SBlue Swirl     int irq = dbell2irq(rb);
1821ad71ed68SBlue Swirl 
1822ad71ed68SBlue Swirl     if (irq < 0) {
1823ad71ed68SBlue Swirl         return;
1824ad71ed68SBlue Swirl     }
1825ad71ed68SBlue Swirl 
1826ad71ed68SBlue Swirl     env->pending_interrupts &= ~(1 << irq);
1827ad71ed68SBlue Swirl }
1828ad71ed68SBlue Swirl 
1829ad71ed68SBlue Swirl void helper_msgsnd(target_ulong rb)
1830ad71ed68SBlue Swirl {
1831ad71ed68SBlue Swirl     int irq = dbell2irq(rb);
1832ad71ed68SBlue Swirl     int pir = rb & DBELL_PIRTAG_MASK;
1833182735efSAndreas Färber     CPUState *cs;
1834ad71ed68SBlue Swirl 
1835ad71ed68SBlue Swirl     if (irq < 0) {
1836ad71ed68SBlue Swirl         return;
1837ad71ed68SBlue Swirl     }
1838ad71ed68SBlue Swirl 
1839f1c29ebcSThomas Huth     qemu_mutex_lock_iothread();
1840bdc44640SAndreas Färber     CPU_FOREACH(cs) {
1841182735efSAndreas Färber         PowerPCCPU *cpu = POWERPC_CPU(cs);
1842182735efSAndreas Färber         CPUPPCState *cenv = &cpu->env;
1843182735efSAndreas Färber 
1844ad71ed68SBlue Swirl         if ((rb & DBELL_BRDCAST) || (cenv->spr[SPR_BOOKE_PIR] == pir)) {
1845ad71ed68SBlue Swirl             cenv->pending_interrupts |= 1 << irq;
1846182735efSAndreas Färber             cpu_interrupt(cs, CPU_INTERRUPT_HARD);
1847ad71ed68SBlue Swirl         }
1848ad71ed68SBlue Swirl     }
1849f1c29ebcSThomas Huth     qemu_mutex_unlock_iothread();
1850ad71ed68SBlue Swirl }
18517af1e7b0SCédric Le Goater 
18527af1e7b0SCédric Le Goater /* Server Processor Control */
18537af1e7b0SCédric Le Goater 
18545ba7ba1dSCédric Le Goater static bool dbell_type_server(target_ulong rb)
18555ba7ba1dSCédric Le Goater {
185647733729SDavid Gibson     /*
185747733729SDavid Gibson      * A Directed Hypervisor Doorbell message is sent only if the
18587af1e7b0SCédric Le Goater      * message type is 5. All other types are reserved and the
185947733729SDavid Gibson      * instruction is a no-op
186047733729SDavid Gibson      */
18615ba7ba1dSCédric Le Goater     return (rb & DBELL_TYPE_MASK) == DBELL_TYPE_DBELL_SERVER;
18627af1e7b0SCédric Le Goater }
18637af1e7b0SCédric Le Goater 
18647af1e7b0SCédric Le Goater void helper_book3s_msgclr(CPUPPCState *env, target_ulong rb)
18657af1e7b0SCédric Le Goater {
18665ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
18677af1e7b0SCédric Le Goater         return;
18687af1e7b0SCédric Le Goater     }
18697af1e7b0SCédric Le Goater 
18705ba7ba1dSCédric Le Goater     env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL);
18717af1e7b0SCédric Le Goater }
18727af1e7b0SCédric Le Goater 
18735ba7ba1dSCédric Le Goater static void book3s_msgsnd_common(int pir, int irq)
18747af1e7b0SCédric Le Goater {
18757af1e7b0SCédric Le Goater     CPUState *cs;
18767af1e7b0SCédric Le Goater 
18777af1e7b0SCédric Le Goater     qemu_mutex_lock_iothread();
18787af1e7b0SCédric Le Goater     CPU_FOREACH(cs) {
18797af1e7b0SCédric Le Goater         PowerPCCPU *cpu = POWERPC_CPU(cs);
18807af1e7b0SCédric Le Goater         CPUPPCState *cenv = &cpu->env;
18817af1e7b0SCédric Le Goater 
18827af1e7b0SCédric Le Goater         /* TODO: broadcast message to all threads of the same  processor */
18837af1e7b0SCédric Le Goater         if (cenv->spr_cb[SPR_PIR].default_value == pir) {
18847af1e7b0SCédric Le Goater             cenv->pending_interrupts |= 1 << irq;
18857af1e7b0SCédric Le Goater             cpu_interrupt(cs, CPU_INTERRUPT_HARD);
18867af1e7b0SCédric Le Goater         }
18877af1e7b0SCédric Le Goater     }
18887af1e7b0SCédric Le Goater     qemu_mutex_unlock_iothread();
18897af1e7b0SCédric Le Goater }
18905ba7ba1dSCédric Le Goater 
18915ba7ba1dSCédric Le Goater void helper_book3s_msgsnd(target_ulong rb)
18925ba7ba1dSCédric Le Goater {
18935ba7ba1dSCédric Le Goater     int pir = rb & DBELL_PROCIDTAG_MASK;
18945ba7ba1dSCédric Le Goater 
18955ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
18965ba7ba1dSCédric Le Goater         return;
18975ba7ba1dSCédric Le Goater     }
18985ba7ba1dSCédric Le Goater 
18995ba7ba1dSCédric Le Goater     book3s_msgsnd_common(pir, PPC_INTERRUPT_HDOORBELL);
19005ba7ba1dSCédric Le Goater }
19015ba7ba1dSCédric Le Goater 
19025ba7ba1dSCédric Le Goater #if defined(TARGET_PPC64)
19035ba7ba1dSCédric Le Goater void helper_book3s_msgclrp(CPUPPCState *env, target_ulong rb)
19045ba7ba1dSCédric Le Goater {
1905493028d8SCédric Le Goater     helper_hfscr_facility_check(env, HFSCR_MSGP, "msgclrp", HFSCR_IC_MSGP);
1906493028d8SCédric Le Goater 
19075ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
19085ba7ba1dSCédric Le Goater         return;
19095ba7ba1dSCédric Le Goater     }
19105ba7ba1dSCédric Le Goater 
19115ba7ba1dSCédric Le Goater     env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL);
19125ba7ba1dSCédric Le Goater }
19135ba7ba1dSCédric Le Goater 
19145ba7ba1dSCédric Le Goater /*
19155ba7ba1dSCédric Le Goater  * sends a message to other threads that are on the same
19165ba7ba1dSCédric Le Goater  * multi-threaded processor
19175ba7ba1dSCédric Le Goater  */
19185ba7ba1dSCédric Le Goater void helper_book3s_msgsndp(CPUPPCState *env, target_ulong rb)
19195ba7ba1dSCédric Le Goater {
19205ba7ba1dSCédric Le Goater     int pir = env->spr_cb[SPR_PIR].default_value;
19215ba7ba1dSCédric Le Goater 
1922493028d8SCédric Le Goater     helper_hfscr_facility_check(env, HFSCR_MSGP, "msgsndp", HFSCR_IC_MSGP);
1923493028d8SCédric Le Goater 
19245ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
19255ba7ba1dSCédric Le Goater         return;
19265ba7ba1dSCédric Le Goater     }
19275ba7ba1dSCédric Le Goater 
19285ba7ba1dSCédric Le Goater     /* TODO: TCG supports only one thread */
19295ba7ba1dSCédric Le Goater 
19305ba7ba1dSCédric Le Goater     book3s_msgsnd_common(pir, PPC_INTERRUPT_DOORBELL);
19315ba7ba1dSCédric Le Goater }
1932996473e4SRichard Henderson #endif /* TARGET_PPC64 */
19330f3110faSRichard Henderson 
19340f3110faSRichard Henderson void ppc_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr,
19350f3110faSRichard Henderson                                  MMUAccessType access_type,
19360f3110faSRichard Henderson                                  int mmu_idx, uintptr_t retaddr)
19370f3110faSRichard Henderson {
19380f3110faSRichard Henderson     CPUPPCState *env = cs->env_ptr;
193929c4a336SFabiano Rosas     uint32_t insn;
194029c4a336SFabiano Rosas 
194129c4a336SFabiano Rosas     /* Restore state and reload the insn we executed, for filling in DSISR.  */
194229c4a336SFabiano Rosas     cpu_restore_state(cs, retaddr, true);
194329c4a336SFabiano Rosas     insn = cpu_ldl_code(env, env->nip);
19440f3110faSRichard Henderson 
1945a7e3af13SRichard Henderson     switch (env->mmu_model) {
1946a7e3af13SRichard Henderson     case POWERPC_MMU_SOFT_4xx:
1947a7e3af13SRichard Henderson         env->spr[SPR_40x_DEAR] = vaddr;
1948a7e3af13SRichard Henderson         break;
1949a7e3af13SRichard Henderson     case POWERPC_MMU_BOOKE:
1950a7e3af13SRichard Henderson     case POWERPC_MMU_BOOKE206:
1951a7e3af13SRichard Henderson         env->spr[SPR_BOOKE_DEAR] = vaddr;
1952a7e3af13SRichard Henderson         break;
1953a7e3af13SRichard Henderson     default:
1954a7e3af13SRichard Henderson         env->spr[SPR_DAR] = vaddr;
1955a7e3af13SRichard Henderson         break;
1956a7e3af13SRichard Henderson     }
1957a7e3af13SRichard Henderson 
19580f3110faSRichard Henderson     cs->exception_index = POWERPC_EXCP_ALIGN;
195929c4a336SFabiano Rosas     env->error_code = insn & 0x03FF0000;
196029c4a336SFabiano Rosas     cpu_loop_exit(cs);
19610f3110faSRichard Henderson }
1962996473e4SRichard Henderson #endif /* CONFIG_TCG */
1963996473e4SRichard Henderson #endif /* !CONFIG_USER_ONLY */
1964