xref: /qemu/target/ppc/excp_helper.c (revision 526cdce771fa27c37b68fd235ff9f1caa0bdd563)
1ad71ed68SBlue Swirl /*
2ad71ed68SBlue Swirl  *  PowerPC exception emulation helpers for QEMU.
3ad71ed68SBlue Swirl  *
4ad71ed68SBlue Swirl  *  Copyright (c) 2003-2007 Jocelyn Mayer
5ad71ed68SBlue Swirl  *
6ad71ed68SBlue Swirl  * This library is free software; you can redistribute it and/or
7ad71ed68SBlue Swirl  * modify it under the terms of the GNU Lesser General Public
8ad71ed68SBlue Swirl  * License as published by the Free Software Foundation; either
96bd039cdSChetan Pant  * version 2.1 of the License, or (at your option) any later version.
10ad71ed68SBlue Swirl  *
11ad71ed68SBlue Swirl  * This library is distributed in the hope that it will be useful,
12ad71ed68SBlue Swirl  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13ad71ed68SBlue Swirl  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14ad71ed68SBlue Swirl  * Lesser General Public License for more details.
15ad71ed68SBlue Swirl  *
16ad71ed68SBlue Swirl  * You should have received a copy of the GNU Lesser General Public
17ad71ed68SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18ad71ed68SBlue Swirl  */
190d75590dSPeter Maydell #include "qemu/osdep.h"
20f1c29ebcSThomas Huth #include "qemu/main-loop.h"
21ad71ed68SBlue Swirl #include "cpu.h"
222ef6175aSRichard Henderson #include "exec/helper-proto.h"
2363c91552SPaolo Bonzini #include "exec/exec-all.h"
24f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h"
250f3110faSRichard Henderson #include "internal.h"
26ad71ed68SBlue Swirl #include "helper_regs.h"
27ad71ed68SBlue Swirl 
2847733729SDavid Gibson /* #define DEBUG_OP */
2947733729SDavid Gibson /* #define DEBUG_SOFTWARE_TLB */
3047733729SDavid Gibson /* #define DEBUG_EXCEPTIONS */
31ad71ed68SBlue Swirl 
32c79c73f6SBlue Swirl #ifdef DEBUG_EXCEPTIONS
33c79c73f6SBlue Swirl #  define LOG_EXCP(...) qemu_log(__VA_ARGS__)
34c79c73f6SBlue Swirl #else
35c79c73f6SBlue Swirl #  define LOG_EXCP(...) do { } while (0)
36c79c73f6SBlue Swirl #endif
37c79c73f6SBlue Swirl 
38c79c73f6SBlue Swirl /*****************************************************************************/
39c79c73f6SBlue Swirl /* Exception processing */
40c79c73f6SBlue Swirl #if defined(CONFIG_USER_ONLY)
4197a8ea5aSAndreas Färber void ppc_cpu_do_interrupt(CPUState *cs)
42c79c73f6SBlue Swirl {
4397a8ea5aSAndreas Färber     PowerPCCPU *cpu = POWERPC_CPU(cs);
4497a8ea5aSAndreas Färber     CPUPPCState *env = &cpu->env;
4597a8ea5aSAndreas Färber 
4627103424SAndreas Färber     cs->exception_index = POWERPC_EXCP_NONE;
47c79c73f6SBlue Swirl     env->error_code = 0;
48c79c73f6SBlue Swirl }
49c79c73f6SBlue Swirl 
50458dd766SRichard Henderson static void ppc_hw_interrupt(CPUPPCState *env)
51c79c73f6SBlue Swirl {
52db70b311SRichard Henderson     CPUState *cs = env_cpu(env);
5327103424SAndreas Färber 
5427103424SAndreas Färber     cs->exception_index = POWERPC_EXCP_NONE;
55c79c73f6SBlue Swirl     env->error_code = 0;
56c79c73f6SBlue Swirl }
57c79c73f6SBlue Swirl #else /* defined(CONFIG_USER_ONLY) */
58c79c73f6SBlue Swirl static inline void dump_syscall(CPUPPCState *env)
59c79c73f6SBlue Swirl {
606dc6b557SNicholas Piggin     qemu_log_mask(CPU_LOG_INT, "syscall r0=%016" PRIx64
616dc6b557SNicholas Piggin                   " r3=%016" PRIx64 " r4=%016" PRIx64 " r5=%016" PRIx64
626dc6b557SNicholas Piggin                   " r6=%016" PRIx64 " r7=%016" PRIx64 " r8=%016" PRIx64
63c79c73f6SBlue Swirl                   " nip=" TARGET_FMT_lx "\n",
64c79c73f6SBlue Swirl                   ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3),
65c79c73f6SBlue Swirl                   ppc_dump_gpr(env, 4), ppc_dump_gpr(env, 5),
666dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 6), ppc_dump_gpr(env, 7),
676dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 8), env->nip);
686dc6b557SNicholas Piggin }
696dc6b557SNicholas Piggin 
703c89b8d6SNicholas Piggin static inline void dump_syscall_vectored(CPUPPCState *env)
713c89b8d6SNicholas Piggin {
723c89b8d6SNicholas Piggin     qemu_log_mask(CPU_LOG_INT, "syscall r0=%016" PRIx64
733c89b8d6SNicholas Piggin                   " r3=%016" PRIx64 " r4=%016" PRIx64 " r5=%016" PRIx64
743c89b8d6SNicholas Piggin                   " r6=%016" PRIx64 " r7=%016" PRIx64 " r8=%016" PRIx64
753c89b8d6SNicholas Piggin                   " nip=" TARGET_FMT_lx "\n",
763c89b8d6SNicholas Piggin                   ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3),
773c89b8d6SNicholas Piggin                   ppc_dump_gpr(env, 4), ppc_dump_gpr(env, 5),
783c89b8d6SNicholas Piggin                   ppc_dump_gpr(env, 6), ppc_dump_gpr(env, 7),
793c89b8d6SNicholas Piggin                   ppc_dump_gpr(env, 8), env->nip);
803c89b8d6SNicholas Piggin }
813c89b8d6SNicholas Piggin 
826dc6b557SNicholas Piggin static inline void dump_hcall(CPUPPCState *env)
836dc6b557SNicholas Piggin {
846dc6b557SNicholas Piggin     qemu_log_mask(CPU_LOG_INT, "hypercall r3=%016" PRIx64
856dc6b557SNicholas Piggin                   " r4=%016" PRIx64 " r5=%016" PRIx64 " r6=%016" PRIx64
866dc6b557SNicholas Piggin                   " r7=%016" PRIx64 " r8=%016" PRIx64 " r9=%016" PRIx64
876dc6b557SNicholas Piggin                   " r10=%016" PRIx64 " r11=%016" PRIx64 " r12=%016" PRIx64
886dc6b557SNicholas Piggin                   " nip=" TARGET_FMT_lx "\n",
896dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 3), ppc_dump_gpr(env, 4),
906dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 5), ppc_dump_gpr(env, 6),
916dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 7), ppc_dump_gpr(env, 8),
926dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 9), ppc_dump_gpr(env, 10),
936dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 11), ppc_dump_gpr(env, 12),
946dc6b557SNicholas Piggin                   env->nip);
95c79c73f6SBlue Swirl }
96c79c73f6SBlue Swirl 
97dead760bSBenjamin Herrenschmidt static int powerpc_reset_wakeup(CPUState *cs, CPUPPCState *env, int excp,
98dead760bSBenjamin Herrenschmidt                                 target_ulong *msr)
99dead760bSBenjamin Herrenschmidt {
100dead760bSBenjamin Herrenschmidt     /* We no longer are in a PM state */
1011e7fd61dSBenjamin Herrenschmidt     env->resume_as_sreset = false;
102dead760bSBenjamin Herrenschmidt 
103dead760bSBenjamin Herrenschmidt     /* Pretend to be returning from doze always as we don't lose state */
1040911a60cSLeonardo Bras     *msr |= SRR1_WS_NOLOSS;
105dead760bSBenjamin Herrenschmidt 
106dead760bSBenjamin Herrenschmidt     /* Machine checks are sent normally */
107dead760bSBenjamin Herrenschmidt     if (excp == POWERPC_EXCP_MCHECK) {
108dead760bSBenjamin Herrenschmidt         return excp;
109dead760bSBenjamin Herrenschmidt     }
110dead760bSBenjamin Herrenschmidt     switch (excp) {
111dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_RESET:
1120911a60cSLeonardo Bras         *msr |= SRR1_WAKERESET;
113dead760bSBenjamin Herrenschmidt         break;
114dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_EXTERNAL:
1150911a60cSLeonardo Bras         *msr |= SRR1_WAKEEE;
116dead760bSBenjamin Herrenschmidt         break;
117dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_DECR:
1180911a60cSLeonardo Bras         *msr |= SRR1_WAKEDEC;
119dead760bSBenjamin Herrenschmidt         break;
120dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_SDOOR:
1210911a60cSLeonardo Bras         *msr |= SRR1_WAKEDBELL;
122dead760bSBenjamin Herrenschmidt         break;
123dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_SDOOR_HV:
1240911a60cSLeonardo Bras         *msr |= SRR1_WAKEHDBELL;
125dead760bSBenjamin Herrenschmidt         break;
126dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_HV_MAINT:
1270911a60cSLeonardo Bras         *msr |= SRR1_WAKEHMI;
128dead760bSBenjamin Herrenschmidt         break;
129d8ce5fd6SBenjamin Herrenschmidt     case POWERPC_EXCP_HVIRT:
1300911a60cSLeonardo Bras         *msr |= SRR1_WAKEHVI;
131d8ce5fd6SBenjamin Herrenschmidt         break;
132dead760bSBenjamin Herrenschmidt     default:
133dead760bSBenjamin Herrenschmidt         cpu_abort(cs, "Unsupported exception %d in Power Save mode\n",
134dead760bSBenjamin Herrenschmidt                   excp);
135dead760bSBenjamin Herrenschmidt     }
136dead760bSBenjamin Herrenschmidt     return POWERPC_EXCP_RESET;
137dead760bSBenjamin Herrenschmidt }
138dead760bSBenjamin Herrenschmidt 
1398b7e6b07SNicholas Piggin /*
1408b7e6b07SNicholas Piggin  * AIL - Alternate Interrupt Location, a mode that allows interrupts to be
1418b7e6b07SNicholas Piggin  * taken with the MMU on, and which uses an alternate location (e.g., so the
1428b7e6b07SNicholas Piggin  * kernel/hv can map the vectors there with an effective address).
1438b7e6b07SNicholas Piggin  *
1448b7e6b07SNicholas Piggin  * An interrupt is considered to be taken "with AIL" or "AIL applies" if they
1458b7e6b07SNicholas Piggin  * are delivered in this way. AIL requires the LPCR to be set to enable this
1468b7e6b07SNicholas Piggin  * mode, and then a number of conditions have to be true for AIL to apply.
1478b7e6b07SNicholas Piggin  *
1488b7e6b07SNicholas Piggin  * First of all, SRESET, MCE, and HMI are always delivered without AIL, because
1498b7e6b07SNicholas Piggin  * they specifically want to be in real mode (e.g., the MCE might be signaling
1508b7e6b07SNicholas Piggin  * a SLB multi-hit which requires SLB flush before the MMU can be enabled).
1518b7e6b07SNicholas Piggin  *
1528b7e6b07SNicholas Piggin  * After that, behaviour depends on the current MSR[IR], MSR[DR], MSR[HV],
1538b7e6b07SNicholas Piggin  * whether or not the interrupt changes MSR[HV] from 0 to 1, and the current
1548b7e6b07SNicholas Piggin  * radix mode (LPCR[HR]).
1558b7e6b07SNicholas Piggin  *
1568b7e6b07SNicholas Piggin  * POWER8, POWER9 with LPCR[HR]=0
1578b7e6b07SNicholas Piggin  * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL |
1588b7e6b07SNicholas Piggin  * +-----------+-------------+---------+-------------+-----+
1598b7e6b07SNicholas Piggin  * | a         | 00/01/10    | x       | x           | 0   |
1608b7e6b07SNicholas Piggin  * | a         | 11          | 0       | 1           | 0   |
1618b7e6b07SNicholas Piggin  * | a         | 11          | 1       | 1           | a   |
1628b7e6b07SNicholas Piggin  * | a         | 11          | 0       | 0           | a   |
1638b7e6b07SNicholas Piggin  * +-------------------------------------------------------+
1648b7e6b07SNicholas Piggin  *
1658b7e6b07SNicholas Piggin  * POWER9 with LPCR[HR]=1
1668b7e6b07SNicholas Piggin  * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL |
1678b7e6b07SNicholas Piggin  * +-----------+-------------+---------+-------------+-----+
1688b7e6b07SNicholas Piggin  * | a         | 00/01/10    | x       | x           | 0   |
1698b7e6b07SNicholas Piggin  * | a         | 11          | x       | x           | a   |
1708b7e6b07SNicholas Piggin  * +-------------------------------------------------------+
1718b7e6b07SNicholas Piggin  *
1728b7e6b07SNicholas Piggin  * The difference with POWER9 being that MSR[HV] 0->1 interrupts can be sent to
173*526cdce7SNicholas Piggin  * the hypervisor in AIL mode if the guest is radix. This is good for
174*526cdce7SNicholas Piggin  * performance but allows the guest to influence the AIL of hypervisor
175*526cdce7SNicholas Piggin  * interrupts using its MSR, and also the hypervisor must disallow guest
176*526cdce7SNicholas Piggin  * interrupts (MSR[HV] 0->0) from using AIL if the hypervisor does not want to
177*526cdce7SNicholas Piggin  * use AIL for its MSR[HV] 0->1 interrupts.
178*526cdce7SNicholas Piggin  *
179*526cdce7SNicholas Piggin  * POWER10 addresses those issues with a new LPCR[HAIL] bit that is applied to
180*526cdce7SNicholas Piggin  * interrupts that begin execution with MSR[HV]=1 (so both MSR[HV] 0->1 and
181*526cdce7SNicholas Piggin  * MSR[HV] 1->1).
182*526cdce7SNicholas Piggin  *
183*526cdce7SNicholas Piggin  * HAIL=1 is equivalent to AIL=3, for interrupts delivered with MSR[HV]=1.
184*526cdce7SNicholas Piggin  *
185*526cdce7SNicholas Piggin  * POWER10 behaviour is
186*526cdce7SNicholas Piggin  * | LPCR[AIL] | LPCR[HAIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL |
187*526cdce7SNicholas Piggin  * +-----------+------------+-------------+---------+-------------+-----+
188*526cdce7SNicholas Piggin  * | a         | h          | 00/01/10    | 0       | 0           | 0   |
189*526cdce7SNicholas Piggin  * | a         | h          | 11          | 0       | 0           | a   |
190*526cdce7SNicholas Piggin  * | a         | h          | x           | 0       | 1           | h   |
191*526cdce7SNicholas Piggin  * | a         | h          | 00/01/10    | 1       | 1           | 0   |
192*526cdce7SNicholas Piggin  * | a         | h          | 11          | 1       | 1           | h   |
193*526cdce7SNicholas Piggin  * +--------------------------------------------------------------------+
1948b7e6b07SNicholas Piggin  */
1958b7e6b07SNicholas Piggin static inline void ppc_excp_apply_ail(PowerPCCPU *cpu, int excp_model, int excp,
1968b7e6b07SNicholas Piggin                                       target_ulong msr,
1978b7e6b07SNicholas Piggin                                       target_ulong *new_msr,
1988b7e6b07SNicholas Piggin                                       target_ulong *vector)
1992586a4d7SFabiano Rosas {
2008b7e6b07SNicholas Piggin #if defined(TARGET_PPC64)
2018b7e6b07SNicholas Piggin     CPUPPCState *env = &cpu->env;
2028b7e6b07SNicholas Piggin     bool mmu_all_on = ((msr >> MSR_IR) & 1) && ((msr >> MSR_DR) & 1);
2038b7e6b07SNicholas Piggin     bool hv_escalation = !(msr & MSR_HVB) && (*new_msr & MSR_HVB);
2048b7e6b07SNicholas Piggin     int ail = 0;
2052586a4d7SFabiano Rosas 
2068b7e6b07SNicholas Piggin     if (excp == POWERPC_EXCP_MCHECK ||
2078b7e6b07SNicholas Piggin         excp == POWERPC_EXCP_RESET ||
2088b7e6b07SNicholas Piggin         excp == POWERPC_EXCP_HV_MAINT) {
2098b7e6b07SNicholas Piggin         /* SRESET, MCE, HMI never apply AIL */
2108b7e6b07SNicholas Piggin         return;
2112586a4d7SFabiano Rosas     }
2122586a4d7SFabiano Rosas 
2138b7e6b07SNicholas Piggin     if (excp_model == POWERPC_EXCP_POWER8 ||
2148b7e6b07SNicholas Piggin         excp_model == POWERPC_EXCP_POWER9) {
2158b7e6b07SNicholas Piggin         if (!mmu_all_on) {
2168b7e6b07SNicholas Piggin             /* AIL only works if MSR[IR] and MSR[DR] are both enabled. */
2178b7e6b07SNicholas Piggin             return;
2188b7e6b07SNicholas Piggin         }
2198b7e6b07SNicholas Piggin         if (hv_escalation && !(env->spr[SPR_LPCR] & LPCR_HR)) {
2208b7e6b07SNicholas Piggin             /*
2218b7e6b07SNicholas Piggin              * AIL does not work if there is a MSR[HV] 0->1 transition and the
2228b7e6b07SNicholas Piggin              * partition is in HPT mode. For radix guests, such interrupts are
2238b7e6b07SNicholas Piggin              * allowed to be delivered to the hypervisor in ail mode.
2248b7e6b07SNicholas Piggin              */
2258b7e6b07SNicholas Piggin             return;
2268b7e6b07SNicholas Piggin         }
2278b7e6b07SNicholas Piggin 
2288b7e6b07SNicholas Piggin         ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT;
2298b7e6b07SNicholas Piggin         if (ail == 0) {
2308b7e6b07SNicholas Piggin             return;
2318b7e6b07SNicholas Piggin         }
2328b7e6b07SNicholas Piggin         if (ail == 1) {
2338b7e6b07SNicholas Piggin             /* AIL=1 is reserved, treat it like AIL=0 */
2348b7e6b07SNicholas Piggin             return;
2358b7e6b07SNicholas Piggin         }
236*526cdce7SNicholas Piggin 
237*526cdce7SNicholas Piggin     } else if (excp_model == POWERPC_EXCP_POWER10) {
238*526cdce7SNicholas Piggin         if (!mmu_all_on && !hv_escalation) {
239*526cdce7SNicholas Piggin             /*
240*526cdce7SNicholas Piggin              * AIL works for HV interrupts even with guest MSR[IR/DR] disabled.
241*526cdce7SNicholas Piggin              * Guest->guest and HV->HV interrupts do require MMU on.
242*526cdce7SNicholas Piggin              */
243*526cdce7SNicholas Piggin             return;
244*526cdce7SNicholas Piggin         }
245*526cdce7SNicholas Piggin 
246*526cdce7SNicholas Piggin         if (*new_msr & MSR_HVB) {
247*526cdce7SNicholas Piggin             if (!(env->spr[SPR_LPCR] & LPCR_HAIL)) {
248*526cdce7SNicholas Piggin                 /* HV interrupts depend on LPCR[HAIL] */
249*526cdce7SNicholas Piggin                 return;
250*526cdce7SNicholas Piggin             }
251*526cdce7SNicholas Piggin             ail = 3; /* HAIL=1 gives AIL=3 behaviour for HV interrupts */
252*526cdce7SNicholas Piggin         } else {
253*526cdce7SNicholas Piggin             ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT;
254*526cdce7SNicholas Piggin         }
255*526cdce7SNicholas Piggin         if (ail == 0) {
256*526cdce7SNicholas Piggin             return;
257*526cdce7SNicholas Piggin         }
258*526cdce7SNicholas Piggin         if (ail == 1 || ail == 2) {
259*526cdce7SNicholas Piggin             /* AIL=1 and AIL=2 are reserved, treat them like AIL=0 */
260*526cdce7SNicholas Piggin             return;
261*526cdce7SNicholas Piggin         }
2628b7e6b07SNicholas Piggin     } else {
2638b7e6b07SNicholas Piggin         /* Other processors do not support AIL */
2648b7e6b07SNicholas Piggin         return;
2658b7e6b07SNicholas Piggin     }
2668b7e6b07SNicholas Piggin 
2678b7e6b07SNicholas Piggin     /*
2688b7e6b07SNicholas Piggin      * AIL applies, so the new MSR gets IR and DR set, and an offset applied
2698b7e6b07SNicholas Piggin      * to the new IP.
2708b7e6b07SNicholas Piggin      */
2718b7e6b07SNicholas Piggin     *new_msr |= (1 << MSR_IR) | (1 << MSR_DR);
2728b7e6b07SNicholas Piggin 
2738b7e6b07SNicholas Piggin     if (excp != POWERPC_EXCP_SYSCALL_VECTORED) {
2748b7e6b07SNicholas Piggin         if (ail == 2) {
2758b7e6b07SNicholas Piggin             *vector |= 0x0000000000018000ull;
2768b7e6b07SNicholas Piggin         } else if (ail == 3) {
2778b7e6b07SNicholas Piggin             *vector |= 0xc000000000004000ull;
2788b7e6b07SNicholas Piggin         }
2798b7e6b07SNicholas Piggin     } else {
2808b7e6b07SNicholas Piggin         /*
2818b7e6b07SNicholas Piggin          * scv AIL is a little different. AIL=2 does not change the address,
2828b7e6b07SNicholas Piggin          * only the MSR. AIL=3 replaces the 0x17000 base with 0xc...3000.
2838b7e6b07SNicholas Piggin          */
2848b7e6b07SNicholas Piggin         if (ail == 3) {
2858b7e6b07SNicholas Piggin             *vector &= ~0x0000000000017000ull; /* Un-apply the base offset */
2868b7e6b07SNicholas Piggin             *vector |= 0xc000000000003000ull; /* Apply scv's AIL=3 offset */
2878b7e6b07SNicholas Piggin         }
2888b7e6b07SNicholas Piggin     }
2898b7e6b07SNicholas Piggin #endif
2902586a4d7SFabiano Rosas }
291dead760bSBenjamin Herrenschmidt 
292ad77c6caSNicholas Piggin static inline void powerpc_set_excp_state(PowerPCCPU *cpu,
293ad77c6caSNicholas Piggin                                           target_ulong vector, target_ulong msr)
294ad77c6caSNicholas Piggin {
295ad77c6caSNicholas Piggin     CPUState *cs = CPU(cpu);
296ad77c6caSNicholas Piggin     CPUPPCState *env = &cpu->env;
297ad77c6caSNicholas Piggin 
298ad77c6caSNicholas Piggin     /*
299ad77c6caSNicholas Piggin      * We don't use hreg_store_msr here as already have treated any
300ad77c6caSNicholas Piggin      * special case that could occur. Just store MSR and update hflags
301ad77c6caSNicholas Piggin      *
302ad77c6caSNicholas Piggin      * Note: We *MUST* not use hreg_store_msr() as-is anyway because it
303ad77c6caSNicholas Piggin      * will prevent setting of the HV bit which some exceptions might need
304ad77c6caSNicholas Piggin      * to do.
305ad77c6caSNicholas Piggin      */
306ad77c6caSNicholas Piggin     env->msr = msr & env->msr_mask;
307ad77c6caSNicholas Piggin     hreg_compute_hflags(env);
308ad77c6caSNicholas Piggin     env->nip = vector;
309ad77c6caSNicholas Piggin     /* Reset exception state */
310ad77c6caSNicholas Piggin     cs->exception_index = POWERPC_EXCP_NONE;
311ad77c6caSNicholas Piggin     env->error_code = 0;
312ad77c6caSNicholas Piggin 
313ad77c6caSNicholas Piggin     /* Reset the reservation */
314ad77c6caSNicholas Piggin     env->reserve_addr = -1;
315ad77c6caSNicholas Piggin 
316ad77c6caSNicholas Piggin     /*
317ad77c6caSNicholas Piggin      * Any interrupt is context synchronizing, check if TCG TLB needs
318ad77c6caSNicholas Piggin      * a delayed flush on ppc64
319ad77c6caSNicholas Piggin      */
320ad77c6caSNicholas Piggin     check_tlb_flush(env, false);
321ad77c6caSNicholas Piggin }
322ad77c6caSNicholas Piggin 
32347733729SDavid Gibson /*
32447733729SDavid Gibson  * Note that this function should be greatly optimized when called
32547733729SDavid Gibson  * with a constant excp, from ppc_hw_interrupt
326c79c73f6SBlue Swirl  */
3275c26a5b3SAndreas Färber static inline void powerpc_excp(PowerPCCPU *cpu, int excp_model, int excp)
328c79c73f6SBlue Swirl {
32927103424SAndreas Färber     CPUState *cs = CPU(cpu);
3305c26a5b3SAndreas Färber     CPUPPCState *env = &cpu->env;
331c79c73f6SBlue Swirl     target_ulong msr, new_msr, vector;
3328b7e6b07SNicholas Piggin     int srr0, srr1, asrr0, asrr1, lev = -1;
3336d49d6d4SBenjamin Herrenschmidt     bool lpes0;
334c79c73f6SBlue Swirl 
335c79c73f6SBlue Swirl     qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx
336c79c73f6SBlue Swirl                   " => %08x (%02x)\n", env->nip, excp, env->error_code);
337c79c73f6SBlue Swirl 
338c79c73f6SBlue Swirl     /* new srr1 value excluding must-be-zero bits */
339a1bb7384SScott Wood     if (excp_model == POWERPC_EXCP_BOOKE) {
340a1bb7384SScott Wood         msr = env->msr;
341a1bb7384SScott Wood     } else {
342c79c73f6SBlue Swirl         msr = env->msr & ~0x783f0000ULL;
343a1bb7384SScott Wood     }
344c79c73f6SBlue Swirl 
34547733729SDavid Gibson     /*
34647733729SDavid Gibson      * new interrupt handler msr preserves existing HV and ME unless
3476d49d6d4SBenjamin Herrenschmidt      * explicitly overriden
3486d49d6d4SBenjamin Herrenschmidt      */
3496d49d6d4SBenjamin Herrenschmidt     new_msr = env->msr & (((target_ulong)1 << MSR_ME) | MSR_HVB);
350c79c73f6SBlue Swirl 
351c79c73f6SBlue Swirl     /* target registers */
352c79c73f6SBlue Swirl     srr0 = SPR_SRR0;
353c79c73f6SBlue Swirl     srr1 = SPR_SRR1;
354c79c73f6SBlue Swirl     asrr0 = -1;
355c79c73f6SBlue Swirl     asrr1 = -1;
356c79c73f6SBlue Swirl 
35721c0d66aSBenjamin Herrenschmidt     /*
35821c0d66aSBenjamin Herrenschmidt      * check for special resume at 0x100 from doze/nap/sleep/winkle on
35921c0d66aSBenjamin Herrenschmidt      * P7/P8/P9
36021c0d66aSBenjamin Herrenschmidt      */
3611e7fd61dSBenjamin Herrenschmidt     if (env->resume_as_sreset) {
362dead760bSBenjamin Herrenschmidt         excp = powerpc_reset_wakeup(cs, env, excp, &msr);
3637778a575SBenjamin Herrenschmidt     }
3647778a575SBenjamin Herrenschmidt 
36547733729SDavid Gibson     /*
366136fbf65Szhaolichang      * Exception targeting modifiers
3675c94b2a5SCédric Le Goater      *
368a790e82bSBenjamin Herrenschmidt      * LPES0 is supported on POWER7/8/9
3696d49d6d4SBenjamin Herrenschmidt      * LPES1 is not supported (old iSeries mode)
3706d49d6d4SBenjamin Herrenschmidt      *
3716d49d6d4SBenjamin Herrenschmidt      * On anything else, we behave as if LPES0 is 1
3726d49d6d4SBenjamin Herrenschmidt      * (externals don't alter MSR:HV)
3735c94b2a5SCédric Le Goater      */
3745c94b2a5SCédric Le Goater #if defined(TARGET_PPC64)
3755c94b2a5SCédric Le Goater     if (excp_model == POWERPC_EXCP_POWER7 ||
376a790e82bSBenjamin Herrenschmidt         excp_model == POWERPC_EXCP_POWER8 ||
377*526cdce7SNicholas Piggin         excp_model == POWERPC_EXCP_POWER9 ||
378*526cdce7SNicholas Piggin         excp_model == POWERPC_EXCP_POWER10) {
3796d49d6d4SBenjamin Herrenschmidt         lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0);
3805c94b2a5SCédric Le Goater     } else
3815c94b2a5SCédric Le Goater #endif /* defined(TARGET_PPC64) */
3825c94b2a5SCédric Le Goater     {
3836d49d6d4SBenjamin Herrenschmidt         lpes0 = true;
3845c94b2a5SCédric Le Goater     }
3855c94b2a5SCédric Le Goater 
38647733729SDavid Gibson     /*
38747733729SDavid Gibson      * Hypervisor emulation assistance interrupt only exists on server
3889b2faddaSBenjamin Herrenschmidt      * arch 2.05 server or later. We also don't want to generate it if
3899b2faddaSBenjamin Herrenschmidt      * we don't have HVB in msr_mask (PAPR mode).
3909b2faddaSBenjamin Herrenschmidt      */
3919b2faddaSBenjamin Herrenschmidt     if (excp == POWERPC_EXCP_HV_EMU
3929b2faddaSBenjamin Herrenschmidt #if defined(TARGET_PPC64)
393d57d72a8SGreg Kurz         && !(mmu_is_64bit(env->mmu_model) && (env->msr_mask & MSR_HVB))
3949b2faddaSBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */
3959b2faddaSBenjamin Herrenschmidt 
3969b2faddaSBenjamin Herrenschmidt     ) {
3979b2faddaSBenjamin Herrenschmidt         excp = POWERPC_EXCP_PROGRAM;
3989b2faddaSBenjamin Herrenschmidt     }
3999b2faddaSBenjamin Herrenschmidt 
400c79c73f6SBlue Swirl     switch (excp) {
401c79c73f6SBlue Swirl     case POWERPC_EXCP_NONE:
402c79c73f6SBlue Swirl         /* Should never happen */
403c79c73f6SBlue Swirl         return;
404c79c73f6SBlue Swirl     case POWERPC_EXCP_CRITICAL:    /* Critical input                         */
405c79c73f6SBlue Swirl         switch (excp_model) {
406c79c73f6SBlue Swirl         case POWERPC_EXCP_40x:
407c79c73f6SBlue Swirl             srr0 = SPR_40x_SRR2;
408c79c73f6SBlue Swirl             srr1 = SPR_40x_SRR3;
409c79c73f6SBlue Swirl             break;
410c79c73f6SBlue Swirl         case POWERPC_EXCP_BOOKE:
411c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_CSRR0;
412c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_CSRR1;
413c79c73f6SBlue Swirl             break;
414c79c73f6SBlue Swirl         case POWERPC_EXCP_G2:
415c79c73f6SBlue Swirl             break;
416c79c73f6SBlue Swirl         default:
417c79c73f6SBlue Swirl             goto excp_invalid;
418c79c73f6SBlue Swirl         }
419bd6fefe7SBenjamin Herrenschmidt         break;
420c79c73f6SBlue Swirl     case POWERPC_EXCP_MCHECK:    /* Machine check exception                  */
421c79c73f6SBlue Swirl         if (msr_me == 0) {
42247733729SDavid Gibson             /*
42347733729SDavid Gibson              * Machine check exception is not enabled.  Enter
42447733729SDavid Gibson              * checkstop state.
425c79c73f6SBlue Swirl              */
426c79c73f6SBlue Swirl             fprintf(stderr, "Machine check while not allowed. "
427c79c73f6SBlue Swirl                     "Entering checkstop state\n");
428013a2942SPaolo Bonzini             if (qemu_log_separate()) {
429013a2942SPaolo Bonzini                 qemu_log("Machine check while not allowed. "
430013a2942SPaolo Bonzini                         "Entering checkstop state\n");
431c79c73f6SBlue Swirl             }
432259186a7SAndreas Färber             cs->halted = 1;
433044897efSRichard Purdie             cpu_interrupt_exittb(cs);
434c79c73f6SBlue Swirl         }
43510c21b5cSNicholas Piggin         if (env->msr_mask & MSR_HVB) {
43647733729SDavid Gibson             /*
43747733729SDavid Gibson              * ISA specifies HV, but can be delivered to guest with HV
43847733729SDavid Gibson              * clear (e.g., see FWNMI in PAPR).
43910c21b5cSNicholas Piggin              */
440c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
44110c21b5cSNicholas Piggin         }
442c79c73f6SBlue Swirl 
443c79c73f6SBlue Swirl         /* machine check exceptions don't have ME set */
444c79c73f6SBlue Swirl         new_msr &= ~((target_ulong)1 << MSR_ME);
445c79c73f6SBlue Swirl 
446c79c73f6SBlue Swirl         /* XXX: should also have something loaded in DAR / DSISR */
447c79c73f6SBlue Swirl         switch (excp_model) {
448c79c73f6SBlue Swirl         case POWERPC_EXCP_40x:
449c79c73f6SBlue Swirl             srr0 = SPR_40x_SRR2;
450c79c73f6SBlue Swirl             srr1 = SPR_40x_SRR3;
451c79c73f6SBlue Swirl             break;
452c79c73f6SBlue Swirl         case POWERPC_EXCP_BOOKE:
453a1bb7384SScott Wood             /* FIXME: choose one or the other based on CPU type */
454c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_MCSRR0;
455c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_MCSRR1;
456c79c73f6SBlue Swirl             asrr0 = SPR_BOOKE_CSRR0;
457c79c73f6SBlue Swirl             asrr1 = SPR_BOOKE_CSRR1;
458c79c73f6SBlue Swirl             break;
459c79c73f6SBlue Swirl         default:
460c79c73f6SBlue Swirl             break;
461c79c73f6SBlue Swirl         }
462bd6fefe7SBenjamin Herrenschmidt         break;
463c79c73f6SBlue Swirl     case POWERPC_EXCP_DSI:       /* Data storage exception                   */
464c79c73f6SBlue Swirl         LOG_EXCP("DSI exception: DSISR=" TARGET_FMT_lx" DAR=" TARGET_FMT_lx
465c79c73f6SBlue Swirl                  "\n", env->spr[SPR_DSISR], env->spr[SPR_DAR]);
466bd6fefe7SBenjamin Herrenschmidt         break;
467c79c73f6SBlue Swirl     case POWERPC_EXCP_ISI:       /* Instruction storage exception            */
468c79c73f6SBlue Swirl         LOG_EXCP("ISI exception: msr=" TARGET_FMT_lx ", nip=" TARGET_FMT_lx
469c79c73f6SBlue Swirl                  "\n", msr, env->nip);
470c79c73f6SBlue Swirl         msr |= env->error_code;
471bd6fefe7SBenjamin Herrenschmidt         break;
472c79c73f6SBlue Swirl     case POWERPC_EXCP_EXTERNAL:  /* External input                           */
473fdfba1a2SEdgar E. Iglesias         cs = CPU(cpu);
474fdfba1a2SEdgar E. Iglesias 
4756d49d6d4SBenjamin Herrenschmidt         if (!lpes0) {
476c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
4776d49d6d4SBenjamin Herrenschmidt             new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
4786d49d6d4SBenjamin Herrenschmidt             srr0 = SPR_HSRR0;
4796d49d6d4SBenjamin Herrenschmidt             srr1 = SPR_HSRR1;
480c79c73f6SBlue Swirl         }
48168c2dd70SAlexander Graf         if (env->mpic_proxy) {
48268c2dd70SAlexander Graf             /* IACK the IRQ on delivery */
483fdfba1a2SEdgar E. Iglesias             env->spr[SPR_BOOKE_EPR] = ldl_phys(cs->as, env->mpic_iack);
48468c2dd70SAlexander Graf         }
485bd6fefe7SBenjamin Herrenschmidt         break;
486c79c73f6SBlue Swirl     case POWERPC_EXCP_ALIGN:     /* Alignment exception                      */
487c79c73f6SBlue Swirl         /* Get rS/rD and rA from faulting opcode */
48847733729SDavid Gibson         /*
48947733729SDavid Gibson          * Note: the opcode fields will not be set properly for a
49047733729SDavid Gibson          * direct store load/store, but nobody cares as nobody
49147733729SDavid Gibson          * actually uses direct store segments.
4923433b732SBenjamin Herrenschmidt          */
4933433b732SBenjamin Herrenschmidt         env->spr[SPR_DSISR] |= (env->error_code & 0x03FF0000) >> 16;
494bd6fefe7SBenjamin Herrenschmidt         break;
495c79c73f6SBlue Swirl     case POWERPC_EXCP_PROGRAM:   /* Program exception                        */
496c79c73f6SBlue Swirl         switch (env->error_code & ~0xF) {
497c79c73f6SBlue Swirl         case POWERPC_EXCP_FP:
498c79c73f6SBlue Swirl             if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) {
499c79c73f6SBlue Swirl                 LOG_EXCP("Ignore floating point exception\n");
50027103424SAndreas Färber                 cs->exception_index = POWERPC_EXCP_NONE;
501c79c73f6SBlue Swirl                 env->error_code = 0;
502c79c73f6SBlue Swirl                 return;
503c79c73f6SBlue Swirl             }
5041b7d17caSBenjamin Herrenschmidt 
50547733729SDavid Gibson             /*
50647733729SDavid Gibson              * FP exceptions always have NIP pointing to the faulting
5071b7d17caSBenjamin Herrenschmidt              * instruction, so always use store_next and claim we are
5081b7d17caSBenjamin Herrenschmidt              * precise in the MSR.
5091b7d17caSBenjamin Herrenschmidt              */
510c79c73f6SBlue Swirl             msr |= 0x00100000;
5110ee604abSAaron Larson             env->spr[SPR_BOOKE_ESR] = ESR_FP;
512bd6fefe7SBenjamin Herrenschmidt             break;
513c79c73f6SBlue Swirl         case POWERPC_EXCP_INVAL:
514c79c73f6SBlue Swirl             LOG_EXCP("Invalid instruction at " TARGET_FMT_lx "\n", env->nip);
515c79c73f6SBlue Swirl             msr |= 0x00080000;
516c79c73f6SBlue Swirl             env->spr[SPR_BOOKE_ESR] = ESR_PIL;
517c79c73f6SBlue Swirl             break;
518c79c73f6SBlue Swirl         case POWERPC_EXCP_PRIV:
519c79c73f6SBlue Swirl             msr |= 0x00040000;
520c79c73f6SBlue Swirl             env->spr[SPR_BOOKE_ESR] = ESR_PPR;
521c79c73f6SBlue Swirl             break;
522c79c73f6SBlue Swirl         case POWERPC_EXCP_TRAP:
523c79c73f6SBlue Swirl             msr |= 0x00020000;
524c79c73f6SBlue Swirl             env->spr[SPR_BOOKE_ESR] = ESR_PTR;
525c79c73f6SBlue Swirl             break;
526c79c73f6SBlue Swirl         default:
527c79c73f6SBlue Swirl             /* Should never occur */
528a47dddd7SAndreas Färber             cpu_abort(cs, "Invalid program exception %d. Aborting\n",
529c79c73f6SBlue Swirl                       env->error_code);
530c79c73f6SBlue Swirl             break;
531c79c73f6SBlue Swirl         }
532bd6fefe7SBenjamin Herrenschmidt         break;
533c79c73f6SBlue Swirl     case POWERPC_EXCP_SYSCALL:   /* System call exception                    */
534c79c73f6SBlue Swirl         lev = env->error_code;
5356d49d6d4SBenjamin Herrenschmidt 
5366dc6b557SNicholas Piggin         if ((lev == 1) && cpu->vhyp) {
5376dc6b557SNicholas Piggin             dump_hcall(env);
5386dc6b557SNicholas Piggin         } else {
5396dc6b557SNicholas Piggin             dump_syscall(env);
5406dc6b557SNicholas Piggin         }
5416dc6b557SNicholas Piggin 
54247733729SDavid Gibson         /*
54347733729SDavid Gibson          * We need to correct the NIP which in this case is supposed
544bd6fefe7SBenjamin Herrenschmidt          * to point to the next instruction
545bd6fefe7SBenjamin Herrenschmidt          */
546bd6fefe7SBenjamin Herrenschmidt         env->nip += 4;
547bd6fefe7SBenjamin Herrenschmidt 
5486d49d6d4SBenjamin Herrenschmidt         /* "PAPR mode" built-in hypercall emulation */
5491d1be34dSDavid Gibson         if ((lev == 1) && cpu->vhyp) {
5501d1be34dSDavid Gibson             PPCVirtualHypervisorClass *vhc =
5511d1be34dSDavid Gibson                 PPC_VIRTUAL_HYPERVISOR_GET_CLASS(cpu->vhyp);
5521d1be34dSDavid Gibson             vhc->hypercall(cpu->vhyp, cpu);
553c79c73f6SBlue Swirl             return;
554c79c73f6SBlue Swirl         }
5556d49d6d4SBenjamin Herrenschmidt         if (lev == 1) {
556c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
557c79c73f6SBlue Swirl         }
558bd6fefe7SBenjamin Herrenschmidt         break;
5593c89b8d6SNicholas Piggin     case POWERPC_EXCP_SYSCALL_VECTORED: /* scv exception                     */
5603c89b8d6SNicholas Piggin         lev = env->error_code;
5613c89b8d6SNicholas Piggin         dump_syscall_vectored(env);
5623c89b8d6SNicholas Piggin         env->nip += 4;
5633c89b8d6SNicholas Piggin         new_msr |= env->msr & ((target_ulong)1 << MSR_EE);
5643c89b8d6SNicholas Piggin         new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
5653c89b8d6SNicholas Piggin         break;
566bd6fefe7SBenjamin Herrenschmidt     case POWERPC_EXCP_FPU:       /* Floating-point unavailable exception     */
567c79c73f6SBlue Swirl     case POWERPC_EXCP_APU:       /* Auxiliary processor unavailable          */
568c79c73f6SBlue Swirl     case POWERPC_EXCP_DECR:      /* Decrementer exception                    */
569bd6fefe7SBenjamin Herrenschmidt         break;
570c79c73f6SBlue Swirl     case POWERPC_EXCP_FIT:       /* Fixed-interval timer interrupt           */
571c79c73f6SBlue Swirl         /* FIT on 4xx */
572c79c73f6SBlue Swirl         LOG_EXCP("FIT exception\n");
573bd6fefe7SBenjamin Herrenschmidt         break;
574c79c73f6SBlue Swirl     case POWERPC_EXCP_WDT:       /* Watchdog timer interrupt                 */
575c79c73f6SBlue Swirl         LOG_EXCP("WDT exception\n");
576c79c73f6SBlue Swirl         switch (excp_model) {
577c79c73f6SBlue Swirl         case POWERPC_EXCP_BOOKE:
578c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_CSRR0;
579c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_CSRR1;
580c79c73f6SBlue Swirl             break;
581c79c73f6SBlue Swirl         default:
582c79c73f6SBlue Swirl             break;
583c79c73f6SBlue Swirl         }
584bd6fefe7SBenjamin Herrenschmidt         break;
585c79c73f6SBlue Swirl     case POWERPC_EXCP_DTLB:      /* Data TLB error                           */
586c79c73f6SBlue Swirl     case POWERPC_EXCP_ITLB:      /* Instruction TLB error                    */
587bd6fefe7SBenjamin Herrenschmidt         break;
588c79c73f6SBlue Swirl     case POWERPC_EXCP_DEBUG:     /* Debug interrupt                          */
5890e3bf489SRoman Kapl         if (env->flags & POWERPC_FLAG_DE) {
590a1bb7384SScott Wood             /* FIXME: choose one or the other based on CPU type */
591c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_DSRR0;
592c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_DSRR1;
593c79c73f6SBlue Swirl             asrr0 = SPR_BOOKE_CSRR0;
594c79c73f6SBlue Swirl             asrr1 = SPR_BOOKE_CSRR1;
5950e3bf489SRoman Kapl             /* DBSR already modified by caller */
5960e3bf489SRoman Kapl         } else {
5970e3bf489SRoman Kapl             cpu_abort(cs, "Debug exception triggered on unsupported model\n");
598c79c73f6SBlue Swirl         }
599bd6fefe7SBenjamin Herrenschmidt         break;
600c79c73f6SBlue Swirl     case POWERPC_EXCP_SPEU:      /* SPE/embedded floating-point unavailable  */
601c79c73f6SBlue Swirl         env->spr[SPR_BOOKE_ESR] = ESR_SPV;
602bd6fefe7SBenjamin Herrenschmidt         break;
603c79c73f6SBlue Swirl     case POWERPC_EXCP_EFPDI:     /* Embedded floating-point data interrupt   */
604c79c73f6SBlue Swirl         /* XXX: TODO */
605a47dddd7SAndreas Färber         cpu_abort(cs, "Embedded floating point data exception "
606c79c73f6SBlue Swirl                   "is not implemented yet !\n");
607c79c73f6SBlue Swirl         env->spr[SPR_BOOKE_ESR] = ESR_SPV;
608bd6fefe7SBenjamin Herrenschmidt         break;
609c79c73f6SBlue Swirl     case POWERPC_EXCP_EFPRI:     /* Embedded floating-point round interrupt  */
610c79c73f6SBlue Swirl         /* XXX: TODO */
611a47dddd7SAndreas Färber         cpu_abort(cs, "Embedded floating point round exception "
612c79c73f6SBlue Swirl                   "is not implemented yet !\n");
613c79c73f6SBlue Swirl         env->spr[SPR_BOOKE_ESR] = ESR_SPV;
614bd6fefe7SBenjamin Herrenschmidt         break;
615c79c73f6SBlue Swirl     case POWERPC_EXCP_EPERFM:    /* Embedded performance monitor interrupt   */
616c79c73f6SBlue Swirl         /* XXX: TODO */
617a47dddd7SAndreas Färber         cpu_abort(cs,
618c79c73f6SBlue Swirl                   "Performance counter exception is not implemented yet !\n");
619bd6fefe7SBenjamin Herrenschmidt         break;
620c79c73f6SBlue Swirl     case POWERPC_EXCP_DOORI:     /* Embedded doorbell interrupt              */
621bd6fefe7SBenjamin Herrenschmidt         break;
622c79c73f6SBlue Swirl     case POWERPC_EXCP_DOORCI:    /* Embedded doorbell critical interrupt     */
623c79c73f6SBlue Swirl         srr0 = SPR_BOOKE_CSRR0;
624c79c73f6SBlue Swirl         srr1 = SPR_BOOKE_CSRR1;
625bd6fefe7SBenjamin Herrenschmidt         break;
626c79c73f6SBlue Swirl     case POWERPC_EXCP_RESET:     /* System reset exception                   */
627f85bcec3SNicholas Piggin         /* A power-saving exception sets ME, otherwise it is unchanged */
628c79c73f6SBlue Swirl         if (msr_pow) {
629c79c73f6SBlue Swirl             /* indicate that we resumed from power save mode */
630c79c73f6SBlue Swirl             msr |= 0x10000;
631f85bcec3SNicholas Piggin             new_msr |= ((target_ulong)1 << MSR_ME);
632c79c73f6SBlue Swirl         }
63310c21b5cSNicholas Piggin         if (env->msr_mask & MSR_HVB) {
63447733729SDavid Gibson             /*
63547733729SDavid Gibson              * ISA specifies HV, but can be delivered to guest with HV
63647733729SDavid Gibson              * clear (e.g., see FWNMI in PAPR, NMI injection in QEMU).
63710c21b5cSNicholas Piggin              */
638c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
63910c21b5cSNicholas Piggin         } else {
64010c21b5cSNicholas Piggin             if (msr_pow) {
64110c21b5cSNicholas Piggin                 cpu_abort(cs, "Trying to deliver power-saving system reset "
64210c21b5cSNicholas Piggin                           "exception %d with no HV support\n", excp);
64310c21b5cSNicholas Piggin             }
64410c21b5cSNicholas Piggin         }
645bd6fefe7SBenjamin Herrenschmidt         break;
646c79c73f6SBlue Swirl     case POWERPC_EXCP_DSEG:      /* Data segment exception                   */
647c79c73f6SBlue Swirl     case POWERPC_EXCP_ISEG:      /* Instruction segment exception            */
648c79c73f6SBlue Swirl     case POWERPC_EXCP_TRACE:     /* Trace exception                          */
649bd6fefe7SBenjamin Herrenschmidt         break;
650d04ea940SCédric Le Goater     case POWERPC_EXCP_HISI:      /* Hypervisor instruction storage exception */
651d04ea940SCédric Le Goater         msr |= env->error_code;
652295397f5SChen Qun         /* fall through */
653bd6fefe7SBenjamin Herrenschmidt     case POWERPC_EXCP_HDECR:     /* Hypervisor decrementer exception         */
654c79c73f6SBlue Swirl     case POWERPC_EXCP_HDSI:      /* Hypervisor data storage exception        */
655c79c73f6SBlue Swirl     case POWERPC_EXCP_HDSEG:     /* Hypervisor data segment exception        */
656c79c73f6SBlue Swirl     case POWERPC_EXCP_HISEG:     /* Hypervisor instruction segment exception */
6577af1e7b0SCédric Le Goater     case POWERPC_EXCP_SDOOR_HV:  /* Hypervisor Doorbell interrupt            */
658bd6fefe7SBenjamin Herrenschmidt     case POWERPC_EXCP_HV_EMU:
659d8ce5fd6SBenjamin Herrenschmidt     case POWERPC_EXCP_HVIRT:     /* Hypervisor virtualization                */
660c79c73f6SBlue Swirl         srr0 = SPR_HSRR0;
661c79c73f6SBlue Swirl         srr1 = SPR_HSRR1;
662c79c73f6SBlue Swirl         new_msr |= (target_ulong)MSR_HVB;
663c79c73f6SBlue Swirl         new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
664bd6fefe7SBenjamin Herrenschmidt         break;
665c79c73f6SBlue Swirl     case POWERPC_EXCP_VPU:       /* Vector unavailable exception             */
6661f29871cSTom Musta     case POWERPC_EXCP_VSXU:       /* VSX unavailable exception               */
6677019cb3dSAlexey Kardashevskiy     case POWERPC_EXCP_FU:         /* Facility unavailable exception          */
6685310799aSBalbir Singh #ifdef TARGET_PPC64
6695310799aSBalbir Singh         env->spr[SPR_FSCR] |= ((target_ulong)env->error_code << 56);
6705310799aSBalbir Singh #endif
671bd6fefe7SBenjamin Herrenschmidt         break;
672493028d8SCédric Le Goater     case POWERPC_EXCP_HV_FU:     /* Hypervisor Facility Unavailable Exception */
673493028d8SCédric Le Goater #ifdef TARGET_PPC64
674493028d8SCédric Le Goater         env->spr[SPR_HFSCR] |= ((target_ulong)env->error_code << FSCR_IC_POS);
675493028d8SCédric Le Goater         srr0 = SPR_HSRR0;
676493028d8SCédric Le Goater         srr1 = SPR_HSRR1;
677493028d8SCédric Le Goater         new_msr |= (target_ulong)MSR_HVB;
678493028d8SCédric Le Goater         new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
679493028d8SCédric Le Goater #endif
680493028d8SCédric Le Goater         break;
681c79c73f6SBlue Swirl     case POWERPC_EXCP_PIT:       /* Programmable interval timer interrupt    */
682c79c73f6SBlue Swirl         LOG_EXCP("PIT exception\n");
683bd6fefe7SBenjamin Herrenschmidt         break;
684c79c73f6SBlue Swirl     case POWERPC_EXCP_IO:        /* IO error exception                       */
685c79c73f6SBlue Swirl         /* XXX: TODO */
686a47dddd7SAndreas Färber         cpu_abort(cs, "601 IO error exception is not implemented yet !\n");
687bd6fefe7SBenjamin Herrenschmidt         break;
688c79c73f6SBlue Swirl     case POWERPC_EXCP_RUNM:      /* Run mode exception                       */
689c79c73f6SBlue Swirl         /* XXX: TODO */
690a47dddd7SAndreas Färber         cpu_abort(cs, "601 run mode exception is not implemented yet !\n");
691bd6fefe7SBenjamin Herrenschmidt         break;
692c79c73f6SBlue Swirl     case POWERPC_EXCP_EMUL:      /* Emulation trap exception                 */
693c79c73f6SBlue Swirl         /* XXX: TODO */
694a47dddd7SAndreas Färber         cpu_abort(cs, "602 emulation trap exception "
695c79c73f6SBlue Swirl                   "is not implemented yet !\n");
696bd6fefe7SBenjamin Herrenschmidt         break;
697c79c73f6SBlue Swirl     case POWERPC_EXCP_IFTLB:     /* Instruction fetch TLB error              */
698c79c73f6SBlue Swirl         switch (excp_model) {
699c79c73f6SBlue Swirl         case POWERPC_EXCP_602:
700c79c73f6SBlue Swirl         case POWERPC_EXCP_603:
701c79c73f6SBlue Swirl         case POWERPC_EXCP_603E:
702c79c73f6SBlue Swirl         case POWERPC_EXCP_G2:
703c79c73f6SBlue Swirl             goto tlb_miss_tgpr;
704c79c73f6SBlue Swirl         case POWERPC_EXCP_7x5:
705c79c73f6SBlue Swirl             goto tlb_miss;
706c79c73f6SBlue Swirl         case POWERPC_EXCP_74xx:
707c79c73f6SBlue Swirl             goto tlb_miss_74xx;
708c79c73f6SBlue Swirl         default:
709a47dddd7SAndreas Färber             cpu_abort(cs, "Invalid instruction TLB miss exception\n");
710c79c73f6SBlue Swirl             break;
711c79c73f6SBlue Swirl         }
712c79c73f6SBlue Swirl         break;
713c79c73f6SBlue Swirl     case POWERPC_EXCP_DLTLB:     /* Data load TLB miss                       */
714c79c73f6SBlue Swirl         switch (excp_model) {
715c79c73f6SBlue Swirl         case POWERPC_EXCP_602:
716c79c73f6SBlue Swirl         case POWERPC_EXCP_603:
717c79c73f6SBlue Swirl         case POWERPC_EXCP_603E:
718c79c73f6SBlue Swirl         case POWERPC_EXCP_G2:
719c79c73f6SBlue Swirl             goto tlb_miss_tgpr;
720c79c73f6SBlue Swirl         case POWERPC_EXCP_7x5:
721c79c73f6SBlue Swirl             goto tlb_miss;
722c79c73f6SBlue Swirl         case POWERPC_EXCP_74xx:
723c79c73f6SBlue Swirl             goto tlb_miss_74xx;
724c79c73f6SBlue Swirl         default:
725a47dddd7SAndreas Färber             cpu_abort(cs, "Invalid data load TLB miss exception\n");
726c79c73f6SBlue Swirl             break;
727c79c73f6SBlue Swirl         }
728c79c73f6SBlue Swirl         break;
729c79c73f6SBlue Swirl     case POWERPC_EXCP_DSTLB:     /* Data store TLB miss                      */
730c79c73f6SBlue Swirl         switch (excp_model) {
731c79c73f6SBlue Swirl         case POWERPC_EXCP_602:
732c79c73f6SBlue Swirl         case POWERPC_EXCP_603:
733c79c73f6SBlue Swirl         case POWERPC_EXCP_603E:
734c79c73f6SBlue Swirl         case POWERPC_EXCP_G2:
735c79c73f6SBlue Swirl         tlb_miss_tgpr:
736c79c73f6SBlue Swirl             /* Swap temporary saved registers with GPRs */
737c79c73f6SBlue Swirl             if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) {
738c79c73f6SBlue Swirl                 new_msr |= (target_ulong)1 << MSR_TGPR;
739c79c73f6SBlue Swirl                 hreg_swap_gpr_tgpr(env);
740c79c73f6SBlue Swirl             }
741c79c73f6SBlue Swirl             goto tlb_miss;
742c79c73f6SBlue Swirl         case POWERPC_EXCP_7x5:
743c79c73f6SBlue Swirl         tlb_miss:
744c79c73f6SBlue Swirl #if defined(DEBUG_SOFTWARE_TLB)
745c79c73f6SBlue Swirl             if (qemu_log_enabled()) {
746c79c73f6SBlue Swirl                 const char *es;
747c79c73f6SBlue Swirl                 target_ulong *miss, *cmp;
748c79c73f6SBlue Swirl                 int en;
749c79c73f6SBlue Swirl 
750c79c73f6SBlue Swirl                 if (excp == POWERPC_EXCP_IFTLB) {
751c79c73f6SBlue Swirl                     es = "I";
752c79c73f6SBlue Swirl                     en = 'I';
753c79c73f6SBlue Swirl                     miss = &env->spr[SPR_IMISS];
754c79c73f6SBlue Swirl                     cmp = &env->spr[SPR_ICMP];
755c79c73f6SBlue Swirl                 } else {
756c79c73f6SBlue Swirl                     if (excp == POWERPC_EXCP_DLTLB) {
757c79c73f6SBlue Swirl                         es = "DL";
758c79c73f6SBlue Swirl                     } else {
759c79c73f6SBlue Swirl                         es = "DS";
760c79c73f6SBlue Swirl                     }
761c79c73f6SBlue Swirl                     en = 'D';
762c79c73f6SBlue Swirl                     miss = &env->spr[SPR_DMISS];
763c79c73f6SBlue Swirl                     cmp = &env->spr[SPR_DCMP];
764c79c73f6SBlue Swirl                 }
765c79c73f6SBlue Swirl                 qemu_log("6xx %sTLB miss: %cM " TARGET_FMT_lx " %cC "
766c79c73f6SBlue Swirl                          TARGET_FMT_lx " H1 " TARGET_FMT_lx " H2 "
767c79c73f6SBlue Swirl                          TARGET_FMT_lx " %08x\n", es, en, *miss, en, *cmp,
768c79c73f6SBlue Swirl                          env->spr[SPR_HASH1], env->spr[SPR_HASH2],
769c79c73f6SBlue Swirl                          env->error_code);
770c79c73f6SBlue Swirl             }
771c79c73f6SBlue Swirl #endif
772c79c73f6SBlue Swirl             msr |= env->crf[0] << 28;
773c79c73f6SBlue Swirl             msr |= env->error_code; /* key, D/I, S/L bits */
774c79c73f6SBlue Swirl             /* Set way using a LRU mechanism */
775c79c73f6SBlue Swirl             msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17;
776c79c73f6SBlue Swirl             break;
777c79c73f6SBlue Swirl         case POWERPC_EXCP_74xx:
778c79c73f6SBlue Swirl         tlb_miss_74xx:
779c79c73f6SBlue Swirl #if defined(DEBUG_SOFTWARE_TLB)
780c79c73f6SBlue Swirl             if (qemu_log_enabled()) {
781c79c73f6SBlue Swirl                 const char *es;
782c79c73f6SBlue Swirl                 target_ulong *miss, *cmp;
783c79c73f6SBlue Swirl                 int en;
784c79c73f6SBlue Swirl 
785c79c73f6SBlue Swirl                 if (excp == POWERPC_EXCP_IFTLB) {
786c79c73f6SBlue Swirl                     es = "I";
787c79c73f6SBlue Swirl                     en = 'I';
788c79c73f6SBlue Swirl                     miss = &env->spr[SPR_TLBMISS];
789c79c73f6SBlue Swirl                     cmp = &env->spr[SPR_PTEHI];
790c79c73f6SBlue Swirl                 } else {
791c79c73f6SBlue Swirl                     if (excp == POWERPC_EXCP_DLTLB) {
792c79c73f6SBlue Swirl                         es = "DL";
793c79c73f6SBlue Swirl                     } else {
794c79c73f6SBlue Swirl                         es = "DS";
795c79c73f6SBlue Swirl                     }
796c79c73f6SBlue Swirl                     en = 'D';
797c79c73f6SBlue Swirl                     miss = &env->spr[SPR_TLBMISS];
798c79c73f6SBlue Swirl                     cmp = &env->spr[SPR_PTEHI];
799c79c73f6SBlue Swirl                 }
800c79c73f6SBlue Swirl                 qemu_log("74xx %sTLB miss: %cM " TARGET_FMT_lx " %cC "
801c79c73f6SBlue Swirl                          TARGET_FMT_lx " %08x\n", es, en, *miss, en, *cmp,
802c79c73f6SBlue Swirl                          env->error_code);
803c79c73f6SBlue Swirl             }
804c79c73f6SBlue Swirl #endif
805c79c73f6SBlue Swirl             msr |= env->error_code; /* key bit */
806c79c73f6SBlue Swirl             break;
807c79c73f6SBlue Swirl         default:
808a47dddd7SAndreas Färber             cpu_abort(cs, "Invalid data store TLB miss exception\n");
809c79c73f6SBlue Swirl             break;
810c79c73f6SBlue Swirl         }
811bd6fefe7SBenjamin Herrenschmidt         break;
812c79c73f6SBlue Swirl     case POWERPC_EXCP_FPA:       /* Floating-point assist exception          */
813c79c73f6SBlue Swirl         /* XXX: TODO */
814a47dddd7SAndreas Färber         cpu_abort(cs, "Floating point assist exception "
815c79c73f6SBlue Swirl                   "is not implemented yet !\n");
816bd6fefe7SBenjamin Herrenschmidt         break;
817c79c73f6SBlue Swirl     case POWERPC_EXCP_DABR:      /* Data address breakpoint                  */
818c79c73f6SBlue Swirl         /* XXX: TODO */
819a47dddd7SAndreas Färber         cpu_abort(cs, "DABR exception is not implemented yet !\n");
820bd6fefe7SBenjamin Herrenschmidt         break;
821c79c73f6SBlue Swirl     case POWERPC_EXCP_IABR:      /* Instruction address breakpoint           */
822c79c73f6SBlue Swirl         /* XXX: TODO */
823a47dddd7SAndreas Färber         cpu_abort(cs, "IABR exception is not implemented yet !\n");
824bd6fefe7SBenjamin Herrenschmidt         break;
825c79c73f6SBlue Swirl     case POWERPC_EXCP_SMI:       /* System management interrupt              */
826c79c73f6SBlue Swirl         /* XXX: TODO */
827a47dddd7SAndreas Färber         cpu_abort(cs, "SMI exception is not implemented yet !\n");
828bd6fefe7SBenjamin Herrenschmidt         break;
829c79c73f6SBlue Swirl     case POWERPC_EXCP_THERM:     /* Thermal interrupt                        */
830c79c73f6SBlue Swirl         /* XXX: TODO */
831a47dddd7SAndreas Färber         cpu_abort(cs, "Thermal management exception "
832c79c73f6SBlue Swirl                   "is not implemented yet !\n");
833bd6fefe7SBenjamin Herrenschmidt         break;
834c79c73f6SBlue Swirl     case POWERPC_EXCP_PERFM:     /* Embedded performance monitor interrupt   */
835c79c73f6SBlue Swirl         /* XXX: TODO */
836a47dddd7SAndreas Färber         cpu_abort(cs,
837c79c73f6SBlue Swirl                   "Performance counter exception is not implemented yet !\n");
838bd6fefe7SBenjamin Herrenschmidt         break;
839c79c73f6SBlue Swirl     case POWERPC_EXCP_VPUA:      /* Vector assist exception                  */
840c79c73f6SBlue Swirl         /* XXX: TODO */
841a47dddd7SAndreas Färber         cpu_abort(cs, "VPU assist exception is not implemented yet !\n");
842bd6fefe7SBenjamin Herrenschmidt         break;
843c79c73f6SBlue Swirl     case POWERPC_EXCP_SOFTP:     /* Soft patch exception                     */
844c79c73f6SBlue Swirl         /* XXX: TODO */
845a47dddd7SAndreas Färber         cpu_abort(cs,
846c79c73f6SBlue Swirl                   "970 soft-patch exception is not implemented yet !\n");
847bd6fefe7SBenjamin Herrenschmidt         break;
848c79c73f6SBlue Swirl     case POWERPC_EXCP_MAINT:     /* Maintenance exception                    */
849c79c73f6SBlue Swirl         /* XXX: TODO */
850a47dddd7SAndreas Färber         cpu_abort(cs,
851c79c73f6SBlue Swirl                   "970 maintenance exception is not implemented yet !\n");
852bd6fefe7SBenjamin Herrenschmidt         break;
853c79c73f6SBlue Swirl     case POWERPC_EXCP_MEXTBR:    /* Maskable external breakpoint             */
854c79c73f6SBlue Swirl         /* XXX: TODO */
855a47dddd7SAndreas Färber         cpu_abort(cs, "Maskable external exception "
856c79c73f6SBlue Swirl                   "is not implemented yet !\n");
857bd6fefe7SBenjamin Herrenschmidt         break;
858c79c73f6SBlue Swirl     case POWERPC_EXCP_NMEXTBR:   /* Non maskable external breakpoint         */
859c79c73f6SBlue Swirl         /* XXX: TODO */
860a47dddd7SAndreas Färber         cpu_abort(cs, "Non maskable external exception "
861c79c73f6SBlue Swirl                   "is not implemented yet !\n");
862bd6fefe7SBenjamin Herrenschmidt         break;
863c79c73f6SBlue Swirl     default:
864c79c73f6SBlue Swirl     excp_invalid:
865a47dddd7SAndreas Färber         cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp);
866c79c73f6SBlue Swirl         break;
867c79c73f6SBlue Swirl     }
868bd6fefe7SBenjamin Herrenschmidt 
8696d49d6d4SBenjamin Herrenschmidt     /* Sanity check */
87010c21b5cSNicholas Piggin     if (!(env->msr_mask & MSR_HVB)) {
87110c21b5cSNicholas Piggin         if (new_msr & MSR_HVB) {
87210c21b5cSNicholas Piggin             cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with "
8736d49d6d4SBenjamin Herrenschmidt                       "no HV support\n", excp);
8746d49d6d4SBenjamin Herrenschmidt         }
87510c21b5cSNicholas Piggin         if (srr0 == SPR_HSRR0) {
87610c21b5cSNicholas Piggin             cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with "
87710c21b5cSNicholas Piggin                       "no HV support\n", excp);
87810c21b5cSNicholas Piggin         }
87910c21b5cSNicholas Piggin     }
8806d49d6d4SBenjamin Herrenschmidt 
88147733729SDavid Gibson     /*
88247733729SDavid Gibson      * Sort out endianness of interrupt, this differs depending on the
8836d49d6d4SBenjamin Herrenschmidt      * CPU, the HV mode, etc...
8846d49d6d4SBenjamin Herrenschmidt      */
8851e0c7e55SAnton Blanchard #ifdef TARGET_PPC64
8866d49d6d4SBenjamin Herrenschmidt     if (excp_model == POWERPC_EXCP_POWER7) {
8876d49d6d4SBenjamin Herrenschmidt         if (!(new_msr & MSR_HVB) && (env->spr[SPR_LPCR] & LPCR_ILE)) {
8886d49d6d4SBenjamin Herrenschmidt             new_msr |= (target_ulong)1 << MSR_LE;
8896d49d6d4SBenjamin Herrenschmidt         }
8906d49d6d4SBenjamin Herrenschmidt     } else if (excp_model == POWERPC_EXCP_POWER8) {
8916d49d6d4SBenjamin Herrenschmidt         if (new_msr & MSR_HVB) {
892a790e82bSBenjamin Herrenschmidt             if (env->spr[SPR_HID0] & HID0_HILE) {
893a790e82bSBenjamin Herrenschmidt                 new_msr |= (target_ulong)1 << MSR_LE;
894a790e82bSBenjamin Herrenschmidt             }
895a790e82bSBenjamin Herrenschmidt         } else if (env->spr[SPR_LPCR] & LPCR_ILE) {
896a790e82bSBenjamin Herrenschmidt             new_msr |= (target_ulong)1 << MSR_LE;
897a790e82bSBenjamin Herrenschmidt         }
898*526cdce7SNicholas Piggin     } else if (excp_model == POWERPC_EXCP_POWER9 ||
899*526cdce7SNicholas Piggin                excp_model == POWERPC_EXCP_POWER10) {
900a790e82bSBenjamin Herrenschmidt         if (new_msr & MSR_HVB) {
901a790e82bSBenjamin Herrenschmidt             if (env->spr[SPR_HID0] & HID0_POWER9_HILE) {
9026d49d6d4SBenjamin Herrenschmidt                 new_msr |= (target_ulong)1 << MSR_LE;
9036d49d6d4SBenjamin Herrenschmidt             }
9046d49d6d4SBenjamin Herrenschmidt         } else if (env->spr[SPR_LPCR] & LPCR_ILE) {
9051e0c7e55SAnton Blanchard             new_msr |= (target_ulong)1 << MSR_LE;
9061e0c7e55SAnton Blanchard         }
9071e0c7e55SAnton Blanchard     } else if (msr_ile) {
9081e0c7e55SAnton Blanchard         new_msr |= (target_ulong)1 << MSR_LE;
9091e0c7e55SAnton Blanchard     }
9101e0c7e55SAnton Blanchard #else
911c79c73f6SBlue Swirl     if (msr_ile) {
912c79c73f6SBlue Swirl         new_msr |= (target_ulong)1 << MSR_LE;
913c79c73f6SBlue Swirl     }
9141e0c7e55SAnton Blanchard #endif
915c79c73f6SBlue Swirl 
9163c89b8d6SNicholas Piggin     vector = env->excp_vectors[excp];
9173c89b8d6SNicholas Piggin     if (vector == (target_ulong)-1ULL) {
9183c89b8d6SNicholas Piggin         cpu_abort(cs, "Raised an exception without defined vector %d\n",
9193c89b8d6SNicholas Piggin                   excp);
9203c89b8d6SNicholas Piggin     }
9213c89b8d6SNicholas Piggin 
9223c89b8d6SNicholas Piggin     vector |= env->excp_prefix;
9233c89b8d6SNicholas Piggin 
9243c89b8d6SNicholas Piggin     /* If any alternate SRR register are defined, duplicate saved values */
9253c89b8d6SNicholas Piggin     if (asrr0 != -1) {
9263c89b8d6SNicholas Piggin         env->spr[asrr0] = env->nip;
9273c89b8d6SNicholas Piggin     }
9283c89b8d6SNicholas Piggin     if (asrr1 != -1) {
9293c89b8d6SNicholas Piggin         env->spr[asrr1] = msr;
9305c94b2a5SCédric Le Goater     }
9315c94b2a5SCédric Le Goater 
932c79c73f6SBlue Swirl #if defined(TARGET_PPC64)
933c79c73f6SBlue Swirl     if (excp_model == POWERPC_EXCP_BOOKE) {
934e42a61f1SAlexander Graf         if (env->spr[SPR_BOOKE_EPCR] & EPCR_ICM) {
935e42a61f1SAlexander Graf             /* Cat.64-bit: EPCR.ICM is copied to MSR.CM */
936c79c73f6SBlue Swirl             new_msr |= (target_ulong)1 << MSR_CM;
937e42a61f1SAlexander Graf         } else {
938e42a61f1SAlexander Graf             vector = (uint32_t)vector;
939c79c73f6SBlue Swirl         }
940c79c73f6SBlue Swirl     } else {
941d57d72a8SGreg Kurz         if (!msr_isf && !mmu_is_64bit(env->mmu_model)) {
942c79c73f6SBlue Swirl             vector = (uint32_t)vector;
943c79c73f6SBlue Swirl         } else {
944c79c73f6SBlue Swirl             new_msr |= (target_ulong)1 << MSR_SF;
945c79c73f6SBlue Swirl         }
946c79c73f6SBlue Swirl     }
947c79c73f6SBlue Swirl #endif
948cd0c6f47SBenjamin Herrenschmidt 
9493c89b8d6SNicholas Piggin     if (excp != POWERPC_EXCP_SYSCALL_VECTORED) {
9503c89b8d6SNicholas Piggin         /* Save PC */
9513c89b8d6SNicholas Piggin         env->spr[srr0] = env->nip;
9523c89b8d6SNicholas Piggin 
9533c89b8d6SNicholas Piggin         /* Save MSR */
9543c89b8d6SNicholas Piggin         env->spr[srr1] = msr;
9553c89b8d6SNicholas Piggin 
9563c89b8d6SNicholas Piggin #if defined(TARGET_PPC64)
9573c89b8d6SNicholas Piggin     } else {
9583c89b8d6SNicholas Piggin         vector += lev * 0x20;
9593c89b8d6SNicholas Piggin 
9603c89b8d6SNicholas Piggin         env->lr = env->nip;
9613c89b8d6SNicholas Piggin         env->ctr = msr;
9623c89b8d6SNicholas Piggin #endif
9633c89b8d6SNicholas Piggin     }
9643c89b8d6SNicholas Piggin 
9658b7e6b07SNicholas Piggin     /* This can update new_msr and vector if AIL applies */
9668b7e6b07SNicholas Piggin     ppc_excp_apply_ail(cpu, excp_model, excp, msr, &new_msr, &vector);
9678b7e6b07SNicholas Piggin 
968ad77c6caSNicholas Piggin     powerpc_set_excp_state(cpu, vector, new_msr);
969c79c73f6SBlue Swirl }
970c79c73f6SBlue Swirl 
97197a8ea5aSAndreas Färber void ppc_cpu_do_interrupt(CPUState *cs)
972c79c73f6SBlue Swirl {
97397a8ea5aSAndreas Färber     PowerPCCPU *cpu = POWERPC_CPU(cs);
97497a8ea5aSAndreas Färber     CPUPPCState *env = &cpu->env;
9755c26a5b3SAndreas Färber 
97627103424SAndreas Färber     powerpc_excp(cpu, env->excp_model, cs->exception_index);
977c79c73f6SBlue Swirl }
978c79c73f6SBlue Swirl 
979458dd766SRichard Henderson static void ppc_hw_interrupt(CPUPPCState *env)
980c79c73f6SBlue Swirl {
981db70b311SRichard Henderson     PowerPCCPU *cpu = env_archcpu(env);
9823621e2c9SBenjamin Herrenschmidt     bool async_deliver;
983259186a7SAndreas Färber 
984c79c73f6SBlue Swirl     /* External reset */
985c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) {
986c79c73f6SBlue Swirl         env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET);
9875c26a5b3SAndreas Färber         powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_RESET);
988c79c73f6SBlue Swirl         return;
989c79c73f6SBlue Swirl     }
990c79c73f6SBlue Swirl     /* Machine check exception */
991c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) {
992c79c73f6SBlue Swirl         env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK);
9935c26a5b3SAndreas Färber         powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_MCHECK);
994c79c73f6SBlue Swirl         return;
995c79c73f6SBlue Swirl     }
996c79c73f6SBlue Swirl #if 0 /* TODO */
997c79c73f6SBlue Swirl     /* External debug exception */
998c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) {
999c79c73f6SBlue Swirl         env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG);
10005c26a5b3SAndreas Färber         powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DEBUG);
1001c79c73f6SBlue Swirl         return;
1002c79c73f6SBlue Swirl     }
1003c79c73f6SBlue Swirl #endif
10043621e2c9SBenjamin Herrenschmidt 
10053621e2c9SBenjamin Herrenschmidt     /*
10063621e2c9SBenjamin Herrenschmidt      * For interrupts that gate on MSR:EE, we need to do something a
10073621e2c9SBenjamin Herrenschmidt      * bit more subtle, as we need to let them through even when EE is
10083621e2c9SBenjamin Herrenschmidt      * clear when coming out of some power management states (in order
10093621e2c9SBenjamin Herrenschmidt      * for them to become a 0x100).
10103621e2c9SBenjamin Herrenschmidt      */
10111e7fd61dSBenjamin Herrenschmidt     async_deliver = (msr_ee != 0) || env->resume_as_sreset;
10123621e2c9SBenjamin Herrenschmidt 
1013c79c73f6SBlue Swirl     /* Hypervisor decrementer exception */
1014c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) {
10154b236b62SBenjamin Herrenschmidt         /* LPCR will be clear when not supported so this will work */
10164b236b62SBenjamin Herrenschmidt         bool hdice = !!(env->spr[SPR_LPCR] & LPCR_HDICE);
10173621e2c9SBenjamin Herrenschmidt         if ((async_deliver || msr_hv == 0) && hdice) {
10184b236b62SBenjamin Herrenschmidt             /* HDEC clears on delivery */
10194b236b62SBenjamin Herrenschmidt             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR);
10205c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_HDECR);
1021c79c73f6SBlue Swirl             return;
1022c79c73f6SBlue Swirl         }
1023c79c73f6SBlue Swirl     }
1024d8ce5fd6SBenjamin Herrenschmidt 
1025d8ce5fd6SBenjamin Herrenschmidt     /* Hypervisor virtualization interrupt */
1026d8ce5fd6SBenjamin Herrenschmidt     if (env->pending_interrupts & (1 << PPC_INTERRUPT_HVIRT)) {
1027d8ce5fd6SBenjamin Herrenschmidt         /* LPCR will be clear when not supported so this will work */
1028d8ce5fd6SBenjamin Herrenschmidt         bool hvice = !!(env->spr[SPR_LPCR] & LPCR_HVICE);
1029d8ce5fd6SBenjamin Herrenschmidt         if ((async_deliver || msr_hv == 0) && hvice) {
1030d8ce5fd6SBenjamin Herrenschmidt             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_HVIRT);
1031d8ce5fd6SBenjamin Herrenschmidt             return;
1032d8ce5fd6SBenjamin Herrenschmidt         }
1033d8ce5fd6SBenjamin Herrenschmidt     }
1034d8ce5fd6SBenjamin Herrenschmidt 
1035d8ce5fd6SBenjamin Herrenschmidt     /* External interrupt can ignore MSR:EE under some circumstances */
1036d1dbe37cSBenjamin Herrenschmidt     if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) {
1037d1dbe37cSBenjamin Herrenschmidt         bool lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0);
10386eebe6dcSBenjamin Herrenschmidt         bool heic = !!(env->spr[SPR_LPCR] & LPCR_HEIC);
10396eebe6dcSBenjamin Herrenschmidt         /* HEIC blocks delivery to the hypervisor */
10406eebe6dcSBenjamin Herrenschmidt         if ((async_deliver && !(heic && msr_hv && !msr_pr)) ||
10416eebe6dcSBenjamin Herrenschmidt             (env->has_hv_mode && msr_hv == 0 && !lpes0)) {
1042d1dbe37cSBenjamin Herrenschmidt             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_EXTERNAL);
1043d1dbe37cSBenjamin Herrenschmidt             return;
1044d1dbe37cSBenjamin Herrenschmidt         }
1045d1dbe37cSBenjamin Herrenschmidt     }
1046c79c73f6SBlue Swirl     if (msr_ce != 0) {
1047c79c73f6SBlue Swirl         /* External critical interrupt */
1048c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) {
10495c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_CRITICAL);
1050c79c73f6SBlue Swirl             return;
1051c79c73f6SBlue Swirl         }
1052c79c73f6SBlue Swirl     }
10533621e2c9SBenjamin Herrenschmidt     if (async_deliver != 0) {
1054c79c73f6SBlue Swirl         /* Watchdog timer on embedded PowerPC */
1055c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) {
1056c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT);
10575c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_WDT);
1058c79c73f6SBlue Swirl             return;
1059c79c73f6SBlue Swirl         }
1060c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) {
1061c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL);
10625c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DOORCI);
1063c79c73f6SBlue Swirl             return;
1064c79c73f6SBlue Swirl         }
1065c79c73f6SBlue Swirl         /* Fixed interval timer on embedded PowerPC */
1066c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) {
1067c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT);
10685c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_FIT);
1069c79c73f6SBlue Swirl             return;
1070c79c73f6SBlue Swirl         }
1071c79c73f6SBlue Swirl         /* Programmable interval timer on embedded PowerPC */
1072c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) {
1073c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT);
10745c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_PIT);
1075c79c73f6SBlue Swirl             return;
1076c79c73f6SBlue Swirl         }
1077c79c73f6SBlue Swirl         /* Decrementer exception */
1078c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) {
1079e81a982aSAlexander Graf             if (ppc_decr_clear_on_delivery(env)) {
1080c79c73f6SBlue Swirl                 env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR);
1081e81a982aSAlexander Graf             }
10825c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DECR);
1083c79c73f6SBlue Swirl             return;
1084c79c73f6SBlue Swirl         }
1085c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) {
1086c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL);
10875ba7ba1dSCédric Le Goater             if (is_book3s_arch2x(env)) {
10885ba7ba1dSCédric Le Goater                 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_SDOOR);
10895ba7ba1dSCédric Le Goater             } else {
10905c26a5b3SAndreas Färber                 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DOORI);
10915ba7ba1dSCédric Le Goater             }
1092c79c73f6SBlue Swirl             return;
1093c79c73f6SBlue Swirl         }
10947af1e7b0SCédric Le Goater         if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDOORBELL)) {
10957af1e7b0SCédric Le Goater             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL);
10967af1e7b0SCédric Le Goater             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_SDOOR_HV);
10977af1e7b0SCédric Le Goater             return;
10987af1e7b0SCédric Le Goater         }
1099c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) {
1100c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM);
11015c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_PERFM);
1102c79c73f6SBlue Swirl             return;
1103c79c73f6SBlue Swirl         }
1104c79c73f6SBlue Swirl         /* Thermal interrupt */
1105c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) {
1106c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM);
11075c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_THERM);
1108c79c73f6SBlue Swirl             return;
1109c79c73f6SBlue Swirl         }
1110c79c73f6SBlue Swirl     }
1111f8154fd2SBenjamin Herrenschmidt 
1112f8154fd2SBenjamin Herrenschmidt     if (env->resume_as_sreset) {
1113f8154fd2SBenjamin Herrenschmidt         /*
1114f8154fd2SBenjamin Herrenschmidt          * This is a bug ! It means that has_work took us out of halt without
1115f8154fd2SBenjamin Herrenschmidt          * anything to deliver while in a PM state that requires getting
1116f8154fd2SBenjamin Herrenschmidt          * out via a 0x100
1117f8154fd2SBenjamin Herrenschmidt          *
1118f8154fd2SBenjamin Herrenschmidt          * This means we will incorrectly execute past the power management
1119f8154fd2SBenjamin Herrenschmidt          * instruction instead of triggering a reset.
1120f8154fd2SBenjamin Herrenschmidt          *
1121136fbf65Szhaolichang          * It generally means a discrepancy between the wakeup conditions in the
1122f8154fd2SBenjamin Herrenschmidt          * processor has_work implementation and the logic in this function.
1123f8154fd2SBenjamin Herrenschmidt          */
1124db70b311SRichard Henderson         cpu_abort(env_cpu(env),
1125f8154fd2SBenjamin Herrenschmidt                   "Wakeup from PM state but interrupt Undelivered");
1126f8154fd2SBenjamin Herrenschmidt     }
1127c79c73f6SBlue Swirl }
112834316482SAlexey Kardashevskiy 
1129b5b7f391SNicholas Piggin void ppc_cpu_do_system_reset(CPUState *cs)
113034316482SAlexey Kardashevskiy {
113134316482SAlexey Kardashevskiy     PowerPCCPU *cpu = POWERPC_CPU(cs);
113234316482SAlexey Kardashevskiy     CPUPPCState *env = &cpu->env;
113334316482SAlexey Kardashevskiy 
113434316482SAlexey Kardashevskiy     powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_RESET);
113534316482SAlexey Kardashevskiy }
1136ad77c6caSNicholas Piggin 
1137ad77c6caSNicholas Piggin void ppc_cpu_do_fwnmi_machine_check(CPUState *cs, target_ulong vector)
1138ad77c6caSNicholas Piggin {
1139ad77c6caSNicholas Piggin     PowerPCCPU *cpu = POWERPC_CPU(cs);
1140ad77c6caSNicholas Piggin     CPUPPCState *env = &cpu->env;
1141ad77c6caSNicholas Piggin     PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu);
1142ad77c6caSNicholas Piggin     target_ulong msr = 0;
1143ad77c6caSNicholas Piggin 
1144ad77c6caSNicholas Piggin     /*
1145ad77c6caSNicholas Piggin      * Set MSR and NIP for the handler, SRR0/1, DAR and DSISR have already
1146ad77c6caSNicholas Piggin      * been set by KVM.
1147ad77c6caSNicholas Piggin      */
1148ad77c6caSNicholas Piggin     msr = (1ULL << MSR_ME);
1149ad77c6caSNicholas Piggin     msr |= env->msr & (1ULL << MSR_SF);
1150ad77c6caSNicholas Piggin     if (!(*pcc->interrupts_big_endian)(cpu)) {
1151ad77c6caSNicholas Piggin         msr |= (1ULL << MSR_LE);
1152ad77c6caSNicholas Piggin     }
1153ad77c6caSNicholas Piggin 
1154ad77c6caSNicholas Piggin     powerpc_set_excp_state(cpu, vector, msr);
1155ad77c6caSNicholas Piggin }
1156c79c73f6SBlue Swirl #endif /* !CONFIG_USER_ONLY */
1157c79c73f6SBlue Swirl 
1158458dd766SRichard Henderson bool ppc_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
1159458dd766SRichard Henderson {
1160458dd766SRichard Henderson     PowerPCCPU *cpu = POWERPC_CPU(cs);
1161458dd766SRichard Henderson     CPUPPCState *env = &cpu->env;
1162458dd766SRichard Henderson 
1163458dd766SRichard Henderson     if (interrupt_request & CPU_INTERRUPT_HARD) {
1164458dd766SRichard Henderson         ppc_hw_interrupt(env);
1165458dd766SRichard Henderson         if (env->pending_interrupts == 0) {
1166458dd766SRichard Henderson             cs->interrupt_request &= ~CPU_INTERRUPT_HARD;
1167458dd766SRichard Henderson         }
1168458dd766SRichard Henderson         return true;
1169458dd766SRichard Henderson     }
1170458dd766SRichard Henderson     return false;
1171458dd766SRichard Henderson }
1172458dd766SRichard Henderson 
1173c79c73f6SBlue Swirl #if defined(DEBUG_OP)
1174c79c73f6SBlue Swirl static void cpu_dump_rfi(target_ulong RA, target_ulong msr)
1175c79c73f6SBlue Swirl {
1176c79c73f6SBlue Swirl     qemu_log("Return from exception at " TARGET_FMT_lx " with flags "
1177c79c73f6SBlue Swirl              TARGET_FMT_lx "\n", RA, msr);
1178c79c73f6SBlue Swirl }
1179c79c73f6SBlue Swirl #endif
1180c79c73f6SBlue Swirl 
1181ad71ed68SBlue Swirl /*****************************************************************************/
1182ad71ed68SBlue Swirl /* Exceptions processing helpers */
1183ad71ed68SBlue Swirl 
1184db789c6cSBenjamin Herrenschmidt void raise_exception_err_ra(CPUPPCState *env, uint32_t exception,
1185db789c6cSBenjamin Herrenschmidt                             uint32_t error_code, uintptr_t raddr)
1186ad71ed68SBlue Swirl {
1187db70b311SRichard Henderson     CPUState *cs = env_cpu(env);
118827103424SAndreas Färber 
118927103424SAndreas Färber     cs->exception_index = exception;
1190ad71ed68SBlue Swirl     env->error_code = error_code;
1191db789c6cSBenjamin Herrenschmidt     cpu_loop_exit_restore(cs, raddr);
1192db789c6cSBenjamin Herrenschmidt }
1193db789c6cSBenjamin Herrenschmidt 
1194db789c6cSBenjamin Herrenschmidt void raise_exception_err(CPUPPCState *env, uint32_t exception,
1195db789c6cSBenjamin Herrenschmidt                          uint32_t error_code)
1196db789c6cSBenjamin Herrenschmidt {
1197db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, error_code, 0);
1198db789c6cSBenjamin Herrenschmidt }
1199db789c6cSBenjamin Herrenschmidt 
1200db789c6cSBenjamin Herrenschmidt void raise_exception(CPUPPCState *env, uint32_t exception)
1201db789c6cSBenjamin Herrenschmidt {
1202db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, 0, 0);
1203db789c6cSBenjamin Herrenschmidt }
1204db789c6cSBenjamin Herrenschmidt 
1205db789c6cSBenjamin Herrenschmidt void raise_exception_ra(CPUPPCState *env, uint32_t exception,
1206db789c6cSBenjamin Herrenschmidt                         uintptr_t raddr)
1207db789c6cSBenjamin Herrenschmidt {
1208db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, 0, raddr);
1209db789c6cSBenjamin Herrenschmidt }
1210db789c6cSBenjamin Herrenschmidt 
1211db789c6cSBenjamin Herrenschmidt void helper_raise_exception_err(CPUPPCState *env, uint32_t exception,
1212db789c6cSBenjamin Herrenschmidt                                 uint32_t error_code)
1213db789c6cSBenjamin Herrenschmidt {
1214db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, error_code, 0);
1215ad71ed68SBlue Swirl }
1216ad71ed68SBlue Swirl 
1217e5f17ac6SBlue Swirl void helper_raise_exception(CPUPPCState *env, uint32_t exception)
1218ad71ed68SBlue Swirl {
1219db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, 0, 0);
1220ad71ed68SBlue Swirl }
1221ad71ed68SBlue Swirl 
1222ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY)
1223e5f17ac6SBlue Swirl void helper_store_msr(CPUPPCState *env, target_ulong val)
1224ad71ed68SBlue Swirl {
1225db789c6cSBenjamin Herrenschmidt     uint32_t excp = hreg_store_msr(env, val, 0);
1226259186a7SAndreas Färber 
1227db789c6cSBenjamin Herrenschmidt     if (excp != 0) {
1228db70b311SRichard Henderson         CPUState *cs = env_cpu(env);
1229044897efSRichard Purdie         cpu_interrupt_exittb(cs);
1230db789c6cSBenjamin Herrenschmidt         raise_exception(env, excp);
1231ad71ed68SBlue Swirl     }
1232ad71ed68SBlue Swirl }
1233ad71ed68SBlue Swirl 
12347778a575SBenjamin Herrenschmidt #if defined(TARGET_PPC64)
1235f43520e5SRichard Henderson void helper_scv(CPUPPCState *env, uint32_t lev)
1236f43520e5SRichard Henderson {
1237f43520e5SRichard Henderson     if (env->spr[SPR_FSCR] & (1ull << FSCR_SCV)) {
1238f43520e5SRichard Henderson         raise_exception_err(env, POWERPC_EXCP_SYSCALL_VECTORED, lev);
1239f43520e5SRichard Henderson     } else {
1240f43520e5SRichard Henderson         raise_exception_err(env, POWERPC_EXCP_FU, FSCR_IC_SCV);
1241f43520e5SRichard Henderson     }
1242f43520e5SRichard Henderson }
1243f43520e5SRichard Henderson 
12447778a575SBenjamin Herrenschmidt void helper_pminsn(CPUPPCState *env, powerpc_pm_insn_t insn)
12457778a575SBenjamin Herrenschmidt {
12467778a575SBenjamin Herrenschmidt     CPUState *cs;
12477778a575SBenjamin Herrenschmidt 
1248db70b311SRichard Henderson     cs = env_cpu(env);
12497778a575SBenjamin Herrenschmidt     cs->halted = 1;
12507778a575SBenjamin Herrenschmidt 
125147733729SDavid Gibson     /*
125247733729SDavid Gibson      * The architecture specifies that HDEC interrupts are discarded
125347733729SDavid Gibson      * in PM states
12544b236b62SBenjamin Herrenschmidt      */
12554b236b62SBenjamin Herrenschmidt     env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR);
12564b236b62SBenjamin Herrenschmidt 
12573621e2c9SBenjamin Herrenschmidt     /* Condition for waking up at 0x100 */
12581e7fd61dSBenjamin Herrenschmidt     env->resume_as_sreset = (insn != PPC_PM_STOP) ||
125921c0d66aSBenjamin Herrenschmidt         (env->spr[SPR_PSSCR] & PSSCR_EC);
12607778a575SBenjamin Herrenschmidt }
12617778a575SBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */
12627778a575SBenjamin Herrenschmidt 
1263a2e71b28SBenjamin Herrenschmidt static inline void do_rfi(CPUPPCState *env, target_ulong nip, target_ulong msr)
1264ad71ed68SBlue Swirl {
1265db70b311SRichard Henderson     CPUState *cs = env_cpu(env);
1266259186a7SAndreas Färber 
1267a2e71b28SBenjamin Herrenschmidt     /* MSR:POW cannot be set by any form of rfi */
1268a2e71b28SBenjamin Herrenschmidt     msr &= ~(1ULL << MSR_POW);
1269a2e71b28SBenjamin Herrenschmidt 
1270ad71ed68SBlue Swirl #if defined(TARGET_PPC64)
1271a2e71b28SBenjamin Herrenschmidt     /* Switching to 32-bit ? Crop the nip */
1272a2e71b28SBenjamin Herrenschmidt     if (!msr_is_64bit(env, msr)) {
1273ad71ed68SBlue Swirl         nip = (uint32_t)nip;
1274ad71ed68SBlue Swirl     }
1275ad71ed68SBlue Swirl #else
1276ad71ed68SBlue Swirl     nip = (uint32_t)nip;
1277ad71ed68SBlue Swirl #endif
1278ad71ed68SBlue Swirl     /* XXX: beware: this is false if VLE is supported */
1279ad71ed68SBlue Swirl     env->nip = nip & ~((target_ulong)0x00000003);
1280ad71ed68SBlue Swirl     hreg_store_msr(env, msr, 1);
1281ad71ed68SBlue Swirl #if defined(DEBUG_OP)
1282ad71ed68SBlue Swirl     cpu_dump_rfi(env->nip, env->msr);
1283ad71ed68SBlue Swirl #endif
128447733729SDavid Gibson     /*
128547733729SDavid Gibson      * No need to raise an exception here, as rfi is always the last
128647733729SDavid Gibson      * insn of a TB
1287ad71ed68SBlue Swirl      */
1288044897efSRichard Purdie     cpu_interrupt_exittb(cs);
1289a8b73734SNikunj A Dadhania     /* Reset the reservation */
1290a8b73734SNikunj A Dadhania     env->reserve_addr = -1;
1291a8b73734SNikunj A Dadhania 
1292cd0c6f47SBenjamin Herrenschmidt     /* Context synchronizing: check if TCG TLB needs flush */
1293e3cffe6fSNikunj A Dadhania     check_tlb_flush(env, false);
1294ad71ed68SBlue Swirl }
1295ad71ed68SBlue Swirl 
1296e5f17ac6SBlue Swirl void helper_rfi(CPUPPCState *env)
1297ad71ed68SBlue Swirl {
1298a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1] & 0xfffffffful);
1299a1bb7384SScott Wood }
1300ad71ed68SBlue Swirl 
1301a2e71b28SBenjamin Herrenschmidt #define MSR_BOOK3S_MASK
1302ad71ed68SBlue Swirl #if defined(TARGET_PPC64)
1303e5f17ac6SBlue Swirl void helper_rfid(CPUPPCState *env)
1304ad71ed68SBlue Swirl {
130547733729SDavid Gibson     /*
1306136fbf65Szhaolichang      * The architecture defines a number of rules for which bits can
130747733729SDavid Gibson      * change but in practice, we handle this in hreg_store_msr()
1308a2e71b28SBenjamin Herrenschmidt      * which will be called by do_rfi(), so there is no need to filter
1309a2e71b28SBenjamin Herrenschmidt      * here
1310a2e71b28SBenjamin Herrenschmidt      */
1311a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1]);
1312ad71ed68SBlue Swirl }
1313ad71ed68SBlue Swirl 
13143c89b8d6SNicholas Piggin void helper_rfscv(CPUPPCState *env)
13153c89b8d6SNicholas Piggin {
13163c89b8d6SNicholas Piggin     do_rfi(env, env->lr, env->ctr);
13173c89b8d6SNicholas Piggin }
13183c89b8d6SNicholas Piggin 
1319e5f17ac6SBlue Swirl void helper_hrfid(CPUPPCState *env)
1320ad71ed68SBlue Swirl {
1321a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_HSRR0], env->spr[SPR_HSRR1]);
1322ad71ed68SBlue Swirl }
1323ad71ed68SBlue Swirl #endif
1324ad71ed68SBlue Swirl 
1325ad71ed68SBlue Swirl /*****************************************************************************/
1326ad71ed68SBlue Swirl /* Embedded PowerPC specific helpers */
1327e5f17ac6SBlue Swirl void helper_40x_rfci(CPUPPCState *env)
1328ad71ed68SBlue Swirl {
1329a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_40x_SRR2], env->spr[SPR_40x_SRR3]);
1330ad71ed68SBlue Swirl }
1331ad71ed68SBlue Swirl 
1332e5f17ac6SBlue Swirl void helper_rfci(CPUPPCState *env)
1333ad71ed68SBlue Swirl {
1334a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_BOOKE_CSRR0], env->spr[SPR_BOOKE_CSRR1]);
1335ad71ed68SBlue Swirl }
1336ad71ed68SBlue Swirl 
1337e5f17ac6SBlue Swirl void helper_rfdi(CPUPPCState *env)
1338ad71ed68SBlue Swirl {
1339a1bb7384SScott Wood     /* FIXME: choose CSRR1 or DSRR1 based on cpu type */
1340a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_BOOKE_DSRR0], env->spr[SPR_BOOKE_DSRR1]);
1341ad71ed68SBlue Swirl }
1342ad71ed68SBlue Swirl 
1343e5f17ac6SBlue Swirl void helper_rfmci(CPUPPCState *env)
1344ad71ed68SBlue Swirl {
1345a1bb7384SScott Wood     /* FIXME: choose CSRR1 or MCSRR1 based on cpu type */
1346a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_BOOKE_MCSRR0], env->spr[SPR_BOOKE_MCSRR1]);
1347ad71ed68SBlue Swirl }
1348ad71ed68SBlue Swirl #endif
1349ad71ed68SBlue Swirl 
1350e5f17ac6SBlue Swirl void helper_tw(CPUPPCState *env, target_ulong arg1, target_ulong arg2,
1351e5f17ac6SBlue Swirl                uint32_t flags)
1352ad71ed68SBlue Swirl {
1353ad71ed68SBlue Swirl     if (!likely(!(((int32_t)arg1 < (int32_t)arg2 && (flags & 0x10)) ||
1354ad71ed68SBlue Swirl                   ((int32_t)arg1 > (int32_t)arg2 && (flags & 0x08)) ||
1355ad71ed68SBlue Swirl                   ((int32_t)arg1 == (int32_t)arg2 && (flags & 0x04)) ||
1356ad71ed68SBlue Swirl                   ((uint32_t)arg1 < (uint32_t)arg2 && (flags & 0x02)) ||
1357ad71ed68SBlue Swirl                   ((uint32_t)arg1 > (uint32_t)arg2 && (flags & 0x01))))) {
135872073dccSBenjamin Herrenschmidt         raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM,
135972073dccSBenjamin Herrenschmidt                                POWERPC_EXCP_TRAP, GETPC());
1360ad71ed68SBlue Swirl     }
1361ad71ed68SBlue Swirl }
1362ad71ed68SBlue Swirl 
1363ad71ed68SBlue Swirl #if defined(TARGET_PPC64)
1364e5f17ac6SBlue Swirl void helper_td(CPUPPCState *env, target_ulong arg1, target_ulong arg2,
1365e5f17ac6SBlue Swirl                uint32_t flags)
1366ad71ed68SBlue Swirl {
1367ad71ed68SBlue Swirl     if (!likely(!(((int64_t)arg1 < (int64_t)arg2 && (flags & 0x10)) ||
1368ad71ed68SBlue Swirl                   ((int64_t)arg1 > (int64_t)arg2 && (flags & 0x08)) ||
1369ad71ed68SBlue Swirl                   ((int64_t)arg1 == (int64_t)arg2 && (flags & 0x04)) ||
1370ad71ed68SBlue Swirl                   ((uint64_t)arg1 < (uint64_t)arg2 && (flags & 0x02)) ||
1371ad71ed68SBlue Swirl                   ((uint64_t)arg1 > (uint64_t)arg2 && (flags & 0x01))))) {
137272073dccSBenjamin Herrenschmidt         raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM,
137372073dccSBenjamin Herrenschmidt                                POWERPC_EXCP_TRAP, GETPC());
1374ad71ed68SBlue Swirl     }
1375ad71ed68SBlue Swirl }
1376ad71ed68SBlue Swirl #endif
1377ad71ed68SBlue Swirl 
1378ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY)
1379ad71ed68SBlue Swirl /*****************************************************************************/
1380ad71ed68SBlue Swirl /* PowerPC 601 specific instructions (POWER bridge) */
1381ad71ed68SBlue Swirl 
1382e5f17ac6SBlue Swirl void helper_rfsvc(CPUPPCState *env)
1383ad71ed68SBlue Swirl {
1384a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->lr, env->ctr & 0x0000FFFF);
1385ad71ed68SBlue Swirl }
1386ad71ed68SBlue Swirl 
1387ad71ed68SBlue Swirl /* Embedded.Processor Control */
1388ad71ed68SBlue Swirl static int dbell2irq(target_ulong rb)
1389ad71ed68SBlue Swirl {
1390ad71ed68SBlue Swirl     int msg = rb & DBELL_TYPE_MASK;
1391ad71ed68SBlue Swirl     int irq = -1;
1392ad71ed68SBlue Swirl 
1393ad71ed68SBlue Swirl     switch (msg) {
1394ad71ed68SBlue Swirl     case DBELL_TYPE_DBELL:
1395ad71ed68SBlue Swirl         irq = PPC_INTERRUPT_DOORBELL;
1396ad71ed68SBlue Swirl         break;
1397ad71ed68SBlue Swirl     case DBELL_TYPE_DBELL_CRIT:
1398ad71ed68SBlue Swirl         irq = PPC_INTERRUPT_CDOORBELL;
1399ad71ed68SBlue Swirl         break;
1400ad71ed68SBlue Swirl     case DBELL_TYPE_G_DBELL:
1401ad71ed68SBlue Swirl     case DBELL_TYPE_G_DBELL_CRIT:
1402ad71ed68SBlue Swirl     case DBELL_TYPE_G_DBELL_MC:
1403ad71ed68SBlue Swirl         /* XXX implement */
1404ad71ed68SBlue Swirl     default:
1405ad71ed68SBlue Swirl         break;
1406ad71ed68SBlue Swirl     }
1407ad71ed68SBlue Swirl 
1408ad71ed68SBlue Swirl     return irq;
1409ad71ed68SBlue Swirl }
1410ad71ed68SBlue Swirl 
1411e5f17ac6SBlue Swirl void helper_msgclr(CPUPPCState *env, target_ulong rb)
1412ad71ed68SBlue Swirl {
1413ad71ed68SBlue Swirl     int irq = dbell2irq(rb);
1414ad71ed68SBlue Swirl 
1415ad71ed68SBlue Swirl     if (irq < 0) {
1416ad71ed68SBlue Swirl         return;
1417ad71ed68SBlue Swirl     }
1418ad71ed68SBlue Swirl 
1419ad71ed68SBlue Swirl     env->pending_interrupts &= ~(1 << irq);
1420ad71ed68SBlue Swirl }
1421ad71ed68SBlue Swirl 
1422ad71ed68SBlue Swirl void helper_msgsnd(target_ulong rb)
1423ad71ed68SBlue Swirl {
1424ad71ed68SBlue Swirl     int irq = dbell2irq(rb);
1425ad71ed68SBlue Swirl     int pir = rb & DBELL_PIRTAG_MASK;
1426182735efSAndreas Färber     CPUState *cs;
1427ad71ed68SBlue Swirl 
1428ad71ed68SBlue Swirl     if (irq < 0) {
1429ad71ed68SBlue Swirl         return;
1430ad71ed68SBlue Swirl     }
1431ad71ed68SBlue Swirl 
1432f1c29ebcSThomas Huth     qemu_mutex_lock_iothread();
1433bdc44640SAndreas Färber     CPU_FOREACH(cs) {
1434182735efSAndreas Färber         PowerPCCPU *cpu = POWERPC_CPU(cs);
1435182735efSAndreas Färber         CPUPPCState *cenv = &cpu->env;
1436182735efSAndreas Färber 
1437ad71ed68SBlue Swirl         if ((rb & DBELL_BRDCAST) || (cenv->spr[SPR_BOOKE_PIR] == pir)) {
1438ad71ed68SBlue Swirl             cenv->pending_interrupts |= 1 << irq;
1439182735efSAndreas Färber             cpu_interrupt(cs, CPU_INTERRUPT_HARD);
1440ad71ed68SBlue Swirl         }
1441ad71ed68SBlue Swirl     }
1442f1c29ebcSThomas Huth     qemu_mutex_unlock_iothread();
1443ad71ed68SBlue Swirl }
14447af1e7b0SCédric Le Goater 
14457af1e7b0SCédric Le Goater /* Server Processor Control */
14467af1e7b0SCédric Le Goater 
14475ba7ba1dSCédric Le Goater static bool dbell_type_server(target_ulong rb)
14485ba7ba1dSCédric Le Goater {
144947733729SDavid Gibson     /*
145047733729SDavid Gibson      * A Directed Hypervisor Doorbell message is sent only if the
14517af1e7b0SCédric Le Goater      * message type is 5. All other types are reserved and the
145247733729SDavid Gibson      * instruction is a no-op
145347733729SDavid Gibson      */
14545ba7ba1dSCédric Le Goater     return (rb & DBELL_TYPE_MASK) == DBELL_TYPE_DBELL_SERVER;
14557af1e7b0SCédric Le Goater }
14567af1e7b0SCédric Le Goater 
14577af1e7b0SCédric Le Goater void helper_book3s_msgclr(CPUPPCState *env, target_ulong rb)
14587af1e7b0SCédric Le Goater {
14595ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
14607af1e7b0SCédric Le Goater         return;
14617af1e7b0SCédric Le Goater     }
14627af1e7b0SCédric Le Goater 
14635ba7ba1dSCédric Le Goater     env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL);
14647af1e7b0SCédric Le Goater }
14657af1e7b0SCédric Le Goater 
14665ba7ba1dSCédric Le Goater static void book3s_msgsnd_common(int pir, int irq)
14677af1e7b0SCédric Le Goater {
14687af1e7b0SCédric Le Goater     CPUState *cs;
14697af1e7b0SCédric Le Goater 
14707af1e7b0SCédric Le Goater     qemu_mutex_lock_iothread();
14717af1e7b0SCédric Le Goater     CPU_FOREACH(cs) {
14727af1e7b0SCédric Le Goater         PowerPCCPU *cpu = POWERPC_CPU(cs);
14737af1e7b0SCédric Le Goater         CPUPPCState *cenv = &cpu->env;
14747af1e7b0SCédric Le Goater 
14757af1e7b0SCédric Le Goater         /* TODO: broadcast message to all threads of the same  processor */
14767af1e7b0SCédric Le Goater         if (cenv->spr_cb[SPR_PIR].default_value == pir) {
14777af1e7b0SCédric Le Goater             cenv->pending_interrupts |= 1 << irq;
14787af1e7b0SCédric Le Goater             cpu_interrupt(cs, CPU_INTERRUPT_HARD);
14797af1e7b0SCédric Le Goater         }
14807af1e7b0SCédric Le Goater     }
14817af1e7b0SCédric Le Goater     qemu_mutex_unlock_iothread();
14827af1e7b0SCédric Le Goater }
14835ba7ba1dSCédric Le Goater 
14845ba7ba1dSCédric Le Goater void helper_book3s_msgsnd(target_ulong rb)
14855ba7ba1dSCédric Le Goater {
14865ba7ba1dSCédric Le Goater     int pir = rb & DBELL_PROCIDTAG_MASK;
14875ba7ba1dSCédric Le Goater 
14885ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
14895ba7ba1dSCédric Le Goater         return;
14905ba7ba1dSCédric Le Goater     }
14915ba7ba1dSCédric Le Goater 
14925ba7ba1dSCédric Le Goater     book3s_msgsnd_common(pir, PPC_INTERRUPT_HDOORBELL);
14935ba7ba1dSCédric Le Goater }
14945ba7ba1dSCédric Le Goater 
14955ba7ba1dSCédric Le Goater #if defined(TARGET_PPC64)
14965ba7ba1dSCédric Le Goater void helper_book3s_msgclrp(CPUPPCState *env, target_ulong rb)
14975ba7ba1dSCédric Le Goater {
1498493028d8SCédric Le Goater     helper_hfscr_facility_check(env, HFSCR_MSGP, "msgclrp", HFSCR_IC_MSGP);
1499493028d8SCédric Le Goater 
15005ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
15015ba7ba1dSCédric Le Goater         return;
15025ba7ba1dSCédric Le Goater     }
15035ba7ba1dSCédric Le Goater 
15045ba7ba1dSCédric Le Goater     env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL);
15055ba7ba1dSCédric Le Goater }
15065ba7ba1dSCédric Le Goater 
15075ba7ba1dSCédric Le Goater /*
15085ba7ba1dSCédric Le Goater  * sends a message to other threads that are on the same
15095ba7ba1dSCédric Le Goater  * multi-threaded processor
15105ba7ba1dSCédric Le Goater  */
15115ba7ba1dSCédric Le Goater void helper_book3s_msgsndp(CPUPPCState *env, target_ulong rb)
15125ba7ba1dSCédric Le Goater {
15135ba7ba1dSCédric Le Goater     int pir = env->spr_cb[SPR_PIR].default_value;
15145ba7ba1dSCédric Le Goater 
1515493028d8SCédric Le Goater     helper_hfscr_facility_check(env, HFSCR_MSGP, "msgsndp", HFSCR_IC_MSGP);
1516493028d8SCédric Le Goater 
15175ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
15185ba7ba1dSCédric Le Goater         return;
15195ba7ba1dSCédric Le Goater     }
15205ba7ba1dSCédric Le Goater 
15215ba7ba1dSCédric Le Goater     /* TODO: TCG supports only one thread */
15225ba7ba1dSCédric Le Goater 
15235ba7ba1dSCédric Le Goater     book3s_msgsnd_common(pir, PPC_INTERRUPT_DOORBELL);
15245ba7ba1dSCédric Le Goater }
15255ba7ba1dSCédric Le Goater #endif
1526ad71ed68SBlue Swirl #endif
15270f3110faSRichard Henderson 
15280f3110faSRichard Henderson void ppc_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr,
15290f3110faSRichard Henderson                                  MMUAccessType access_type,
15300f3110faSRichard Henderson                                  int mmu_idx, uintptr_t retaddr)
15310f3110faSRichard Henderson {
15320f3110faSRichard Henderson     CPUPPCState *env = cs->env_ptr;
15330f3110faSRichard Henderson     uint32_t insn;
15340f3110faSRichard Henderson 
15350f3110faSRichard Henderson     /* Restore state and reload the insn we executed, for filling in DSISR.  */
15360f3110faSRichard Henderson     cpu_restore_state(cs, retaddr, true);
15370f3110faSRichard Henderson     insn = cpu_ldl_code(env, env->nip);
15380f3110faSRichard Henderson 
15390f3110faSRichard Henderson     cs->exception_index = POWERPC_EXCP_ALIGN;
15400f3110faSRichard Henderson     env->error_code = insn & 0x03FF0000;
15410f3110faSRichard Henderson     cpu_loop_exit(cs);
15420f3110faSRichard Henderson }
1543