xref: /qemu/target/ppc/excp_helper.c (revision 51b385db586dafa4cd1f23413f0cbbf5ec2a256c)
1ad71ed68SBlue Swirl /*
2ad71ed68SBlue Swirl  *  PowerPC exception emulation helpers for QEMU.
3ad71ed68SBlue Swirl  *
4ad71ed68SBlue Swirl  *  Copyright (c) 2003-2007 Jocelyn Mayer
5ad71ed68SBlue Swirl  *
6ad71ed68SBlue Swirl  * This library is free software; you can redistribute it and/or
7ad71ed68SBlue Swirl  * modify it under the terms of the GNU Lesser General Public
8ad71ed68SBlue Swirl  * License as published by the Free Software Foundation; either
96bd039cdSChetan Pant  * version 2.1 of the License, or (at your option) any later version.
10ad71ed68SBlue Swirl  *
11ad71ed68SBlue Swirl  * This library is distributed in the hope that it will be useful,
12ad71ed68SBlue Swirl  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13ad71ed68SBlue Swirl  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14ad71ed68SBlue Swirl  * Lesser General Public License for more details.
15ad71ed68SBlue Swirl  *
16ad71ed68SBlue Swirl  * You should have received a copy of the GNU Lesser General Public
17ad71ed68SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18ad71ed68SBlue Swirl  */
190d75590dSPeter Maydell #include "qemu/osdep.h"
20f1c29ebcSThomas Huth #include "qemu/main-loop.h"
21ad71ed68SBlue Swirl #include "cpu.h"
2263c91552SPaolo Bonzini #include "exec/exec-all.h"
230f3110faSRichard Henderson #include "internal.h"
24ad71ed68SBlue Swirl #include "helper_regs.h"
25ad71ed68SBlue Swirl 
262b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
272b44e219SBruno Larsen (billionai) #include "exec/helper-proto.h"
282b44e219SBruno Larsen (billionai) #include "exec/cpu_ldst.h"
292b44e219SBruno Larsen (billionai) #endif
302b44e219SBruno Larsen (billionai) 
3147733729SDavid Gibson /* #define DEBUG_OP */
3247733729SDavid Gibson /* #define DEBUG_SOFTWARE_TLB */
3347733729SDavid Gibson /* #define DEBUG_EXCEPTIONS */
34ad71ed68SBlue Swirl 
35c79c73f6SBlue Swirl #ifdef DEBUG_EXCEPTIONS
36c79c73f6SBlue Swirl #  define LOG_EXCP(...) qemu_log(__VA_ARGS__)
37c79c73f6SBlue Swirl #else
38c79c73f6SBlue Swirl #  define LOG_EXCP(...) do { } while (0)
39c79c73f6SBlue Swirl #endif
40c79c73f6SBlue Swirl 
41c79c73f6SBlue Swirl /*****************************************************************************/
42c79c73f6SBlue Swirl /* Exception processing */
43c79c73f6SBlue Swirl #if defined(CONFIG_USER_ONLY)
4497a8ea5aSAndreas Färber void ppc_cpu_do_interrupt(CPUState *cs)
45c79c73f6SBlue Swirl {
4697a8ea5aSAndreas Färber     PowerPCCPU *cpu = POWERPC_CPU(cs);
4797a8ea5aSAndreas Färber     CPUPPCState *env = &cpu->env;
4897a8ea5aSAndreas Färber 
4927103424SAndreas Färber     cs->exception_index = POWERPC_EXCP_NONE;
50c79c73f6SBlue Swirl     env->error_code = 0;
51c79c73f6SBlue Swirl }
52c79c73f6SBlue Swirl 
53458dd766SRichard Henderson static void ppc_hw_interrupt(CPUPPCState *env)
54c79c73f6SBlue Swirl {
55db70b311SRichard Henderson     CPUState *cs = env_cpu(env);
5627103424SAndreas Färber 
5727103424SAndreas Färber     cs->exception_index = POWERPC_EXCP_NONE;
58c79c73f6SBlue Swirl     env->error_code = 0;
59c79c73f6SBlue Swirl }
60c79c73f6SBlue Swirl #else /* defined(CONFIG_USER_ONLY) */
61c79c73f6SBlue Swirl static inline void dump_syscall(CPUPPCState *env)
62c79c73f6SBlue Swirl {
636dc6b557SNicholas Piggin     qemu_log_mask(CPU_LOG_INT, "syscall r0=%016" PRIx64
646dc6b557SNicholas Piggin                   " r3=%016" PRIx64 " r4=%016" PRIx64 " r5=%016" PRIx64
656dc6b557SNicholas Piggin                   " r6=%016" PRIx64 " r7=%016" PRIx64 " r8=%016" PRIx64
66c79c73f6SBlue Swirl                   " nip=" TARGET_FMT_lx "\n",
67c79c73f6SBlue Swirl                   ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3),
68c79c73f6SBlue Swirl                   ppc_dump_gpr(env, 4), ppc_dump_gpr(env, 5),
696dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 6), ppc_dump_gpr(env, 7),
706dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 8), env->nip);
716dc6b557SNicholas Piggin }
726dc6b557SNicholas Piggin 
736dc6b557SNicholas Piggin static inline void dump_hcall(CPUPPCState *env)
746dc6b557SNicholas Piggin {
756dc6b557SNicholas Piggin     qemu_log_mask(CPU_LOG_INT, "hypercall r3=%016" PRIx64
766dc6b557SNicholas Piggin                   " r4=%016" PRIx64 " r5=%016" PRIx64 " r6=%016" PRIx64
776dc6b557SNicholas Piggin                   " r7=%016" PRIx64 " r8=%016" PRIx64 " r9=%016" PRIx64
786dc6b557SNicholas Piggin                   " r10=%016" PRIx64 " r11=%016" PRIx64 " r12=%016" PRIx64
796dc6b557SNicholas Piggin                   " nip=" TARGET_FMT_lx "\n",
806dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 3), ppc_dump_gpr(env, 4),
816dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 5), ppc_dump_gpr(env, 6),
826dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 7), ppc_dump_gpr(env, 8),
836dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 9), ppc_dump_gpr(env, 10),
846dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 11), ppc_dump_gpr(env, 12),
856dc6b557SNicholas Piggin                   env->nip);
86c79c73f6SBlue Swirl }
87c79c73f6SBlue Swirl 
88dead760bSBenjamin Herrenschmidt static int powerpc_reset_wakeup(CPUState *cs, CPUPPCState *env, int excp,
89dead760bSBenjamin Herrenschmidt                                 target_ulong *msr)
90dead760bSBenjamin Herrenschmidt {
91dead760bSBenjamin Herrenschmidt     /* We no longer are in a PM state */
921e7fd61dSBenjamin Herrenschmidt     env->resume_as_sreset = false;
93dead760bSBenjamin Herrenschmidt 
94dead760bSBenjamin Herrenschmidt     /* Pretend to be returning from doze always as we don't lose state */
950911a60cSLeonardo Bras     *msr |= SRR1_WS_NOLOSS;
96dead760bSBenjamin Herrenschmidt 
97dead760bSBenjamin Herrenschmidt     /* Machine checks are sent normally */
98dead760bSBenjamin Herrenschmidt     if (excp == POWERPC_EXCP_MCHECK) {
99dead760bSBenjamin Herrenschmidt         return excp;
100dead760bSBenjamin Herrenschmidt     }
101dead760bSBenjamin Herrenschmidt     switch (excp) {
102dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_RESET:
1030911a60cSLeonardo Bras         *msr |= SRR1_WAKERESET;
104dead760bSBenjamin Herrenschmidt         break;
105dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_EXTERNAL:
1060911a60cSLeonardo Bras         *msr |= SRR1_WAKEEE;
107dead760bSBenjamin Herrenschmidt         break;
108dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_DECR:
1090911a60cSLeonardo Bras         *msr |= SRR1_WAKEDEC;
110dead760bSBenjamin Herrenschmidt         break;
111dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_SDOOR:
1120911a60cSLeonardo Bras         *msr |= SRR1_WAKEDBELL;
113dead760bSBenjamin Herrenschmidt         break;
114dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_SDOOR_HV:
1150911a60cSLeonardo Bras         *msr |= SRR1_WAKEHDBELL;
116dead760bSBenjamin Herrenschmidt         break;
117dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_HV_MAINT:
1180911a60cSLeonardo Bras         *msr |= SRR1_WAKEHMI;
119dead760bSBenjamin Herrenschmidt         break;
120d8ce5fd6SBenjamin Herrenschmidt     case POWERPC_EXCP_HVIRT:
1210911a60cSLeonardo Bras         *msr |= SRR1_WAKEHVI;
122d8ce5fd6SBenjamin Herrenschmidt         break;
123dead760bSBenjamin Herrenschmidt     default:
124dead760bSBenjamin Herrenschmidt         cpu_abort(cs, "Unsupported exception %d in Power Save mode\n",
125dead760bSBenjamin Herrenschmidt                   excp);
126dead760bSBenjamin Herrenschmidt     }
127dead760bSBenjamin Herrenschmidt     return POWERPC_EXCP_RESET;
128dead760bSBenjamin Herrenschmidt }
129dead760bSBenjamin Herrenschmidt 
1308b7e6b07SNicholas Piggin /*
1318b7e6b07SNicholas Piggin  * AIL - Alternate Interrupt Location, a mode that allows interrupts to be
1328b7e6b07SNicholas Piggin  * taken with the MMU on, and which uses an alternate location (e.g., so the
1338b7e6b07SNicholas Piggin  * kernel/hv can map the vectors there with an effective address).
1348b7e6b07SNicholas Piggin  *
1358b7e6b07SNicholas Piggin  * An interrupt is considered to be taken "with AIL" or "AIL applies" if they
1368b7e6b07SNicholas Piggin  * are delivered in this way. AIL requires the LPCR to be set to enable this
1378b7e6b07SNicholas Piggin  * mode, and then a number of conditions have to be true for AIL to apply.
1388b7e6b07SNicholas Piggin  *
1398b7e6b07SNicholas Piggin  * First of all, SRESET, MCE, and HMI are always delivered without AIL, because
1408b7e6b07SNicholas Piggin  * they specifically want to be in real mode (e.g., the MCE might be signaling
1418b7e6b07SNicholas Piggin  * a SLB multi-hit which requires SLB flush before the MMU can be enabled).
1428b7e6b07SNicholas Piggin  *
1438b7e6b07SNicholas Piggin  * After that, behaviour depends on the current MSR[IR], MSR[DR], MSR[HV],
1448b7e6b07SNicholas Piggin  * whether or not the interrupt changes MSR[HV] from 0 to 1, and the current
1458b7e6b07SNicholas Piggin  * radix mode (LPCR[HR]).
1468b7e6b07SNicholas Piggin  *
1478b7e6b07SNicholas Piggin  * POWER8, POWER9 with LPCR[HR]=0
1488b7e6b07SNicholas Piggin  * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL |
1498b7e6b07SNicholas Piggin  * +-----------+-------------+---------+-------------+-----+
1508b7e6b07SNicholas Piggin  * | a         | 00/01/10    | x       | x           | 0   |
1518b7e6b07SNicholas Piggin  * | a         | 11          | 0       | 1           | 0   |
1528b7e6b07SNicholas Piggin  * | a         | 11          | 1       | 1           | a   |
1538b7e6b07SNicholas Piggin  * | a         | 11          | 0       | 0           | a   |
1548b7e6b07SNicholas Piggin  * +-------------------------------------------------------+
1558b7e6b07SNicholas Piggin  *
1568b7e6b07SNicholas Piggin  * POWER9 with LPCR[HR]=1
1578b7e6b07SNicholas Piggin  * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL |
1588b7e6b07SNicholas Piggin  * +-----------+-------------+---------+-------------+-----+
1598b7e6b07SNicholas Piggin  * | a         | 00/01/10    | x       | x           | 0   |
1608b7e6b07SNicholas Piggin  * | a         | 11          | x       | x           | a   |
1618b7e6b07SNicholas Piggin  * +-------------------------------------------------------+
1628b7e6b07SNicholas Piggin  *
1638b7e6b07SNicholas Piggin  * The difference with POWER9 being that MSR[HV] 0->1 interrupts can be sent to
164526cdce7SNicholas Piggin  * the hypervisor in AIL mode if the guest is radix. This is good for
165526cdce7SNicholas Piggin  * performance but allows the guest to influence the AIL of hypervisor
166526cdce7SNicholas Piggin  * interrupts using its MSR, and also the hypervisor must disallow guest
167526cdce7SNicholas Piggin  * interrupts (MSR[HV] 0->0) from using AIL if the hypervisor does not want to
168526cdce7SNicholas Piggin  * use AIL for its MSR[HV] 0->1 interrupts.
169526cdce7SNicholas Piggin  *
170526cdce7SNicholas Piggin  * POWER10 addresses those issues with a new LPCR[HAIL] bit that is applied to
171526cdce7SNicholas Piggin  * interrupts that begin execution with MSR[HV]=1 (so both MSR[HV] 0->1 and
172526cdce7SNicholas Piggin  * MSR[HV] 1->1).
173526cdce7SNicholas Piggin  *
174526cdce7SNicholas Piggin  * HAIL=1 is equivalent to AIL=3, for interrupts delivered with MSR[HV]=1.
175526cdce7SNicholas Piggin  *
176526cdce7SNicholas Piggin  * POWER10 behaviour is
177526cdce7SNicholas Piggin  * | LPCR[AIL] | LPCR[HAIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL |
178526cdce7SNicholas Piggin  * +-----------+------------+-------------+---------+-------------+-----+
179526cdce7SNicholas Piggin  * | a         | h          | 00/01/10    | 0       | 0           | 0   |
180526cdce7SNicholas Piggin  * | a         | h          | 11          | 0       | 0           | a   |
181526cdce7SNicholas Piggin  * | a         | h          | x           | 0       | 1           | h   |
182526cdce7SNicholas Piggin  * | a         | h          | 00/01/10    | 1       | 1           | 0   |
183526cdce7SNicholas Piggin  * | a         | h          | 11          | 1       | 1           | h   |
184526cdce7SNicholas Piggin  * +--------------------------------------------------------------------+
1858b7e6b07SNicholas Piggin  */
1868b7e6b07SNicholas Piggin static inline void ppc_excp_apply_ail(PowerPCCPU *cpu, int excp_model, int excp,
1878b7e6b07SNicholas Piggin                                       target_ulong msr,
1888b7e6b07SNicholas Piggin                                       target_ulong *new_msr,
1898b7e6b07SNicholas Piggin                                       target_ulong *vector)
1902586a4d7SFabiano Rosas {
1918b7e6b07SNicholas Piggin #if defined(TARGET_PPC64)
1928b7e6b07SNicholas Piggin     CPUPPCState *env = &cpu->env;
1938b7e6b07SNicholas Piggin     bool mmu_all_on = ((msr >> MSR_IR) & 1) && ((msr >> MSR_DR) & 1);
1948b7e6b07SNicholas Piggin     bool hv_escalation = !(msr & MSR_HVB) && (*new_msr & MSR_HVB);
1958b7e6b07SNicholas Piggin     int ail = 0;
1962586a4d7SFabiano Rosas 
1978b7e6b07SNicholas Piggin     if (excp == POWERPC_EXCP_MCHECK ||
1988b7e6b07SNicholas Piggin         excp == POWERPC_EXCP_RESET ||
1998b7e6b07SNicholas Piggin         excp == POWERPC_EXCP_HV_MAINT) {
2008b7e6b07SNicholas Piggin         /* SRESET, MCE, HMI never apply AIL */
2018b7e6b07SNicholas Piggin         return;
2022586a4d7SFabiano Rosas     }
2032586a4d7SFabiano Rosas 
2048b7e6b07SNicholas Piggin     if (excp_model == POWERPC_EXCP_POWER8 ||
2058b7e6b07SNicholas Piggin         excp_model == POWERPC_EXCP_POWER9) {
2068b7e6b07SNicholas Piggin         if (!mmu_all_on) {
2078b7e6b07SNicholas Piggin             /* AIL only works if MSR[IR] and MSR[DR] are both enabled. */
2088b7e6b07SNicholas Piggin             return;
2098b7e6b07SNicholas Piggin         }
2108b7e6b07SNicholas Piggin         if (hv_escalation && !(env->spr[SPR_LPCR] & LPCR_HR)) {
2118b7e6b07SNicholas Piggin             /*
2128b7e6b07SNicholas Piggin              * AIL does not work if there is a MSR[HV] 0->1 transition and the
2138b7e6b07SNicholas Piggin              * partition is in HPT mode. For radix guests, such interrupts are
2148b7e6b07SNicholas Piggin              * allowed to be delivered to the hypervisor in ail mode.
2158b7e6b07SNicholas Piggin              */
2168b7e6b07SNicholas Piggin             return;
2178b7e6b07SNicholas Piggin         }
2188b7e6b07SNicholas Piggin 
2198b7e6b07SNicholas Piggin         ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT;
2208b7e6b07SNicholas Piggin         if (ail == 0) {
2218b7e6b07SNicholas Piggin             return;
2228b7e6b07SNicholas Piggin         }
2238b7e6b07SNicholas Piggin         if (ail == 1) {
2248b7e6b07SNicholas Piggin             /* AIL=1 is reserved, treat it like AIL=0 */
2258b7e6b07SNicholas Piggin             return;
2268b7e6b07SNicholas Piggin         }
227526cdce7SNicholas Piggin 
228526cdce7SNicholas Piggin     } else if (excp_model == POWERPC_EXCP_POWER10) {
229526cdce7SNicholas Piggin         if (!mmu_all_on && !hv_escalation) {
230526cdce7SNicholas Piggin             /*
231526cdce7SNicholas Piggin              * AIL works for HV interrupts even with guest MSR[IR/DR] disabled.
232526cdce7SNicholas Piggin              * Guest->guest and HV->HV interrupts do require MMU on.
233526cdce7SNicholas Piggin              */
234526cdce7SNicholas Piggin             return;
235526cdce7SNicholas Piggin         }
236526cdce7SNicholas Piggin 
237526cdce7SNicholas Piggin         if (*new_msr & MSR_HVB) {
238526cdce7SNicholas Piggin             if (!(env->spr[SPR_LPCR] & LPCR_HAIL)) {
239526cdce7SNicholas Piggin                 /* HV interrupts depend on LPCR[HAIL] */
240526cdce7SNicholas Piggin                 return;
241526cdce7SNicholas Piggin             }
242526cdce7SNicholas Piggin             ail = 3; /* HAIL=1 gives AIL=3 behaviour for HV interrupts */
243526cdce7SNicholas Piggin         } else {
244526cdce7SNicholas Piggin             ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT;
245526cdce7SNicholas Piggin         }
246526cdce7SNicholas Piggin         if (ail == 0) {
247526cdce7SNicholas Piggin             return;
248526cdce7SNicholas Piggin         }
249526cdce7SNicholas Piggin         if (ail == 1 || ail == 2) {
250526cdce7SNicholas Piggin             /* AIL=1 and AIL=2 are reserved, treat them like AIL=0 */
251526cdce7SNicholas Piggin             return;
252526cdce7SNicholas Piggin         }
2538b7e6b07SNicholas Piggin     } else {
2548b7e6b07SNicholas Piggin         /* Other processors do not support AIL */
2558b7e6b07SNicholas Piggin         return;
2568b7e6b07SNicholas Piggin     }
2578b7e6b07SNicholas Piggin 
2588b7e6b07SNicholas Piggin     /*
2598b7e6b07SNicholas Piggin      * AIL applies, so the new MSR gets IR and DR set, and an offset applied
2608b7e6b07SNicholas Piggin      * to the new IP.
2618b7e6b07SNicholas Piggin      */
2628b7e6b07SNicholas Piggin     *new_msr |= (1 << MSR_IR) | (1 << MSR_DR);
2638b7e6b07SNicholas Piggin 
2648b7e6b07SNicholas Piggin     if (excp != POWERPC_EXCP_SYSCALL_VECTORED) {
2658b7e6b07SNicholas Piggin         if (ail == 2) {
2668b7e6b07SNicholas Piggin             *vector |= 0x0000000000018000ull;
2678b7e6b07SNicholas Piggin         } else if (ail == 3) {
2688b7e6b07SNicholas Piggin             *vector |= 0xc000000000004000ull;
2698b7e6b07SNicholas Piggin         }
2708b7e6b07SNicholas Piggin     } else {
2718b7e6b07SNicholas Piggin         /*
2728b7e6b07SNicholas Piggin          * scv AIL is a little different. AIL=2 does not change the address,
2738b7e6b07SNicholas Piggin          * only the MSR. AIL=3 replaces the 0x17000 base with 0xc...3000.
2748b7e6b07SNicholas Piggin          */
2758b7e6b07SNicholas Piggin         if (ail == 3) {
2768b7e6b07SNicholas Piggin             *vector &= ~0x0000000000017000ull; /* Un-apply the base offset */
2778b7e6b07SNicholas Piggin             *vector |= 0xc000000000003000ull; /* Apply scv's AIL=3 offset */
2788b7e6b07SNicholas Piggin         }
2798b7e6b07SNicholas Piggin     }
2808b7e6b07SNicholas Piggin #endif
2812586a4d7SFabiano Rosas }
282dead760bSBenjamin Herrenschmidt 
283ad77c6caSNicholas Piggin static inline void powerpc_set_excp_state(PowerPCCPU *cpu,
284ad77c6caSNicholas Piggin                                           target_ulong vector, target_ulong msr)
285ad77c6caSNicholas Piggin {
286ad77c6caSNicholas Piggin     CPUState *cs = CPU(cpu);
287ad77c6caSNicholas Piggin     CPUPPCState *env = &cpu->env;
288ad77c6caSNicholas Piggin 
289ad77c6caSNicholas Piggin     /*
290ad77c6caSNicholas Piggin      * We don't use hreg_store_msr here as already have treated any
291ad77c6caSNicholas Piggin      * special case that could occur. Just store MSR and update hflags
292ad77c6caSNicholas Piggin      *
293ad77c6caSNicholas Piggin      * Note: We *MUST* not use hreg_store_msr() as-is anyway because it
294ad77c6caSNicholas Piggin      * will prevent setting of the HV bit which some exceptions might need
295ad77c6caSNicholas Piggin      * to do.
296ad77c6caSNicholas Piggin      */
297ad77c6caSNicholas Piggin     env->msr = msr & env->msr_mask;
298ad77c6caSNicholas Piggin     hreg_compute_hflags(env);
299ad77c6caSNicholas Piggin     env->nip = vector;
300ad77c6caSNicholas Piggin     /* Reset exception state */
301ad77c6caSNicholas Piggin     cs->exception_index = POWERPC_EXCP_NONE;
302ad77c6caSNicholas Piggin     env->error_code = 0;
303ad77c6caSNicholas Piggin 
304ad77c6caSNicholas Piggin     /* Reset the reservation */
305ad77c6caSNicholas Piggin     env->reserve_addr = -1;
306ad77c6caSNicholas Piggin 
307ad77c6caSNicholas Piggin     /*
308ad77c6caSNicholas Piggin      * Any interrupt is context synchronizing, check if TCG TLB needs
309ad77c6caSNicholas Piggin      * a delayed flush on ppc64
310ad77c6caSNicholas Piggin      */
311ad77c6caSNicholas Piggin     check_tlb_flush(env, false);
312ad77c6caSNicholas Piggin }
313ad77c6caSNicholas Piggin 
31447733729SDavid Gibson /*
31547733729SDavid Gibson  * Note that this function should be greatly optimized when called
31647733729SDavid Gibson  * with a constant excp, from ppc_hw_interrupt
317c79c73f6SBlue Swirl  */
3185c26a5b3SAndreas Färber static inline void powerpc_excp(PowerPCCPU *cpu, int excp_model, int excp)
319c79c73f6SBlue Swirl {
32027103424SAndreas Färber     CPUState *cs = CPU(cpu);
3215c26a5b3SAndreas Färber     CPUPPCState *env = &cpu->env;
322c79c73f6SBlue Swirl     target_ulong msr, new_msr, vector;
3238b7e6b07SNicholas Piggin     int srr0, srr1, asrr0, asrr1, lev = -1;
324c79c73f6SBlue Swirl 
325c79c73f6SBlue Swirl     qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx
326c79c73f6SBlue Swirl                   " => %08x (%02x)\n", env->nip, excp, env->error_code);
327c79c73f6SBlue Swirl 
328c79c73f6SBlue Swirl     /* new srr1 value excluding must-be-zero bits */
329a1bb7384SScott Wood     if (excp_model == POWERPC_EXCP_BOOKE) {
330a1bb7384SScott Wood         msr = env->msr;
331a1bb7384SScott Wood     } else {
332c79c73f6SBlue Swirl         msr = env->msr & ~0x783f0000ULL;
333a1bb7384SScott Wood     }
334c79c73f6SBlue Swirl 
33547733729SDavid Gibson     /*
33647733729SDavid Gibson      * new interrupt handler msr preserves existing HV and ME unless
3376d49d6d4SBenjamin Herrenschmidt      * explicitly overriden
3386d49d6d4SBenjamin Herrenschmidt      */
3396d49d6d4SBenjamin Herrenschmidt     new_msr = env->msr & (((target_ulong)1 << MSR_ME) | MSR_HVB);
340c79c73f6SBlue Swirl 
341c79c73f6SBlue Swirl     /* target registers */
342c79c73f6SBlue Swirl     srr0 = SPR_SRR0;
343c79c73f6SBlue Swirl     srr1 = SPR_SRR1;
344c79c73f6SBlue Swirl     asrr0 = -1;
345c79c73f6SBlue Swirl     asrr1 = -1;
346c79c73f6SBlue Swirl 
34721c0d66aSBenjamin Herrenschmidt     /*
34821c0d66aSBenjamin Herrenschmidt      * check for special resume at 0x100 from doze/nap/sleep/winkle on
34921c0d66aSBenjamin Herrenschmidt      * P7/P8/P9
35021c0d66aSBenjamin Herrenschmidt      */
3511e7fd61dSBenjamin Herrenschmidt     if (env->resume_as_sreset) {
352dead760bSBenjamin Herrenschmidt         excp = powerpc_reset_wakeup(cs, env, excp, &msr);
3537778a575SBenjamin Herrenschmidt     }
3547778a575SBenjamin Herrenschmidt 
35547733729SDavid Gibson     /*
35647733729SDavid Gibson      * Hypervisor emulation assistance interrupt only exists on server
3579b2faddaSBenjamin Herrenschmidt      * arch 2.05 server or later. We also don't want to generate it if
3589b2faddaSBenjamin Herrenschmidt      * we don't have HVB in msr_mask (PAPR mode).
3599b2faddaSBenjamin Herrenschmidt      */
3609b2faddaSBenjamin Herrenschmidt     if (excp == POWERPC_EXCP_HV_EMU
3619b2faddaSBenjamin Herrenschmidt #if defined(TARGET_PPC64)
362d57d72a8SGreg Kurz         && !(mmu_is_64bit(env->mmu_model) && (env->msr_mask & MSR_HVB))
3639b2faddaSBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */
3649b2faddaSBenjamin Herrenschmidt 
3659b2faddaSBenjamin Herrenschmidt     ) {
3669b2faddaSBenjamin Herrenschmidt         excp = POWERPC_EXCP_PROGRAM;
3679b2faddaSBenjamin Herrenschmidt     }
3689b2faddaSBenjamin Herrenschmidt 
369c79c73f6SBlue Swirl     switch (excp) {
370c79c73f6SBlue Swirl     case POWERPC_EXCP_NONE:
371c79c73f6SBlue Swirl         /* Should never happen */
372c79c73f6SBlue Swirl         return;
373c79c73f6SBlue Swirl     case POWERPC_EXCP_CRITICAL:    /* Critical input                         */
374c79c73f6SBlue Swirl         switch (excp_model) {
375c79c73f6SBlue Swirl         case POWERPC_EXCP_40x:
376c79c73f6SBlue Swirl             srr0 = SPR_40x_SRR2;
377c79c73f6SBlue Swirl             srr1 = SPR_40x_SRR3;
378c79c73f6SBlue Swirl             break;
379c79c73f6SBlue Swirl         case POWERPC_EXCP_BOOKE:
380c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_CSRR0;
381c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_CSRR1;
382c79c73f6SBlue Swirl             break;
383c79c73f6SBlue Swirl         case POWERPC_EXCP_G2:
384c79c73f6SBlue Swirl             break;
385c79c73f6SBlue Swirl         default:
386c79c73f6SBlue Swirl             goto excp_invalid;
387c79c73f6SBlue Swirl         }
388bd6fefe7SBenjamin Herrenschmidt         break;
389c79c73f6SBlue Swirl     case POWERPC_EXCP_MCHECK:    /* Machine check exception                  */
390c79c73f6SBlue Swirl         if (msr_me == 0) {
39147733729SDavid Gibson             /*
39247733729SDavid Gibson              * Machine check exception is not enabled.  Enter
39347733729SDavid Gibson              * checkstop state.
394c79c73f6SBlue Swirl              */
395c79c73f6SBlue Swirl             fprintf(stderr, "Machine check while not allowed. "
396c79c73f6SBlue Swirl                     "Entering checkstop state\n");
397013a2942SPaolo Bonzini             if (qemu_log_separate()) {
398013a2942SPaolo Bonzini                 qemu_log("Machine check while not allowed. "
399013a2942SPaolo Bonzini                         "Entering checkstop state\n");
400c79c73f6SBlue Swirl             }
401259186a7SAndreas Färber             cs->halted = 1;
402044897efSRichard Purdie             cpu_interrupt_exittb(cs);
403c79c73f6SBlue Swirl         }
40410c21b5cSNicholas Piggin         if (env->msr_mask & MSR_HVB) {
40547733729SDavid Gibson             /*
40647733729SDavid Gibson              * ISA specifies HV, but can be delivered to guest with HV
40747733729SDavid Gibson              * clear (e.g., see FWNMI in PAPR).
40810c21b5cSNicholas Piggin              */
409c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
41010c21b5cSNicholas Piggin         }
411c79c73f6SBlue Swirl 
412c79c73f6SBlue Swirl         /* machine check exceptions don't have ME set */
413c79c73f6SBlue Swirl         new_msr &= ~((target_ulong)1 << MSR_ME);
414c79c73f6SBlue Swirl 
415c79c73f6SBlue Swirl         /* XXX: should also have something loaded in DAR / DSISR */
416c79c73f6SBlue Swirl         switch (excp_model) {
417c79c73f6SBlue Swirl         case POWERPC_EXCP_40x:
418c79c73f6SBlue Swirl             srr0 = SPR_40x_SRR2;
419c79c73f6SBlue Swirl             srr1 = SPR_40x_SRR3;
420c79c73f6SBlue Swirl             break;
421c79c73f6SBlue Swirl         case POWERPC_EXCP_BOOKE:
422a1bb7384SScott Wood             /* FIXME: choose one or the other based on CPU type */
423c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_MCSRR0;
424c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_MCSRR1;
425c79c73f6SBlue Swirl             asrr0 = SPR_BOOKE_CSRR0;
426c79c73f6SBlue Swirl             asrr1 = SPR_BOOKE_CSRR1;
427c79c73f6SBlue Swirl             break;
428c79c73f6SBlue Swirl         default:
429c79c73f6SBlue Swirl             break;
430c79c73f6SBlue Swirl         }
431bd6fefe7SBenjamin Herrenschmidt         break;
432c79c73f6SBlue Swirl     case POWERPC_EXCP_DSI:       /* Data storage exception                   */
433c79c73f6SBlue Swirl         LOG_EXCP("DSI exception: DSISR=" TARGET_FMT_lx" DAR=" TARGET_FMT_lx
434c79c73f6SBlue Swirl                  "\n", env->spr[SPR_DSISR], env->spr[SPR_DAR]);
435bd6fefe7SBenjamin Herrenschmidt         break;
436c79c73f6SBlue Swirl     case POWERPC_EXCP_ISI:       /* Instruction storage exception            */
437c79c73f6SBlue Swirl         LOG_EXCP("ISI exception: msr=" TARGET_FMT_lx ", nip=" TARGET_FMT_lx
438c79c73f6SBlue Swirl                  "\n", msr, env->nip);
439c79c73f6SBlue Swirl         msr |= env->error_code;
440bd6fefe7SBenjamin Herrenschmidt         break;
441c79c73f6SBlue Swirl     case POWERPC_EXCP_EXTERNAL:  /* External input                           */
442bbc443cfSFabiano Rosas     {
443bbc443cfSFabiano Rosas         bool lpes0;
444bbc443cfSFabiano Rosas 
445fdfba1a2SEdgar E. Iglesias         cs = CPU(cpu);
446fdfba1a2SEdgar E. Iglesias 
447bbc443cfSFabiano Rosas         /*
448bbc443cfSFabiano Rosas          * Exception targeting modifiers
449bbc443cfSFabiano Rosas          *
450bbc443cfSFabiano Rosas          * LPES0 is supported on POWER7/8/9
451bbc443cfSFabiano Rosas          * LPES1 is not supported (old iSeries mode)
452bbc443cfSFabiano Rosas          *
453bbc443cfSFabiano Rosas          * On anything else, we behave as if LPES0 is 1
454bbc443cfSFabiano Rosas          * (externals don't alter MSR:HV)
455bbc443cfSFabiano Rosas          */
456bbc443cfSFabiano Rosas #if defined(TARGET_PPC64)
457bbc443cfSFabiano Rosas         if (excp_model == POWERPC_EXCP_POWER7 ||
458bbc443cfSFabiano Rosas             excp_model == POWERPC_EXCP_POWER8 ||
459bbc443cfSFabiano Rosas             excp_model == POWERPC_EXCP_POWER9 ||
460bbc443cfSFabiano Rosas             excp_model == POWERPC_EXCP_POWER10) {
461bbc443cfSFabiano Rosas             lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0);
462bbc443cfSFabiano Rosas         } else
463bbc443cfSFabiano Rosas #endif /* defined(TARGET_PPC64) */
464bbc443cfSFabiano Rosas         {
465bbc443cfSFabiano Rosas             lpes0 = true;
466bbc443cfSFabiano Rosas         }
467bbc443cfSFabiano Rosas 
4686d49d6d4SBenjamin Herrenschmidt         if (!lpes0) {
469c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
4706d49d6d4SBenjamin Herrenschmidt             new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
4716d49d6d4SBenjamin Herrenschmidt             srr0 = SPR_HSRR0;
4726d49d6d4SBenjamin Herrenschmidt             srr1 = SPR_HSRR1;
473c79c73f6SBlue Swirl         }
47468c2dd70SAlexander Graf         if (env->mpic_proxy) {
47568c2dd70SAlexander Graf             /* IACK the IRQ on delivery */
476fdfba1a2SEdgar E. Iglesias             env->spr[SPR_BOOKE_EPR] = ldl_phys(cs->as, env->mpic_iack);
47768c2dd70SAlexander Graf         }
478bd6fefe7SBenjamin Herrenschmidt         break;
479bbc443cfSFabiano Rosas     }
480c79c73f6SBlue Swirl     case POWERPC_EXCP_ALIGN:     /* Alignment exception                      */
481c79c73f6SBlue Swirl         /* Get rS/rD and rA from faulting opcode */
48247733729SDavid Gibson         /*
48347733729SDavid Gibson          * Note: the opcode fields will not be set properly for a
48447733729SDavid Gibson          * direct store load/store, but nobody cares as nobody
48547733729SDavid Gibson          * actually uses direct store segments.
4863433b732SBenjamin Herrenschmidt          */
4873433b732SBenjamin Herrenschmidt         env->spr[SPR_DSISR] |= (env->error_code & 0x03FF0000) >> 16;
488bd6fefe7SBenjamin Herrenschmidt         break;
489c79c73f6SBlue Swirl     case POWERPC_EXCP_PROGRAM:   /* Program exception                        */
490c79c73f6SBlue Swirl         switch (env->error_code & ~0xF) {
491c79c73f6SBlue Swirl         case POWERPC_EXCP_FP:
492c79c73f6SBlue Swirl             if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) {
493c79c73f6SBlue Swirl                 LOG_EXCP("Ignore floating point exception\n");
49427103424SAndreas Färber                 cs->exception_index = POWERPC_EXCP_NONE;
495c79c73f6SBlue Swirl                 env->error_code = 0;
496c79c73f6SBlue Swirl                 return;
497c79c73f6SBlue Swirl             }
4981b7d17caSBenjamin Herrenschmidt 
49947733729SDavid Gibson             /*
50047733729SDavid Gibson              * FP exceptions always have NIP pointing to the faulting
5011b7d17caSBenjamin Herrenschmidt              * instruction, so always use store_next and claim we are
5021b7d17caSBenjamin Herrenschmidt              * precise in the MSR.
5031b7d17caSBenjamin Herrenschmidt              */
504c79c73f6SBlue Swirl             msr |= 0x00100000;
5050ee604abSAaron Larson             env->spr[SPR_BOOKE_ESR] = ESR_FP;
506bd6fefe7SBenjamin Herrenschmidt             break;
507c79c73f6SBlue Swirl         case POWERPC_EXCP_INVAL:
508c79c73f6SBlue Swirl             LOG_EXCP("Invalid instruction at " TARGET_FMT_lx "\n", env->nip);
509c79c73f6SBlue Swirl             msr |= 0x00080000;
510c79c73f6SBlue Swirl             env->spr[SPR_BOOKE_ESR] = ESR_PIL;
511c79c73f6SBlue Swirl             break;
512c79c73f6SBlue Swirl         case POWERPC_EXCP_PRIV:
513c79c73f6SBlue Swirl             msr |= 0x00040000;
514c79c73f6SBlue Swirl             env->spr[SPR_BOOKE_ESR] = ESR_PPR;
515c79c73f6SBlue Swirl             break;
516c79c73f6SBlue Swirl         case POWERPC_EXCP_TRAP:
517c79c73f6SBlue Swirl             msr |= 0x00020000;
518c79c73f6SBlue Swirl             env->spr[SPR_BOOKE_ESR] = ESR_PTR;
519c79c73f6SBlue Swirl             break;
520c79c73f6SBlue Swirl         default:
521c79c73f6SBlue Swirl             /* Should never occur */
522a47dddd7SAndreas Färber             cpu_abort(cs, "Invalid program exception %d. Aborting\n",
523c79c73f6SBlue Swirl                       env->error_code);
524c79c73f6SBlue Swirl             break;
525c79c73f6SBlue Swirl         }
526bd6fefe7SBenjamin Herrenschmidt         break;
527c79c73f6SBlue Swirl     case POWERPC_EXCP_SYSCALL:   /* System call exception                    */
528c79c73f6SBlue Swirl         lev = env->error_code;
5296d49d6d4SBenjamin Herrenschmidt 
5306dc6b557SNicholas Piggin         if ((lev == 1) && cpu->vhyp) {
5316dc6b557SNicholas Piggin             dump_hcall(env);
5326dc6b557SNicholas Piggin         } else {
5336dc6b557SNicholas Piggin             dump_syscall(env);
5346dc6b557SNicholas Piggin         }
5356dc6b557SNicholas Piggin 
53647733729SDavid Gibson         /*
53747733729SDavid Gibson          * We need to correct the NIP which in this case is supposed
538bd6fefe7SBenjamin Herrenschmidt          * to point to the next instruction
539bd6fefe7SBenjamin Herrenschmidt          */
540bd6fefe7SBenjamin Herrenschmidt         env->nip += 4;
541bd6fefe7SBenjamin Herrenschmidt 
5426d49d6d4SBenjamin Herrenschmidt         /* "PAPR mode" built-in hypercall emulation */
5431d1be34dSDavid Gibson         if ((lev == 1) && cpu->vhyp) {
5441d1be34dSDavid Gibson             PPCVirtualHypervisorClass *vhc =
5451d1be34dSDavid Gibson                 PPC_VIRTUAL_HYPERVISOR_GET_CLASS(cpu->vhyp);
5461d1be34dSDavid Gibson             vhc->hypercall(cpu->vhyp, cpu);
547c79c73f6SBlue Swirl             return;
548c79c73f6SBlue Swirl         }
5496d49d6d4SBenjamin Herrenschmidt         if (lev == 1) {
550c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
551c79c73f6SBlue Swirl         }
552bd6fefe7SBenjamin Herrenschmidt         break;
5533c89b8d6SNicholas Piggin     case POWERPC_EXCP_SYSCALL_VECTORED: /* scv exception                     */
5543c89b8d6SNicholas Piggin         lev = env->error_code;
5550c87018cSFabiano Rosas         dump_syscall(env);
5563c89b8d6SNicholas Piggin         env->nip += 4;
5573c89b8d6SNicholas Piggin         new_msr |= env->msr & ((target_ulong)1 << MSR_EE);
5583c89b8d6SNicholas Piggin         new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
5593c89b8d6SNicholas Piggin         break;
560bd6fefe7SBenjamin Herrenschmidt     case POWERPC_EXCP_FPU:       /* Floating-point unavailable exception     */
561c79c73f6SBlue Swirl     case POWERPC_EXCP_APU:       /* Auxiliary processor unavailable          */
562c79c73f6SBlue Swirl     case POWERPC_EXCP_DECR:      /* Decrementer exception                    */
563bd6fefe7SBenjamin Herrenschmidt         break;
564c79c73f6SBlue Swirl     case POWERPC_EXCP_FIT:       /* Fixed-interval timer interrupt           */
565c79c73f6SBlue Swirl         /* FIT on 4xx */
566c79c73f6SBlue Swirl         LOG_EXCP("FIT exception\n");
567bd6fefe7SBenjamin Herrenschmidt         break;
568c79c73f6SBlue Swirl     case POWERPC_EXCP_WDT:       /* Watchdog timer interrupt                 */
569c79c73f6SBlue Swirl         LOG_EXCP("WDT exception\n");
570c79c73f6SBlue Swirl         switch (excp_model) {
571c79c73f6SBlue Swirl         case POWERPC_EXCP_BOOKE:
572c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_CSRR0;
573c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_CSRR1;
574c79c73f6SBlue Swirl             break;
575c79c73f6SBlue Swirl         default:
576c79c73f6SBlue Swirl             break;
577c79c73f6SBlue Swirl         }
578bd6fefe7SBenjamin Herrenschmidt         break;
579c79c73f6SBlue Swirl     case POWERPC_EXCP_DTLB:      /* Data TLB error                           */
580c79c73f6SBlue Swirl     case POWERPC_EXCP_ITLB:      /* Instruction TLB error                    */
581bd6fefe7SBenjamin Herrenschmidt         break;
582c79c73f6SBlue Swirl     case POWERPC_EXCP_DEBUG:     /* Debug interrupt                          */
5830e3bf489SRoman Kapl         if (env->flags & POWERPC_FLAG_DE) {
584a1bb7384SScott Wood             /* FIXME: choose one or the other based on CPU type */
585c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_DSRR0;
586c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_DSRR1;
587c79c73f6SBlue Swirl             asrr0 = SPR_BOOKE_CSRR0;
588c79c73f6SBlue Swirl             asrr1 = SPR_BOOKE_CSRR1;
5890e3bf489SRoman Kapl             /* DBSR already modified by caller */
5900e3bf489SRoman Kapl         } else {
5910e3bf489SRoman Kapl             cpu_abort(cs, "Debug exception triggered on unsupported model\n");
592c79c73f6SBlue Swirl         }
593bd6fefe7SBenjamin Herrenschmidt         break;
594c79c73f6SBlue Swirl     case POWERPC_EXCP_SPEU:      /* SPE/embedded floating-point unavailable  */
595c79c73f6SBlue Swirl         env->spr[SPR_BOOKE_ESR] = ESR_SPV;
596bd6fefe7SBenjamin Herrenschmidt         break;
597c79c73f6SBlue Swirl     case POWERPC_EXCP_EFPDI:     /* Embedded floating-point data interrupt   */
598c79c73f6SBlue Swirl         /* XXX: TODO */
599a47dddd7SAndreas Färber         cpu_abort(cs, "Embedded floating point data exception "
600c79c73f6SBlue Swirl                   "is not implemented yet !\n");
601c79c73f6SBlue Swirl         env->spr[SPR_BOOKE_ESR] = ESR_SPV;
602bd6fefe7SBenjamin Herrenschmidt         break;
603c79c73f6SBlue Swirl     case POWERPC_EXCP_EFPRI:     /* Embedded floating-point round interrupt  */
604c79c73f6SBlue Swirl         /* XXX: TODO */
605a47dddd7SAndreas Färber         cpu_abort(cs, "Embedded floating point round exception "
606c79c73f6SBlue Swirl                   "is not implemented yet !\n");
607c79c73f6SBlue Swirl         env->spr[SPR_BOOKE_ESR] = ESR_SPV;
608bd6fefe7SBenjamin Herrenschmidt         break;
609c79c73f6SBlue Swirl     case POWERPC_EXCP_EPERFM:    /* Embedded performance monitor interrupt   */
610c79c73f6SBlue Swirl         /* XXX: TODO */
611a47dddd7SAndreas Färber         cpu_abort(cs,
612c79c73f6SBlue Swirl                   "Performance counter exception is not implemented yet !\n");
613bd6fefe7SBenjamin Herrenschmidt         break;
614c79c73f6SBlue Swirl     case POWERPC_EXCP_DOORI:     /* Embedded doorbell interrupt              */
615bd6fefe7SBenjamin Herrenschmidt         break;
616c79c73f6SBlue Swirl     case POWERPC_EXCP_DOORCI:    /* Embedded doorbell critical interrupt     */
617c79c73f6SBlue Swirl         srr0 = SPR_BOOKE_CSRR0;
618c79c73f6SBlue Swirl         srr1 = SPR_BOOKE_CSRR1;
619bd6fefe7SBenjamin Herrenschmidt         break;
620c79c73f6SBlue Swirl     case POWERPC_EXCP_RESET:     /* System reset exception                   */
621f85bcec3SNicholas Piggin         /* A power-saving exception sets ME, otherwise it is unchanged */
622c79c73f6SBlue Swirl         if (msr_pow) {
623c79c73f6SBlue Swirl             /* indicate that we resumed from power save mode */
624c79c73f6SBlue Swirl             msr |= 0x10000;
625f85bcec3SNicholas Piggin             new_msr |= ((target_ulong)1 << MSR_ME);
626c79c73f6SBlue Swirl         }
62710c21b5cSNicholas Piggin         if (env->msr_mask & MSR_HVB) {
62847733729SDavid Gibson             /*
62947733729SDavid Gibson              * ISA specifies HV, but can be delivered to guest with HV
63047733729SDavid Gibson              * clear (e.g., see FWNMI in PAPR, NMI injection in QEMU).
63110c21b5cSNicholas Piggin              */
632c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
63310c21b5cSNicholas Piggin         } else {
63410c21b5cSNicholas Piggin             if (msr_pow) {
63510c21b5cSNicholas Piggin                 cpu_abort(cs, "Trying to deliver power-saving system reset "
63610c21b5cSNicholas Piggin                           "exception %d with no HV support\n", excp);
63710c21b5cSNicholas Piggin             }
63810c21b5cSNicholas Piggin         }
639bd6fefe7SBenjamin Herrenschmidt         break;
640c79c73f6SBlue Swirl     case POWERPC_EXCP_DSEG:      /* Data segment exception                   */
641c79c73f6SBlue Swirl     case POWERPC_EXCP_ISEG:      /* Instruction segment exception            */
642c79c73f6SBlue Swirl     case POWERPC_EXCP_TRACE:     /* Trace exception                          */
643bd6fefe7SBenjamin Herrenschmidt         break;
644d04ea940SCédric Le Goater     case POWERPC_EXCP_HISI:      /* Hypervisor instruction storage exception */
645d04ea940SCédric Le Goater         msr |= env->error_code;
646295397f5SChen Qun         /* fall through */
647bd6fefe7SBenjamin Herrenschmidt     case POWERPC_EXCP_HDECR:     /* Hypervisor decrementer exception         */
648c79c73f6SBlue Swirl     case POWERPC_EXCP_HDSI:      /* Hypervisor data storage exception        */
649c79c73f6SBlue Swirl     case POWERPC_EXCP_HDSEG:     /* Hypervisor data segment exception        */
650c79c73f6SBlue Swirl     case POWERPC_EXCP_HISEG:     /* Hypervisor instruction segment exception */
6517af1e7b0SCédric Le Goater     case POWERPC_EXCP_SDOOR_HV:  /* Hypervisor Doorbell interrupt            */
652bd6fefe7SBenjamin Herrenschmidt     case POWERPC_EXCP_HV_EMU:
653d8ce5fd6SBenjamin Herrenschmidt     case POWERPC_EXCP_HVIRT:     /* Hypervisor virtualization                */
654c79c73f6SBlue Swirl         srr0 = SPR_HSRR0;
655c79c73f6SBlue Swirl         srr1 = SPR_HSRR1;
656c79c73f6SBlue Swirl         new_msr |= (target_ulong)MSR_HVB;
657c79c73f6SBlue Swirl         new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
658bd6fefe7SBenjamin Herrenschmidt         break;
659c79c73f6SBlue Swirl     case POWERPC_EXCP_VPU:       /* Vector unavailable exception             */
6601f29871cSTom Musta     case POWERPC_EXCP_VSXU:       /* VSX unavailable exception               */
6617019cb3dSAlexey Kardashevskiy     case POWERPC_EXCP_FU:         /* Facility unavailable exception          */
6625310799aSBalbir Singh #ifdef TARGET_PPC64
6635310799aSBalbir Singh         env->spr[SPR_FSCR] |= ((target_ulong)env->error_code << 56);
6645310799aSBalbir Singh #endif
665bd6fefe7SBenjamin Herrenschmidt         break;
666493028d8SCédric Le Goater     case POWERPC_EXCP_HV_FU:     /* Hypervisor Facility Unavailable Exception */
667493028d8SCédric Le Goater #ifdef TARGET_PPC64
668493028d8SCédric Le Goater         env->spr[SPR_HFSCR] |= ((target_ulong)env->error_code << FSCR_IC_POS);
669493028d8SCédric Le Goater         srr0 = SPR_HSRR0;
670493028d8SCédric Le Goater         srr1 = SPR_HSRR1;
671493028d8SCédric Le Goater         new_msr |= (target_ulong)MSR_HVB;
672493028d8SCédric Le Goater         new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
673493028d8SCédric Le Goater #endif
674493028d8SCédric Le Goater         break;
675c79c73f6SBlue Swirl     case POWERPC_EXCP_PIT:       /* Programmable interval timer interrupt    */
676c79c73f6SBlue Swirl         LOG_EXCP("PIT exception\n");
677bd6fefe7SBenjamin Herrenschmidt         break;
678c79c73f6SBlue Swirl     case POWERPC_EXCP_IO:        /* IO error exception                       */
679c79c73f6SBlue Swirl         /* XXX: TODO */
680a47dddd7SAndreas Färber         cpu_abort(cs, "601 IO error exception is not implemented yet !\n");
681bd6fefe7SBenjamin Herrenschmidt         break;
682c79c73f6SBlue Swirl     case POWERPC_EXCP_RUNM:      /* Run mode exception                       */
683c79c73f6SBlue Swirl         /* XXX: TODO */
684a47dddd7SAndreas Färber         cpu_abort(cs, "601 run mode exception is not implemented yet !\n");
685bd6fefe7SBenjamin Herrenschmidt         break;
686c79c73f6SBlue Swirl     case POWERPC_EXCP_EMUL:      /* Emulation trap exception                 */
687c79c73f6SBlue Swirl         /* XXX: TODO */
688a47dddd7SAndreas Färber         cpu_abort(cs, "602 emulation trap exception "
689c79c73f6SBlue Swirl                   "is not implemented yet !\n");
690bd6fefe7SBenjamin Herrenschmidt         break;
691c79c73f6SBlue Swirl     case POWERPC_EXCP_IFTLB:     /* Instruction fetch TLB error              */
692c79c73f6SBlue Swirl     case POWERPC_EXCP_DLTLB:     /* Data load TLB miss                       */
693c79c73f6SBlue Swirl     case POWERPC_EXCP_DSTLB:     /* Data store TLB miss                      */
694c79c73f6SBlue Swirl         switch (excp_model) {
695c79c73f6SBlue Swirl         case POWERPC_EXCP_602:
696c79c73f6SBlue Swirl         case POWERPC_EXCP_603:
697c79c73f6SBlue Swirl         case POWERPC_EXCP_603E:
698c79c73f6SBlue Swirl         case POWERPC_EXCP_G2:
699c79c73f6SBlue Swirl             /* Swap temporary saved registers with GPRs */
700c79c73f6SBlue Swirl             if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) {
701c79c73f6SBlue Swirl                 new_msr |= (target_ulong)1 << MSR_TGPR;
702c79c73f6SBlue Swirl                 hreg_swap_gpr_tgpr(env);
703c79c73f6SBlue Swirl             }
704*51b385dbSFabiano Rosas             /* fall through */
705c79c73f6SBlue Swirl         case POWERPC_EXCP_7x5:
706c79c73f6SBlue Swirl #if defined(DEBUG_SOFTWARE_TLB)
707c79c73f6SBlue Swirl             if (qemu_log_enabled()) {
708c79c73f6SBlue Swirl                 const char *es;
709c79c73f6SBlue Swirl                 target_ulong *miss, *cmp;
710c79c73f6SBlue Swirl                 int en;
711c79c73f6SBlue Swirl 
712c79c73f6SBlue Swirl                 if (excp == POWERPC_EXCP_IFTLB) {
713c79c73f6SBlue Swirl                     es = "I";
714c79c73f6SBlue Swirl                     en = 'I';
715c79c73f6SBlue Swirl                     miss = &env->spr[SPR_IMISS];
716c79c73f6SBlue Swirl                     cmp = &env->spr[SPR_ICMP];
717c79c73f6SBlue Swirl                 } else {
718c79c73f6SBlue Swirl                     if (excp == POWERPC_EXCP_DLTLB) {
719c79c73f6SBlue Swirl                         es = "DL";
720c79c73f6SBlue Swirl                     } else {
721c79c73f6SBlue Swirl                         es = "DS";
722c79c73f6SBlue Swirl                     }
723c79c73f6SBlue Swirl                     en = 'D';
724c79c73f6SBlue Swirl                     miss = &env->spr[SPR_DMISS];
725c79c73f6SBlue Swirl                     cmp = &env->spr[SPR_DCMP];
726c79c73f6SBlue Swirl                 }
727c79c73f6SBlue Swirl                 qemu_log("6xx %sTLB miss: %cM " TARGET_FMT_lx " %cC "
728c79c73f6SBlue Swirl                          TARGET_FMT_lx " H1 " TARGET_FMT_lx " H2 "
729c79c73f6SBlue Swirl                          TARGET_FMT_lx " %08x\n", es, en, *miss, en, *cmp,
730c79c73f6SBlue Swirl                          env->spr[SPR_HASH1], env->spr[SPR_HASH2],
731c79c73f6SBlue Swirl                          env->error_code);
732c79c73f6SBlue Swirl             }
733c79c73f6SBlue Swirl #endif
734c79c73f6SBlue Swirl             msr |= env->crf[0] << 28;
735c79c73f6SBlue Swirl             msr |= env->error_code; /* key, D/I, S/L bits */
736c79c73f6SBlue Swirl             /* Set way using a LRU mechanism */
737c79c73f6SBlue Swirl             msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17;
738c79c73f6SBlue Swirl             break;
739c79c73f6SBlue Swirl         case POWERPC_EXCP_74xx:
740c79c73f6SBlue Swirl #if defined(DEBUG_SOFTWARE_TLB)
741c79c73f6SBlue Swirl             if (qemu_log_enabled()) {
742c79c73f6SBlue Swirl                 const char *es;
743c79c73f6SBlue Swirl                 target_ulong *miss, *cmp;
744c79c73f6SBlue Swirl                 int en;
745c79c73f6SBlue Swirl 
746c79c73f6SBlue Swirl                 if (excp == POWERPC_EXCP_IFTLB) {
747c79c73f6SBlue Swirl                     es = "I";
748c79c73f6SBlue Swirl                     en = 'I';
749c79c73f6SBlue Swirl                     miss = &env->spr[SPR_TLBMISS];
750c79c73f6SBlue Swirl                     cmp = &env->spr[SPR_PTEHI];
751c79c73f6SBlue Swirl                 } else {
752c79c73f6SBlue Swirl                     if (excp == POWERPC_EXCP_DLTLB) {
753c79c73f6SBlue Swirl                         es = "DL";
754c79c73f6SBlue Swirl                     } else {
755c79c73f6SBlue Swirl                         es = "DS";
756c79c73f6SBlue Swirl                     }
757c79c73f6SBlue Swirl                     en = 'D';
758c79c73f6SBlue Swirl                     miss = &env->spr[SPR_TLBMISS];
759c79c73f6SBlue Swirl                     cmp = &env->spr[SPR_PTEHI];
760c79c73f6SBlue Swirl                 }
761c79c73f6SBlue Swirl                 qemu_log("74xx %sTLB miss: %cM " TARGET_FMT_lx " %cC "
762c79c73f6SBlue Swirl                          TARGET_FMT_lx " %08x\n", es, en, *miss, en, *cmp,
763c79c73f6SBlue Swirl                          env->error_code);
764c79c73f6SBlue Swirl             }
765c79c73f6SBlue Swirl #endif
766c79c73f6SBlue Swirl             msr |= env->error_code; /* key bit */
767c79c73f6SBlue Swirl             break;
768c79c73f6SBlue Swirl         default:
769*51b385dbSFabiano Rosas             cpu_abort(cs, "Invalid TLB miss exception\n");
770c79c73f6SBlue Swirl             break;
771c79c73f6SBlue Swirl         }
772bd6fefe7SBenjamin Herrenschmidt         break;
773c79c73f6SBlue Swirl     case POWERPC_EXCP_FPA:       /* Floating-point assist exception          */
774c79c73f6SBlue Swirl         /* XXX: TODO */
775a47dddd7SAndreas Färber         cpu_abort(cs, "Floating point assist exception "
776c79c73f6SBlue Swirl                   "is not implemented yet !\n");
777bd6fefe7SBenjamin Herrenschmidt         break;
778c79c73f6SBlue Swirl     case POWERPC_EXCP_DABR:      /* Data address breakpoint                  */
779c79c73f6SBlue Swirl         /* XXX: TODO */
780a47dddd7SAndreas Färber         cpu_abort(cs, "DABR exception is not implemented yet !\n");
781bd6fefe7SBenjamin Herrenschmidt         break;
782c79c73f6SBlue Swirl     case POWERPC_EXCP_IABR:      /* Instruction address breakpoint           */
783c79c73f6SBlue Swirl         /* XXX: TODO */
784a47dddd7SAndreas Färber         cpu_abort(cs, "IABR exception is not implemented yet !\n");
785bd6fefe7SBenjamin Herrenschmidt         break;
786c79c73f6SBlue Swirl     case POWERPC_EXCP_SMI:       /* System management interrupt              */
787c79c73f6SBlue Swirl         /* XXX: TODO */
788a47dddd7SAndreas Färber         cpu_abort(cs, "SMI exception is not implemented yet !\n");
789bd6fefe7SBenjamin Herrenschmidt         break;
790c79c73f6SBlue Swirl     case POWERPC_EXCP_THERM:     /* Thermal interrupt                        */
791c79c73f6SBlue Swirl         /* XXX: TODO */
792a47dddd7SAndreas Färber         cpu_abort(cs, "Thermal management exception "
793c79c73f6SBlue Swirl                   "is not implemented yet !\n");
794bd6fefe7SBenjamin Herrenschmidt         break;
795c79c73f6SBlue Swirl     case POWERPC_EXCP_PERFM:     /* Embedded performance monitor interrupt   */
796c79c73f6SBlue Swirl         /* XXX: TODO */
797a47dddd7SAndreas Färber         cpu_abort(cs,
798c79c73f6SBlue Swirl                   "Performance counter exception is not implemented yet !\n");
799bd6fefe7SBenjamin Herrenschmidt         break;
800c79c73f6SBlue Swirl     case POWERPC_EXCP_VPUA:      /* Vector assist exception                  */
801c79c73f6SBlue Swirl         /* XXX: TODO */
802a47dddd7SAndreas Färber         cpu_abort(cs, "VPU assist exception is not implemented yet !\n");
803bd6fefe7SBenjamin Herrenschmidt         break;
804c79c73f6SBlue Swirl     case POWERPC_EXCP_SOFTP:     /* Soft patch exception                     */
805c79c73f6SBlue Swirl         /* XXX: TODO */
806a47dddd7SAndreas Färber         cpu_abort(cs,
807c79c73f6SBlue Swirl                   "970 soft-patch exception is not implemented yet !\n");
808bd6fefe7SBenjamin Herrenschmidt         break;
809c79c73f6SBlue Swirl     case POWERPC_EXCP_MAINT:     /* Maintenance exception                    */
810c79c73f6SBlue Swirl         /* XXX: TODO */
811a47dddd7SAndreas Färber         cpu_abort(cs,
812c79c73f6SBlue Swirl                   "970 maintenance exception is not implemented yet !\n");
813bd6fefe7SBenjamin Herrenschmidt         break;
814c79c73f6SBlue Swirl     case POWERPC_EXCP_MEXTBR:    /* Maskable external breakpoint             */
815c79c73f6SBlue Swirl         /* XXX: TODO */
816a47dddd7SAndreas Färber         cpu_abort(cs, "Maskable external exception "
817c79c73f6SBlue Swirl                   "is not implemented yet !\n");
818bd6fefe7SBenjamin Herrenschmidt         break;
819c79c73f6SBlue Swirl     case POWERPC_EXCP_NMEXTBR:   /* Non maskable external breakpoint         */
820c79c73f6SBlue Swirl         /* XXX: TODO */
821a47dddd7SAndreas Färber         cpu_abort(cs, "Non maskable external exception "
822c79c73f6SBlue Swirl                   "is not implemented yet !\n");
823bd6fefe7SBenjamin Herrenschmidt         break;
824c79c73f6SBlue Swirl     default:
825c79c73f6SBlue Swirl     excp_invalid:
826a47dddd7SAndreas Färber         cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp);
827c79c73f6SBlue Swirl         break;
828c79c73f6SBlue Swirl     }
829bd6fefe7SBenjamin Herrenschmidt 
8306d49d6d4SBenjamin Herrenschmidt     /* Sanity check */
83110c21b5cSNicholas Piggin     if (!(env->msr_mask & MSR_HVB)) {
83210c21b5cSNicholas Piggin         if (new_msr & MSR_HVB) {
83310c21b5cSNicholas Piggin             cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with "
8346d49d6d4SBenjamin Herrenschmidt                       "no HV support\n", excp);
8356d49d6d4SBenjamin Herrenschmidt         }
83610c21b5cSNicholas Piggin         if (srr0 == SPR_HSRR0) {
83710c21b5cSNicholas Piggin             cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with "
83810c21b5cSNicholas Piggin                       "no HV support\n", excp);
83910c21b5cSNicholas Piggin         }
84010c21b5cSNicholas Piggin     }
8416d49d6d4SBenjamin Herrenschmidt 
84247733729SDavid Gibson     /*
84347733729SDavid Gibson      * Sort out endianness of interrupt, this differs depending on the
8446d49d6d4SBenjamin Herrenschmidt      * CPU, the HV mode, etc...
8456d49d6d4SBenjamin Herrenschmidt      */
8461e0c7e55SAnton Blanchard #ifdef TARGET_PPC64
8476d49d6d4SBenjamin Herrenschmidt     if (excp_model == POWERPC_EXCP_POWER7) {
8486d49d6d4SBenjamin Herrenschmidt         if (!(new_msr & MSR_HVB) && (env->spr[SPR_LPCR] & LPCR_ILE)) {
8496d49d6d4SBenjamin Herrenschmidt             new_msr |= (target_ulong)1 << MSR_LE;
8506d49d6d4SBenjamin Herrenschmidt         }
8516d49d6d4SBenjamin Herrenschmidt     } else if (excp_model == POWERPC_EXCP_POWER8) {
8526d49d6d4SBenjamin Herrenschmidt         if (new_msr & MSR_HVB) {
853a790e82bSBenjamin Herrenschmidt             if (env->spr[SPR_HID0] & HID0_HILE) {
854a790e82bSBenjamin Herrenschmidt                 new_msr |= (target_ulong)1 << MSR_LE;
855a790e82bSBenjamin Herrenschmidt             }
856a790e82bSBenjamin Herrenschmidt         } else if (env->spr[SPR_LPCR] & LPCR_ILE) {
857a790e82bSBenjamin Herrenschmidt             new_msr |= (target_ulong)1 << MSR_LE;
858a790e82bSBenjamin Herrenschmidt         }
859526cdce7SNicholas Piggin     } else if (excp_model == POWERPC_EXCP_POWER9 ||
860526cdce7SNicholas Piggin                excp_model == POWERPC_EXCP_POWER10) {
861a790e82bSBenjamin Herrenschmidt         if (new_msr & MSR_HVB) {
862a790e82bSBenjamin Herrenschmidt             if (env->spr[SPR_HID0] & HID0_POWER9_HILE) {
8636d49d6d4SBenjamin Herrenschmidt                 new_msr |= (target_ulong)1 << MSR_LE;
8646d49d6d4SBenjamin Herrenschmidt             }
8656d49d6d4SBenjamin Herrenschmidt         } else if (env->spr[SPR_LPCR] & LPCR_ILE) {
8661e0c7e55SAnton Blanchard             new_msr |= (target_ulong)1 << MSR_LE;
8671e0c7e55SAnton Blanchard         }
8681e0c7e55SAnton Blanchard     } else if (msr_ile) {
8691e0c7e55SAnton Blanchard         new_msr |= (target_ulong)1 << MSR_LE;
8701e0c7e55SAnton Blanchard     }
8711e0c7e55SAnton Blanchard #else
872c79c73f6SBlue Swirl     if (msr_ile) {
873c79c73f6SBlue Swirl         new_msr |= (target_ulong)1 << MSR_LE;
874c79c73f6SBlue Swirl     }
8751e0c7e55SAnton Blanchard #endif
876c79c73f6SBlue Swirl 
8773c89b8d6SNicholas Piggin     vector = env->excp_vectors[excp];
8783c89b8d6SNicholas Piggin     if (vector == (target_ulong)-1ULL) {
8793c89b8d6SNicholas Piggin         cpu_abort(cs, "Raised an exception without defined vector %d\n",
8803c89b8d6SNicholas Piggin                   excp);
8813c89b8d6SNicholas Piggin     }
8823c89b8d6SNicholas Piggin 
8833c89b8d6SNicholas Piggin     vector |= env->excp_prefix;
8843c89b8d6SNicholas Piggin 
8853c89b8d6SNicholas Piggin     /* If any alternate SRR register are defined, duplicate saved values */
8863c89b8d6SNicholas Piggin     if (asrr0 != -1) {
8873c89b8d6SNicholas Piggin         env->spr[asrr0] = env->nip;
8883c89b8d6SNicholas Piggin     }
8893c89b8d6SNicholas Piggin     if (asrr1 != -1) {
8903c89b8d6SNicholas Piggin         env->spr[asrr1] = msr;
8915c94b2a5SCédric Le Goater     }
8925c94b2a5SCédric Le Goater 
893c79c73f6SBlue Swirl #if defined(TARGET_PPC64)
894c79c73f6SBlue Swirl     if (excp_model == POWERPC_EXCP_BOOKE) {
895e42a61f1SAlexander Graf         if (env->spr[SPR_BOOKE_EPCR] & EPCR_ICM) {
896e42a61f1SAlexander Graf             /* Cat.64-bit: EPCR.ICM is copied to MSR.CM */
897c79c73f6SBlue Swirl             new_msr |= (target_ulong)1 << MSR_CM;
898e42a61f1SAlexander Graf         } else {
899e42a61f1SAlexander Graf             vector = (uint32_t)vector;
900c79c73f6SBlue Swirl         }
901c79c73f6SBlue Swirl     } else {
902d57d72a8SGreg Kurz         if (!msr_isf && !mmu_is_64bit(env->mmu_model)) {
903c79c73f6SBlue Swirl             vector = (uint32_t)vector;
904c79c73f6SBlue Swirl         } else {
905c79c73f6SBlue Swirl             new_msr |= (target_ulong)1 << MSR_SF;
906c79c73f6SBlue Swirl         }
907c79c73f6SBlue Swirl     }
908c79c73f6SBlue Swirl #endif
909cd0c6f47SBenjamin Herrenschmidt 
9103c89b8d6SNicholas Piggin     if (excp != POWERPC_EXCP_SYSCALL_VECTORED) {
9113c89b8d6SNicholas Piggin         /* Save PC */
9123c89b8d6SNicholas Piggin         env->spr[srr0] = env->nip;
9133c89b8d6SNicholas Piggin 
9143c89b8d6SNicholas Piggin         /* Save MSR */
9153c89b8d6SNicholas Piggin         env->spr[srr1] = msr;
9163c89b8d6SNicholas Piggin 
9173c89b8d6SNicholas Piggin #if defined(TARGET_PPC64)
9183c89b8d6SNicholas Piggin     } else {
9193c89b8d6SNicholas Piggin         vector += lev * 0x20;
9203c89b8d6SNicholas Piggin 
9213c89b8d6SNicholas Piggin         env->lr = env->nip;
9223c89b8d6SNicholas Piggin         env->ctr = msr;
9233c89b8d6SNicholas Piggin #endif
9243c89b8d6SNicholas Piggin     }
9253c89b8d6SNicholas Piggin 
9268b7e6b07SNicholas Piggin     /* This can update new_msr and vector if AIL applies */
9278b7e6b07SNicholas Piggin     ppc_excp_apply_ail(cpu, excp_model, excp, msr, &new_msr, &vector);
9288b7e6b07SNicholas Piggin 
929ad77c6caSNicholas Piggin     powerpc_set_excp_state(cpu, vector, new_msr);
930c79c73f6SBlue Swirl }
931c79c73f6SBlue Swirl 
93297a8ea5aSAndreas Färber void ppc_cpu_do_interrupt(CPUState *cs)
933c79c73f6SBlue Swirl {
93497a8ea5aSAndreas Färber     PowerPCCPU *cpu = POWERPC_CPU(cs);
93597a8ea5aSAndreas Färber     CPUPPCState *env = &cpu->env;
9365c26a5b3SAndreas Färber 
93727103424SAndreas Färber     powerpc_excp(cpu, env->excp_model, cs->exception_index);
938c79c73f6SBlue Swirl }
939c79c73f6SBlue Swirl 
940458dd766SRichard Henderson static void ppc_hw_interrupt(CPUPPCState *env)
941c79c73f6SBlue Swirl {
942db70b311SRichard Henderson     PowerPCCPU *cpu = env_archcpu(env);
9433621e2c9SBenjamin Herrenschmidt     bool async_deliver;
944259186a7SAndreas Färber 
945c79c73f6SBlue Swirl     /* External reset */
946c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) {
947c79c73f6SBlue Swirl         env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET);
9485c26a5b3SAndreas Färber         powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_RESET);
949c79c73f6SBlue Swirl         return;
950c79c73f6SBlue Swirl     }
951c79c73f6SBlue Swirl     /* Machine check exception */
952c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) {
953c79c73f6SBlue Swirl         env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK);
9545c26a5b3SAndreas Färber         powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_MCHECK);
955c79c73f6SBlue Swirl         return;
956c79c73f6SBlue Swirl     }
957c79c73f6SBlue Swirl #if 0 /* TODO */
958c79c73f6SBlue Swirl     /* External debug exception */
959c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) {
960c79c73f6SBlue Swirl         env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG);
9615c26a5b3SAndreas Färber         powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DEBUG);
962c79c73f6SBlue Swirl         return;
963c79c73f6SBlue Swirl     }
964c79c73f6SBlue Swirl #endif
9653621e2c9SBenjamin Herrenschmidt 
9663621e2c9SBenjamin Herrenschmidt     /*
9673621e2c9SBenjamin Herrenschmidt      * For interrupts that gate on MSR:EE, we need to do something a
9683621e2c9SBenjamin Herrenschmidt      * bit more subtle, as we need to let them through even when EE is
9693621e2c9SBenjamin Herrenschmidt      * clear when coming out of some power management states (in order
9703621e2c9SBenjamin Herrenschmidt      * for them to become a 0x100).
9713621e2c9SBenjamin Herrenschmidt      */
9721e7fd61dSBenjamin Herrenschmidt     async_deliver = (msr_ee != 0) || env->resume_as_sreset;
9733621e2c9SBenjamin Herrenschmidt 
974c79c73f6SBlue Swirl     /* Hypervisor decrementer exception */
975c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) {
9764b236b62SBenjamin Herrenschmidt         /* LPCR will be clear when not supported so this will work */
9774b236b62SBenjamin Herrenschmidt         bool hdice = !!(env->spr[SPR_LPCR] & LPCR_HDICE);
9783621e2c9SBenjamin Herrenschmidt         if ((async_deliver || msr_hv == 0) && hdice) {
9794b236b62SBenjamin Herrenschmidt             /* HDEC clears on delivery */
9804b236b62SBenjamin Herrenschmidt             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR);
9815c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_HDECR);
982c79c73f6SBlue Swirl             return;
983c79c73f6SBlue Swirl         }
984c79c73f6SBlue Swirl     }
985d8ce5fd6SBenjamin Herrenschmidt 
986d8ce5fd6SBenjamin Herrenschmidt     /* Hypervisor virtualization interrupt */
987d8ce5fd6SBenjamin Herrenschmidt     if (env->pending_interrupts & (1 << PPC_INTERRUPT_HVIRT)) {
988d8ce5fd6SBenjamin Herrenschmidt         /* LPCR will be clear when not supported so this will work */
989d8ce5fd6SBenjamin Herrenschmidt         bool hvice = !!(env->spr[SPR_LPCR] & LPCR_HVICE);
990d8ce5fd6SBenjamin Herrenschmidt         if ((async_deliver || msr_hv == 0) && hvice) {
991d8ce5fd6SBenjamin Herrenschmidt             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_HVIRT);
992d8ce5fd6SBenjamin Herrenschmidt             return;
993d8ce5fd6SBenjamin Herrenschmidt         }
994d8ce5fd6SBenjamin Herrenschmidt     }
995d8ce5fd6SBenjamin Herrenschmidt 
996d8ce5fd6SBenjamin Herrenschmidt     /* External interrupt can ignore MSR:EE under some circumstances */
997d1dbe37cSBenjamin Herrenschmidt     if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) {
998d1dbe37cSBenjamin Herrenschmidt         bool lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0);
9996eebe6dcSBenjamin Herrenschmidt         bool heic = !!(env->spr[SPR_LPCR] & LPCR_HEIC);
10006eebe6dcSBenjamin Herrenschmidt         /* HEIC blocks delivery to the hypervisor */
10016eebe6dcSBenjamin Herrenschmidt         if ((async_deliver && !(heic && msr_hv && !msr_pr)) ||
10026eebe6dcSBenjamin Herrenschmidt             (env->has_hv_mode && msr_hv == 0 && !lpes0)) {
1003d1dbe37cSBenjamin Herrenschmidt             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_EXTERNAL);
1004d1dbe37cSBenjamin Herrenschmidt             return;
1005d1dbe37cSBenjamin Herrenschmidt         }
1006d1dbe37cSBenjamin Herrenschmidt     }
1007c79c73f6SBlue Swirl     if (msr_ce != 0) {
1008c79c73f6SBlue Swirl         /* External critical interrupt */
1009c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) {
10105c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_CRITICAL);
1011c79c73f6SBlue Swirl             return;
1012c79c73f6SBlue Swirl         }
1013c79c73f6SBlue Swirl     }
10143621e2c9SBenjamin Herrenschmidt     if (async_deliver != 0) {
1015c79c73f6SBlue Swirl         /* Watchdog timer on embedded PowerPC */
1016c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) {
1017c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT);
10185c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_WDT);
1019c79c73f6SBlue Swirl             return;
1020c79c73f6SBlue Swirl         }
1021c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) {
1022c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL);
10235c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DOORCI);
1024c79c73f6SBlue Swirl             return;
1025c79c73f6SBlue Swirl         }
1026c79c73f6SBlue Swirl         /* Fixed interval timer on embedded PowerPC */
1027c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) {
1028c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT);
10295c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_FIT);
1030c79c73f6SBlue Swirl             return;
1031c79c73f6SBlue Swirl         }
1032c79c73f6SBlue Swirl         /* Programmable interval timer on embedded PowerPC */
1033c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) {
1034c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT);
10355c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_PIT);
1036c79c73f6SBlue Swirl             return;
1037c79c73f6SBlue Swirl         }
1038c79c73f6SBlue Swirl         /* Decrementer exception */
1039c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) {
1040e81a982aSAlexander Graf             if (ppc_decr_clear_on_delivery(env)) {
1041c79c73f6SBlue Swirl                 env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR);
1042e81a982aSAlexander Graf             }
10435c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DECR);
1044c79c73f6SBlue Swirl             return;
1045c79c73f6SBlue Swirl         }
1046c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) {
1047c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL);
10485ba7ba1dSCédric Le Goater             if (is_book3s_arch2x(env)) {
10495ba7ba1dSCédric Le Goater                 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_SDOOR);
10505ba7ba1dSCédric Le Goater             } else {
10515c26a5b3SAndreas Färber                 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DOORI);
10525ba7ba1dSCédric Le Goater             }
1053c79c73f6SBlue Swirl             return;
1054c79c73f6SBlue Swirl         }
10557af1e7b0SCédric Le Goater         if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDOORBELL)) {
10567af1e7b0SCédric Le Goater             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL);
10577af1e7b0SCédric Le Goater             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_SDOOR_HV);
10587af1e7b0SCédric Le Goater             return;
10597af1e7b0SCédric Le Goater         }
1060c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) {
1061c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM);
10625c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_PERFM);
1063c79c73f6SBlue Swirl             return;
1064c79c73f6SBlue Swirl         }
1065c79c73f6SBlue Swirl         /* Thermal interrupt */
1066c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) {
1067c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM);
10685c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_THERM);
1069c79c73f6SBlue Swirl             return;
1070c79c73f6SBlue Swirl         }
1071c79c73f6SBlue Swirl     }
1072f8154fd2SBenjamin Herrenschmidt 
1073f8154fd2SBenjamin Herrenschmidt     if (env->resume_as_sreset) {
1074f8154fd2SBenjamin Herrenschmidt         /*
1075f8154fd2SBenjamin Herrenschmidt          * This is a bug ! It means that has_work took us out of halt without
1076f8154fd2SBenjamin Herrenschmidt          * anything to deliver while in a PM state that requires getting
1077f8154fd2SBenjamin Herrenschmidt          * out via a 0x100
1078f8154fd2SBenjamin Herrenschmidt          *
1079f8154fd2SBenjamin Herrenschmidt          * This means we will incorrectly execute past the power management
1080f8154fd2SBenjamin Herrenschmidt          * instruction instead of triggering a reset.
1081f8154fd2SBenjamin Herrenschmidt          *
1082136fbf65Szhaolichang          * It generally means a discrepancy between the wakeup conditions in the
1083f8154fd2SBenjamin Herrenschmidt          * processor has_work implementation and the logic in this function.
1084f8154fd2SBenjamin Herrenschmidt          */
1085db70b311SRichard Henderson         cpu_abort(env_cpu(env),
1086f8154fd2SBenjamin Herrenschmidt                   "Wakeup from PM state but interrupt Undelivered");
1087f8154fd2SBenjamin Herrenschmidt     }
1088c79c73f6SBlue Swirl }
108934316482SAlexey Kardashevskiy 
1090b5b7f391SNicholas Piggin void ppc_cpu_do_system_reset(CPUState *cs)
109134316482SAlexey Kardashevskiy {
109234316482SAlexey Kardashevskiy     PowerPCCPU *cpu = POWERPC_CPU(cs);
109334316482SAlexey Kardashevskiy     CPUPPCState *env = &cpu->env;
109434316482SAlexey Kardashevskiy 
109534316482SAlexey Kardashevskiy     powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_RESET);
109634316482SAlexey Kardashevskiy }
1097ad77c6caSNicholas Piggin 
1098ad77c6caSNicholas Piggin void ppc_cpu_do_fwnmi_machine_check(CPUState *cs, target_ulong vector)
1099ad77c6caSNicholas Piggin {
1100ad77c6caSNicholas Piggin     PowerPCCPU *cpu = POWERPC_CPU(cs);
1101ad77c6caSNicholas Piggin     CPUPPCState *env = &cpu->env;
1102ad77c6caSNicholas Piggin     PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu);
1103ad77c6caSNicholas Piggin     target_ulong msr = 0;
1104ad77c6caSNicholas Piggin 
1105ad77c6caSNicholas Piggin     /*
1106ad77c6caSNicholas Piggin      * Set MSR and NIP for the handler, SRR0/1, DAR and DSISR have already
1107ad77c6caSNicholas Piggin      * been set by KVM.
1108ad77c6caSNicholas Piggin      */
1109ad77c6caSNicholas Piggin     msr = (1ULL << MSR_ME);
1110ad77c6caSNicholas Piggin     msr |= env->msr & (1ULL << MSR_SF);
1111ad77c6caSNicholas Piggin     if (!(*pcc->interrupts_big_endian)(cpu)) {
1112ad77c6caSNicholas Piggin         msr |= (1ULL << MSR_LE);
1113ad77c6caSNicholas Piggin     }
1114ad77c6caSNicholas Piggin 
1115ad77c6caSNicholas Piggin     powerpc_set_excp_state(cpu, vector, msr);
1116ad77c6caSNicholas Piggin }
1117c79c73f6SBlue Swirl #endif /* !CONFIG_USER_ONLY */
1118c79c73f6SBlue Swirl 
1119458dd766SRichard Henderson bool ppc_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
1120458dd766SRichard Henderson {
1121458dd766SRichard Henderson     PowerPCCPU *cpu = POWERPC_CPU(cs);
1122458dd766SRichard Henderson     CPUPPCState *env = &cpu->env;
1123458dd766SRichard Henderson 
1124458dd766SRichard Henderson     if (interrupt_request & CPU_INTERRUPT_HARD) {
1125458dd766SRichard Henderson         ppc_hw_interrupt(env);
1126458dd766SRichard Henderson         if (env->pending_interrupts == 0) {
1127458dd766SRichard Henderson             cs->interrupt_request &= ~CPU_INTERRUPT_HARD;
1128458dd766SRichard Henderson         }
1129458dd766SRichard Henderson         return true;
1130458dd766SRichard Henderson     }
1131458dd766SRichard Henderson     return false;
1132458dd766SRichard Henderson }
1133458dd766SRichard Henderson 
1134c79c73f6SBlue Swirl #if defined(DEBUG_OP)
1135c79c73f6SBlue Swirl static void cpu_dump_rfi(target_ulong RA, target_ulong msr)
1136c79c73f6SBlue Swirl {
1137c79c73f6SBlue Swirl     qemu_log("Return from exception at " TARGET_FMT_lx " with flags "
1138c79c73f6SBlue Swirl              TARGET_FMT_lx "\n", RA, msr);
1139c79c73f6SBlue Swirl }
1140c79c73f6SBlue Swirl #endif
1141c79c73f6SBlue Swirl 
1142ad71ed68SBlue Swirl /*****************************************************************************/
1143ad71ed68SBlue Swirl /* Exceptions processing helpers */
1144ad71ed68SBlue Swirl 
1145db789c6cSBenjamin Herrenschmidt void raise_exception_err_ra(CPUPPCState *env, uint32_t exception,
1146db789c6cSBenjamin Herrenschmidt                             uint32_t error_code, uintptr_t raddr)
1147ad71ed68SBlue Swirl {
1148db70b311SRichard Henderson     CPUState *cs = env_cpu(env);
114927103424SAndreas Färber 
115027103424SAndreas Färber     cs->exception_index = exception;
1151ad71ed68SBlue Swirl     env->error_code = error_code;
1152db789c6cSBenjamin Herrenschmidt     cpu_loop_exit_restore(cs, raddr);
1153db789c6cSBenjamin Herrenschmidt }
1154db789c6cSBenjamin Herrenschmidt 
1155db789c6cSBenjamin Herrenschmidt void raise_exception_err(CPUPPCState *env, uint32_t exception,
1156db789c6cSBenjamin Herrenschmidt                          uint32_t error_code)
1157db789c6cSBenjamin Herrenschmidt {
1158db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, error_code, 0);
1159db789c6cSBenjamin Herrenschmidt }
1160db789c6cSBenjamin Herrenschmidt 
1161db789c6cSBenjamin Herrenschmidt void raise_exception(CPUPPCState *env, uint32_t exception)
1162db789c6cSBenjamin Herrenschmidt {
1163db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, 0, 0);
1164db789c6cSBenjamin Herrenschmidt }
1165db789c6cSBenjamin Herrenschmidt 
1166db789c6cSBenjamin Herrenschmidt void raise_exception_ra(CPUPPCState *env, uint32_t exception,
1167db789c6cSBenjamin Herrenschmidt                         uintptr_t raddr)
1168db789c6cSBenjamin Herrenschmidt {
1169db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, 0, raddr);
1170db789c6cSBenjamin Herrenschmidt }
1171db789c6cSBenjamin Herrenschmidt 
11722b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1173db789c6cSBenjamin Herrenschmidt void helper_raise_exception_err(CPUPPCState *env, uint32_t exception,
1174db789c6cSBenjamin Herrenschmidt                                 uint32_t error_code)
1175db789c6cSBenjamin Herrenschmidt {
1176db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, error_code, 0);
1177ad71ed68SBlue Swirl }
1178ad71ed68SBlue Swirl 
1179e5f17ac6SBlue Swirl void helper_raise_exception(CPUPPCState *env, uint32_t exception)
1180ad71ed68SBlue Swirl {
1181db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, 0, 0);
1182ad71ed68SBlue Swirl }
11832b44e219SBruno Larsen (billionai) #endif
1184ad71ed68SBlue Swirl 
1185ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY)
11862b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1187e5f17ac6SBlue Swirl void helper_store_msr(CPUPPCState *env, target_ulong val)
1188ad71ed68SBlue Swirl {
1189db789c6cSBenjamin Herrenschmidt     uint32_t excp = hreg_store_msr(env, val, 0);
1190259186a7SAndreas Färber 
1191db789c6cSBenjamin Herrenschmidt     if (excp != 0) {
1192db70b311SRichard Henderson         CPUState *cs = env_cpu(env);
1193044897efSRichard Purdie         cpu_interrupt_exittb(cs);
1194db789c6cSBenjamin Herrenschmidt         raise_exception(env, excp);
1195ad71ed68SBlue Swirl     }
1196ad71ed68SBlue Swirl }
1197ad71ed68SBlue Swirl 
11987778a575SBenjamin Herrenschmidt #if defined(TARGET_PPC64)
1199f43520e5SRichard Henderson void helper_scv(CPUPPCState *env, uint32_t lev)
1200f43520e5SRichard Henderson {
1201f43520e5SRichard Henderson     if (env->spr[SPR_FSCR] & (1ull << FSCR_SCV)) {
1202f43520e5SRichard Henderson         raise_exception_err(env, POWERPC_EXCP_SYSCALL_VECTORED, lev);
1203f43520e5SRichard Henderson     } else {
1204f43520e5SRichard Henderson         raise_exception_err(env, POWERPC_EXCP_FU, FSCR_IC_SCV);
1205f43520e5SRichard Henderson     }
1206f43520e5SRichard Henderson }
1207f43520e5SRichard Henderson 
12087778a575SBenjamin Herrenschmidt void helper_pminsn(CPUPPCState *env, powerpc_pm_insn_t insn)
12097778a575SBenjamin Herrenschmidt {
12107778a575SBenjamin Herrenschmidt     CPUState *cs;
12117778a575SBenjamin Herrenschmidt 
1212db70b311SRichard Henderson     cs = env_cpu(env);
12137778a575SBenjamin Herrenschmidt     cs->halted = 1;
12147778a575SBenjamin Herrenschmidt 
121547733729SDavid Gibson     /*
121647733729SDavid Gibson      * The architecture specifies that HDEC interrupts are discarded
121747733729SDavid Gibson      * in PM states
12184b236b62SBenjamin Herrenschmidt      */
12194b236b62SBenjamin Herrenschmidt     env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR);
12204b236b62SBenjamin Herrenschmidt 
12213621e2c9SBenjamin Herrenschmidt     /* Condition for waking up at 0x100 */
12221e7fd61dSBenjamin Herrenschmidt     env->resume_as_sreset = (insn != PPC_PM_STOP) ||
122321c0d66aSBenjamin Herrenschmidt         (env->spr[SPR_PSSCR] & PSSCR_EC);
12247778a575SBenjamin Herrenschmidt }
12257778a575SBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */
12262b44e219SBruno Larsen (billionai) #endif /* CONFIG_TCG */
12277778a575SBenjamin Herrenschmidt 
1228a2e71b28SBenjamin Herrenschmidt static inline void do_rfi(CPUPPCState *env, target_ulong nip, target_ulong msr)
1229ad71ed68SBlue Swirl {
1230db70b311SRichard Henderson     CPUState *cs = env_cpu(env);
1231259186a7SAndreas Färber 
1232a2e71b28SBenjamin Herrenschmidt     /* MSR:POW cannot be set by any form of rfi */
1233a2e71b28SBenjamin Herrenschmidt     msr &= ~(1ULL << MSR_POW);
1234a2e71b28SBenjamin Herrenschmidt 
1235ad71ed68SBlue Swirl #if defined(TARGET_PPC64)
1236a2e71b28SBenjamin Herrenschmidt     /* Switching to 32-bit ? Crop the nip */
1237a2e71b28SBenjamin Herrenschmidt     if (!msr_is_64bit(env, msr)) {
1238ad71ed68SBlue Swirl         nip = (uint32_t)nip;
1239ad71ed68SBlue Swirl     }
1240ad71ed68SBlue Swirl #else
1241ad71ed68SBlue Swirl     nip = (uint32_t)nip;
1242ad71ed68SBlue Swirl #endif
1243ad71ed68SBlue Swirl     /* XXX: beware: this is false if VLE is supported */
1244ad71ed68SBlue Swirl     env->nip = nip & ~((target_ulong)0x00000003);
1245ad71ed68SBlue Swirl     hreg_store_msr(env, msr, 1);
1246ad71ed68SBlue Swirl #if defined(DEBUG_OP)
1247ad71ed68SBlue Swirl     cpu_dump_rfi(env->nip, env->msr);
1248ad71ed68SBlue Swirl #endif
124947733729SDavid Gibson     /*
125047733729SDavid Gibson      * No need to raise an exception here, as rfi is always the last
125147733729SDavid Gibson      * insn of a TB
1252ad71ed68SBlue Swirl      */
1253044897efSRichard Purdie     cpu_interrupt_exittb(cs);
1254a8b73734SNikunj A Dadhania     /* Reset the reservation */
1255a8b73734SNikunj A Dadhania     env->reserve_addr = -1;
1256a8b73734SNikunj A Dadhania 
1257cd0c6f47SBenjamin Herrenschmidt     /* Context synchronizing: check if TCG TLB needs flush */
1258e3cffe6fSNikunj A Dadhania     check_tlb_flush(env, false);
1259ad71ed68SBlue Swirl }
1260ad71ed68SBlue Swirl 
12612b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1262e5f17ac6SBlue Swirl void helper_rfi(CPUPPCState *env)
1263ad71ed68SBlue Swirl {
1264a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1] & 0xfffffffful);
1265a1bb7384SScott Wood }
1266ad71ed68SBlue Swirl 
1267a2e71b28SBenjamin Herrenschmidt #define MSR_BOOK3S_MASK
1268ad71ed68SBlue Swirl #if defined(TARGET_PPC64)
1269e5f17ac6SBlue Swirl void helper_rfid(CPUPPCState *env)
1270ad71ed68SBlue Swirl {
127147733729SDavid Gibson     /*
1272136fbf65Szhaolichang      * The architecture defines a number of rules for which bits can
127347733729SDavid Gibson      * change but in practice, we handle this in hreg_store_msr()
1274a2e71b28SBenjamin Herrenschmidt      * which will be called by do_rfi(), so there is no need to filter
1275a2e71b28SBenjamin Herrenschmidt      * here
1276a2e71b28SBenjamin Herrenschmidt      */
1277a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1]);
1278ad71ed68SBlue Swirl }
1279ad71ed68SBlue Swirl 
12803c89b8d6SNicholas Piggin void helper_rfscv(CPUPPCState *env)
12813c89b8d6SNicholas Piggin {
12823c89b8d6SNicholas Piggin     do_rfi(env, env->lr, env->ctr);
12833c89b8d6SNicholas Piggin }
12843c89b8d6SNicholas Piggin 
1285e5f17ac6SBlue Swirl void helper_hrfid(CPUPPCState *env)
1286ad71ed68SBlue Swirl {
1287a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_HSRR0], env->spr[SPR_HSRR1]);
1288ad71ed68SBlue Swirl }
1289ad71ed68SBlue Swirl #endif
1290ad71ed68SBlue Swirl 
1291ad71ed68SBlue Swirl /*****************************************************************************/
1292ad71ed68SBlue Swirl /* Embedded PowerPC specific helpers */
1293e5f17ac6SBlue Swirl void helper_40x_rfci(CPUPPCState *env)
1294ad71ed68SBlue Swirl {
1295a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_40x_SRR2], env->spr[SPR_40x_SRR3]);
1296ad71ed68SBlue Swirl }
1297ad71ed68SBlue Swirl 
1298e5f17ac6SBlue Swirl void helper_rfci(CPUPPCState *env)
1299ad71ed68SBlue Swirl {
1300a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_BOOKE_CSRR0], env->spr[SPR_BOOKE_CSRR1]);
1301ad71ed68SBlue Swirl }
1302ad71ed68SBlue Swirl 
1303e5f17ac6SBlue Swirl void helper_rfdi(CPUPPCState *env)
1304ad71ed68SBlue Swirl {
1305a1bb7384SScott Wood     /* FIXME: choose CSRR1 or DSRR1 based on cpu type */
1306a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_BOOKE_DSRR0], env->spr[SPR_BOOKE_DSRR1]);
1307ad71ed68SBlue Swirl }
1308ad71ed68SBlue Swirl 
1309e5f17ac6SBlue Swirl void helper_rfmci(CPUPPCState *env)
1310ad71ed68SBlue Swirl {
1311a1bb7384SScott Wood     /* FIXME: choose CSRR1 or MCSRR1 based on cpu type */
1312a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_BOOKE_MCSRR0], env->spr[SPR_BOOKE_MCSRR1]);
1313ad71ed68SBlue Swirl }
13142b44e219SBruno Larsen (billionai) #endif /* CONFIG_TCG */
13152b44e219SBruno Larsen (billionai) #endif /* !defined(CONFIG_USER_ONLY) */
1316ad71ed68SBlue Swirl 
13172b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1318e5f17ac6SBlue Swirl void helper_tw(CPUPPCState *env, target_ulong arg1, target_ulong arg2,
1319e5f17ac6SBlue Swirl                uint32_t flags)
1320ad71ed68SBlue Swirl {
1321ad71ed68SBlue Swirl     if (!likely(!(((int32_t)arg1 < (int32_t)arg2 && (flags & 0x10)) ||
1322ad71ed68SBlue Swirl                   ((int32_t)arg1 > (int32_t)arg2 && (flags & 0x08)) ||
1323ad71ed68SBlue Swirl                   ((int32_t)arg1 == (int32_t)arg2 && (flags & 0x04)) ||
1324ad71ed68SBlue Swirl                   ((uint32_t)arg1 < (uint32_t)arg2 && (flags & 0x02)) ||
1325ad71ed68SBlue Swirl                   ((uint32_t)arg1 > (uint32_t)arg2 && (flags & 0x01))))) {
132672073dccSBenjamin Herrenschmidt         raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM,
132772073dccSBenjamin Herrenschmidt                                POWERPC_EXCP_TRAP, GETPC());
1328ad71ed68SBlue Swirl     }
1329ad71ed68SBlue Swirl }
1330ad71ed68SBlue Swirl 
1331ad71ed68SBlue Swirl #if defined(TARGET_PPC64)
1332e5f17ac6SBlue Swirl void helper_td(CPUPPCState *env, target_ulong arg1, target_ulong arg2,
1333e5f17ac6SBlue Swirl                uint32_t flags)
1334ad71ed68SBlue Swirl {
1335ad71ed68SBlue Swirl     if (!likely(!(((int64_t)arg1 < (int64_t)arg2 && (flags & 0x10)) ||
1336ad71ed68SBlue Swirl                   ((int64_t)arg1 > (int64_t)arg2 && (flags & 0x08)) ||
1337ad71ed68SBlue Swirl                   ((int64_t)arg1 == (int64_t)arg2 && (flags & 0x04)) ||
1338ad71ed68SBlue Swirl                   ((uint64_t)arg1 < (uint64_t)arg2 && (flags & 0x02)) ||
1339ad71ed68SBlue Swirl                   ((uint64_t)arg1 > (uint64_t)arg2 && (flags & 0x01))))) {
134072073dccSBenjamin Herrenschmidt         raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM,
134172073dccSBenjamin Herrenschmidt                                POWERPC_EXCP_TRAP, GETPC());
1342ad71ed68SBlue Swirl     }
1343ad71ed68SBlue Swirl }
1344ad71ed68SBlue Swirl #endif
13452b44e219SBruno Larsen (billionai) #endif
1346ad71ed68SBlue Swirl 
1347ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY)
1348ad71ed68SBlue Swirl /*****************************************************************************/
1349ad71ed68SBlue Swirl /* PowerPC 601 specific instructions (POWER bridge) */
1350ad71ed68SBlue Swirl 
13512b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1352e5f17ac6SBlue Swirl void helper_rfsvc(CPUPPCState *env)
1353ad71ed68SBlue Swirl {
1354a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->lr, env->ctr & 0x0000FFFF);
1355ad71ed68SBlue Swirl }
1356ad71ed68SBlue Swirl 
1357ad71ed68SBlue Swirl /* Embedded.Processor Control */
1358ad71ed68SBlue Swirl static int dbell2irq(target_ulong rb)
1359ad71ed68SBlue Swirl {
1360ad71ed68SBlue Swirl     int msg = rb & DBELL_TYPE_MASK;
1361ad71ed68SBlue Swirl     int irq = -1;
1362ad71ed68SBlue Swirl 
1363ad71ed68SBlue Swirl     switch (msg) {
1364ad71ed68SBlue Swirl     case DBELL_TYPE_DBELL:
1365ad71ed68SBlue Swirl         irq = PPC_INTERRUPT_DOORBELL;
1366ad71ed68SBlue Swirl         break;
1367ad71ed68SBlue Swirl     case DBELL_TYPE_DBELL_CRIT:
1368ad71ed68SBlue Swirl         irq = PPC_INTERRUPT_CDOORBELL;
1369ad71ed68SBlue Swirl         break;
1370ad71ed68SBlue Swirl     case DBELL_TYPE_G_DBELL:
1371ad71ed68SBlue Swirl     case DBELL_TYPE_G_DBELL_CRIT:
1372ad71ed68SBlue Swirl     case DBELL_TYPE_G_DBELL_MC:
1373ad71ed68SBlue Swirl         /* XXX implement */
1374ad71ed68SBlue Swirl     default:
1375ad71ed68SBlue Swirl         break;
1376ad71ed68SBlue Swirl     }
1377ad71ed68SBlue Swirl 
1378ad71ed68SBlue Swirl     return irq;
1379ad71ed68SBlue Swirl }
1380ad71ed68SBlue Swirl 
1381e5f17ac6SBlue Swirl void helper_msgclr(CPUPPCState *env, target_ulong rb)
1382ad71ed68SBlue Swirl {
1383ad71ed68SBlue Swirl     int irq = dbell2irq(rb);
1384ad71ed68SBlue Swirl 
1385ad71ed68SBlue Swirl     if (irq < 0) {
1386ad71ed68SBlue Swirl         return;
1387ad71ed68SBlue Swirl     }
1388ad71ed68SBlue Swirl 
1389ad71ed68SBlue Swirl     env->pending_interrupts &= ~(1 << irq);
1390ad71ed68SBlue Swirl }
1391ad71ed68SBlue Swirl 
1392ad71ed68SBlue Swirl void helper_msgsnd(target_ulong rb)
1393ad71ed68SBlue Swirl {
1394ad71ed68SBlue Swirl     int irq = dbell2irq(rb);
1395ad71ed68SBlue Swirl     int pir = rb & DBELL_PIRTAG_MASK;
1396182735efSAndreas Färber     CPUState *cs;
1397ad71ed68SBlue Swirl 
1398ad71ed68SBlue Swirl     if (irq < 0) {
1399ad71ed68SBlue Swirl         return;
1400ad71ed68SBlue Swirl     }
1401ad71ed68SBlue Swirl 
1402f1c29ebcSThomas Huth     qemu_mutex_lock_iothread();
1403bdc44640SAndreas Färber     CPU_FOREACH(cs) {
1404182735efSAndreas Färber         PowerPCCPU *cpu = POWERPC_CPU(cs);
1405182735efSAndreas Färber         CPUPPCState *cenv = &cpu->env;
1406182735efSAndreas Färber 
1407ad71ed68SBlue Swirl         if ((rb & DBELL_BRDCAST) || (cenv->spr[SPR_BOOKE_PIR] == pir)) {
1408ad71ed68SBlue Swirl             cenv->pending_interrupts |= 1 << irq;
1409182735efSAndreas Färber             cpu_interrupt(cs, CPU_INTERRUPT_HARD);
1410ad71ed68SBlue Swirl         }
1411ad71ed68SBlue Swirl     }
1412f1c29ebcSThomas Huth     qemu_mutex_unlock_iothread();
1413ad71ed68SBlue Swirl }
14147af1e7b0SCédric Le Goater 
14157af1e7b0SCédric Le Goater /* Server Processor Control */
14167af1e7b0SCédric Le Goater 
14175ba7ba1dSCédric Le Goater static bool dbell_type_server(target_ulong rb)
14185ba7ba1dSCédric Le Goater {
141947733729SDavid Gibson     /*
142047733729SDavid Gibson      * A Directed Hypervisor Doorbell message is sent only if the
14217af1e7b0SCédric Le Goater      * message type is 5. All other types are reserved and the
142247733729SDavid Gibson      * instruction is a no-op
142347733729SDavid Gibson      */
14245ba7ba1dSCédric Le Goater     return (rb & DBELL_TYPE_MASK) == DBELL_TYPE_DBELL_SERVER;
14257af1e7b0SCédric Le Goater }
14267af1e7b0SCédric Le Goater 
14277af1e7b0SCédric Le Goater void helper_book3s_msgclr(CPUPPCState *env, target_ulong rb)
14287af1e7b0SCédric Le Goater {
14295ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
14307af1e7b0SCédric Le Goater         return;
14317af1e7b0SCédric Le Goater     }
14327af1e7b0SCédric Le Goater 
14335ba7ba1dSCédric Le Goater     env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL);
14347af1e7b0SCédric Le Goater }
14357af1e7b0SCédric Le Goater 
14365ba7ba1dSCédric Le Goater static void book3s_msgsnd_common(int pir, int irq)
14377af1e7b0SCédric Le Goater {
14387af1e7b0SCédric Le Goater     CPUState *cs;
14397af1e7b0SCédric Le Goater 
14407af1e7b0SCédric Le Goater     qemu_mutex_lock_iothread();
14417af1e7b0SCédric Le Goater     CPU_FOREACH(cs) {
14427af1e7b0SCédric Le Goater         PowerPCCPU *cpu = POWERPC_CPU(cs);
14437af1e7b0SCédric Le Goater         CPUPPCState *cenv = &cpu->env;
14447af1e7b0SCédric Le Goater 
14457af1e7b0SCédric Le Goater         /* TODO: broadcast message to all threads of the same  processor */
14467af1e7b0SCédric Le Goater         if (cenv->spr_cb[SPR_PIR].default_value == pir) {
14477af1e7b0SCédric Le Goater             cenv->pending_interrupts |= 1 << irq;
14487af1e7b0SCédric Le Goater             cpu_interrupt(cs, CPU_INTERRUPT_HARD);
14497af1e7b0SCédric Le Goater         }
14507af1e7b0SCédric Le Goater     }
14517af1e7b0SCédric Le Goater     qemu_mutex_unlock_iothread();
14527af1e7b0SCédric Le Goater }
14535ba7ba1dSCédric Le Goater 
14545ba7ba1dSCédric Le Goater void helper_book3s_msgsnd(target_ulong rb)
14555ba7ba1dSCédric Le Goater {
14565ba7ba1dSCédric Le Goater     int pir = rb & DBELL_PROCIDTAG_MASK;
14575ba7ba1dSCédric Le Goater 
14585ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
14595ba7ba1dSCédric Le Goater         return;
14605ba7ba1dSCédric Le Goater     }
14615ba7ba1dSCédric Le Goater 
14625ba7ba1dSCédric Le Goater     book3s_msgsnd_common(pir, PPC_INTERRUPT_HDOORBELL);
14635ba7ba1dSCédric Le Goater }
14645ba7ba1dSCédric Le Goater 
14655ba7ba1dSCédric Le Goater #if defined(TARGET_PPC64)
14665ba7ba1dSCédric Le Goater void helper_book3s_msgclrp(CPUPPCState *env, target_ulong rb)
14675ba7ba1dSCédric Le Goater {
1468493028d8SCédric Le Goater     helper_hfscr_facility_check(env, HFSCR_MSGP, "msgclrp", HFSCR_IC_MSGP);
1469493028d8SCédric Le Goater 
14705ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
14715ba7ba1dSCédric Le Goater         return;
14725ba7ba1dSCédric Le Goater     }
14735ba7ba1dSCédric Le Goater 
14745ba7ba1dSCédric Le Goater     env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL);
14755ba7ba1dSCédric Le Goater }
14765ba7ba1dSCédric Le Goater 
14775ba7ba1dSCédric Le Goater /*
14785ba7ba1dSCédric Le Goater  * sends a message to other threads that are on the same
14795ba7ba1dSCédric Le Goater  * multi-threaded processor
14805ba7ba1dSCédric Le Goater  */
14815ba7ba1dSCédric Le Goater void helper_book3s_msgsndp(CPUPPCState *env, target_ulong rb)
14825ba7ba1dSCédric Le Goater {
14835ba7ba1dSCédric Le Goater     int pir = env->spr_cb[SPR_PIR].default_value;
14845ba7ba1dSCédric Le Goater 
1485493028d8SCédric Le Goater     helper_hfscr_facility_check(env, HFSCR_MSGP, "msgsndp", HFSCR_IC_MSGP);
1486493028d8SCédric Le Goater 
14875ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
14885ba7ba1dSCédric Le Goater         return;
14895ba7ba1dSCédric Le Goater     }
14905ba7ba1dSCédric Le Goater 
14915ba7ba1dSCédric Le Goater     /* TODO: TCG supports only one thread */
14925ba7ba1dSCédric Le Goater 
14935ba7ba1dSCédric Le Goater     book3s_msgsnd_common(pir, PPC_INTERRUPT_DOORBELL);
14945ba7ba1dSCédric Le Goater }
14955ba7ba1dSCédric Le Goater #endif
14962b44e219SBruno Larsen (billionai) #endif /* CONFIG_TCG */
1497ad71ed68SBlue Swirl #endif
14980f3110faSRichard Henderson 
14992b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
15000f3110faSRichard Henderson void ppc_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr,
15010f3110faSRichard Henderson                                  MMUAccessType access_type,
15020f3110faSRichard Henderson                                  int mmu_idx, uintptr_t retaddr)
15030f3110faSRichard Henderson {
15040f3110faSRichard Henderson     CPUPPCState *env = cs->env_ptr;
15050f3110faSRichard Henderson     uint32_t insn;
15060f3110faSRichard Henderson 
15070f3110faSRichard Henderson     /* Restore state and reload the insn we executed, for filling in DSISR.  */
15080f3110faSRichard Henderson     cpu_restore_state(cs, retaddr, true);
15090f3110faSRichard Henderson     insn = cpu_ldl_code(env, env->nip);
15100f3110faSRichard Henderson 
15110f3110faSRichard Henderson     cs->exception_index = POWERPC_EXCP_ALIGN;
15120f3110faSRichard Henderson     env->error_code = insn & 0x03FF0000;
15130f3110faSRichard Henderson     cpu_loop_exit(cs);
15140f3110faSRichard Henderson }
15152b44e219SBruno Larsen (billionai) #endif
1516