1ad71ed68SBlue Swirl /* 2ad71ed68SBlue Swirl * PowerPC exception emulation helpers for QEMU. 3ad71ed68SBlue Swirl * 4ad71ed68SBlue Swirl * Copyright (c) 2003-2007 Jocelyn Mayer 5ad71ed68SBlue Swirl * 6ad71ed68SBlue Swirl * This library is free software; you can redistribute it and/or 7ad71ed68SBlue Swirl * modify it under the terms of the GNU Lesser General Public 8ad71ed68SBlue Swirl * License as published by the Free Software Foundation; either 96bd039cdSChetan Pant * version 2.1 of the License, or (at your option) any later version. 10ad71ed68SBlue Swirl * 11ad71ed68SBlue Swirl * This library is distributed in the hope that it will be useful, 12ad71ed68SBlue Swirl * but WITHOUT ANY WARRANTY; without even the implied warranty of 13ad71ed68SBlue Swirl * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14ad71ed68SBlue Swirl * Lesser General Public License for more details. 15ad71ed68SBlue Swirl * 16ad71ed68SBlue Swirl * You should have received a copy of the GNU Lesser General Public 17ad71ed68SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18ad71ed68SBlue Swirl */ 190d75590dSPeter Maydell #include "qemu/osdep.h" 20f1c29ebcSThomas Huth #include "qemu/main-loop.h" 21ad71ed68SBlue Swirl #include "cpu.h" 2263c91552SPaolo Bonzini #include "exec/exec-all.h" 230f3110faSRichard Henderson #include "internal.h" 24ad71ed68SBlue Swirl #include "helper_regs.h" 25ad71ed68SBlue Swirl 262eb1ef73SCédric Le Goater #include "trace.h" 272eb1ef73SCédric Le Goater 282b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 292b44e219SBruno Larsen (billionai) #include "exec/helper-proto.h" 302b44e219SBruno Larsen (billionai) #include "exec/cpu_ldst.h" 312b44e219SBruno Larsen (billionai) #endif 322b44e219SBruno Larsen (billionai) 33c79c73f6SBlue Swirl /*****************************************************************************/ 34c79c73f6SBlue Swirl /* Exception processing */ 35f725245cSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY) 3697a8ea5aSAndreas Färber 376789f23bSCédric Le Goater static const char *powerpc_excp_name(int excp) 386789f23bSCédric Le Goater { 396789f23bSCédric Le Goater switch (excp) { 406789f23bSCédric Le Goater case POWERPC_EXCP_CRITICAL: return "CRITICAL"; 416789f23bSCédric Le Goater case POWERPC_EXCP_MCHECK: return "MCHECK"; 426789f23bSCédric Le Goater case POWERPC_EXCP_DSI: return "DSI"; 436789f23bSCédric Le Goater case POWERPC_EXCP_ISI: return "ISI"; 446789f23bSCédric Le Goater case POWERPC_EXCP_EXTERNAL: return "EXTERNAL"; 456789f23bSCédric Le Goater case POWERPC_EXCP_ALIGN: return "ALIGN"; 466789f23bSCédric Le Goater case POWERPC_EXCP_PROGRAM: return "PROGRAM"; 476789f23bSCédric Le Goater case POWERPC_EXCP_FPU: return "FPU"; 486789f23bSCédric Le Goater case POWERPC_EXCP_SYSCALL: return "SYSCALL"; 496789f23bSCédric Le Goater case POWERPC_EXCP_APU: return "APU"; 506789f23bSCédric Le Goater case POWERPC_EXCP_DECR: return "DECR"; 516789f23bSCédric Le Goater case POWERPC_EXCP_FIT: return "FIT"; 526789f23bSCédric Le Goater case POWERPC_EXCP_WDT: return "WDT"; 536789f23bSCédric Le Goater case POWERPC_EXCP_DTLB: return "DTLB"; 546789f23bSCédric Le Goater case POWERPC_EXCP_ITLB: return "ITLB"; 556789f23bSCédric Le Goater case POWERPC_EXCP_DEBUG: return "DEBUG"; 566789f23bSCédric Le Goater case POWERPC_EXCP_SPEU: return "SPEU"; 576789f23bSCédric Le Goater case POWERPC_EXCP_EFPDI: return "EFPDI"; 586789f23bSCédric Le Goater case POWERPC_EXCP_EFPRI: return "EFPRI"; 596789f23bSCédric Le Goater case POWERPC_EXCP_EPERFM: return "EPERFM"; 606789f23bSCédric Le Goater case POWERPC_EXCP_DOORI: return "DOORI"; 616789f23bSCédric Le Goater case POWERPC_EXCP_DOORCI: return "DOORCI"; 626789f23bSCédric Le Goater case POWERPC_EXCP_GDOORI: return "GDOORI"; 636789f23bSCédric Le Goater case POWERPC_EXCP_GDOORCI: return "GDOORCI"; 646789f23bSCédric Le Goater case POWERPC_EXCP_HYPPRIV: return "HYPPRIV"; 656789f23bSCédric Le Goater case POWERPC_EXCP_RESET: return "RESET"; 666789f23bSCédric Le Goater case POWERPC_EXCP_DSEG: return "DSEG"; 676789f23bSCédric Le Goater case POWERPC_EXCP_ISEG: return "ISEG"; 686789f23bSCédric Le Goater case POWERPC_EXCP_HDECR: return "HDECR"; 696789f23bSCédric Le Goater case POWERPC_EXCP_TRACE: return "TRACE"; 706789f23bSCédric Le Goater case POWERPC_EXCP_HDSI: return "HDSI"; 716789f23bSCédric Le Goater case POWERPC_EXCP_HISI: return "HISI"; 726789f23bSCédric Le Goater case POWERPC_EXCP_HDSEG: return "HDSEG"; 736789f23bSCédric Le Goater case POWERPC_EXCP_HISEG: return "HISEG"; 746789f23bSCédric Le Goater case POWERPC_EXCP_VPU: return "VPU"; 756789f23bSCédric Le Goater case POWERPC_EXCP_PIT: return "PIT"; 766789f23bSCédric Le Goater case POWERPC_EXCP_IO: return "IO"; 776789f23bSCédric Le Goater case POWERPC_EXCP_RUNM: return "RUNM"; 786789f23bSCédric Le Goater case POWERPC_EXCP_EMUL: return "EMUL"; 796789f23bSCédric Le Goater case POWERPC_EXCP_IFTLB: return "IFTLB"; 806789f23bSCédric Le Goater case POWERPC_EXCP_DLTLB: return "DLTLB"; 816789f23bSCédric Le Goater case POWERPC_EXCP_DSTLB: return "DSTLB"; 826789f23bSCédric Le Goater case POWERPC_EXCP_FPA: return "FPA"; 836789f23bSCédric Le Goater case POWERPC_EXCP_DABR: return "DABR"; 846789f23bSCédric Le Goater case POWERPC_EXCP_IABR: return "IABR"; 856789f23bSCédric Le Goater case POWERPC_EXCP_SMI: return "SMI"; 866789f23bSCédric Le Goater case POWERPC_EXCP_PERFM: return "PERFM"; 876789f23bSCédric Le Goater case POWERPC_EXCP_THERM: return "THERM"; 886789f23bSCédric Le Goater case POWERPC_EXCP_VPUA: return "VPUA"; 896789f23bSCédric Le Goater case POWERPC_EXCP_SOFTP: return "SOFTP"; 906789f23bSCédric Le Goater case POWERPC_EXCP_MAINT: return "MAINT"; 916789f23bSCédric Le Goater case POWERPC_EXCP_MEXTBR: return "MEXTBR"; 926789f23bSCédric Le Goater case POWERPC_EXCP_NMEXTBR: return "NMEXTBR"; 936789f23bSCédric Le Goater case POWERPC_EXCP_ITLBE: return "ITLBE"; 946789f23bSCédric Le Goater case POWERPC_EXCP_DTLBE: return "DTLBE"; 956789f23bSCédric Le Goater case POWERPC_EXCP_VSXU: return "VSXU"; 966789f23bSCédric Le Goater case POWERPC_EXCP_FU: return "FU"; 976789f23bSCédric Le Goater case POWERPC_EXCP_HV_EMU: return "HV_EMU"; 986789f23bSCédric Le Goater case POWERPC_EXCP_HV_MAINT: return "HV_MAINT"; 996789f23bSCédric Le Goater case POWERPC_EXCP_HV_FU: return "HV_FU"; 1006789f23bSCédric Le Goater case POWERPC_EXCP_SDOOR: return "SDOOR"; 1016789f23bSCédric Le Goater case POWERPC_EXCP_SDOOR_HV: return "SDOOR_HV"; 1026789f23bSCédric Le Goater case POWERPC_EXCP_HVIRT: return "HVIRT"; 1036789f23bSCédric Le Goater case POWERPC_EXCP_SYSCALL_VECTORED: return "SYSCALL_VECTORED"; 1046789f23bSCédric Le Goater default: 1056789f23bSCédric Le Goater g_assert_not_reached(); 1066789f23bSCédric Le Goater } 1076789f23bSCédric Le Goater } 1086789f23bSCédric Le Goater 10962e79ef9SCédric Le Goater static void dump_syscall(CPUPPCState *env) 110c79c73f6SBlue Swirl { 1116dc6b557SNicholas Piggin qemu_log_mask(CPU_LOG_INT, "syscall r0=%016" PRIx64 1126dc6b557SNicholas Piggin " r3=%016" PRIx64 " r4=%016" PRIx64 " r5=%016" PRIx64 1136dc6b557SNicholas Piggin " r6=%016" PRIx64 " r7=%016" PRIx64 " r8=%016" PRIx64 114c79c73f6SBlue Swirl " nip=" TARGET_FMT_lx "\n", 115c79c73f6SBlue Swirl ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3), 116c79c73f6SBlue Swirl ppc_dump_gpr(env, 4), ppc_dump_gpr(env, 5), 1176dc6b557SNicholas Piggin ppc_dump_gpr(env, 6), ppc_dump_gpr(env, 7), 1186dc6b557SNicholas Piggin ppc_dump_gpr(env, 8), env->nip); 1196dc6b557SNicholas Piggin } 1206dc6b557SNicholas Piggin 12162e79ef9SCédric Le Goater static void dump_hcall(CPUPPCState *env) 1226dc6b557SNicholas Piggin { 1236dc6b557SNicholas Piggin qemu_log_mask(CPU_LOG_INT, "hypercall r3=%016" PRIx64 1246dc6b557SNicholas Piggin " r4=%016" PRIx64 " r5=%016" PRIx64 " r6=%016" PRIx64 1256dc6b557SNicholas Piggin " r7=%016" PRIx64 " r8=%016" PRIx64 " r9=%016" PRIx64 1266dc6b557SNicholas Piggin " r10=%016" PRIx64 " r11=%016" PRIx64 " r12=%016" PRIx64 1276dc6b557SNicholas Piggin " nip=" TARGET_FMT_lx "\n", 1286dc6b557SNicholas Piggin ppc_dump_gpr(env, 3), ppc_dump_gpr(env, 4), 1296dc6b557SNicholas Piggin ppc_dump_gpr(env, 5), ppc_dump_gpr(env, 6), 1306dc6b557SNicholas Piggin ppc_dump_gpr(env, 7), ppc_dump_gpr(env, 8), 1316dc6b557SNicholas Piggin ppc_dump_gpr(env, 9), ppc_dump_gpr(env, 10), 1326dc6b557SNicholas Piggin ppc_dump_gpr(env, 11), ppc_dump_gpr(env, 12), 1336dc6b557SNicholas Piggin env->nip); 134c79c73f6SBlue Swirl } 135c79c73f6SBlue Swirl 136e4e27df7SFabiano Rosas static void ppc_excp_debug_sw_tlb(CPUPPCState *env, int excp) 137e4e27df7SFabiano Rosas { 138e4e27df7SFabiano Rosas const char *es; 139e4e27df7SFabiano Rosas target_ulong *miss, *cmp; 140e4e27df7SFabiano Rosas int en; 141e4e27df7SFabiano Rosas 1422e089eceSFabiano Rosas if (!qemu_loglevel_mask(CPU_LOG_MMU)) { 143e4e27df7SFabiano Rosas return; 144e4e27df7SFabiano Rosas } 145e4e27df7SFabiano Rosas 146e4e27df7SFabiano Rosas if (excp == POWERPC_EXCP_IFTLB) { 147e4e27df7SFabiano Rosas es = "I"; 148e4e27df7SFabiano Rosas en = 'I'; 149e4e27df7SFabiano Rosas miss = &env->spr[SPR_IMISS]; 150e4e27df7SFabiano Rosas cmp = &env->spr[SPR_ICMP]; 151e4e27df7SFabiano Rosas } else { 152e4e27df7SFabiano Rosas if (excp == POWERPC_EXCP_DLTLB) { 153e4e27df7SFabiano Rosas es = "DL"; 154e4e27df7SFabiano Rosas } else { 155e4e27df7SFabiano Rosas es = "DS"; 156e4e27df7SFabiano Rosas } 157e4e27df7SFabiano Rosas en = 'D'; 158e4e27df7SFabiano Rosas miss = &env->spr[SPR_DMISS]; 159e4e27df7SFabiano Rosas cmp = &env->spr[SPR_DCMP]; 160e4e27df7SFabiano Rosas } 161e4e27df7SFabiano Rosas qemu_log("6xx %sTLB miss: %cM " TARGET_FMT_lx " %cC " 162e4e27df7SFabiano Rosas TARGET_FMT_lx " H1 " TARGET_FMT_lx " H2 " 163e4e27df7SFabiano Rosas TARGET_FMT_lx " %08x\n", es, en, *miss, en, *cmp, 164e4e27df7SFabiano Rosas env->spr[SPR_HASH1], env->spr[SPR_HASH2], 165e4e27df7SFabiano Rosas env->error_code); 166e4e27df7SFabiano Rosas } 167e4e27df7SFabiano Rosas 168e4e27df7SFabiano Rosas 169dead760bSBenjamin Herrenschmidt static int powerpc_reset_wakeup(CPUState *cs, CPUPPCState *env, int excp, 170dead760bSBenjamin Herrenschmidt target_ulong *msr) 171dead760bSBenjamin Herrenschmidt { 172dead760bSBenjamin Herrenschmidt /* We no longer are in a PM state */ 1731e7fd61dSBenjamin Herrenschmidt env->resume_as_sreset = false; 174dead760bSBenjamin Herrenschmidt 175dead760bSBenjamin Herrenschmidt /* Pretend to be returning from doze always as we don't lose state */ 1760911a60cSLeonardo Bras *msr |= SRR1_WS_NOLOSS; 177dead760bSBenjamin Herrenschmidt 178dead760bSBenjamin Herrenschmidt /* Machine checks are sent normally */ 179dead760bSBenjamin Herrenschmidt if (excp == POWERPC_EXCP_MCHECK) { 180dead760bSBenjamin Herrenschmidt return excp; 181dead760bSBenjamin Herrenschmidt } 182dead760bSBenjamin Herrenschmidt switch (excp) { 183dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_RESET: 1840911a60cSLeonardo Bras *msr |= SRR1_WAKERESET; 185dead760bSBenjamin Herrenschmidt break; 186dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_EXTERNAL: 1870911a60cSLeonardo Bras *msr |= SRR1_WAKEEE; 188dead760bSBenjamin Herrenschmidt break; 189dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_DECR: 1900911a60cSLeonardo Bras *msr |= SRR1_WAKEDEC; 191dead760bSBenjamin Herrenschmidt break; 192dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_SDOOR: 1930911a60cSLeonardo Bras *msr |= SRR1_WAKEDBELL; 194dead760bSBenjamin Herrenschmidt break; 195dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_SDOOR_HV: 1960911a60cSLeonardo Bras *msr |= SRR1_WAKEHDBELL; 197dead760bSBenjamin Herrenschmidt break; 198dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_HV_MAINT: 1990911a60cSLeonardo Bras *msr |= SRR1_WAKEHMI; 200dead760bSBenjamin Herrenschmidt break; 201d8ce5fd6SBenjamin Herrenschmidt case POWERPC_EXCP_HVIRT: 2020911a60cSLeonardo Bras *msr |= SRR1_WAKEHVI; 203d8ce5fd6SBenjamin Herrenschmidt break; 204dead760bSBenjamin Herrenschmidt default: 205dead760bSBenjamin Herrenschmidt cpu_abort(cs, "Unsupported exception %d in Power Save mode\n", 206dead760bSBenjamin Herrenschmidt excp); 207dead760bSBenjamin Herrenschmidt } 208dead760bSBenjamin Herrenschmidt return POWERPC_EXCP_RESET; 209dead760bSBenjamin Herrenschmidt } 210dead760bSBenjamin Herrenschmidt 2118b7e6b07SNicholas Piggin /* 2128b7e6b07SNicholas Piggin * AIL - Alternate Interrupt Location, a mode that allows interrupts to be 2138b7e6b07SNicholas Piggin * taken with the MMU on, and which uses an alternate location (e.g., so the 2148b7e6b07SNicholas Piggin * kernel/hv can map the vectors there with an effective address). 2158b7e6b07SNicholas Piggin * 2168b7e6b07SNicholas Piggin * An interrupt is considered to be taken "with AIL" or "AIL applies" if they 2178b7e6b07SNicholas Piggin * are delivered in this way. AIL requires the LPCR to be set to enable this 2188b7e6b07SNicholas Piggin * mode, and then a number of conditions have to be true for AIL to apply. 2198b7e6b07SNicholas Piggin * 2208b7e6b07SNicholas Piggin * First of all, SRESET, MCE, and HMI are always delivered without AIL, because 2218b7e6b07SNicholas Piggin * they specifically want to be in real mode (e.g., the MCE might be signaling 2228b7e6b07SNicholas Piggin * a SLB multi-hit which requires SLB flush before the MMU can be enabled). 2238b7e6b07SNicholas Piggin * 2248b7e6b07SNicholas Piggin * After that, behaviour depends on the current MSR[IR], MSR[DR], MSR[HV], 2258b7e6b07SNicholas Piggin * whether or not the interrupt changes MSR[HV] from 0 to 1, and the current 2268b7e6b07SNicholas Piggin * radix mode (LPCR[HR]). 2278b7e6b07SNicholas Piggin * 2288b7e6b07SNicholas Piggin * POWER8, POWER9 with LPCR[HR]=0 2298b7e6b07SNicholas Piggin * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL | 2308b7e6b07SNicholas Piggin * +-----------+-------------+---------+-------------+-----+ 2318b7e6b07SNicholas Piggin * | a | 00/01/10 | x | x | 0 | 2328b7e6b07SNicholas Piggin * | a | 11 | 0 | 1 | 0 | 2338b7e6b07SNicholas Piggin * | a | 11 | 1 | 1 | a | 2348b7e6b07SNicholas Piggin * | a | 11 | 0 | 0 | a | 2358b7e6b07SNicholas Piggin * +-------------------------------------------------------+ 2368b7e6b07SNicholas Piggin * 2378b7e6b07SNicholas Piggin * POWER9 with LPCR[HR]=1 2388b7e6b07SNicholas Piggin * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL | 2398b7e6b07SNicholas Piggin * +-----------+-------------+---------+-------------+-----+ 2408b7e6b07SNicholas Piggin * | a | 00/01/10 | x | x | 0 | 2418b7e6b07SNicholas Piggin * | a | 11 | x | x | a | 2428b7e6b07SNicholas Piggin * +-------------------------------------------------------+ 2438b7e6b07SNicholas Piggin * 2448b7e6b07SNicholas Piggin * The difference with POWER9 being that MSR[HV] 0->1 interrupts can be sent to 245526cdce7SNicholas Piggin * the hypervisor in AIL mode if the guest is radix. This is good for 246526cdce7SNicholas Piggin * performance but allows the guest to influence the AIL of hypervisor 247526cdce7SNicholas Piggin * interrupts using its MSR, and also the hypervisor must disallow guest 248526cdce7SNicholas Piggin * interrupts (MSR[HV] 0->0) from using AIL if the hypervisor does not want to 249526cdce7SNicholas Piggin * use AIL for its MSR[HV] 0->1 interrupts. 250526cdce7SNicholas Piggin * 251526cdce7SNicholas Piggin * POWER10 addresses those issues with a new LPCR[HAIL] bit that is applied to 252526cdce7SNicholas Piggin * interrupts that begin execution with MSR[HV]=1 (so both MSR[HV] 0->1 and 253526cdce7SNicholas Piggin * MSR[HV] 1->1). 254526cdce7SNicholas Piggin * 255526cdce7SNicholas Piggin * HAIL=1 is equivalent to AIL=3, for interrupts delivered with MSR[HV]=1. 256526cdce7SNicholas Piggin * 257526cdce7SNicholas Piggin * POWER10 behaviour is 258526cdce7SNicholas Piggin * | LPCR[AIL] | LPCR[HAIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL | 259526cdce7SNicholas Piggin * +-----------+------------+-------------+---------+-------------+-----+ 260526cdce7SNicholas Piggin * | a | h | 00/01/10 | 0 | 0 | 0 | 261526cdce7SNicholas Piggin * | a | h | 11 | 0 | 0 | a | 262526cdce7SNicholas Piggin * | a | h | x | 0 | 1 | h | 263526cdce7SNicholas Piggin * | a | h | 00/01/10 | 1 | 1 | 0 | 264526cdce7SNicholas Piggin * | a | h | 11 | 1 | 1 | h | 265526cdce7SNicholas Piggin * +--------------------------------------------------------------------+ 2668b7e6b07SNicholas Piggin */ 26762e79ef9SCédric Le Goater static void ppc_excp_apply_ail(PowerPCCPU *cpu, int excp_model, int excp, 2688b7e6b07SNicholas Piggin target_ulong msr, 2698b7e6b07SNicholas Piggin target_ulong *new_msr, 2708b7e6b07SNicholas Piggin target_ulong *vector) 2712586a4d7SFabiano Rosas { 2728b7e6b07SNicholas Piggin #if defined(TARGET_PPC64) 2738b7e6b07SNicholas Piggin CPUPPCState *env = &cpu->env; 2748b7e6b07SNicholas Piggin bool mmu_all_on = ((msr >> MSR_IR) & 1) && ((msr >> MSR_DR) & 1); 2758b7e6b07SNicholas Piggin bool hv_escalation = !(msr & MSR_HVB) && (*new_msr & MSR_HVB); 2768b7e6b07SNicholas Piggin int ail = 0; 2772586a4d7SFabiano Rosas 2788b7e6b07SNicholas Piggin if (excp == POWERPC_EXCP_MCHECK || 2798b7e6b07SNicholas Piggin excp == POWERPC_EXCP_RESET || 2808b7e6b07SNicholas Piggin excp == POWERPC_EXCP_HV_MAINT) { 2818b7e6b07SNicholas Piggin /* SRESET, MCE, HMI never apply AIL */ 2828b7e6b07SNicholas Piggin return; 2832586a4d7SFabiano Rosas } 2842586a4d7SFabiano Rosas 2858b7e6b07SNicholas Piggin if (excp_model == POWERPC_EXCP_POWER8 || 2868b7e6b07SNicholas Piggin excp_model == POWERPC_EXCP_POWER9) { 2878b7e6b07SNicholas Piggin if (!mmu_all_on) { 2888b7e6b07SNicholas Piggin /* AIL only works if MSR[IR] and MSR[DR] are both enabled. */ 2898b7e6b07SNicholas Piggin return; 2908b7e6b07SNicholas Piggin } 2918b7e6b07SNicholas Piggin if (hv_escalation && !(env->spr[SPR_LPCR] & LPCR_HR)) { 2928b7e6b07SNicholas Piggin /* 2938b7e6b07SNicholas Piggin * AIL does not work if there is a MSR[HV] 0->1 transition and the 2948b7e6b07SNicholas Piggin * partition is in HPT mode. For radix guests, such interrupts are 2958b7e6b07SNicholas Piggin * allowed to be delivered to the hypervisor in ail mode. 2968b7e6b07SNicholas Piggin */ 2978b7e6b07SNicholas Piggin return; 2988b7e6b07SNicholas Piggin } 2998b7e6b07SNicholas Piggin 3008b7e6b07SNicholas Piggin ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT; 3018b7e6b07SNicholas Piggin if (ail == 0) { 3028b7e6b07SNicholas Piggin return; 3038b7e6b07SNicholas Piggin } 3048b7e6b07SNicholas Piggin if (ail == 1) { 3058b7e6b07SNicholas Piggin /* AIL=1 is reserved, treat it like AIL=0 */ 3068b7e6b07SNicholas Piggin return; 3078b7e6b07SNicholas Piggin } 308526cdce7SNicholas Piggin 309526cdce7SNicholas Piggin } else if (excp_model == POWERPC_EXCP_POWER10) { 310526cdce7SNicholas Piggin if (!mmu_all_on && !hv_escalation) { 311526cdce7SNicholas Piggin /* 312526cdce7SNicholas Piggin * AIL works for HV interrupts even with guest MSR[IR/DR] disabled. 313526cdce7SNicholas Piggin * Guest->guest and HV->HV interrupts do require MMU on. 314526cdce7SNicholas Piggin */ 315526cdce7SNicholas Piggin return; 316526cdce7SNicholas Piggin } 317526cdce7SNicholas Piggin 318526cdce7SNicholas Piggin if (*new_msr & MSR_HVB) { 319526cdce7SNicholas Piggin if (!(env->spr[SPR_LPCR] & LPCR_HAIL)) { 320526cdce7SNicholas Piggin /* HV interrupts depend on LPCR[HAIL] */ 321526cdce7SNicholas Piggin return; 322526cdce7SNicholas Piggin } 323526cdce7SNicholas Piggin ail = 3; /* HAIL=1 gives AIL=3 behaviour for HV interrupts */ 324526cdce7SNicholas Piggin } else { 325526cdce7SNicholas Piggin ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT; 326526cdce7SNicholas Piggin } 327526cdce7SNicholas Piggin if (ail == 0) { 328526cdce7SNicholas Piggin return; 329526cdce7SNicholas Piggin } 330526cdce7SNicholas Piggin if (ail == 1 || ail == 2) { 331526cdce7SNicholas Piggin /* AIL=1 and AIL=2 are reserved, treat them like AIL=0 */ 332526cdce7SNicholas Piggin return; 333526cdce7SNicholas Piggin } 3348b7e6b07SNicholas Piggin } else { 3358b7e6b07SNicholas Piggin /* Other processors do not support AIL */ 3368b7e6b07SNicholas Piggin return; 3378b7e6b07SNicholas Piggin } 3388b7e6b07SNicholas Piggin 3398b7e6b07SNicholas Piggin /* 3408b7e6b07SNicholas Piggin * AIL applies, so the new MSR gets IR and DR set, and an offset applied 3418b7e6b07SNicholas Piggin * to the new IP. 3428b7e6b07SNicholas Piggin */ 3438b7e6b07SNicholas Piggin *new_msr |= (1 << MSR_IR) | (1 << MSR_DR); 3448b7e6b07SNicholas Piggin 3458b7e6b07SNicholas Piggin if (excp != POWERPC_EXCP_SYSCALL_VECTORED) { 3468b7e6b07SNicholas Piggin if (ail == 2) { 3478b7e6b07SNicholas Piggin *vector |= 0x0000000000018000ull; 3488b7e6b07SNicholas Piggin } else if (ail == 3) { 3498b7e6b07SNicholas Piggin *vector |= 0xc000000000004000ull; 3508b7e6b07SNicholas Piggin } 3518b7e6b07SNicholas Piggin } else { 3528b7e6b07SNicholas Piggin /* 3538b7e6b07SNicholas Piggin * scv AIL is a little different. AIL=2 does not change the address, 3548b7e6b07SNicholas Piggin * only the MSR. AIL=3 replaces the 0x17000 base with 0xc...3000. 3558b7e6b07SNicholas Piggin */ 3568b7e6b07SNicholas Piggin if (ail == 3) { 3578b7e6b07SNicholas Piggin *vector &= ~0x0000000000017000ull; /* Un-apply the base offset */ 3588b7e6b07SNicholas Piggin *vector |= 0xc000000000003000ull; /* Apply scv's AIL=3 offset */ 3598b7e6b07SNicholas Piggin } 3608b7e6b07SNicholas Piggin } 3618b7e6b07SNicholas Piggin #endif 3622586a4d7SFabiano Rosas } 363dead760bSBenjamin Herrenschmidt 36462e79ef9SCédric Le Goater static void powerpc_set_excp_state(PowerPCCPU *cpu, 365ad77c6caSNicholas Piggin target_ulong vector, target_ulong msr) 366ad77c6caSNicholas Piggin { 367ad77c6caSNicholas Piggin CPUState *cs = CPU(cpu); 368ad77c6caSNicholas Piggin CPUPPCState *env = &cpu->env; 369ad77c6caSNicholas Piggin 370ad77c6caSNicholas Piggin /* 371ad77c6caSNicholas Piggin * We don't use hreg_store_msr here as already have treated any 372ad77c6caSNicholas Piggin * special case that could occur. Just store MSR and update hflags 373ad77c6caSNicholas Piggin * 374ad77c6caSNicholas Piggin * Note: We *MUST* not use hreg_store_msr() as-is anyway because it 375ad77c6caSNicholas Piggin * will prevent setting of the HV bit which some exceptions might need 376ad77c6caSNicholas Piggin * to do. 377ad77c6caSNicholas Piggin */ 378ad77c6caSNicholas Piggin env->msr = msr & env->msr_mask; 379ad77c6caSNicholas Piggin hreg_compute_hflags(env); 380ad77c6caSNicholas Piggin env->nip = vector; 381ad77c6caSNicholas Piggin /* Reset exception state */ 382ad77c6caSNicholas Piggin cs->exception_index = POWERPC_EXCP_NONE; 383ad77c6caSNicholas Piggin env->error_code = 0; 384ad77c6caSNicholas Piggin 385ad77c6caSNicholas Piggin /* Reset the reservation */ 386ad77c6caSNicholas Piggin env->reserve_addr = -1; 387ad77c6caSNicholas Piggin 388ad77c6caSNicholas Piggin /* 389ad77c6caSNicholas Piggin * Any interrupt is context synchronizing, check if TCG TLB needs 390ad77c6caSNicholas Piggin * a delayed flush on ppc64 391ad77c6caSNicholas Piggin */ 392ad77c6caSNicholas Piggin check_tlb_flush(env, false); 393ad77c6caSNicholas Piggin } 394ad77c6caSNicholas Piggin 39547733729SDavid Gibson /* 39647733729SDavid Gibson * Note that this function should be greatly optimized when called 39747733729SDavid Gibson * with a constant excp, from ppc_hw_interrupt 398c79c73f6SBlue Swirl */ 39993130c84SFabiano Rosas static void powerpc_excp(PowerPCCPU *cpu, int excp) 400c79c73f6SBlue Swirl { 40127103424SAndreas Färber CPUState *cs = CPU(cpu); 4025c26a5b3SAndreas Färber CPUPPCState *env = &cpu->env; 40393130c84SFabiano Rosas int excp_model = env->excp_model; 404c79c73f6SBlue Swirl target_ulong msr, new_msr, vector; 40519e70626SFabiano Rosas int srr0, srr1, lev = -1; 406c79c73f6SBlue Swirl 4072541e686SFabiano Rosas if (excp <= POWERPC_EXCP_NONE || excp >= POWERPC_EXCP_NB) { 4082541e686SFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 4092541e686SFabiano Rosas } 4102541e686SFabiano Rosas 411c79c73f6SBlue Swirl qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx 4126789f23bSCédric Le Goater " => %s (%d) error=%02x\n", env->nip, powerpc_excp_name(excp), 4136789f23bSCédric Le Goater excp, env->error_code); 414c79c73f6SBlue Swirl 415c79c73f6SBlue Swirl /* new srr1 value excluding must-be-zero bits */ 416a1bb7384SScott Wood if (excp_model == POWERPC_EXCP_BOOKE) { 417a1bb7384SScott Wood msr = env->msr; 418a1bb7384SScott Wood } else { 419c79c73f6SBlue Swirl msr = env->msr & ~0x783f0000ULL; 420a1bb7384SScott Wood } 421c79c73f6SBlue Swirl 42247733729SDavid Gibson /* 42347733729SDavid Gibson * new interrupt handler msr preserves existing HV and ME unless 4246d49d6d4SBenjamin Herrenschmidt * explicitly overriden 4256d49d6d4SBenjamin Herrenschmidt */ 4266d49d6d4SBenjamin Herrenschmidt new_msr = env->msr & (((target_ulong)1 << MSR_ME) | MSR_HVB); 427c79c73f6SBlue Swirl 428c79c73f6SBlue Swirl /* target registers */ 429c79c73f6SBlue Swirl srr0 = SPR_SRR0; 430c79c73f6SBlue Swirl srr1 = SPR_SRR1; 431c79c73f6SBlue Swirl 43221c0d66aSBenjamin Herrenschmidt /* 43321c0d66aSBenjamin Herrenschmidt * check for special resume at 0x100 from doze/nap/sleep/winkle on 43421c0d66aSBenjamin Herrenschmidt * P7/P8/P9 43521c0d66aSBenjamin Herrenschmidt */ 4361e7fd61dSBenjamin Herrenschmidt if (env->resume_as_sreset) { 437dead760bSBenjamin Herrenschmidt excp = powerpc_reset_wakeup(cs, env, excp, &msr); 4387778a575SBenjamin Herrenschmidt } 4397778a575SBenjamin Herrenschmidt 44047733729SDavid Gibson /* 44147733729SDavid Gibson * Hypervisor emulation assistance interrupt only exists on server 4429b2faddaSBenjamin Herrenschmidt * arch 2.05 server or later. We also don't want to generate it if 4439b2faddaSBenjamin Herrenschmidt * we don't have HVB in msr_mask (PAPR mode). 4449b2faddaSBenjamin Herrenschmidt */ 4459b2faddaSBenjamin Herrenschmidt if (excp == POWERPC_EXCP_HV_EMU 4469b2faddaSBenjamin Herrenschmidt #if defined(TARGET_PPC64) 447d57d72a8SGreg Kurz && !(mmu_is_64bit(env->mmu_model) && (env->msr_mask & MSR_HVB)) 4489b2faddaSBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */ 4499b2faddaSBenjamin Herrenschmidt 4509b2faddaSBenjamin Herrenschmidt ) { 4519b2faddaSBenjamin Herrenschmidt excp = POWERPC_EXCP_PROGRAM; 4529b2faddaSBenjamin Herrenschmidt } 4539b2faddaSBenjamin Herrenschmidt 4547fc1dc83SFabiano Rosas #ifdef TARGET_PPC64 4557fc1dc83SFabiano Rosas /* 4567fc1dc83SFabiano Rosas * SPEU and VPU share the same IVOR but they exist in different 4577fc1dc83SFabiano Rosas * processors. SPEU is e500v1/2 only and VPU is e6500 only. 4587fc1dc83SFabiano Rosas */ 4597fc1dc83SFabiano Rosas if (excp_model == POWERPC_EXCP_BOOKE && excp == POWERPC_EXCP_VPU) { 4607fc1dc83SFabiano Rosas excp = POWERPC_EXCP_SPEU; 4617fc1dc83SFabiano Rosas } 4627fc1dc83SFabiano Rosas #endif 4637fc1dc83SFabiano Rosas 464d1cbee61SFabiano Rosas vector = env->excp_vectors[excp]; 465d1cbee61SFabiano Rosas if (vector == (target_ulong)-1ULL) { 466d1cbee61SFabiano Rosas cpu_abort(cs, "Raised an exception without defined vector %d\n", 467d1cbee61SFabiano Rosas excp); 468d1cbee61SFabiano Rosas } 469d1cbee61SFabiano Rosas 470d1cbee61SFabiano Rosas vector |= env->excp_prefix; 471d1cbee61SFabiano Rosas 472c79c73f6SBlue Swirl switch (excp) { 473c79c73f6SBlue Swirl case POWERPC_EXCP_CRITICAL: /* Critical input */ 474c79c73f6SBlue Swirl switch (excp_model) { 475c79c73f6SBlue Swirl case POWERPC_EXCP_40x: 476c79c73f6SBlue Swirl srr0 = SPR_40x_SRR2; 477c79c73f6SBlue Swirl srr1 = SPR_40x_SRR3; 478c79c73f6SBlue Swirl break; 479c79c73f6SBlue Swirl case POWERPC_EXCP_BOOKE: 480c79c73f6SBlue Swirl srr0 = SPR_BOOKE_CSRR0; 481c79c73f6SBlue Swirl srr1 = SPR_BOOKE_CSRR1; 482c79c73f6SBlue Swirl break; 483c79c73f6SBlue Swirl case POWERPC_EXCP_G2: 484c79c73f6SBlue Swirl break; 485c79c73f6SBlue Swirl default: 486c79c73f6SBlue Swirl goto excp_invalid; 487c79c73f6SBlue Swirl } 488bd6fefe7SBenjamin Herrenschmidt break; 489c79c73f6SBlue Swirl case POWERPC_EXCP_MCHECK: /* Machine check exception */ 490c79c73f6SBlue Swirl if (msr_me == 0) { 49147733729SDavid Gibson /* 49247733729SDavid Gibson * Machine check exception is not enabled. Enter 49347733729SDavid Gibson * checkstop state. 494c79c73f6SBlue Swirl */ 495c79c73f6SBlue Swirl fprintf(stderr, "Machine check while not allowed. " 496c79c73f6SBlue Swirl "Entering checkstop state\n"); 497013a2942SPaolo Bonzini if (qemu_log_separate()) { 498013a2942SPaolo Bonzini qemu_log("Machine check while not allowed. " 499013a2942SPaolo Bonzini "Entering checkstop state\n"); 500c79c73f6SBlue Swirl } 501259186a7SAndreas Färber cs->halted = 1; 502044897efSRichard Purdie cpu_interrupt_exittb(cs); 503c79c73f6SBlue Swirl } 50410c21b5cSNicholas Piggin if (env->msr_mask & MSR_HVB) { 50547733729SDavid Gibson /* 50647733729SDavid Gibson * ISA specifies HV, but can be delivered to guest with HV 50747733729SDavid Gibson * clear (e.g., see FWNMI in PAPR). 50810c21b5cSNicholas Piggin */ 509c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 51010c21b5cSNicholas Piggin } 511c79c73f6SBlue Swirl 512c79c73f6SBlue Swirl /* machine check exceptions don't have ME set */ 513c79c73f6SBlue Swirl new_msr &= ~((target_ulong)1 << MSR_ME); 514c79c73f6SBlue Swirl 515c79c73f6SBlue Swirl /* XXX: should also have something loaded in DAR / DSISR */ 516c79c73f6SBlue Swirl switch (excp_model) { 517c79c73f6SBlue Swirl case POWERPC_EXCP_40x: 518c79c73f6SBlue Swirl srr0 = SPR_40x_SRR2; 519c79c73f6SBlue Swirl srr1 = SPR_40x_SRR3; 520c79c73f6SBlue Swirl break; 521c79c73f6SBlue Swirl case POWERPC_EXCP_BOOKE: 522a1bb7384SScott Wood /* FIXME: choose one or the other based on CPU type */ 523c79c73f6SBlue Swirl srr0 = SPR_BOOKE_MCSRR0; 524c79c73f6SBlue Swirl srr1 = SPR_BOOKE_MCSRR1; 52519e70626SFabiano Rosas 52619e70626SFabiano Rosas env->spr[SPR_BOOKE_CSRR0] = env->nip; 52719e70626SFabiano Rosas env->spr[SPR_BOOKE_CSRR1] = msr; 528c79c73f6SBlue Swirl break; 529c79c73f6SBlue Swirl default: 530c79c73f6SBlue Swirl break; 531c79c73f6SBlue Swirl } 532bd6fefe7SBenjamin Herrenschmidt break; 533c79c73f6SBlue Swirl case POWERPC_EXCP_DSI: /* Data storage exception */ 5342eb1ef73SCédric Le Goater trace_ppc_excp_dsi(env->spr[SPR_DSISR], env->spr[SPR_DAR]); 535bd6fefe7SBenjamin Herrenschmidt break; 536c79c73f6SBlue Swirl case POWERPC_EXCP_ISI: /* Instruction storage exception */ 5372eb1ef73SCédric Le Goater trace_ppc_excp_isi(msr, env->nip); 538c79c73f6SBlue Swirl msr |= env->error_code; 539bd6fefe7SBenjamin Herrenschmidt break; 540c79c73f6SBlue Swirl case POWERPC_EXCP_EXTERNAL: /* External input */ 541bbc443cfSFabiano Rosas { 542bbc443cfSFabiano Rosas bool lpes0; 543bbc443cfSFabiano Rosas 544fdfba1a2SEdgar E. Iglesias cs = CPU(cpu); 545fdfba1a2SEdgar E. Iglesias 546bbc443cfSFabiano Rosas /* 547bbc443cfSFabiano Rosas * Exception targeting modifiers 548bbc443cfSFabiano Rosas * 549bbc443cfSFabiano Rosas * LPES0 is supported on POWER7/8/9 550bbc443cfSFabiano Rosas * LPES1 is not supported (old iSeries mode) 551bbc443cfSFabiano Rosas * 552bbc443cfSFabiano Rosas * On anything else, we behave as if LPES0 is 1 553bbc443cfSFabiano Rosas * (externals don't alter MSR:HV) 554bbc443cfSFabiano Rosas */ 555bbc443cfSFabiano Rosas #if defined(TARGET_PPC64) 556bbc443cfSFabiano Rosas if (excp_model == POWERPC_EXCP_POWER7 || 557bbc443cfSFabiano Rosas excp_model == POWERPC_EXCP_POWER8 || 558bbc443cfSFabiano Rosas excp_model == POWERPC_EXCP_POWER9 || 559bbc443cfSFabiano Rosas excp_model == POWERPC_EXCP_POWER10) { 560bbc443cfSFabiano Rosas lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0); 561bbc443cfSFabiano Rosas } else 562bbc443cfSFabiano Rosas #endif /* defined(TARGET_PPC64) */ 563bbc443cfSFabiano Rosas { 564bbc443cfSFabiano Rosas lpes0 = true; 565bbc443cfSFabiano Rosas } 566bbc443cfSFabiano Rosas 5676d49d6d4SBenjamin Herrenschmidt if (!lpes0) { 568c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 5696d49d6d4SBenjamin Herrenschmidt new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 5706d49d6d4SBenjamin Herrenschmidt srr0 = SPR_HSRR0; 5716d49d6d4SBenjamin Herrenschmidt srr1 = SPR_HSRR1; 572c79c73f6SBlue Swirl } 57368c2dd70SAlexander Graf if (env->mpic_proxy) { 57468c2dd70SAlexander Graf /* IACK the IRQ on delivery */ 575fdfba1a2SEdgar E. Iglesias env->spr[SPR_BOOKE_EPR] = ldl_phys(cs->as, env->mpic_iack); 57668c2dd70SAlexander Graf } 577bd6fefe7SBenjamin Herrenschmidt break; 578bbc443cfSFabiano Rosas } 579c79c73f6SBlue Swirl case POWERPC_EXCP_ALIGN: /* Alignment exception */ 58029c4a336SFabiano Rosas /* Get rS/rD and rA from faulting opcode */ 58147733729SDavid Gibson /* 58229c4a336SFabiano Rosas * Note: the opcode fields will not be set properly for a 58329c4a336SFabiano Rosas * direct store load/store, but nobody cares as nobody 58429c4a336SFabiano Rosas * actually uses direct store segments. 5853433b732SBenjamin Herrenschmidt */ 58629c4a336SFabiano Rosas env->spr[SPR_DSISR] |= (env->error_code & 0x03FF0000) >> 16; 587bd6fefe7SBenjamin Herrenschmidt break; 588c79c73f6SBlue Swirl case POWERPC_EXCP_PROGRAM: /* Program exception */ 589c79c73f6SBlue Swirl switch (env->error_code & ~0xF) { 590c79c73f6SBlue Swirl case POWERPC_EXCP_FP: 591c79c73f6SBlue Swirl if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) { 5922eb1ef73SCédric Le Goater trace_ppc_excp_fp_ignore(); 59327103424SAndreas Färber cs->exception_index = POWERPC_EXCP_NONE; 594c79c73f6SBlue Swirl env->error_code = 0; 595c79c73f6SBlue Swirl return; 596c79c73f6SBlue Swirl } 5971b7d17caSBenjamin Herrenschmidt 59847733729SDavid Gibson /* 59947733729SDavid Gibson * FP exceptions always have NIP pointing to the faulting 6001b7d17caSBenjamin Herrenschmidt * instruction, so always use store_next and claim we are 6011b7d17caSBenjamin Herrenschmidt * precise in the MSR. 6021b7d17caSBenjamin Herrenschmidt */ 603c79c73f6SBlue Swirl msr |= 0x00100000; 6040ee604abSAaron Larson env->spr[SPR_BOOKE_ESR] = ESR_FP; 605bd6fefe7SBenjamin Herrenschmidt break; 606c79c73f6SBlue Swirl case POWERPC_EXCP_INVAL: 6072eb1ef73SCédric Le Goater trace_ppc_excp_inval(env->nip); 608c79c73f6SBlue Swirl msr |= 0x00080000; 609c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_PIL; 610c79c73f6SBlue Swirl break; 611c79c73f6SBlue Swirl case POWERPC_EXCP_PRIV: 612c79c73f6SBlue Swirl msr |= 0x00040000; 613c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_PPR; 614c79c73f6SBlue Swirl break; 615c79c73f6SBlue Swirl case POWERPC_EXCP_TRAP: 616c79c73f6SBlue Swirl msr |= 0x00020000; 617c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_PTR; 618c79c73f6SBlue Swirl break; 619c79c73f6SBlue Swirl default: 620c79c73f6SBlue Swirl /* Should never occur */ 621a47dddd7SAndreas Färber cpu_abort(cs, "Invalid program exception %d. Aborting\n", 622c79c73f6SBlue Swirl env->error_code); 623c79c73f6SBlue Swirl break; 624c79c73f6SBlue Swirl } 625bd6fefe7SBenjamin Herrenschmidt break; 626c79c73f6SBlue Swirl case POWERPC_EXCP_SYSCALL: /* System call exception */ 627c79c73f6SBlue Swirl lev = env->error_code; 6286d49d6d4SBenjamin Herrenschmidt 6296dc6b557SNicholas Piggin if ((lev == 1) && cpu->vhyp) { 6306dc6b557SNicholas Piggin dump_hcall(env); 6316dc6b557SNicholas Piggin } else { 6326dc6b557SNicholas Piggin dump_syscall(env); 6336dc6b557SNicholas Piggin } 6346dc6b557SNicholas Piggin 63547733729SDavid Gibson /* 63647733729SDavid Gibson * We need to correct the NIP which in this case is supposed 637bd6fefe7SBenjamin Herrenschmidt * to point to the next instruction 638bd6fefe7SBenjamin Herrenschmidt */ 639bd6fefe7SBenjamin Herrenschmidt env->nip += 4; 640bd6fefe7SBenjamin Herrenschmidt 6416d49d6d4SBenjamin Herrenschmidt /* "PAPR mode" built-in hypercall emulation */ 6421d1be34dSDavid Gibson if ((lev == 1) && cpu->vhyp) { 6431d1be34dSDavid Gibson PPCVirtualHypervisorClass *vhc = 6441d1be34dSDavid Gibson PPC_VIRTUAL_HYPERVISOR_GET_CLASS(cpu->vhyp); 6451d1be34dSDavid Gibson vhc->hypercall(cpu->vhyp, cpu); 646c79c73f6SBlue Swirl return; 647c79c73f6SBlue Swirl } 6486d49d6d4SBenjamin Herrenschmidt if (lev == 1) { 649c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 650c79c73f6SBlue Swirl } 651bd6fefe7SBenjamin Herrenschmidt break; 6523c89b8d6SNicholas Piggin case POWERPC_EXCP_SYSCALL_VECTORED: /* scv exception */ 6533c89b8d6SNicholas Piggin lev = env->error_code; 6540c87018cSFabiano Rosas dump_syscall(env); 6553c89b8d6SNicholas Piggin env->nip += 4; 6563c89b8d6SNicholas Piggin new_msr |= env->msr & ((target_ulong)1 << MSR_EE); 6573c89b8d6SNicholas Piggin new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 6585ac11b12SFabiano Rosas 6595ac11b12SFabiano Rosas vector += lev * 0x20; 6605ac11b12SFabiano Rosas 6615ac11b12SFabiano Rosas env->lr = env->nip; 6625ac11b12SFabiano Rosas env->ctr = msr; 6633c89b8d6SNicholas Piggin break; 664bd6fefe7SBenjamin Herrenschmidt case POWERPC_EXCP_FPU: /* Floating-point unavailable exception */ 665c79c73f6SBlue Swirl case POWERPC_EXCP_APU: /* Auxiliary processor unavailable */ 666c79c73f6SBlue Swirl case POWERPC_EXCP_DECR: /* Decrementer exception */ 667bd6fefe7SBenjamin Herrenschmidt break; 668c79c73f6SBlue Swirl case POWERPC_EXCP_FIT: /* Fixed-interval timer interrupt */ 669c79c73f6SBlue Swirl /* FIT on 4xx */ 6702eb1ef73SCédric Le Goater trace_ppc_excp_print("FIT"); 671bd6fefe7SBenjamin Herrenschmidt break; 672c79c73f6SBlue Swirl case POWERPC_EXCP_WDT: /* Watchdog timer interrupt */ 6732eb1ef73SCédric Le Goater trace_ppc_excp_print("WDT"); 674c79c73f6SBlue Swirl switch (excp_model) { 675c79c73f6SBlue Swirl case POWERPC_EXCP_BOOKE: 676c79c73f6SBlue Swirl srr0 = SPR_BOOKE_CSRR0; 677c79c73f6SBlue Swirl srr1 = SPR_BOOKE_CSRR1; 678c79c73f6SBlue Swirl break; 679c79c73f6SBlue Swirl default: 680c79c73f6SBlue Swirl break; 681c79c73f6SBlue Swirl } 682bd6fefe7SBenjamin Herrenschmidt break; 683c79c73f6SBlue Swirl case POWERPC_EXCP_DTLB: /* Data TLB error */ 684c79c73f6SBlue Swirl case POWERPC_EXCP_ITLB: /* Instruction TLB error */ 685bd6fefe7SBenjamin Herrenschmidt break; 686c79c73f6SBlue Swirl case POWERPC_EXCP_DEBUG: /* Debug interrupt */ 6870e3bf489SRoman Kapl if (env->flags & POWERPC_FLAG_DE) { 688a1bb7384SScott Wood /* FIXME: choose one or the other based on CPU type */ 689c79c73f6SBlue Swirl srr0 = SPR_BOOKE_DSRR0; 690c79c73f6SBlue Swirl srr1 = SPR_BOOKE_DSRR1; 69119e70626SFabiano Rosas 69219e70626SFabiano Rosas env->spr[SPR_BOOKE_CSRR0] = env->nip; 69319e70626SFabiano Rosas env->spr[SPR_BOOKE_CSRR1] = msr; 69419e70626SFabiano Rosas 6950e3bf489SRoman Kapl /* DBSR already modified by caller */ 6960e3bf489SRoman Kapl } else { 6970e3bf489SRoman Kapl cpu_abort(cs, "Debug exception triggered on unsupported model\n"); 698c79c73f6SBlue Swirl } 699bd6fefe7SBenjamin Herrenschmidt break; 7007fc1dc83SFabiano Rosas case POWERPC_EXCP_SPEU: /* SPE/embedded floating-point unavailable/VPU */ 701c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_SPV; 702bd6fefe7SBenjamin Herrenschmidt break; 703c79c73f6SBlue Swirl case POWERPC_EXCP_DOORI: /* Embedded doorbell interrupt */ 704bd6fefe7SBenjamin Herrenschmidt break; 705c79c73f6SBlue Swirl case POWERPC_EXCP_DOORCI: /* Embedded doorbell critical interrupt */ 706c79c73f6SBlue Swirl srr0 = SPR_BOOKE_CSRR0; 707c79c73f6SBlue Swirl srr1 = SPR_BOOKE_CSRR1; 708bd6fefe7SBenjamin Herrenschmidt break; 709c79c73f6SBlue Swirl case POWERPC_EXCP_RESET: /* System reset exception */ 710f85bcec3SNicholas Piggin /* A power-saving exception sets ME, otherwise it is unchanged */ 711c79c73f6SBlue Swirl if (msr_pow) { 712c79c73f6SBlue Swirl /* indicate that we resumed from power save mode */ 713c79c73f6SBlue Swirl msr |= 0x10000; 714f85bcec3SNicholas Piggin new_msr |= ((target_ulong)1 << MSR_ME); 715c79c73f6SBlue Swirl } 71610c21b5cSNicholas Piggin if (env->msr_mask & MSR_HVB) { 71747733729SDavid Gibson /* 71847733729SDavid Gibson * ISA specifies HV, but can be delivered to guest with HV 71947733729SDavid Gibson * clear (e.g., see FWNMI in PAPR, NMI injection in QEMU). 72010c21b5cSNicholas Piggin */ 721c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 72210c21b5cSNicholas Piggin } else { 72310c21b5cSNicholas Piggin if (msr_pow) { 72410c21b5cSNicholas Piggin cpu_abort(cs, "Trying to deliver power-saving system reset " 72510c21b5cSNicholas Piggin "exception %d with no HV support\n", excp); 72610c21b5cSNicholas Piggin } 72710c21b5cSNicholas Piggin } 728bd6fefe7SBenjamin Herrenschmidt break; 729c79c73f6SBlue Swirl case POWERPC_EXCP_DSEG: /* Data segment exception */ 730c79c73f6SBlue Swirl case POWERPC_EXCP_ISEG: /* Instruction segment exception */ 731c79c73f6SBlue Swirl case POWERPC_EXCP_TRACE: /* Trace exception */ 732bd6fefe7SBenjamin Herrenschmidt break; 733d04ea940SCédric Le Goater case POWERPC_EXCP_HISI: /* Hypervisor instruction storage exception */ 734d04ea940SCédric Le Goater msr |= env->error_code; 735295397f5SChen Qun /* fall through */ 736bd6fefe7SBenjamin Herrenschmidt case POWERPC_EXCP_HDECR: /* Hypervisor decrementer exception */ 737c79c73f6SBlue Swirl case POWERPC_EXCP_HDSI: /* Hypervisor data storage exception */ 738c79c73f6SBlue Swirl case POWERPC_EXCP_HDSEG: /* Hypervisor data segment exception */ 739c79c73f6SBlue Swirl case POWERPC_EXCP_HISEG: /* Hypervisor instruction segment exception */ 7407af1e7b0SCédric Le Goater case POWERPC_EXCP_SDOOR_HV: /* Hypervisor Doorbell interrupt */ 741bd6fefe7SBenjamin Herrenschmidt case POWERPC_EXCP_HV_EMU: 742d8ce5fd6SBenjamin Herrenschmidt case POWERPC_EXCP_HVIRT: /* Hypervisor virtualization */ 743c79c73f6SBlue Swirl srr0 = SPR_HSRR0; 744c79c73f6SBlue Swirl srr1 = SPR_HSRR1; 745c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 746c79c73f6SBlue Swirl new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 747bd6fefe7SBenjamin Herrenschmidt break; 748c79c73f6SBlue Swirl case POWERPC_EXCP_VPU: /* Vector unavailable exception */ 7491f29871cSTom Musta case POWERPC_EXCP_VSXU: /* VSX unavailable exception */ 7507019cb3dSAlexey Kardashevskiy case POWERPC_EXCP_FU: /* Facility unavailable exception */ 7515310799aSBalbir Singh #ifdef TARGET_PPC64 7525310799aSBalbir Singh env->spr[SPR_FSCR] |= ((target_ulong)env->error_code << 56); 7535310799aSBalbir Singh #endif 754bd6fefe7SBenjamin Herrenschmidt break; 755493028d8SCédric Le Goater case POWERPC_EXCP_HV_FU: /* Hypervisor Facility Unavailable Exception */ 756493028d8SCédric Le Goater #ifdef TARGET_PPC64 757493028d8SCédric Le Goater env->spr[SPR_HFSCR] |= ((target_ulong)env->error_code << FSCR_IC_POS); 758493028d8SCédric Le Goater srr0 = SPR_HSRR0; 759493028d8SCédric Le Goater srr1 = SPR_HSRR1; 760493028d8SCédric Le Goater new_msr |= (target_ulong)MSR_HVB; 761493028d8SCédric Le Goater new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 762493028d8SCédric Le Goater #endif 763493028d8SCédric Le Goater break; 764c79c73f6SBlue Swirl case POWERPC_EXCP_PIT: /* Programmable interval timer interrupt */ 7652eb1ef73SCédric Le Goater trace_ppc_excp_print("PIT"); 766bd6fefe7SBenjamin Herrenschmidt break; 767c79c73f6SBlue Swirl case POWERPC_EXCP_IFTLB: /* Instruction fetch TLB error */ 768c79c73f6SBlue Swirl case POWERPC_EXCP_DLTLB: /* Data load TLB miss */ 769c79c73f6SBlue Swirl case POWERPC_EXCP_DSTLB: /* Data store TLB miss */ 770c79c73f6SBlue Swirl switch (excp_model) { 771c79c73f6SBlue Swirl case POWERPC_EXCP_602: 772c79c73f6SBlue Swirl case POWERPC_EXCP_603: 773c79c73f6SBlue Swirl case POWERPC_EXCP_G2: 774c79c73f6SBlue Swirl /* Swap temporary saved registers with GPRs */ 775c79c73f6SBlue Swirl if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) { 776c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_TGPR; 777c79c73f6SBlue Swirl hreg_swap_gpr_tgpr(env); 778c79c73f6SBlue Swirl } 77951b385dbSFabiano Rosas /* fall through */ 780c79c73f6SBlue Swirl case POWERPC_EXCP_7x5: 781e4e27df7SFabiano Rosas ppc_excp_debug_sw_tlb(env, excp); 782c79c73f6SBlue Swirl 783c79c73f6SBlue Swirl msr |= env->crf[0] << 28; 784c79c73f6SBlue Swirl msr |= env->error_code; /* key, D/I, S/L bits */ 785c79c73f6SBlue Swirl /* Set way using a LRU mechanism */ 786c79c73f6SBlue Swirl msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17; 787c79c73f6SBlue Swirl break; 788c79c73f6SBlue Swirl default: 78951b385dbSFabiano Rosas cpu_abort(cs, "Invalid TLB miss exception\n"); 790c79c73f6SBlue Swirl break; 791c79c73f6SBlue Swirl } 792bd6fefe7SBenjamin Herrenschmidt break; 7934dff75feSFabiano Rosas case POWERPC_EXCP_EFPDI: /* Embedded floating-point data interrupt */ 7944dff75feSFabiano Rosas case POWERPC_EXCP_EFPRI: /* Embedded floating-point round interrupt */ 7954dff75feSFabiano Rosas case POWERPC_EXCP_EPERFM: /* Embedded performance monitor interrupt */ 7964dff75feSFabiano Rosas case POWERPC_EXCP_IO: /* IO error exception */ 7974dff75feSFabiano Rosas case POWERPC_EXCP_RUNM: /* Run mode exception */ 7984dff75feSFabiano Rosas case POWERPC_EXCP_EMUL: /* Emulation trap exception */ 799c79c73f6SBlue Swirl case POWERPC_EXCP_FPA: /* Floating-point assist exception */ 800c79c73f6SBlue Swirl case POWERPC_EXCP_DABR: /* Data address breakpoint */ 801c79c73f6SBlue Swirl case POWERPC_EXCP_IABR: /* Instruction address breakpoint */ 802c79c73f6SBlue Swirl case POWERPC_EXCP_SMI: /* System management interrupt */ 803c79c73f6SBlue Swirl case POWERPC_EXCP_THERM: /* Thermal interrupt */ 804c79c73f6SBlue Swirl case POWERPC_EXCP_PERFM: /* Embedded performance monitor interrupt */ 805c79c73f6SBlue Swirl case POWERPC_EXCP_VPUA: /* Vector assist exception */ 806c79c73f6SBlue Swirl case POWERPC_EXCP_SOFTP: /* Soft patch exception */ 807c79c73f6SBlue Swirl case POWERPC_EXCP_MAINT: /* Maintenance exception */ 808c79c73f6SBlue Swirl case POWERPC_EXCP_MEXTBR: /* Maskable external breakpoint */ 809c79c73f6SBlue Swirl case POWERPC_EXCP_NMEXTBR: /* Non maskable external breakpoint */ 8104dff75feSFabiano Rosas cpu_abort(cs, "%s exception not implemented\n", 8114dff75feSFabiano Rosas powerpc_excp_name(excp)); 812bd6fefe7SBenjamin Herrenschmidt break; 813c79c73f6SBlue Swirl default: 814c79c73f6SBlue Swirl excp_invalid: 815a47dddd7SAndreas Färber cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 816c79c73f6SBlue Swirl break; 817c79c73f6SBlue Swirl } 818bd6fefe7SBenjamin Herrenschmidt 8196d49d6d4SBenjamin Herrenschmidt /* Sanity check */ 82010c21b5cSNicholas Piggin if (!(env->msr_mask & MSR_HVB)) { 82110c21b5cSNicholas Piggin if (new_msr & MSR_HVB) { 82210c21b5cSNicholas Piggin cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with " 8236d49d6d4SBenjamin Herrenschmidt "no HV support\n", excp); 8246d49d6d4SBenjamin Herrenschmidt } 82510c21b5cSNicholas Piggin if (srr0 == SPR_HSRR0) { 82610c21b5cSNicholas Piggin cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with " 82710c21b5cSNicholas Piggin "no HV support\n", excp); 82810c21b5cSNicholas Piggin } 82910c21b5cSNicholas Piggin } 8306d49d6d4SBenjamin Herrenschmidt 83147733729SDavid Gibson /* 83247733729SDavid Gibson * Sort out endianness of interrupt, this differs depending on the 8336d49d6d4SBenjamin Herrenschmidt * CPU, the HV mode, etc... 8346d49d6d4SBenjamin Herrenschmidt */ 8351e0c7e55SAnton Blanchard #ifdef TARGET_PPC64 8366d49d6d4SBenjamin Herrenschmidt if (excp_model == POWERPC_EXCP_POWER7) { 8376d49d6d4SBenjamin Herrenschmidt if (!(new_msr & MSR_HVB) && (env->spr[SPR_LPCR] & LPCR_ILE)) { 8386d49d6d4SBenjamin Herrenschmidt new_msr |= (target_ulong)1 << MSR_LE; 8396d49d6d4SBenjamin Herrenschmidt } 8406d49d6d4SBenjamin Herrenschmidt } else if (excp_model == POWERPC_EXCP_POWER8) { 8416d49d6d4SBenjamin Herrenschmidt if (new_msr & MSR_HVB) { 842a790e82bSBenjamin Herrenschmidt if (env->spr[SPR_HID0] & HID0_HILE) { 843a790e82bSBenjamin Herrenschmidt new_msr |= (target_ulong)1 << MSR_LE; 844a790e82bSBenjamin Herrenschmidt } 845a790e82bSBenjamin Herrenschmidt } else if (env->spr[SPR_LPCR] & LPCR_ILE) { 846a790e82bSBenjamin Herrenschmidt new_msr |= (target_ulong)1 << MSR_LE; 847a790e82bSBenjamin Herrenschmidt } 848526cdce7SNicholas Piggin } else if (excp_model == POWERPC_EXCP_POWER9 || 849526cdce7SNicholas Piggin excp_model == POWERPC_EXCP_POWER10) { 850a790e82bSBenjamin Herrenschmidt if (new_msr & MSR_HVB) { 851a790e82bSBenjamin Herrenschmidt if (env->spr[SPR_HID0] & HID0_POWER9_HILE) { 8526d49d6d4SBenjamin Herrenschmidt new_msr |= (target_ulong)1 << MSR_LE; 8536d49d6d4SBenjamin Herrenschmidt } 8546d49d6d4SBenjamin Herrenschmidt } else if (env->spr[SPR_LPCR] & LPCR_ILE) { 8551e0c7e55SAnton Blanchard new_msr |= (target_ulong)1 << MSR_LE; 8561e0c7e55SAnton Blanchard } 8571e0c7e55SAnton Blanchard } else if (msr_ile) { 8581e0c7e55SAnton Blanchard new_msr |= (target_ulong)1 << MSR_LE; 8591e0c7e55SAnton Blanchard } 8601e0c7e55SAnton Blanchard #else 861c79c73f6SBlue Swirl if (msr_ile) { 862c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_LE; 863c79c73f6SBlue Swirl } 8641e0c7e55SAnton Blanchard #endif 865c79c73f6SBlue Swirl 866c79c73f6SBlue Swirl #if defined(TARGET_PPC64) 867c79c73f6SBlue Swirl if (excp_model == POWERPC_EXCP_BOOKE) { 868e42a61f1SAlexander Graf if (env->spr[SPR_BOOKE_EPCR] & EPCR_ICM) { 869e42a61f1SAlexander Graf /* Cat.64-bit: EPCR.ICM is copied to MSR.CM */ 870c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_CM; 871e42a61f1SAlexander Graf } else { 872e42a61f1SAlexander Graf vector = (uint32_t)vector; 873c79c73f6SBlue Swirl } 874c79c73f6SBlue Swirl } else { 875d57d72a8SGreg Kurz if (!msr_isf && !mmu_is_64bit(env->mmu_model)) { 876c79c73f6SBlue Swirl vector = (uint32_t)vector; 877c79c73f6SBlue Swirl } else { 878c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_SF; 879c79c73f6SBlue Swirl } 880c79c73f6SBlue Swirl } 881c79c73f6SBlue Swirl #endif 882cd0c6f47SBenjamin Herrenschmidt 8833c89b8d6SNicholas Piggin if (excp != POWERPC_EXCP_SYSCALL_VECTORED) { 8843c89b8d6SNicholas Piggin /* Save PC */ 8853c89b8d6SNicholas Piggin env->spr[srr0] = env->nip; 8863c89b8d6SNicholas Piggin 8873c89b8d6SNicholas Piggin /* Save MSR */ 8883c89b8d6SNicholas Piggin env->spr[srr1] = msr; 8893c89b8d6SNicholas Piggin } 8903c89b8d6SNicholas Piggin 8918b7e6b07SNicholas Piggin /* This can update new_msr and vector if AIL applies */ 8928b7e6b07SNicholas Piggin ppc_excp_apply_ail(cpu, excp_model, excp, msr, &new_msr, &vector); 8938b7e6b07SNicholas Piggin 894ad77c6caSNicholas Piggin powerpc_set_excp_state(cpu, vector, new_msr); 895c79c73f6SBlue Swirl } 896c79c73f6SBlue Swirl 89797a8ea5aSAndreas Färber void ppc_cpu_do_interrupt(CPUState *cs) 898c79c73f6SBlue Swirl { 89997a8ea5aSAndreas Färber PowerPCCPU *cpu = POWERPC_CPU(cs); 9005c26a5b3SAndreas Färber 90193130c84SFabiano Rosas powerpc_excp(cpu, cs->exception_index); 902c79c73f6SBlue Swirl } 903c79c73f6SBlue Swirl 904458dd766SRichard Henderson static void ppc_hw_interrupt(CPUPPCState *env) 905c79c73f6SBlue Swirl { 906db70b311SRichard Henderson PowerPCCPU *cpu = env_archcpu(env); 9073621e2c9SBenjamin Herrenschmidt bool async_deliver; 908259186a7SAndreas Färber 909c79c73f6SBlue Swirl /* External reset */ 910c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) { 911c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET); 91293130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_RESET); 913c79c73f6SBlue Swirl return; 914c79c73f6SBlue Swirl } 915c79c73f6SBlue Swirl /* Machine check exception */ 916c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) { 917c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK); 91893130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_MCHECK); 919c79c73f6SBlue Swirl return; 920c79c73f6SBlue Swirl } 921c79c73f6SBlue Swirl #if 0 /* TODO */ 922c79c73f6SBlue Swirl /* External debug exception */ 923c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) { 924c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG); 92593130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_DEBUG); 926c79c73f6SBlue Swirl return; 927c79c73f6SBlue Swirl } 928c79c73f6SBlue Swirl #endif 9293621e2c9SBenjamin Herrenschmidt 9303621e2c9SBenjamin Herrenschmidt /* 9313621e2c9SBenjamin Herrenschmidt * For interrupts that gate on MSR:EE, we need to do something a 9323621e2c9SBenjamin Herrenschmidt * bit more subtle, as we need to let them through even when EE is 9333621e2c9SBenjamin Herrenschmidt * clear when coming out of some power management states (in order 9343621e2c9SBenjamin Herrenschmidt * for them to become a 0x100). 9353621e2c9SBenjamin Herrenschmidt */ 9361e7fd61dSBenjamin Herrenschmidt async_deliver = (msr_ee != 0) || env->resume_as_sreset; 9373621e2c9SBenjamin Herrenschmidt 938c79c73f6SBlue Swirl /* Hypervisor decrementer exception */ 939c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) { 9404b236b62SBenjamin Herrenschmidt /* LPCR will be clear when not supported so this will work */ 9414b236b62SBenjamin Herrenschmidt bool hdice = !!(env->spr[SPR_LPCR] & LPCR_HDICE); 9423621e2c9SBenjamin Herrenschmidt if ((async_deliver || msr_hv == 0) && hdice) { 9434b236b62SBenjamin Herrenschmidt /* HDEC clears on delivery */ 9444b236b62SBenjamin Herrenschmidt env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR); 94593130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_HDECR); 946c79c73f6SBlue Swirl return; 947c79c73f6SBlue Swirl } 948c79c73f6SBlue Swirl } 949d8ce5fd6SBenjamin Herrenschmidt 950d8ce5fd6SBenjamin Herrenschmidt /* Hypervisor virtualization interrupt */ 951d8ce5fd6SBenjamin Herrenschmidt if (env->pending_interrupts & (1 << PPC_INTERRUPT_HVIRT)) { 952d8ce5fd6SBenjamin Herrenschmidt /* LPCR will be clear when not supported so this will work */ 953d8ce5fd6SBenjamin Herrenschmidt bool hvice = !!(env->spr[SPR_LPCR] & LPCR_HVICE); 954d8ce5fd6SBenjamin Herrenschmidt if ((async_deliver || msr_hv == 0) && hvice) { 95593130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_HVIRT); 956d8ce5fd6SBenjamin Herrenschmidt return; 957d8ce5fd6SBenjamin Herrenschmidt } 958d8ce5fd6SBenjamin Herrenschmidt } 959d8ce5fd6SBenjamin Herrenschmidt 960d8ce5fd6SBenjamin Herrenschmidt /* External interrupt can ignore MSR:EE under some circumstances */ 961d1dbe37cSBenjamin Herrenschmidt if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) { 962d1dbe37cSBenjamin Herrenschmidt bool lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0); 9636eebe6dcSBenjamin Herrenschmidt bool heic = !!(env->spr[SPR_LPCR] & LPCR_HEIC); 9646eebe6dcSBenjamin Herrenschmidt /* HEIC blocks delivery to the hypervisor */ 9656eebe6dcSBenjamin Herrenschmidt if ((async_deliver && !(heic && msr_hv && !msr_pr)) || 9666eebe6dcSBenjamin Herrenschmidt (env->has_hv_mode && msr_hv == 0 && !lpes0)) { 96793130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_EXTERNAL); 968d1dbe37cSBenjamin Herrenschmidt return; 969d1dbe37cSBenjamin Herrenschmidt } 970d1dbe37cSBenjamin Herrenschmidt } 971c79c73f6SBlue Swirl if (msr_ce != 0) { 972c79c73f6SBlue Swirl /* External critical interrupt */ 973c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) { 97493130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_CRITICAL); 975c79c73f6SBlue Swirl return; 976c79c73f6SBlue Swirl } 977c79c73f6SBlue Swirl } 9783621e2c9SBenjamin Herrenschmidt if (async_deliver != 0) { 979c79c73f6SBlue Swirl /* Watchdog timer on embedded PowerPC */ 980c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) { 981c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT); 98293130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_WDT); 983c79c73f6SBlue Swirl return; 984c79c73f6SBlue Swirl } 985c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) { 986c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL); 98793130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_DOORCI); 988c79c73f6SBlue Swirl return; 989c79c73f6SBlue Swirl } 990c79c73f6SBlue Swirl /* Fixed interval timer on embedded PowerPC */ 991c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) { 992c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT); 99393130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_FIT); 994c79c73f6SBlue Swirl return; 995c79c73f6SBlue Swirl } 996c79c73f6SBlue Swirl /* Programmable interval timer on embedded PowerPC */ 997c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) { 998c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT); 99993130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_PIT); 1000c79c73f6SBlue Swirl return; 1001c79c73f6SBlue Swirl } 1002c79c73f6SBlue Swirl /* Decrementer exception */ 1003c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) { 1004e81a982aSAlexander Graf if (ppc_decr_clear_on_delivery(env)) { 1005c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR); 1006e81a982aSAlexander Graf } 100793130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_DECR); 1008c79c73f6SBlue Swirl return; 1009c79c73f6SBlue Swirl } 1010c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) { 1011c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL); 10125ba7ba1dSCédric Le Goater if (is_book3s_arch2x(env)) { 101393130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_SDOOR); 10145ba7ba1dSCédric Le Goater } else { 101593130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_DOORI); 10165ba7ba1dSCédric Le Goater } 1017c79c73f6SBlue Swirl return; 1018c79c73f6SBlue Swirl } 10197af1e7b0SCédric Le Goater if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDOORBELL)) { 10207af1e7b0SCédric Le Goater env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL); 102193130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_SDOOR_HV); 10227af1e7b0SCédric Le Goater return; 10237af1e7b0SCédric Le Goater } 1024c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) { 1025c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM); 102693130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_PERFM); 1027c79c73f6SBlue Swirl return; 1028c79c73f6SBlue Swirl } 1029c79c73f6SBlue Swirl /* Thermal interrupt */ 1030c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) { 1031c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM); 103293130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_THERM); 1033c79c73f6SBlue Swirl return; 1034c79c73f6SBlue Swirl } 1035c79c73f6SBlue Swirl } 1036f8154fd2SBenjamin Herrenschmidt 1037f8154fd2SBenjamin Herrenschmidt if (env->resume_as_sreset) { 1038f8154fd2SBenjamin Herrenschmidt /* 1039f8154fd2SBenjamin Herrenschmidt * This is a bug ! It means that has_work took us out of halt without 1040f8154fd2SBenjamin Herrenschmidt * anything to deliver while in a PM state that requires getting 1041f8154fd2SBenjamin Herrenschmidt * out via a 0x100 1042f8154fd2SBenjamin Herrenschmidt * 1043f8154fd2SBenjamin Herrenschmidt * This means we will incorrectly execute past the power management 1044f8154fd2SBenjamin Herrenschmidt * instruction instead of triggering a reset. 1045f8154fd2SBenjamin Herrenschmidt * 1046136fbf65Szhaolichang * It generally means a discrepancy between the wakeup conditions in the 1047f8154fd2SBenjamin Herrenschmidt * processor has_work implementation and the logic in this function. 1048f8154fd2SBenjamin Herrenschmidt */ 1049db70b311SRichard Henderson cpu_abort(env_cpu(env), 1050f8154fd2SBenjamin Herrenschmidt "Wakeup from PM state but interrupt Undelivered"); 1051f8154fd2SBenjamin Herrenschmidt } 1052c79c73f6SBlue Swirl } 105334316482SAlexey Kardashevskiy 1054b5b7f391SNicholas Piggin void ppc_cpu_do_system_reset(CPUState *cs) 105534316482SAlexey Kardashevskiy { 105634316482SAlexey Kardashevskiy PowerPCCPU *cpu = POWERPC_CPU(cs); 105734316482SAlexey Kardashevskiy 105893130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_RESET); 105934316482SAlexey Kardashevskiy } 1060ad77c6caSNicholas Piggin 1061ad77c6caSNicholas Piggin void ppc_cpu_do_fwnmi_machine_check(CPUState *cs, target_ulong vector) 1062ad77c6caSNicholas Piggin { 1063ad77c6caSNicholas Piggin PowerPCCPU *cpu = POWERPC_CPU(cs); 1064ad77c6caSNicholas Piggin CPUPPCState *env = &cpu->env; 1065ad77c6caSNicholas Piggin target_ulong msr = 0; 1066ad77c6caSNicholas Piggin 1067ad77c6caSNicholas Piggin /* 1068ad77c6caSNicholas Piggin * Set MSR and NIP for the handler, SRR0/1, DAR and DSISR have already 1069ad77c6caSNicholas Piggin * been set by KVM. 1070ad77c6caSNicholas Piggin */ 1071ad77c6caSNicholas Piggin msr = (1ULL << MSR_ME); 1072ad77c6caSNicholas Piggin msr |= env->msr & (1ULL << MSR_SF); 1073*516fc103SFabiano Rosas if (ppc_interrupts_little_endian(cpu, false)) { 1074ad77c6caSNicholas Piggin msr |= (1ULL << MSR_LE); 1075ad77c6caSNicholas Piggin } 1076ad77c6caSNicholas Piggin 1077ad77c6caSNicholas Piggin powerpc_set_excp_state(cpu, vector, msr); 1078ad77c6caSNicholas Piggin } 1079c79c73f6SBlue Swirl 1080458dd766SRichard Henderson bool ppc_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 1081458dd766SRichard Henderson { 1082458dd766SRichard Henderson PowerPCCPU *cpu = POWERPC_CPU(cs); 1083458dd766SRichard Henderson CPUPPCState *env = &cpu->env; 1084458dd766SRichard Henderson 1085458dd766SRichard Henderson if (interrupt_request & CPU_INTERRUPT_HARD) { 1086458dd766SRichard Henderson ppc_hw_interrupt(env); 1087458dd766SRichard Henderson if (env->pending_interrupts == 0) { 1088458dd766SRichard Henderson cs->interrupt_request &= ~CPU_INTERRUPT_HARD; 1089458dd766SRichard Henderson } 1090458dd766SRichard Henderson return true; 1091458dd766SRichard Henderson } 1092458dd766SRichard Henderson return false; 1093458dd766SRichard Henderson } 1094458dd766SRichard Henderson 1095f725245cSPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 1096f725245cSPhilippe Mathieu-Daudé 1097ad71ed68SBlue Swirl /*****************************************************************************/ 1098ad71ed68SBlue Swirl /* Exceptions processing helpers */ 1099ad71ed68SBlue Swirl 1100db789c6cSBenjamin Herrenschmidt void raise_exception_err_ra(CPUPPCState *env, uint32_t exception, 1101db789c6cSBenjamin Herrenschmidt uint32_t error_code, uintptr_t raddr) 1102ad71ed68SBlue Swirl { 1103db70b311SRichard Henderson CPUState *cs = env_cpu(env); 110427103424SAndreas Färber 110527103424SAndreas Färber cs->exception_index = exception; 1106ad71ed68SBlue Swirl env->error_code = error_code; 1107db789c6cSBenjamin Herrenschmidt cpu_loop_exit_restore(cs, raddr); 1108db789c6cSBenjamin Herrenschmidt } 1109db789c6cSBenjamin Herrenschmidt 1110db789c6cSBenjamin Herrenschmidt void raise_exception_err(CPUPPCState *env, uint32_t exception, 1111db789c6cSBenjamin Herrenschmidt uint32_t error_code) 1112db789c6cSBenjamin Herrenschmidt { 1113db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, error_code, 0); 1114db789c6cSBenjamin Herrenschmidt } 1115db789c6cSBenjamin Herrenschmidt 1116db789c6cSBenjamin Herrenschmidt void raise_exception(CPUPPCState *env, uint32_t exception) 1117db789c6cSBenjamin Herrenschmidt { 1118db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, 0, 0); 1119db789c6cSBenjamin Herrenschmidt } 1120db789c6cSBenjamin Herrenschmidt 1121db789c6cSBenjamin Herrenschmidt void raise_exception_ra(CPUPPCState *env, uint32_t exception, 1122db789c6cSBenjamin Herrenschmidt uintptr_t raddr) 1123db789c6cSBenjamin Herrenschmidt { 1124db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, 0, raddr); 1125db789c6cSBenjamin Herrenschmidt } 1126db789c6cSBenjamin Herrenschmidt 11272b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 1128db789c6cSBenjamin Herrenschmidt void helper_raise_exception_err(CPUPPCState *env, uint32_t exception, 1129db789c6cSBenjamin Herrenschmidt uint32_t error_code) 1130db789c6cSBenjamin Herrenschmidt { 1131db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, error_code, 0); 1132ad71ed68SBlue Swirl } 1133ad71ed68SBlue Swirl 1134e5f17ac6SBlue Swirl void helper_raise_exception(CPUPPCState *env, uint32_t exception) 1135ad71ed68SBlue Swirl { 1136db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, 0, 0); 1137ad71ed68SBlue Swirl } 11382b44e219SBruno Larsen (billionai) #endif 1139ad71ed68SBlue Swirl 1140ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY) 11412b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 1142e5f17ac6SBlue Swirl void helper_store_msr(CPUPPCState *env, target_ulong val) 1143ad71ed68SBlue Swirl { 1144db789c6cSBenjamin Herrenschmidt uint32_t excp = hreg_store_msr(env, val, 0); 1145259186a7SAndreas Färber 1146db789c6cSBenjamin Herrenschmidt if (excp != 0) { 1147db70b311SRichard Henderson CPUState *cs = env_cpu(env); 1148044897efSRichard Purdie cpu_interrupt_exittb(cs); 1149db789c6cSBenjamin Herrenschmidt raise_exception(env, excp); 1150ad71ed68SBlue Swirl } 1151ad71ed68SBlue Swirl } 1152ad71ed68SBlue Swirl 11537778a575SBenjamin Herrenschmidt #if defined(TARGET_PPC64) 1154f43520e5SRichard Henderson void helper_scv(CPUPPCState *env, uint32_t lev) 1155f43520e5SRichard Henderson { 1156f43520e5SRichard Henderson if (env->spr[SPR_FSCR] & (1ull << FSCR_SCV)) { 1157f43520e5SRichard Henderson raise_exception_err(env, POWERPC_EXCP_SYSCALL_VECTORED, lev); 1158f43520e5SRichard Henderson } else { 1159f43520e5SRichard Henderson raise_exception_err(env, POWERPC_EXCP_FU, FSCR_IC_SCV); 1160f43520e5SRichard Henderson } 1161f43520e5SRichard Henderson } 1162f43520e5SRichard Henderson 11637778a575SBenjamin Herrenschmidt void helper_pminsn(CPUPPCState *env, powerpc_pm_insn_t insn) 11647778a575SBenjamin Herrenschmidt { 11657778a575SBenjamin Herrenschmidt CPUState *cs; 11667778a575SBenjamin Herrenschmidt 1167db70b311SRichard Henderson cs = env_cpu(env); 11687778a575SBenjamin Herrenschmidt cs->halted = 1; 11697778a575SBenjamin Herrenschmidt 11703621e2c9SBenjamin Herrenschmidt /* Condition for waking up at 0x100 */ 11711e7fd61dSBenjamin Herrenschmidt env->resume_as_sreset = (insn != PPC_PM_STOP) || 117221c0d66aSBenjamin Herrenschmidt (env->spr[SPR_PSSCR] & PSSCR_EC); 11737778a575SBenjamin Herrenschmidt } 11747778a575SBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */ 11752b44e219SBruno Larsen (billionai) #endif /* CONFIG_TCG */ 11767778a575SBenjamin Herrenschmidt 117762e79ef9SCédric Le Goater static void do_rfi(CPUPPCState *env, target_ulong nip, target_ulong msr) 1178ad71ed68SBlue Swirl { 1179db70b311SRichard Henderson CPUState *cs = env_cpu(env); 1180259186a7SAndreas Färber 1181a2e71b28SBenjamin Herrenschmidt /* MSR:POW cannot be set by any form of rfi */ 1182a2e71b28SBenjamin Herrenschmidt msr &= ~(1ULL << MSR_POW); 1183a2e71b28SBenjamin Herrenschmidt 1184ad71ed68SBlue Swirl #if defined(TARGET_PPC64) 1185a2e71b28SBenjamin Herrenschmidt /* Switching to 32-bit ? Crop the nip */ 1186a2e71b28SBenjamin Herrenschmidt if (!msr_is_64bit(env, msr)) { 1187ad71ed68SBlue Swirl nip = (uint32_t)nip; 1188ad71ed68SBlue Swirl } 1189ad71ed68SBlue Swirl #else 1190ad71ed68SBlue Swirl nip = (uint32_t)nip; 1191ad71ed68SBlue Swirl #endif 1192ad71ed68SBlue Swirl /* XXX: beware: this is false if VLE is supported */ 1193ad71ed68SBlue Swirl env->nip = nip & ~((target_ulong)0x00000003); 1194ad71ed68SBlue Swirl hreg_store_msr(env, msr, 1); 11952eb1ef73SCédric Le Goater trace_ppc_excp_rfi(env->nip, env->msr); 119647733729SDavid Gibson /* 119747733729SDavid Gibson * No need to raise an exception here, as rfi is always the last 119847733729SDavid Gibson * insn of a TB 1199ad71ed68SBlue Swirl */ 1200044897efSRichard Purdie cpu_interrupt_exittb(cs); 1201a8b73734SNikunj A Dadhania /* Reset the reservation */ 1202a8b73734SNikunj A Dadhania env->reserve_addr = -1; 1203a8b73734SNikunj A Dadhania 1204cd0c6f47SBenjamin Herrenschmidt /* Context synchronizing: check if TCG TLB needs flush */ 1205e3cffe6fSNikunj A Dadhania check_tlb_flush(env, false); 1206ad71ed68SBlue Swirl } 1207ad71ed68SBlue Swirl 12082b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 1209e5f17ac6SBlue Swirl void helper_rfi(CPUPPCState *env) 1210ad71ed68SBlue Swirl { 1211a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1] & 0xfffffffful); 1212a1bb7384SScott Wood } 1213ad71ed68SBlue Swirl 1214a2e71b28SBenjamin Herrenschmidt #define MSR_BOOK3S_MASK 1215ad71ed68SBlue Swirl #if defined(TARGET_PPC64) 1216e5f17ac6SBlue Swirl void helper_rfid(CPUPPCState *env) 1217ad71ed68SBlue Swirl { 121847733729SDavid Gibson /* 1219136fbf65Szhaolichang * The architecture defines a number of rules for which bits can 122047733729SDavid Gibson * change but in practice, we handle this in hreg_store_msr() 1221a2e71b28SBenjamin Herrenschmidt * which will be called by do_rfi(), so there is no need to filter 1222a2e71b28SBenjamin Herrenschmidt * here 1223a2e71b28SBenjamin Herrenschmidt */ 1224a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1]); 1225ad71ed68SBlue Swirl } 1226ad71ed68SBlue Swirl 12273c89b8d6SNicholas Piggin void helper_rfscv(CPUPPCState *env) 12283c89b8d6SNicholas Piggin { 12293c89b8d6SNicholas Piggin do_rfi(env, env->lr, env->ctr); 12303c89b8d6SNicholas Piggin } 12313c89b8d6SNicholas Piggin 1232e5f17ac6SBlue Swirl void helper_hrfid(CPUPPCState *env) 1233ad71ed68SBlue Swirl { 1234a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_HSRR0], env->spr[SPR_HSRR1]); 1235ad71ed68SBlue Swirl } 1236ad71ed68SBlue Swirl #endif 1237ad71ed68SBlue Swirl 12381f26c751SDaniel Henrique Barboza #if defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY) 12391f26c751SDaniel Henrique Barboza void helper_rfebb(CPUPPCState *env, target_ulong s) 12401f26c751SDaniel Henrique Barboza { 12411f26c751SDaniel Henrique Barboza target_ulong msr = env->msr; 12421f26c751SDaniel Henrique Barboza 12431f26c751SDaniel Henrique Barboza /* 12441f26c751SDaniel Henrique Barboza * Handling of BESCR bits 32:33 according to PowerISA v3.1: 12451f26c751SDaniel Henrique Barboza * 12461f26c751SDaniel Henrique Barboza * "If BESCR 32:33 != 0b00 the instruction is treated as if 12471f26c751SDaniel Henrique Barboza * the instruction form were invalid." 12481f26c751SDaniel Henrique Barboza */ 12491f26c751SDaniel Henrique Barboza if (env->spr[SPR_BESCR] & BESCR_INVALID) { 12501f26c751SDaniel Henrique Barboza raise_exception_err(env, POWERPC_EXCP_PROGRAM, 12511f26c751SDaniel Henrique Barboza POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL); 12521f26c751SDaniel Henrique Barboza } 12531f26c751SDaniel Henrique Barboza 12541f26c751SDaniel Henrique Barboza env->nip = env->spr[SPR_EBBRR]; 12551f26c751SDaniel Henrique Barboza 12561f26c751SDaniel Henrique Barboza /* Switching to 32-bit ? Crop the nip */ 12571f26c751SDaniel Henrique Barboza if (!msr_is_64bit(env, msr)) { 12581f26c751SDaniel Henrique Barboza env->nip = (uint32_t)env->spr[SPR_EBBRR]; 12591f26c751SDaniel Henrique Barboza } 12601f26c751SDaniel Henrique Barboza 12611f26c751SDaniel Henrique Barboza if (s) { 12621f26c751SDaniel Henrique Barboza env->spr[SPR_BESCR] |= BESCR_GE; 12631f26c751SDaniel Henrique Barboza } else { 12641f26c751SDaniel Henrique Barboza env->spr[SPR_BESCR] &= ~BESCR_GE; 12651f26c751SDaniel Henrique Barboza } 12661f26c751SDaniel Henrique Barboza } 12671f26c751SDaniel Henrique Barboza #endif 12681f26c751SDaniel Henrique Barboza 1269ad71ed68SBlue Swirl /*****************************************************************************/ 1270ad71ed68SBlue Swirl /* Embedded PowerPC specific helpers */ 1271e5f17ac6SBlue Swirl void helper_40x_rfci(CPUPPCState *env) 1272ad71ed68SBlue Swirl { 1273a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_40x_SRR2], env->spr[SPR_40x_SRR3]); 1274ad71ed68SBlue Swirl } 1275ad71ed68SBlue Swirl 1276e5f17ac6SBlue Swirl void helper_rfci(CPUPPCState *env) 1277ad71ed68SBlue Swirl { 1278a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_BOOKE_CSRR0], env->spr[SPR_BOOKE_CSRR1]); 1279ad71ed68SBlue Swirl } 1280ad71ed68SBlue Swirl 1281e5f17ac6SBlue Swirl void helper_rfdi(CPUPPCState *env) 1282ad71ed68SBlue Swirl { 1283a1bb7384SScott Wood /* FIXME: choose CSRR1 or DSRR1 based on cpu type */ 1284a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_BOOKE_DSRR0], env->spr[SPR_BOOKE_DSRR1]); 1285ad71ed68SBlue Swirl } 1286ad71ed68SBlue Swirl 1287e5f17ac6SBlue Swirl void helper_rfmci(CPUPPCState *env) 1288ad71ed68SBlue Swirl { 1289a1bb7384SScott Wood /* FIXME: choose CSRR1 or MCSRR1 based on cpu type */ 1290a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_BOOKE_MCSRR0], env->spr[SPR_BOOKE_MCSRR1]); 1291ad71ed68SBlue Swirl } 12922b44e219SBruno Larsen (billionai) #endif /* CONFIG_TCG */ 12932b44e219SBruno Larsen (billionai) #endif /* !defined(CONFIG_USER_ONLY) */ 1294ad71ed68SBlue Swirl 12952b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 1296e5f17ac6SBlue Swirl void helper_tw(CPUPPCState *env, target_ulong arg1, target_ulong arg2, 1297e5f17ac6SBlue Swirl uint32_t flags) 1298ad71ed68SBlue Swirl { 1299ad71ed68SBlue Swirl if (!likely(!(((int32_t)arg1 < (int32_t)arg2 && (flags & 0x10)) || 1300ad71ed68SBlue Swirl ((int32_t)arg1 > (int32_t)arg2 && (flags & 0x08)) || 1301ad71ed68SBlue Swirl ((int32_t)arg1 == (int32_t)arg2 && (flags & 0x04)) || 1302ad71ed68SBlue Swirl ((uint32_t)arg1 < (uint32_t)arg2 && (flags & 0x02)) || 1303ad71ed68SBlue Swirl ((uint32_t)arg1 > (uint32_t)arg2 && (flags & 0x01))))) { 130472073dccSBenjamin Herrenschmidt raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM, 130572073dccSBenjamin Herrenschmidt POWERPC_EXCP_TRAP, GETPC()); 1306ad71ed68SBlue Swirl } 1307ad71ed68SBlue Swirl } 1308ad71ed68SBlue Swirl 1309ad71ed68SBlue Swirl #if defined(TARGET_PPC64) 1310e5f17ac6SBlue Swirl void helper_td(CPUPPCState *env, target_ulong arg1, target_ulong arg2, 1311e5f17ac6SBlue Swirl uint32_t flags) 1312ad71ed68SBlue Swirl { 1313ad71ed68SBlue Swirl if (!likely(!(((int64_t)arg1 < (int64_t)arg2 && (flags & 0x10)) || 1314ad71ed68SBlue Swirl ((int64_t)arg1 > (int64_t)arg2 && (flags & 0x08)) || 1315ad71ed68SBlue Swirl ((int64_t)arg1 == (int64_t)arg2 && (flags & 0x04)) || 1316ad71ed68SBlue Swirl ((uint64_t)arg1 < (uint64_t)arg2 && (flags & 0x02)) || 1317ad71ed68SBlue Swirl ((uint64_t)arg1 > (uint64_t)arg2 && (flags & 0x01))))) { 131872073dccSBenjamin Herrenschmidt raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM, 131972073dccSBenjamin Herrenschmidt POWERPC_EXCP_TRAP, GETPC()); 1320ad71ed68SBlue Swirl } 1321ad71ed68SBlue Swirl } 1322ad71ed68SBlue Swirl #endif 13232b44e219SBruno Larsen (billionai) #endif 1324ad71ed68SBlue Swirl 1325ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY) 1326ad71ed68SBlue Swirl /*****************************************************************************/ 1327ad71ed68SBlue Swirl /* PowerPC 601 specific instructions (POWER bridge) */ 1328ad71ed68SBlue Swirl 13292b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 1330e5f17ac6SBlue Swirl void helper_rfsvc(CPUPPCState *env) 1331ad71ed68SBlue Swirl { 1332a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->lr, env->ctr & 0x0000FFFF); 1333ad71ed68SBlue Swirl } 1334ad71ed68SBlue Swirl 1335ad71ed68SBlue Swirl /* Embedded.Processor Control */ 1336ad71ed68SBlue Swirl static int dbell2irq(target_ulong rb) 1337ad71ed68SBlue Swirl { 1338ad71ed68SBlue Swirl int msg = rb & DBELL_TYPE_MASK; 1339ad71ed68SBlue Swirl int irq = -1; 1340ad71ed68SBlue Swirl 1341ad71ed68SBlue Swirl switch (msg) { 1342ad71ed68SBlue Swirl case DBELL_TYPE_DBELL: 1343ad71ed68SBlue Swirl irq = PPC_INTERRUPT_DOORBELL; 1344ad71ed68SBlue Swirl break; 1345ad71ed68SBlue Swirl case DBELL_TYPE_DBELL_CRIT: 1346ad71ed68SBlue Swirl irq = PPC_INTERRUPT_CDOORBELL; 1347ad71ed68SBlue Swirl break; 1348ad71ed68SBlue Swirl case DBELL_TYPE_G_DBELL: 1349ad71ed68SBlue Swirl case DBELL_TYPE_G_DBELL_CRIT: 1350ad71ed68SBlue Swirl case DBELL_TYPE_G_DBELL_MC: 1351ad71ed68SBlue Swirl /* XXX implement */ 1352ad71ed68SBlue Swirl default: 1353ad71ed68SBlue Swirl break; 1354ad71ed68SBlue Swirl } 1355ad71ed68SBlue Swirl 1356ad71ed68SBlue Swirl return irq; 1357ad71ed68SBlue Swirl } 1358ad71ed68SBlue Swirl 1359e5f17ac6SBlue Swirl void helper_msgclr(CPUPPCState *env, target_ulong rb) 1360ad71ed68SBlue Swirl { 1361ad71ed68SBlue Swirl int irq = dbell2irq(rb); 1362ad71ed68SBlue Swirl 1363ad71ed68SBlue Swirl if (irq < 0) { 1364ad71ed68SBlue Swirl return; 1365ad71ed68SBlue Swirl } 1366ad71ed68SBlue Swirl 1367ad71ed68SBlue Swirl env->pending_interrupts &= ~(1 << irq); 1368ad71ed68SBlue Swirl } 1369ad71ed68SBlue Swirl 1370ad71ed68SBlue Swirl void helper_msgsnd(target_ulong rb) 1371ad71ed68SBlue Swirl { 1372ad71ed68SBlue Swirl int irq = dbell2irq(rb); 1373ad71ed68SBlue Swirl int pir = rb & DBELL_PIRTAG_MASK; 1374182735efSAndreas Färber CPUState *cs; 1375ad71ed68SBlue Swirl 1376ad71ed68SBlue Swirl if (irq < 0) { 1377ad71ed68SBlue Swirl return; 1378ad71ed68SBlue Swirl } 1379ad71ed68SBlue Swirl 1380f1c29ebcSThomas Huth qemu_mutex_lock_iothread(); 1381bdc44640SAndreas Färber CPU_FOREACH(cs) { 1382182735efSAndreas Färber PowerPCCPU *cpu = POWERPC_CPU(cs); 1383182735efSAndreas Färber CPUPPCState *cenv = &cpu->env; 1384182735efSAndreas Färber 1385ad71ed68SBlue Swirl if ((rb & DBELL_BRDCAST) || (cenv->spr[SPR_BOOKE_PIR] == pir)) { 1386ad71ed68SBlue Swirl cenv->pending_interrupts |= 1 << irq; 1387182735efSAndreas Färber cpu_interrupt(cs, CPU_INTERRUPT_HARD); 1388ad71ed68SBlue Swirl } 1389ad71ed68SBlue Swirl } 1390f1c29ebcSThomas Huth qemu_mutex_unlock_iothread(); 1391ad71ed68SBlue Swirl } 13927af1e7b0SCédric Le Goater 13937af1e7b0SCédric Le Goater /* Server Processor Control */ 13947af1e7b0SCédric Le Goater 13955ba7ba1dSCédric Le Goater static bool dbell_type_server(target_ulong rb) 13965ba7ba1dSCédric Le Goater { 139747733729SDavid Gibson /* 139847733729SDavid Gibson * A Directed Hypervisor Doorbell message is sent only if the 13997af1e7b0SCédric Le Goater * message type is 5. All other types are reserved and the 140047733729SDavid Gibson * instruction is a no-op 140147733729SDavid Gibson */ 14025ba7ba1dSCédric Le Goater return (rb & DBELL_TYPE_MASK) == DBELL_TYPE_DBELL_SERVER; 14037af1e7b0SCédric Le Goater } 14047af1e7b0SCédric Le Goater 14057af1e7b0SCédric Le Goater void helper_book3s_msgclr(CPUPPCState *env, target_ulong rb) 14067af1e7b0SCédric Le Goater { 14075ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 14087af1e7b0SCédric Le Goater return; 14097af1e7b0SCédric Le Goater } 14107af1e7b0SCédric Le Goater 14115ba7ba1dSCédric Le Goater env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL); 14127af1e7b0SCédric Le Goater } 14137af1e7b0SCédric Le Goater 14145ba7ba1dSCédric Le Goater static void book3s_msgsnd_common(int pir, int irq) 14157af1e7b0SCédric Le Goater { 14167af1e7b0SCédric Le Goater CPUState *cs; 14177af1e7b0SCédric Le Goater 14187af1e7b0SCédric Le Goater qemu_mutex_lock_iothread(); 14197af1e7b0SCédric Le Goater CPU_FOREACH(cs) { 14207af1e7b0SCédric Le Goater PowerPCCPU *cpu = POWERPC_CPU(cs); 14217af1e7b0SCédric Le Goater CPUPPCState *cenv = &cpu->env; 14227af1e7b0SCédric Le Goater 14237af1e7b0SCédric Le Goater /* TODO: broadcast message to all threads of the same processor */ 14247af1e7b0SCédric Le Goater if (cenv->spr_cb[SPR_PIR].default_value == pir) { 14257af1e7b0SCédric Le Goater cenv->pending_interrupts |= 1 << irq; 14267af1e7b0SCédric Le Goater cpu_interrupt(cs, CPU_INTERRUPT_HARD); 14277af1e7b0SCédric Le Goater } 14287af1e7b0SCédric Le Goater } 14297af1e7b0SCédric Le Goater qemu_mutex_unlock_iothread(); 14307af1e7b0SCédric Le Goater } 14315ba7ba1dSCédric Le Goater 14325ba7ba1dSCédric Le Goater void helper_book3s_msgsnd(target_ulong rb) 14335ba7ba1dSCédric Le Goater { 14345ba7ba1dSCédric Le Goater int pir = rb & DBELL_PROCIDTAG_MASK; 14355ba7ba1dSCédric Le Goater 14365ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 14375ba7ba1dSCédric Le Goater return; 14385ba7ba1dSCédric Le Goater } 14395ba7ba1dSCédric Le Goater 14405ba7ba1dSCédric Le Goater book3s_msgsnd_common(pir, PPC_INTERRUPT_HDOORBELL); 14415ba7ba1dSCédric Le Goater } 14425ba7ba1dSCédric Le Goater 14435ba7ba1dSCédric Le Goater #if defined(TARGET_PPC64) 14445ba7ba1dSCédric Le Goater void helper_book3s_msgclrp(CPUPPCState *env, target_ulong rb) 14455ba7ba1dSCédric Le Goater { 1446493028d8SCédric Le Goater helper_hfscr_facility_check(env, HFSCR_MSGP, "msgclrp", HFSCR_IC_MSGP); 1447493028d8SCédric Le Goater 14485ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 14495ba7ba1dSCédric Le Goater return; 14505ba7ba1dSCédric Le Goater } 14515ba7ba1dSCédric Le Goater 14525ba7ba1dSCédric Le Goater env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL); 14535ba7ba1dSCédric Le Goater } 14545ba7ba1dSCédric Le Goater 14555ba7ba1dSCédric Le Goater /* 14565ba7ba1dSCédric Le Goater * sends a message to other threads that are on the same 14575ba7ba1dSCédric Le Goater * multi-threaded processor 14585ba7ba1dSCédric Le Goater */ 14595ba7ba1dSCédric Le Goater void helper_book3s_msgsndp(CPUPPCState *env, target_ulong rb) 14605ba7ba1dSCédric Le Goater { 14615ba7ba1dSCédric Le Goater int pir = env->spr_cb[SPR_PIR].default_value; 14625ba7ba1dSCédric Le Goater 1463493028d8SCédric Le Goater helper_hfscr_facility_check(env, HFSCR_MSGP, "msgsndp", HFSCR_IC_MSGP); 1464493028d8SCédric Le Goater 14655ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 14665ba7ba1dSCédric Le Goater return; 14675ba7ba1dSCédric Le Goater } 14685ba7ba1dSCédric Le Goater 14695ba7ba1dSCédric Le Goater /* TODO: TCG supports only one thread */ 14705ba7ba1dSCédric Le Goater 14715ba7ba1dSCédric Le Goater book3s_msgsnd_common(pir, PPC_INTERRUPT_DOORBELL); 14725ba7ba1dSCédric Le Goater } 1473996473e4SRichard Henderson #endif /* TARGET_PPC64 */ 14740f3110faSRichard Henderson 14750f3110faSRichard Henderson void ppc_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, 14760f3110faSRichard Henderson MMUAccessType access_type, 14770f3110faSRichard Henderson int mmu_idx, uintptr_t retaddr) 14780f3110faSRichard Henderson { 14790f3110faSRichard Henderson CPUPPCState *env = cs->env_ptr; 148029c4a336SFabiano Rosas uint32_t insn; 148129c4a336SFabiano Rosas 148229c4a336SFabiano Rosas /* Restore state and reload the insn we executed, for filling in DSISR. */ 148329c4a336SFabiano Rosas cpu_restore_state(cs, retaddr, true); 148429c4a336SFabiano Rosas insn = cpu_ldl_code(env, env->nip); 14850f3110faSRichard Henderson 1486a7e3af13SRichard Henderson switch (env->mmu_model) { 1487a7e3af13SRichard Henderson case POWERPC_MMU_SOFT_4xx: 1488a7e3af13SRichard Henderson env->spr[SPR_40x_DEAR] = vaddr; 1489a7e3af13SRichard Henderson break; 1490a7e3af13SRichard Henderson case POWERPC_MMU_BOOKE: 1491a7e3af13SRichard Henderson case POWERPC_MMU_BOOKE206: 1492a7e3af13SRichard Henderson env->spr[SPR_BOOKE_DEAR] = vaddr; 1493a7e3af13SRichard Henderson break; 1494a7e3af13SRichard Henderson default: 1495a7e3af13SRichard Henderson env->spr[SPR_DAR] = vaddr; 1496a7e3af13SRichard Henderson break; 1497a7e3af13SRichard Henderson } 1498a7e3af13SRichard Henderson 14990f3110faSRichard Henderson cs->exception_index = POWERPC_EXCP_ALIGN; 150029c4a336SFabiano Rosas env->error_code = insn & 0x03FF0000; 150129c4a336SFabiano Rosas cpu_loop_exit(cs); 15020f3110faSRichard Henderson } 1503996473e4SRichard Henderson #endif /* CONFIG_TCG */ 1504996473e4SRichard Henderson #endif /* !CONFIG_USER_ONLY */ 1505