1ad71ed68SBlue Swirl /* 2ad71ed68SBlue Swirl * PowerPC exception emulation helpers for QEMU. 3ad71ed68SBlue Swirl * 4ad71ed68SBlue Swirl * Copyright (c) 2003-2007 Jocelyn Mayer 5ad71ed68SBlue Swirl * 6ad71ed68SBlue Swirl * This library is free software; you can redistribute it and/or 7ad71ed68SBlue Swirl * modify it under the terms of the GNU Lesser General Public 8ad71ed68SBlue Swirl * License as published by the Free Software Foundation; either 96bd039cdSChetan Pant * version 2.1 of the License, or (at your option) any later version. 10ad71ed68SBlue Swirl * 11ad71ed68SBlue Swirl * This library is distributed in the hope that it will be useful, 12ad71ed68SBlue Swirl * but WITHOUT ANY WARRANTY; without even the implied warranty of 13ad71ed68SBlue Swirl * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14ad71ed68SBlue Swirl * Lesser General Public License for more details. 15ad71ed68SBlue Swirl * 16ad71ed68SBlue Swirl * You should have received a copy of the GNU Lesser General Public 17ad71ed68SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18ad71ed68SBlue Swirl */ 190d75590dSPeter Maydell #include "qemu/osdep.h" 20f1c29ebcSThomas Huth #include "qemu/main-loop.h" 21ad71ed68SBlue Swirl #include "cpu.h" 2263c91552SPaolo Bonzini #include "exec/exec-all.h" 230f3110faSRichard Henderson #include "internal.h" 24ad71ed68SBlue Swirl #include "helper_regs.h" 25ad71ed68SBlue Swirl 262eb1ef73SCédric Le Goater #include "trace.h" 272eb1ef73SCédric Le Goater 282b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 292b44e219SBruno Larsen (billionai) #include "exec/helper-proto.h" 302b44e219SBruno Larsen (billionai) #include "exec/cpu_ldst.h" 312b44e219SBruno Larsen (billionai) #endif 322b44e219SBruno Larsen (billionai) 33c79c73f6SBlue Swirl /*****************************************************************************/ 34c79c73f6SBlue Swirl /* Exception processing */ 35f725245cSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY) 3697a8ea5aSAndreas Färber 376789f23bSCédric Le Goater static const char *powerpc_excp_name(int excp) 386789f23bSCédric Le Goater { 396789f23bSCédric Le Goater switch (excp) { 406789f23bSCédric Le Goater case POWERPC_EXCP_CRITICAL: return "CRITICAL"; 416789f23bSCédric Le Goater case POWERPC_EXCP_MCHECK: return "MCHECK"; 426789f23bSCédric Le Goater case POWERPC_EXCP_DSI: return "DSI"; 436789f23bSCédric Le Goater case POWERPC_EXCP_ISI: return "ISI"; 446789f23bSCédric Le Goater case POWERPC_EXCP_EXTERNAL: return "EXTERNAL"; 456789f23bSCédric Le Goater case POWERPC_EXCP_ALIGN: return "ALIGN"; 466789f23bSCédric Le Goater case POWERPC_EXCP_PROGRAM: return "PROGRAM"; 476789f23bSCédric Le Goater case POWERPC_EXCP_FPU: return "FPU"; 486789f23bSCédric Le Goater case POWERPC_EXCP_SYSCALL: return "SYSCALL"; 496789f23bSCédric Le Goater case POWERPC_EXCP_APU: return "APU"; 506789f23bSCédric Le Goater case POWERPC_EXCP_DECR: return "DECR"; 516789f23bSCédric Le Goater case POWERPC_EXCP_FIT: return "FIT"; 526789f23bSCédric Le Goater case POWERPC_EXCP_WDT: return "WDT"; 536789f23bSCédric Le Goater case POWERPC_EXCP_DTLB: return "DTLB"; 546789f23bSCédric Le Goater case POWERPC_EXCP_ITLB: return "ITLB"; 556789f23bSCédric Le Goater case POWERPC_EXCP_DEBUG: return "DEBUG"; 566789f23bSCédric Le Goater case POWERPC_EXCP_SPEU: return "SPEU"; 576789f23bSCédric Le Goater case POWERPC_EXCP_EFPDI: return "EFPDI"; 586789f23bSCédric Le Goater case POWERPC_EXCP_EFPRI: return "EFPRI"; 596789f23bSCédric Le Goater case POWERPC_EXCP_EPERFM: return "EPERFM"; 606789f23bSCédric Le Goater case POWERPC_EXCP_DOORI: return "DOORI"; 616789f23bSCédric Le Goater case POWERPC_EXCP_DOORCI: return "DOORCI"; 626789f23bSCédric Le Goater case POWERPC_EXCP_GDOORI: return "GDOORI"; 636789f23bSCédric Le Goater case POWERPC_EXCP_GDOORCI: return "GDOORCI"; 646789f23bSCédric Le Goater case POWERPC_EXCP_HYPPRIV: return "HYPPRIV"; 656789f23bSCédric Le Goater case POWERPC_EXCP_RESET: return "RESET"; 666789f23bSCédric Le Goater case POWERPC_EXCP_DSEG: return "DSEG"; 676789f23bSCédric Le Goater case POWERPC_EXCP_ISEG: return "ISEG"; 686789f23bSCédric Le Goater case POWERPC_EXCP_HDECR: return "HDECR"; 696789f23bSCédric Le Goater case POWERPC_EXCP_TRACE: return "TRACE"; 706789f23bSCédric Le Goater case POWERPC_EXCP_HDSI: return "HDSI"; 716789f23bSCédric Le Goater case POWERPC_EXCP_HISI: return "HISI"; 726789f23bSCédric Le Goater case POWERPC_EXCP_HDSEG: return "HDSEG"; 736789f23bSCédric Le Goater case POWERPC_EXCP_HISEG: return "HISEG"; 746789f23bSCédric Le Goater case POWERPC_EXCP_VPU: return "VPU"; 756789f23bSCédric Le Goater case POWERPC_EXCP_PIT: return "PIT"; 766789f23bSCédric Le Goater case POWERPC_EXCP_IO: return "IO"; 776789f23bSCédric Le Goater case POWERPC_EXCP_RUNM: return "RUNM"; 786789f23bSCédric Le Goater case POWERPC_EXCP_EMUL: return "EMUL"; 796789f23bSCédric Le Goater case POWERPC_EXCP_IFTLB: return "IFTLB"; 806789f23bSCédric Le Goater case POWERPC_EXCP_DLTLB: return "DLTLB"; 816789f23bSCédric Le Goater case POWERPC_EXCP_DSTLB: return "DSTLB"; 826789f23bSCédric Le Goater case POWERPC_EXCP_FPA: return "FPA"; 836789f23bSCédric Le Goater case POWERPC_EXCP_DABR: return "DABR"; 846789f23bSCédric Le Goater case POWERPC_EXCP_IABR: return "IABR"; 856789f23bSCédric Le Goater case POWERPC_EXCP_SMI: return "SMI"; 866789f23bSCédric Le Goater case POWERPC_EXCP_PERFM: return "PERFM"; 876789f23bSCédric Le Goater case POWERPC_EXCP_THERM: return "THERM"; 886789f23bSCédric Le Goater case POWERPC_EXCP_VPUA: return "VPUA"; 896789f23bSCédric Le Goater case POWERPC_EXCP_SOFTP: return "SOFTP"; 906789f23bSCédric Le Goater case POWERPC_EXCP_MAINT: return "MAINT"; 916789f23bSCédric Le Goater case POWERPC_EXCP_MEXTBR: return "MEXTBR"; 926789f23bSCédric Le Goater case POWERPC_EXCP_NMEXTBR: return "NMEXTBR"; 936789f23bSCédric Le Goater case POWERPC_EXCP_ITLBE: return "ITLBE"; 946789f23bSCédric Le Goater case POWERPC_EXCP_DTLBE: return "DTLBE"; 956789f23bSCédric Le Goater case POWERPC_EXCP_VSXU: return "VSXU"; 966789f23bSCédric Le Goater case POWERPC_EXCP_FU: return "FU"; 976789f23bSCédric Le Goater case POWERPC_EXCP_HV_EMU: return "HV_EMU"; 986789f23bSCédric Le Goater case POWERPC_EXCP_HV_MAINT: return "HV_MAINT"; 996789f23bSCédric Le Goater case POWERPC_EXCP_HV_FU: return "HV_FU"; 1006789f23bSCédric Le Goater case POWERPC_EXCP_SDOOR: return "SDOOR"; 1016789f23bSCédric Le Goater case POWERPC_EXCP_SDOOR_HV: return "SDOOR_HV"; 1026789f23bSCédric Le Goater case POWERPC_EXCP_HVIRT: return "HVIRT"; 1036789f23bSCédric Le Goater case POWERPC_EXCP_SYSCALL_VECTORED: return "SYSCALL_VECTORED"; 1046789f23bSCédric Le Goater default: 1056789f23bSCédric Le Goater g_assert_not_reached(); 1066789f23bSCédric Le Goater } 1076789f23bSCédric Le Goater } 1086789f23bSCédric Le Goater 10962e79ef9SCédric Le Goater static void dump_syscall(CPUPPCState *env) 110c79c73f6SBlue Swirl { 1116dc6b557SNicholas Piggin qemu_log_mask(CPU_LOG_INT, "syscall r0=%016" PRIx64 1126dc6b557SNicholas Piggin " r3=%016" PRIx64 " r4=%016" PRIx64 " r5=%016" PRIx64 1136dc6b557SNicholas Piggin " r6=%016" PRIx64 " r7=%016" PRIx64 " r8=%016" PRIx64 114c79c73f6SBlue Swirl " nip=" TARGET_FMT_lx "\n", 115c79c73f6SBlue Swirl ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3), 116c79c73f6SBlue Swirl ppc_dump_gpr(env, 4), ppc_dump_gpr(env, 5), 1176dc6b557SNicholas Piggin ppc_dump_gpr(env, 6), ppc_dump_gpr(env, 7), 1186dc6b557SNicholas Piggin ppc_dump_gpr(env, 8), env->nip); 1196dc6b557SNicholas Piggin } 1206dc6b557SNicholas Piggin 12162e79ef9SCédric Le Goater static void dump_hcall(CPUPPCState *env) 1226dc6b557SNicholas Piggin { 1236dc6b557SNicholas Piggin qemu_log_mask(CPU_LOG_INT, "hypercall r3=%016" PRIx64 1246dc6b557SNicholas Piggin " r4=%016" PRIx64 " r5=%016" PRIx64 " r6=%016" PRIx64 1256dc6b557SNicholas Piggin " r7=%016" PRIx64 " r8=%016" PRIx64 " r9=%016" PRIx64 1266dc6b557SNicholas Piggin " r10=%016" PRIx64 " r11=%016" PRIx64 " r12=%016" PRIx64 1276dc6b557SNicholas Piggin " nip=" TARGET_FMT_lx "\n", 1286dc6b557SNicholas Piggin ppc_dump_gpr(env, 3), ppc_dump_gpr(env, 4), 1296dc6b557SNicholas Piggin ppc_dump_gpr(env, 5), ppc_dump_gpr(env, 6), 1306dc6b557SNicholas Piggin ppc_dump_gpr(env, 7), ppc_dump_gpr(env, 8), 1316dc6b557SNicholas Piggin ppc_dump_gpr(env, 9), ppc_dump_gpr(env, 10), 1326dc6b557SNicholas Piggin ppc_dump_gpr(env, 11), ppc_dump_gpr(env, 12), 1336dc6b557SNicholas Piggin env->nip); 134c79c73f6SBlue Swirl } 135c79c73f6SBlue Swirl 136e4e27df7SFabiano Rosas static void ppc_excp_debug_sw_tlb(CPUPPCState *env, int excp) 137e4e27df7SFabiano Rosas { 138e4e27df7SFabiano Rosas const char *es; 139e4e27df7SFabiano Rosas target_ulong *miss, *cmp; 140e4e27df7SFabiano Rosas int en; 141e4e27df7SFabiano Rosas 1422e089eceSFabiano Rosas if (!qemu_loglevel_mask(CPU_LOG_MMU)) { 143e4e27df7SFabiano Rosas return; 144e4e27df7SFabiano Rosas } 145e4e27df7SFabiano Rosas 146e4e27df7SFabiano Rosas if (excp == POWERPC_EXCP_IFTLB) { 147e4e27df7SFabiano Rosas es = "I"; 148e4e27df7SFabiano Rosas en = 'I'; 149e4e27df7SFabiano Rosas miss = &env->spr[SPR_IMISS]; 150e4e27df7SFabiano Rosas cmp = &env->spr[SPR_ICMP]; 151e4e27df7SFabiano Rosas } else { 152e4e27df7SFabiano Rosas if (excp == POWERPC_EXCP_DLTLB) { 153e4e27df7SFabiano Rosas es = "DL"; 154e4e27df7SFabiano Rosas } else { 155e4e27df7SFabiano Rosas es = "DS"; 156e4e27df7SFabiano Rosas } 157e4e27df7SFabiano Rosas en = 'D'; 158e4e27df7SFabiano Rosas miss = &env->spr[SPR_DMISS]; 159e4e27df7SFabiano Rosas cmp = &env->spr[SPR_DCMP]; 160e4e27df7SFabiano Rosas } 161e4e27df7SFabiano Rosas qemu_log("6xx %sTLB miss: %cM " TARGET_FMT_lx " %cC " 162e4e27df7SFabiano Rosas TARGET_FMT_lx " H1 " TARGET_FMT_lx " H2 " 163e4e27df7SFabiano Rosas TARGET_FMT_lx " %08x\n", es, en, *miss, en, *cmp, 164e4e27df7SFabiano Rosas env->spr[SPR_HASH1], env->spr[SPR_HASH2], 165e4e27df7SFabiano Rosas env->error_code); 166e4e27df7SFabiano Rosas } 167e4e27df7SFabiano Rosas 168e4e27df7SFabiano Rosas 169dead760bSBenjamin Herrenschmidt static int powerpc_reset_wakeup(CPUState *cs, CPUPPCState *env, int excp, 170dead760bSBenjamin Herrenschmidt target_ulong *msr) 171dead760bSBenjamin Herrenschmidt { 172dead760bSBenjamin Herrenschmidt /* We no longer are in a PM state */ 1731e7fd61dSBenjamin Herrenschmidt env->resume_as_sreset = false; 174dead760bSBenjamin Herrenschmidt 175dead760bSBenjamin Herrenschmidt /* Pretend to be returning from doze always as we don't lose state */ 1760911a60cSLeonardo Bras *msr |= SRR1_WS_NOLOSS; 177dead760bSBenjamin Herrenschmidt 178dead760bSBenjamin Herrenschmidt /* Machine checks are sent normally */ 179dead760bSBenjamin Herrenschmidt if (excp == POWERPC_EXCP_MCHECK) { 180dead760bSBenjamin Herrenschmidt return excp; 181dead760bSBenjamin Herrenschmidt } 182dead760bSBenjamin Herrenschmidt switch (excp) { 183dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_RESET: 1840911a60cSLeonardo Bras *msr |= SRR1_WAKERESET; 185dead760bSBenjamin Herrenschmidt break; 186dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_EXTERNAL: 1870911a60cSLeonardo Bras *msr |= SRR1_WAKEEE; 188dead760bSBenjamin Herrenschmidt break; 189dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_DECR: 1900911a60cSLeonardo Bras *msr |= SRR1_WAKEDEC; 191dead760bSBenjamin Herrenschmidt break; 192dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_SDOOR: 1930911a60cSLeonardo Bras *msr |= SRR1_WAKEDBELL; 194dead760bSBenjamin Herrenschmidt break; 195dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_SDOOR_HV: 1960911a60cSLeonardo Bras *msr |= SRR1_WAKEHDBELL; 197dead760bSBenjamin Herrenschmidt break; 198dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_HV_MAINT: 1990911a60cSLeonardo Bras *msr |= SRR1_WAKEHMI; 200dead760bSBenjamin Herrenschmidt break; 201d8ce5fd6SBenjamin Herrenschmidt case POWERPC_EXCP_HVIRT: 2020911a60cSLeonardo Bras *msr |= SRR1_WAKEHVI; 203d8ce5fd6SBenjamin Herrenschmidt break; 204dead760bSBenjamin Herrenschmidt default: 205dead760bSBenjamin Herrenschmidt cpu_abort(cs, "Unsupported exception %d in Power Save mode\n", 206dead760bSBenjamin Herrenschmidt excp); 207dead760bSBenjamin Herrenschmidt } 208dead760bSBenjamin Herrenschmidt return POWERPC_EXCP_RESET; 209dead760bSBenjamin Herrenschmidt } 210dead760bSBenjamin Herrenschmidt 2118b7e6b07SNicholas Piggin /* 2128b7e6b07SNicholas Piggin * AIL - Alternate Interrupt Location, a mode that allows interrupts to be 2138b7e6b07SNicholas Piggin * taken with the MMU on, and which uses an alternate location (e.g., so the 2148b7e6b07SNicholas Piggin * kernel/hv can map the vectors there with an effective address). 2158b7e6b07SNicholas Piggin * 2168b7e6b07SNicholas Piggin * An interrupt is considered to be taken "with AIL" or "AIL applies" if they 2178b7e6b07SNicholas Piggin * are delivered in this way. AIL requires the LPCR to be set to enable this 2188b7e6b07SNicholas Piggin * mode, and then a number of conditions have to be true for AIL to apply. 2198b7e6b07SNicholas Piggin * 2208b7e6b07SNicholas Piggin * First of all, SRESET, MCE, and HMI are always delivered without AIL, because 2218b7e6b07SNicholas Piggin * they specifically want to be in real mode (e.g., the MCE might be signaling 2228b7e6b07SNicholas Piggin * a SLB multi-hit which requires SLB flush before the MMU can be enabled). 2238b7e6b07SNicholas Piggin * 2248b7e6b07SNicholas Piggin * After that, behaviour depends on the current MSR[IR], MSR[DR], MSR[HV], 2258b7e6b07SNicholas Piggin * whether or not the interrupt changes MSR[HV] from 0 to 1, and the current 2268b7e6b07SNicholas Piggin * radix mode (LPCR[HR]). 2278b7e6b07SNicholas Piggin * 2288b7e6b07SNicholas Piggin * POWER8, POWER9 with LPCR[HR]=0 2298b7e6b07SNicholas Piggin * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL | 2308b7e6b07SNicholas Piggin * +-----------+-------------+---------+-------------+-----+ 2318b7e6b07SNicholas Piggin * | a | 00/01/10 | x | x | 0 | 2328b7e6b07SNicholas Piggin * | a | 11 | 0 | 1 | 0 | 2338b7e6b07SNicholas Piggin * | a | 11 | 1 | 1 | a | 2348b7e6b07SNicholas Piggin * | a | 11 | 0 | 0 | a | 2358b7e6b07SNicholas Piggin * +-------------------------------------------------------+ 2368b7e6b07SNicholas Piggin * 2378b7e6b07SNicholas Piggin * POWER9 with LPCR[HR]=1 2388b7e6b07SNicholas Piggin * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL | 2398b7e6b07SNicholas Piggin * +-----------+-------------+---------+-------------+-----+ 2408b7e6b07SNicholas Piggin * | a | 00/01/10 | x | x | 0 | 2418b7e6b07SNicholas Piggin * | a | 11 | x | x | a | 2428b7e6b07SNicholas Piggin * +-------------------------------------------------------+ 2438b7e6b07SNicholas Piggin * 2448b7e6b07SNicholas Piggin * The difference with POWER9 being that MSR[HV] 0->1 interrupts can be sent to 245526cdce7SNicholas Piggin * the hypervisor in AIL mode if the guest is radix. This is good for 246526cdce7SNicholas Piggin * performance but allows the guest to influence the AIL of hypervisor 247526cdce7SNicholas Piggin * interrupts using its MSR, and also the hypervisor must disallow guest 248526cdce7SNicholas Piggin * interrupts (MSR[HV] 0->0) from using AIL if the hypervisor does not want to 249526cdce7SNicholas Piggin * use AIL for its MSR[HV] 0->1 interrupts. 250526cdce7SNicholas Piggin * 251526cdce7SNicholas Piggin * POWER10 addresses those issues with a new LPCR[HAIL] bit that is applied to 252526cdce7SNicholas Piggin * interrupts that begin execution with MSR[HV]=1 (so both MSR[HV] 0->1 and 253526cdce7SNicholas Piggin * MSR[HV] 1->1). 254526cdce7SNicholas Piggin * 255526cdce7SNicholas Piggin * HAIL=1 is equivalent to AIL=3, for interrupts delivered with MSR[HV]=1. 256526cdce7SNicholas Piggin * 257526cdce7SNicholas Piggin * POWER10 behaviour is 258526cdce7SNicholas Piggin * | LPCR[AIL] | LPCR[HAIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL | 259526cdce7SNicholas Piggin * +-----------+------------+-------------+---------+-------------+-----+ 260526cdce7SNicholas Piggin * | a | h | 00/01/10 | 0 | 0 | 0 | 261526cdce7SNicholas Piggin * | a | h | 11 | 0 | 0 | a | 262526cdce7SNicholas Piggin * | a | h | x | 0 | 1 | h | 263526cdce7SNicholas Piggin * | a | h | 00/01/10 | 1 | 1 | 0 | 264526cdce7SNicholas Piggin * | a | h | 11 | 1 | 1 | h | 265526cdce7SNicholas Piggin * +--------------------------------------------------------------------+ 2668b7e6b07SNicholas Piggin */ 26762e79ef9SCédric Le Goater static void ppc_excp_apply_ail(PowerPCCPU *cpu, int excp_model, int excp, 2688b7e6b07SNicholas Piggin target_ulong msr, 2698b7e6b07SNicholas Piggin target_ulong *new_msr, 2708b7e6b07SNicholas Piggin target_ulong *vector) 2712586a4d7SFabiano Rosas { 2728b7e6b07SNicholas Piggin #if defined(TARGET_PPC64) 2738b7e6b07SNicholas Piggin CPUPPCState *env = &cpu->env; 2748b7e6b07SNicholas Piggin bool mmu_all_on = ((msr >> MSR_IR) & 1) && ((msr >> MSR_DR) & 1); 2758b7e6b07SNicholas Piggin bool hv_escalation = !(msr & MSR_HVB) && (*new_msr & MSR_HVB); 2768b7e6b07SNicholas Piggin int ail = 0; 2772586a4d7SFabiano Rosas 2788b7e6b07SNicholas Piggin if (excp == POWERPC_EXCP_MCHECK || 2798b7e6b07SNicholas Piggin excp == POWERPC_EXCP_RESET || 2808b7e6b07SNicholas Piggin excp == POWERPC_EXCP_HV_MAINT) { 2818b7e6b07SNicholas Piggin /* SRESET, MCE, HMI never apply AIL */ 2828b7e6b07SNicholas Piggin return; 2832586a4d7SFabiano Rosas } 2842586a4d7SFabiano Rosas 2858b7e6b07SNicholas Piggin if (excp_model == POWERPC_EXCP_POWER8 || 2868b7e6b07SNicholas Piggin excp_model == POWERPC_EXCP_POWER9) { 2878b7e6b07SNicholas Piggin if (!mmu_all_on) { 2888b7e6b07SNicholas Piggin /* AIL only works if MSR[IR] and MSR[DR] are both enabled. */ 2898b7e6b07SNicholas Piggin return; 2908b7e6b07SNicholas Piggin } 2918b7e6b07SNicholas Piggin if (hv_escalation && !(env->spr[SPR_LPCR] & LPCR_HR)) { 2928b7e6b07SNicholas Piggin /* 2938b7e6b07SNicholas Piggin * AIL does not work if there is a MSR[HV] 0->1 transition and the 2948b7e6b07SNicholas Piggin * partition is in HPT mode. For radix guests, such interrupts are 2958b7e6b07SNicholas Piggin * allowed to be delivered to the hypervisor in ail mode. 2968b7e6b07SNicholas Piggin */ 2978b7e6b07SNicholas Piggin return; 2988b7e6b07SNicholas Piggin } 2998b7e6b07SNicholas Piggin 3008b7e6b07SNicholas Piggin ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT; 3018b7e6b07SNicholas Piggin if (ail == 0) { 3028b7e6b07SNicholas Piggin return; 3038b7e6b07SNicholas Piggin } 3048b7e6b07SNicholas Piggin if (ail == 1) { 3058b7e6b07SNicholas Piggin /* AIL=1 is reserved, treat it like AIL=0 */ 3068b7e6b07SNicholas Piggin return; 3078b7e6b07SNicholas Piggin } 308526cdce7SNicholas Piggin 309526cdce7SNicholas Piggin } else if (excp_model == POWERPC_EXCP_POWER10) { 310526cdce7SNicholas Piggin if (!mmu_all_on && !hv_escalation) { 311526cdce7SNicholas Piggin /* 312526cdce7SNicholas Piggin * AIL works for HV interrupts even with guest MSR[IR/DR] disabled. 313526cdce7SNicholas Piggin * Guest->guest and HV->HV interrupts do require MMU on. 314526cdce7SNicholas Piggin */ 315526cdce7SNicholas Piggin return; 316526cdce7SNicholas Piggin } 317526cdce7SNicholas Piggin 318526cdce7SNicholas Piggin if (*new_msr & MSR_HVB) { 319526cdce7SNicholas Piggin if (!(env->spr[SPR_LPCR] & LPCR_HAIL)) { 320526cdce7SNicholas Piggin /* HV interrupts depend on LPCR[HAIL] */ 321526cdce7SNicholas Piggin return; 322526cdce7SNicholas Piggin } 323526cdce7SNicholas Piggin ail = 3; /* HAIL=1 gives AIL=3 behaviour for HV interrupts */ 324526cdce7SNicholas Piggin } else { 325526cdce7SNicholas Piggin ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT; 326526cdce7SNicholas Piggin } 327526cdce7SNicholas Piggin if (ail == 0) { 328526cdce7SNicholas Piggin return; 329526cdce7SNicholas Piggin } 330526cdce7SNicholas Piggin if (ail == 1 || ail == 2) { 331526cdce7SNicholas Piggin /* AIL=1 and AIL=2 are reserved, treat them like AIL=0 */ 332526cdce7SNicholas Piggin return; 333526cdce7SNicholas Piggin } 3348b7e6b07SNicholas Piggin } else { 3358b7e6b07SNicholas Piggin /* Other processors do not support AIL */ 3368b7e6b07SNicholas Piggin return; 3378b7e6b07SNicholas Piggin } 3388b7e6b07SNicholas Piggin 3398b7e6b07SNicholas Piggin /* 3408b7e6b07SNicholas Piggin * AIL applies, so the new MSR gets IR and DR set, and an offset applied 3418b7e6b07SNicholas Piggin * to the new IP. 3428b7e6b07SNicholas Piggin */ 3438b7e6b07SNicholas Piggin *new_msr |= (1 << MSR_IR) | (1 << MSR_DR); 3448b7e6b07SNicholas Piggin 3458b7e6b07SNicholas Piggin if (excp != POWERPC_EXCP_SYSCALL_VECTORED) { 3468b7e6b07SNicholas Piggin if (ail == 2) { 3478b7e6b07SNicholas Piggin *vector |= 0x0000000000018000ull; 3488b7e6b07SNicholas Piggin } else if (ail == 3) { 3498b7e6b07SNicholas Piggin *vector |= 0xc000000000004000ull; 3508b7e6b07SNicholas Piggin } 3518b7e6b07SNicholas Piggin } else { 3528b7e6b07SNicholas Piggin /* 3538b7e6b07SNicholas Piggin * scv AIL is a little different. AIL=2 does not change the address, 3548b7e6b07SNicholas Piggin * only the MSR. AIL=3 replaces the 0x17000 base with 0xc...3000. 3558b7e6b07SNicholas Piggin */ 3568b7e6b07SNicholas Piggin if (ail == 3) { 3578b7e6b07SNicholas Piggin *vector &= ~0x0000000000017000ull; /* Un-apply the base offset */ 3588b7e6b07SNicholas Piggin *vector |= 0xc000000000003000ull; /* Apply scv's AIL=3 offset */ 3598b7e6b07SNicholas Piggin } 3608b7e6b07SNicholas Piggin } 3618b7e6b07SNicholas Piggin #endif 3622586a4d7SFabiano Rosas } 363dead760bSBenjamin Herrenschmidt 36462e79ef9SCédric Le Goater static void powerpc_set_excp_state(PowerPCCPU *cpu, 365ad77c6caSNicholas Piggin target_ulong vector, target_ulong msr) 366ad77c6caSNicholas Piggin { 367ad77c6caSNicholas Piggin CPUState *cs = CPU(cpu); 368ad77c6caSNicholas Piggin CPUPPCState *env = &cpu->env; 369ad77c6caSNicholas Piggin 370ad77c6caSNicholas Piggin /* 371ad77c6caSNicholas Piggin * We don't use hreg_store_msr here as already have treated any 372ad77c6caSNicholas Piggin * special case that could occur. Just store MSR and update hflags 373ad77c6caSNicholas Piggin * 374ad77c6caSNicholas Piggin * Note: We *MUST* not use hreg_store_msr() as-is anyway because it 375ad77c6caSNicholas Piggin * will prevent setting of the HV bit which some exceptions might need 376ad77c6caSNicholas Piggin * to do. 377ad77c6caSNicholas Piggin */ 378ad77c6caSNicholas Piggin env->msr = msr & env->msr_mask; 379ad77c6caSNicholas Piggin hreg_compute_hflags(env); 380ad77c6caSNicholas Piggin env->nip = vector; 381ad77c6caSNicholas Piggin /* Reset exception state */ 382ad77c6caSNicholas Piggin cs->exception_index = POWERPC_EXCP_NONE; 383ad77c6caSNicholas Piggin env->error_code = 0; 384ad77c6caSNicholas Piggin 385ad77c6caSNicholas Piggin /* Reset the reservation */ 386ad77c6caSNicholas Piggin env->reserve_addr = -1; 387ad77c6caSNicholas Piggin 388ad77c6caSNicholas Piggin /* 389ad77c6caSNicholas Piggin * Any interrupt is context synchronizing, check if TCG TLB needs 390ad77c6caSNicholas Piggin * a delayed flush on ppc64 391ad77c6caSNicholas Piggin */ 392ad77c6caSNicholas Piggin check_tlb_flush(env, false); 393ad77c6caSNicholas Piggin } 394ad77c6caSNicholas Piggin 395e808c2edSFabiano Rosas static void powerpc_excp_40x(PowerPCCPU *cpu, int excp) 396e808c2edSFabiano Rosas { 397e808c2edSFabiano Rosas CPUState *cs = CPU(cpu); 398e808c2edSFabiano Rosas CPUPPCState *env = &cpu->env; 399e808c2edSFabiano Rosas int excp_model = env->excp_model; 400e808c2edSFabiano Rosas target_ulong msr, new_msr, vector; 4018428cdb2SFabiano Rosas int srr0, srr1; 402e808c2edSFabiano Rosas 403e808c2edSFabiano Rosas if (excp <= POWERPC_EXCP_NONE || excp >= POWERPC_EXCP_NB) { 404e808c2edSFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 405e808c2edSFabiano Rosas } 406e808c2edSFabiano Rosas 407e808c2edSFabiano Rosas qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx 408e808c2edSFabiano Rosas " => %s (%d) error=%02x\n", env->nip, powerpc_excp_name(excp), 409e808c2edSFabiano Rosas excp, env->error_code); 410e808c2edSFabiano Rosas 411e808c2edSFabiano Rosas /* new srr1 value excluding must-be-zero bits */ 412e808c2edSFabiano Rosas msr = env->msr & ~0x783f0000ULL; 413e808c2edSFabiano Rosas 414e808c2edSFabiano Rosas /* 415495fc7ffSFabiano Rosas * new interrupt handler msr preserves existing ME unless 416495fc7ffSFabiano Rosas * explicitly overriden. 417e808c2edSFabiano Rosas */ 418495fc7ffSFabiano Rosas new_msr = env->msr & (((target_ulong)1 << MSR_ME)); 419e808c2edSFabiano Rosas 420e808c2edSFabiano Rosas /* target registers */ 421e808c2edSFabiano Rosas srr0 = SPR_SRR0; 422e808c2edSFabiano Rosas srr1 = SPR_SRR1; 423e808c2edSFabiano Rosas 424e808c2edSFabiano Rosas /* 425e808c2edSFabiano Rosas * Hypervisor emulation assistance interrupt only exists on server 426495fc7ffSFabiano Rosas * arch 2.05 server or later. 427e808c2edSFabiano Rosas */ 428495fc7ffSFabiano Rosas if (excp == POWERPC_EXCP_HV_EMU) { 429e808c2edSFabiano Rosas excp = POWERPC_EXCP_PROGRAM; 430e808c2edSFabiano Rosas } 431e808c2edSFabiano Rosas 432e808c2edSFabiano Rosas vector = env->excp_vectors[excp]; 433e808c2edSFabiano Rosas if (vector == (target_ulong)-1ULL) { 434e808c2edSFabiano Rosas cpu_abort(cs, "Raised an exception without defined vector %d\n", 435e808c2edSFabiano Rosas excp); 436e808c2edSFabiano Rosas } 437e808c2edSFabiano Rosas 438e808c2edSFabiano Rosas vector |= env->excp_prefix; 439e808c2edSFabiano Rosas 440e808c2edSFabiano Rosas switch (excp) { 441e808c2edSFabiano Rosas case POWERPC_EXCP_CRITICAL: /* Critical input */ 442e808c2edSFabiano Rosas srr0 = SPR_40x_SRR2; 443e808c2edSFabiano Rosas srr1 = SPR_40x_SRR3; 444e808c2edSFabiano Rosas break; 445e808c2edSFabiano Rosas case POWERPC_EXCP_MCHECK: /* Machine check exception */ 446e808c2edSFabiano Rosas if (msr_me == 0) { 447e808c2edSFabiano Rosas /* 448e808c2edSFabiano Rosas * Machine check exception is not enabled. Enter 449e808c2edSFabiano Rosas * checkstop state. 450e808c2edSFabiano Rosas */ 451e808c2edSFabiano Rosas fprintf(stderr, "Machine check while not allowed. " 452e808c2edSFabiano Rosas "Entering checkstop state\n"); 453e808c2edSFabiano Rosas if (qemu_log_separate()) { 454e808c2edSFabiano Rosas qemu_log("Machine check while not allowed. " 455e808c2edSFabiano Rosas "Entering checkstop state\n"); 456e808c2edSFabiano Rosas } 457e808c2edSFabiano Rosas cs->halted = 1; 458e808c2edSFabiano Rosas cpu_interrupt_exittb(cs); 459e808c2edSFabiano Rosas } 460e808c2edSFabiano Rosas 461e808c2edSFabiano Rosas /* machine check exceptions don't have ME set */ 462e808c2edSFabiano Rosas new_msr &= ~((target_ulong)1 << MSR_ME); 463e808c2edSFabiano Rosas 464e808c2edSFabiano Rosas srr0 = SPR_40x_SRR2; 465e808c2edSFabiano Rosas srr1 = SPR_40x_SRR3; 466e808c2edSFabiano Rosas break; 467e808c2edSFabiano Rosas case POWERPC_EXCP_DSI: /* Data storage exception */ 468e808c2edSFabiano Rosas trace_ppc_excp_dsi(env->spr[SPR_DSISR], env->spr[SPR_DAR]); 469e808c2edSFabiano Rosas break; 470e808c2edSFabiano Rosas case POWERPC_EXCP_ISI: /* Instruction storage exception */ 471e808c2edSFabiano Rosas trace_ppc_excp_isi(msr, env->nip); 472e808c2edSFabiano Rosas msr |= env->error_code; 473e808c2edSFabiano Rosas break; 474e808c2edSFabiano Rosas case POWERPC_EXCP_EXTERNAL: /* External input */ 475e808c2edSFabiano Rosas break; 476e808c2edSFabiano Rosas case POWERPC_EXCP_ALIGN: /* Alignment exception */ 477e808c2edSFabiano Rosas break; 478e808c2edSFabiano Rosas case POWERPC_EXCP_PROGRAM: /* Program exception */ 479e808c2edSFabiano Rosas switch (env->error_code & ~0xF) { 480e808c2edSFabiano Rosas case POWERPC_EXCP_FP: 481e808c2edSFabiano Rosas if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) { 482e808c2edSFabiano Rosas trace_ppc_excp_fp_ignore(); 483e808c2edSFabiano Rosas cs->exception_index = POWERPC_EXCP_NONE; 484e808c2edSFabiano Rosas env->error_code = 0; 485e808c2edSFabiano Rosas return; 486e808c2edSFabiano Rosas } 487e808c2edSFabiano Rosas 488e808c2edSFabiano Rosas /* 489e808c2edSFabiano Rosas * FP exceptions always have NIP pointing to the faulting 490e808c2edSFabiano Rosas * instruction, so always use store_next and claim we are 491e808c2edSFabiano Rosas * precise in the MSR. 492e808c2edSFabiano Rosas */ 493e808c2edSFabiano Rosas msr |= 0x00100000; 494e808c2edSFabiano Rosas env->spr[SPR_BOOKE_ESR] = ESR_FP; 495e808c2edSFabiano Rosas break; 496e808c2edSFabiano Rosas case POWERPC_EXCP_INVAL: 497e808c2edSFabiano Rosas trace_ppc_excp_inval(env->nip); 498e808c2edSFabiano Rosas msr |= 0x00080000; 499e808c2edSFabiano Rosas env->spr[SPR_BOOKE_ESR] = ESR_PIL; 500e808c2edSFabiano Rosas break; 501e808c2edSFabiano Rosas case POWERPC_EXCP_PRIV: 502e808c2edSFabiano Rosas msr |= 0x00040000; 503e808c2edSFabiano Rosas env->spr[SPR_BOOKE_ESR] = ESR_PPR; 504e808c2edSFabiano Rosas break; 505e808c2edSFabiano Rosas case POWERPC_EXCP_TRAP: 506e808c2edSFabiano Rosas msr |= 0x00020000; 507e808c2edSFabiano Rosas env->spr[SPR_BOOKE_ESR] = ESR_PTR; 508e808c2edSFabiano Rosas break; 509e808c2edSFabiano Rosas default: 510e808c2edSFabiano Rosas /* Should never occur */ 511e808c2edSFabiano Rosas cpu_abort(cs, "Invalid program exception %d. Aborting\n", 512e808c2edSFabiano Rosas env->error_code); 513e808c2edSFabiano Rosas break; 514e808c2edSFabiano Rosas } 515e808c2edSFabiano Rosas break; 516e808c2edSFabiano Rosas case POWERPC_EXCP_SYSCALL: /* System call exception */ 517e808c2edSFabiano Rosas dump_syscall(env); 518e808c2edSFabiano Rosas 519e808c2edSFabiano Rosas /* 520e808c2edSFabiano Rosas * We need to correct the NIP which in this case is supposed 521e808c2edSFabiano Rosas * to point to the next instruction 522e808c2edSFabiano Rosas */ 523e808c2edSFabiano Rosas env->nip += 4; 524e808c2edSFabiano Rosas break; 525e808c2edSFabiano Rosas case POWERPC_EXCP_FIT: /* Fixed-interval timer interrupt */ 526e808c2edSFabiano Rosas trace_ppc_excp_print("FIT"); 527e808c2edSFabiano Rosas break; 528e808c2edSFabiano Rosas case POWERPC_EXCP_WDT: /* Watchdog timer interrupt */ 529e808c2edSFabiano Rosas trace_ppc_excp_print("WDT"); 530e808c2edSFabiano Rosas switch (excp_model) { 531e808c2edSFabiano Rosas case POWERPC_EXCP_BOOKE: 532e808c2edSFabiano Rosas srr0 = SPR_BOOKE_CSRR0; 533e808c2edSFabiano Rosas srr1 = SPR_BOOKE_CSRR1; 534e808c2edSFabiano Rosas break; 535e808c2edSFabiano Rosas default: 536e808c2edSFabiano Rosas break; 537e808c2edSFabiano Rosas } 538e808c2edSFabiano Rosas break; 539e808c2edSFabiano Rosas case POWERPC_EXCP_DTLB: /* Data TLB error */ 540e808c2edSFabiano Rosas case POWERPC_EXCP_ITLB: /* Instruction TLB error */ 541e808c2edSFabiano Rosas break; 542e808c2edSFabiano Rosas case POWERPC_EXCP_PIT: /* Programmable interval timer interrupt */ 543e808c2edSFabiano Rosas trace_ppc_excp_print("PIT"); 544e808c2edSFabiano Rosas break; 545*4d8ac1d1SFabiano Rosas case POWERPC_EXCP_DEBUG: /* Debug interrupt */ 546*4d8ac1d1SFabiano Rosas cpu_abort(cs, "%s exception not implemented\n", 547*4d8ac1d1SFabiano Rosas powerpc_excp_name(excp)); 548*4d8ac1d1SFabiano Rosas break; 549e808c2edSFabiano Rosas default: 550e808c2edSFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 551e808c2edSFabiano Rosas break; 552e808c2edSFabiano Rosas } 553e808c2edSFabiano Rosas 554e808c2edSFabiano Rosas /* Sanity check */ 555e808c2edSFabiano Rosas if (!(env->msr_mask & MSR_HVB)) { 556e808c2edSFabiano Rosas if (new_msr & MSR_HVB) { 557e808c2edSFabiano Rosas cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with " 558e808c2edSFabiano Rosas "no HV support\n", excp); 559e808c2edSFabiano Rosas } 560e808c2edSFabiano Rosas if (srr0 == SPR_HSRR0) { 561e808c2edSFabiano Rosas cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with " 562e808c2edSFabiano Rosas "no HV support\n", excp); 563e808c2edSFabiano Rosas } 564e808c2edSFabiano Rosas } 565e808c2edSFabiano Rosas 566e808c2edSFabiano Rosas /* Save PC */ 567e808c2edSFabiano Rosas env->spr[srr0] = env->nip; 568e808c2edSFabiano Rosas 569e808c2edSFabiano Rosas /* Save MSR */ 570e808c2edSFabiano Rosas env->spr[srr1] = msr; 571e808c2edSFabiano Rosas 572e808c2edSFabiano Rosas powerpc_set_excp_state(cpu, vector, new_msr); 573e808c2edSFabiano Rosas } 574e808c2edSFabiano Rosas 57547733729SDavid Gibson /* 57647733729SDavid Gibson * Note that this function should be greatly optimized when called 57747733729SDavid Gibson * with a constant excp, from ppc_hw_interrupt 578c79c73f6SBlue Swirl */ 579dc88dd0aSFabiano Rosas static inline void powerpc_excp_legacy(PowerPCCPU *cpu, int excp) 580c79c73f6SBlue Swirl { 58127103424SAndreas Färber CPUState *cs = CPU(cpu); 5825c26a5b3SAndreas Färber CPUPPCState *env = &cpu->env; 58393130c84SFabiano Rosas int excp_model = env->excp_model; 584c79c73f6SBlue Swirl target_ulong msr, new_msr, vector; 58519e70626SFabiano Rosas int srr0, srr1, lev = -1; 586c79c73f6SBlue Swirl 5872541e686SFabiano Rosas if (excp <= POWERPC_EXCP_NONE || excp >= POWERPC_EXCP_NB) { 5882541e686SFabiano Rosas cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 5892541e686SFabiano Rosas } 5902541e686SFabiano Rosas 591c79c73f6SBlue Swirl qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx 5926789f23bSCédric Le Goater " => %s (%d) error=%02x\n", env->nip, powerpc_excp_name(excp), 5936789f23bSCédric Le Goater excp, env->error_code); 594c79c73f6SBlue Swirl 595c79c73f6SBlue Swirl /* new srr1 value excluding must-be-zero bits */ 596a1bb7384SScott Wood if (excp_model == POWERPC_EXCP_BOOKE) { 597a1bb7384SScott Wood msr = env->msr; 598a1bb7384SScott Wood } else { 599c79c73f6SBlue Swirl msr = env->msr & ~0x783f0000ULL; 600a1bb7384SScott Wood } 601c79c73f6SBlue Swirl 60247733729SDavid Gibson /* 60347733729SDavid Gibson * new interrupt handler msr preserves existing HV and ME unless 6046d49d6d4SBenjamin Herrenschmidt * explicitly overriden 6056d49d6d4SBenjamin Herrenschmidt */ 6066d49d6d4SBenjamin Herrenschmidt new_msr = env->msr & (((target_ulong)1 << MSR_ME) | MSR_HVB); 607c79c73f6SBlue Swirl 608c79c73f6SBlue Swirl /* target registers */ 609c79c73f6SBlue Swirl srr0 = SPR_SRR0; 610c79c73f6SBlue Swirl srr1 = SPR_SRR1; 611c79c73f6SBlue Swirl 61221c0d66aSBenjamin Herrenschmidt /* 61321c0d66aSBenjamin Herrenschmidt * check for special resume at 0x100 from doze/nap/sleep/winkle on 61421c0d66aSBenjamin Herrenschmidt * P7/P8/P9 61521c0d66aSBenjamin Herrenschmidt */ 6161e7fd61dSBenjamin Herrenschmidt if (env->resume_as_sreset) { 617dead760bSBenjamin Herrenschmidt excp = powerpc_reset_wakeup(cs, env, excp, &msr); 6187778a575SBenjamin Herrenschmidt } 6197778a575SBenjamin Herrenschmidt 62047733729SDavid Gibson /* 62147733729SDavid Gibson * Hypervisor emulation assistance interrupt only exists on server 6229b2faddaSBenjamin Herrenschmidt * arch 2.05 server or later. We also don't want to generate it if 6239b2faddaSBenjamin Herrenschmidt * we don't have HVB in msr_mask (PAPR mode). 6249b2faddaSBenjamin Herrenschmidt */ 6259b2faddaSBenjamin Herrenschmidt if (excp == POWERPC_EXCP_HV_EMU 6269b2faddaSBenjamin Herrenschmidt #if defined(TARGET_PPC64) 627d57d72a8SGreg Kurz && !(mmu_is_64bit(env->mmu_model) && (env->msr_mask & MSR_HVB)) 6289b2faddaSBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */ 6299b2faddaSBenjamin Herrenschmidt 6309b2faddaSBenjamin Herrenschmidt ) { 6319b2faddaSBenjamin Herrenschmidt excp = POWERPC_EXCP_PROGRAM; 6329b2faddaSBenjamin Herrenschmidt } 6339b2faddaSBenjamin Herrenschmidt 6347fc1dc83SFabiano Rosas #ifdef TARGET_PPC64 6357fc1dc83SFabiano Rosas /* 6367fc1dc83SFabiano Rosas * SPEU and VPU share the same IVOR but they exist in different 6377fc1dc83SFabiano Rosas * processors. SPEU is e500v1/2 only and VPU is e6500 only. 6387fc1dc83SFabiano Rosas */ 6397fc1dc83SFabiano Rosas if (excp_model == POWERPC_EXCP_BOOKE && excp == POWERPC_EXCP_VPU) { 6407fc1dc83SFabiano Rosas excp = POWERPC_EXCP_SPEU; 6417fc1dc83SFabiano Rosas } 6427fc1dc83SFabiano Rosas #endif 6437fc1dc83SFabiano Rosas 644d1cbee61SFabiano Rosas vector = env->excp_vectors[excp]; 645d1cbee61SFabiano Rosas if (vector == (target_ulong)-1ULL) { 646d1cbee61SFabiano Rosas cpu_abort(cs, "Raised an exception without defined vector %d\n", 647d1cbee61SFabiano Rosas excp); 648d1cbee61SFabiano Rosas } 649d1cbee61SFabiano Rosas 650d1cbee61SFabiano Rosas vector |= env->excp_prefix; 651d1cbee61SFabiano Rosas 652c79c73f6SBlue Swirl switch (excp) { 653c79c73f6SBlue Swirl case POWERPC_EXCP_CRITICAL: /* Critical input */ 654c79c73f6SBlue Swirl switch (excp_model) { 655c79c73f6SBlue Swirl case POWERPC_EXCP_40x: 656c79c73f6SBlue Swirl srr0 = SPR_40x_SRR2; 657c79c73f6SBlue Swirl srr1 = SPR_40x_SRR3; 658c79c73f6SBlue Swirl break; 659c79c73f6SBlue Swirl case POWERPC_EXCP_BOOKE: 660c79c73f6SBlue Swirl srr0 = SPR_BOOKE_CSRR0; 661c79c73f6SBlue Swirl srr1 = SPR_BOOKE_CSRR1; 662c79c73f6SBlue Swirl break; 663c79c73f6SBlue Swirl case POWERPC_EXCP_G2: 664c79c73f6SBlue Swirl break; 665c79c73f6SBlue Swirl default: 666c79c73f6SBlue Swirl goto excp_invalid; 667c79c73f6SBlue Swirl } 668bd6fefe7SBenjamin Herrenschmidt break; 669c79c73f6SBlue Swirl case POWERPC_EXCP_MCHECK: /* Machine check exception */ 670c79c73f6SBlue Swirl if (msr_me == 0) { 67147733729SDavid Gibson /* 67247733729SDavid Gibson * Machine check exception is not enabled. Enter 67347733729SDavid Gibson * checkstop state. 674c79c73f6SBlue Swirl */ 675c79c73f6SBlue Swirl fprintf(stderr, "Machine check while not allowed. " 676c79c73f6SBlue Swirl "Entering checkstop state\n"); 677013a2942SPaolo Bonzini if (qemu_log_separate()) { 678013a2942SPaolo Bonzini qemu_log("Machine check while not allowed. " 679013a2942SPaolo Bonzini "Entering checkstop state\n"); 680c79c73f6SBlue Swirl } 681259186a7SAndreas Färber cs->halted = 1; 682044897efSRichard Purdie cpu_interrupt_exittb(cs); 683c79c73f6SBlue Swirl } 68410c21b5cSNicholas Piggin if (env->msr_mask & MSR_HVB) { 68547733729SDavid Gibson /* 68647733729SDavid Gibson * ISA specifies HV, but can be delivered to guest with HV 68747733729SDavid Gibson * clear (e.g., see FWNMI in PAPR). 68810c21b5cSNicholas Piggin */ 689c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 69010c21b5cSNicholas Piggin } 691c79c73f6SBlue Swirl 692c79c73f6SBlue Swirl /* machine check exceptions don't have ME set */ 693c79c73f6SBlue Swirl new_msr &= ~((target_ulong)1 << MSR_ME); 694c79c73f6SBlue Swirl 695c79c73f6SBlue Swirl /* XXX: should also have something loaded in DAR / DSISR */ 696c79c73f6SBlue Swirl switch (excp_model) { 697c79c73f6SBlue Swirl case POWERPC_EXCP_40x: 698c79c73f6SBlue Swirl srr0 = SPR_40x_SRR2; 699c79c73f6SBlue Swirl srr1 = SPR_40x_SRR3; 700c79c73f6SBlue Swirl break; 701c79c73f6SBlue Swirl case POWERPC_EXCP_BOOKE: 702a1bb7384SScott Wood /* FIXME: choose one or the other based on CPU type */ 703c79c73f6SBlue Swirl srr0 = SPR_BOOKE_MCSRR0; 704c79c73f6SBlue Swirl srr1 = SPR_BOOKE_MCSRR1; 70519e70626SFabiano Rosas 70619e70626SFabiano Rosas env->spr[SPR_BOOKE_CSRR0] = env->nip; 70719e70626SFabiano Rosas env->spr[SPR_BOOKE_CSRR1] = msr; 708c79c73f6SBlue Swirl break; 709c79c73f6SBlue Swirl default: 710c79c73f6SBlue Swirl break; 711c79c73f6SBlue Swirl } 712bd6fefe7SBenjamin Herrenschmidt break; 713c79c73f6SBlue Swirl case POWERPC_EXCP_DSI: /* Data storage exception */ 7142eb1ef73SCédric Le Goater trace_ppc_excp_dsi(env->spr[SPR_DSISR], env->spr[SPR_DAR]); 715bd6fefe7SBenjamin Herrenschmidt break; 716c79c73f6SBlue Swirl case POWERPC_EXCP_ISI: /* Instruction storage exception */ 7172eb1ef73SCédric Le Goater trace_ppc_excp_isi(msr, env->nip); 718c79c73f6SBlue Swirl msr |= env->error_code; 719bd6fefe7SBenjamin Herrenschmidt break; 720c79c73f6SBlue Swirl case POWERPC_EXCP_EXTERNAL: /* External input */ 721bbc443cfSFabiano Rosas { 722bbc443cfSFabiano Rosas bool lpes0; 723bbc443cfSFabiano Rosas 724fdfba1a2SEdgar E. Iglesias cs = CPU(cpu); 725fdfba1a2SEdgar E. Iglesias 726bbc443cfSFabiano Rosas /* 727bbc443cfSFabiano Rosas * Exception targeting modifiers 728bbc443cfSFabiano Rosas * 729bbc443cfSFabiano Rosas * LPES0 is supported on POWER7/8/9 730bbc443cfSFabiano Rosas * LPES1 is not supported (old iSeries mode) 731bbc443cfSFabiano Rosas * 732bbc443cfSFabiano Rosas * On anything else, we behave as if LPES0 is 1 733bbc443cfSFabiano Rosas * (externals don't alter MSR:HV) 734bbc443cfSFabiano Rosas */ 735bbc443cfSFabiano Rosas #if defined(TARGET_PPC64) 736bbc443cfSFabiano Rosas if (excp_model == POWERPC_EXCP_POWER7 || 737bbc443cfSFabiano Rosas excp_model == POWERPC_EXCP_POWER8 || 738bbc443cfSFabiano Rosas excp_model == POWERPC_EXCP_POWER9 || 739bbc443cfSFabiano Rosas excp_model == POWERPC_EXCP_POWER10) { 740bbc443cfSFabiano Rosas lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0); 741bbc443cfSFabiano Rosas } else 742bbc443cfSFabiano Rosas #endif /* defined(TARGET_PPC64) */ 743bbc443cfSFabiano Rosas { 744bbc443cfSFabiano Rosas lpes0 = true; 745bbc443cfSFabiano Rosas } 746bbc443cfSFabiano Rosas 7476d49d6d4SBenjamin Herrenschmidt if (!lpes0) { 748c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 7496d49d6d4SBenjamin Herrenschmidt new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 7506d49d6d4SBenjamin Herrenschmidt srr0 = SPR_HSRR0; 7516d49d6d4SBenjamin Herrenschmidt srr1 = SPR_HSRR1; 752c79c73f6SBlue Swirl } 75368c2dd70SAlexander Graf if (env->mpic_proxy) { 75468c2dd70SAlexander Graf /* IACK the IRQ on delivery */ 755fdfba1a2SEdgar E. Iglesias env->spr[SPR_BOOKE_EPR] = ldl_phys(cs->as, env->mpic_iack); 75668c2dd70SAlexander Graf } 757bd6fefe7SBenjamin Herrenschmidt break; 758bbc443cfSFabiano Rosas } 759c79c73f6SBlue Swirl case POWERPC_EXCP_ALIGN: /* Alignment exception */ 76029c4a336SFabiano Rosas /* Get rS/rD and rA from faulting opcode */ 76147733729SDavid Gibson /* 76229c4a336SFabiano Rosas * Note: the opcode fields will not be set properly for a 76329c4a336SFabiano Rosas * direct store load/store, but nobody cares as nobody 76429c4a336SFabiano Rosas * actually uses direct store segments. 7653433b732SBenjamin Herrenschmidt */ 76629c4a336SFabiano Rosas env->spr[SPR_DSISR] |= (env->error_code & 0x03FF0000) >> 16; 767bd6fefe7SBenjamin Herrenschmidt break; 768c79c73f6SBlue Swirl case POWERPC_EXCP_PROGRAM: /* Program exception */ 769c79c73f6SBlue Swirl switch (env->error_code & ~0xF) { 770c79c73f6SBlue Swirl case POWERPC_EXCP_FP: 771c79c73f6SBlue Swirl if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) { 7722eb1ef73SCédric Le Goater trace_ppc_excp_fp_ignore(); 77327103424SAndreas Färber cs->exception_index = POWERPC_EXCP_NONE; 774c79c73f6SBlue Swirl env->error_code = 0; 775c79c73f6SBlue Swirl return; 776c79c73f6SBlue Swirl } 7771b7d17caSBenjamin Herrenschmidt 77847733729SDavid Gibson /* 77947733729SDavid Gibson * FP exceptions always have NIP pointing to the faulting 7801b7d17caSBenjamin Herrenschmidt * instruction, so always use store_next and claim we are 7811b7d17caSBenjamin Herrenschmidt * precise in the MSR. 7821b7d17caSBenjamin Herrenschmidt */ 783c79c73f6SBlue Swirl msr |= 0x00100000; 7840ee604abSAaron Larson env->spr[SPR_BOOKE_ESR] = ESR_FP; 785bd6fefe7SBenjamin Herrenschmidt break; 786c79c73f6SBlue Swirl case POWERPC_EXCP_INVAL: 7872eb1ef73SCédric Le Goater trace_ppc_excp_inval(env->nip); 788c79c73f6SBlue Swirl msr |= 0x00080000; 789c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_PIL; 790c79c73f6SBlue Swirl break; 791c79c73f6SBlue Swirl case POWERPC_EXCP_PRIV: 792c79c73f6SBlue Swirl msr |= 0x00040000; 793c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_PPR; 794c79c73f6SBlue Swirl break; 795c79c73f6SBlue Swirl case POWERPC_EXCP_TRAP: 796c79c73f6SBlue Swirl msr |= 0x00020000; 797c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_PTR; 798c79c73f6SBlue Swirl break; 799c79c73f6SBlue Swirl default: 800c79c73f6SBlue Swirl /* Should never occur */ 801a47dddd7SAndreas Färber cpu_abort(cs, "Invalid program exception %d. Aborting\n", 802c79c73f6SBlue Swirl env->error_code); 803c79c73f6SBlue Swirl break; 804c79c73f6SBlue Swirl } 805bd6fefe7SBenjamin Herrenschmidt break; 806c79c73f6SBlue Swirl case POWERPC_EXCP_SYSCALL: /* System call exception */ 807c79c73f6SBlue Swirl lev = env->error_code; 8086d49d6d4SBenjamin Herrenschmidt 8096dc6b557SNicholas Piggin if ((lev == 1) && cpu->vhyp) { 8106dc6b557SNicholas Piggin dump_hcall(env); 8116dc6b557SNicholas Piggin } else { 8126dc6b557SNicholas Piggin dump_syscall(env); 8136dc6b557SNicholas Piggin } 8146dc6b557SNicholas Piggin 81547733729SDavid Gibson /* 81647733729SDavid Gibson * We need to correct the NIP which in this case is supposed 817bd6fefe7SBenjamin Herrenschmidt * to point to the next instruction 818bd6fefe7SBenjamin Herrenschmidt */ 819bd6fefe7SBenjamin Herrenschmidt env->nip += 4; 820bd6fefe7SBenjamin Herrenschmidt 8216d49d6d4SBenjamin Herrenschmidt /* "PAPR mode" built-in hypercall emulation */ 8221d1be34dSDavid Gibson if ((lev == 1) && cpu->vhyp) { 8231d1be34dSDavid Gibson PPCVirtualHypervisorClass *vhc = 8241d1be34dSDavid Gibson PPC_VIRTUAL_HYPERVISOR_GET_CLASS(cpu->vhyp); 8251d1be34dSDavid Gibson vhc->hypercall(cpu->vhyp, cpu); 826c79c73f6SBlue Swirl return; 827c79c73f6SBlue Swirl } 8286d49d6d4SBenjamin Herrenschmidt if (lev == 1) { 829c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 830c79c73f6SBlue Swirl } 831bd6fefe7SBenjamin Herrenschmidt break; 8323c89b8d6SNicholas Piggin case POWERPC_EXCP_SYSCALL_VECTORED: /* scv exception */ 8333c89b8d6SNicholas Piggin lev = env->error_code; 8340c87018cSFabiano Rosas dump_syscall(env); 8353c89b8d6SNicholas Piggin env->nip += 4; 8363c89b8d6SNicholas Piggin new_msr |= env->msr & ((target_ulong)1 << MSR_EE); 8373c89b8d6SNicholas Piggin new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 8385ac11b12SFabiano Rosas 8395ac11b12SFabiano Rosas vector += lev * 0x20; 8405ac11b12SFabiano Rosas 8415ac11b12SFabiano Rosas env->lr = env->nip; 8425ac11b12SFabiano Rosas env->ctr = msr; 8433c89b8d6SNicholas Piggin break; 844bd6fefe7SBenjamin Herrenschmidt case POWERPC_EXCP_FPU: /* Floating-point unavailable exception */ 845c79c73f6SBlue Swirl case POWERPC_EXCP_APU: /* Auxiliary processor unavailable */ 846c79c73f6SBlue Swirl case POWERPC_EXCP_DECR: /* Decrementer exception */ 847bd6fefe7SBenjamin Herrenschmidt break; 848c79c73f6SBlue Swirl case POWERPC_EXCP_FIT: /* Fixed-interval timer interrupt */ 849c79c73f6SBlue Swirl /* FIT on 4xx */ 8502eb1ef73SCédric Le Goater trace_ppc_excp_print("FIT"); 851bd6fefe7SBenjamin Herrenschmidt break; 852c79c73f6SBlue Swirl case POWERPC_EXCP_WDT: /* Watchdog timer interrupt */ 8532eb1ef73SCédric Le Goater trace_ppc_excp_print("WDT"); 854c79c73f6SBlue Swirl switch (excp_model) { 855c79c73f6SBlue Swirl case POWERPC_EXCP_BOOKE: 856c79c73f6SBlue Swirl srr0 = SPR_BOOKE_CSRR0; 857c79c73f6SBlue Swirl srr1 = SPR_BOOKE_CSRR1; 858c79c73f6SBlue Swirl break; 859c79c73f6SBlue Swirl default: 860c79c73f6SBlue Swirl break; 861c79c73f6SBlue Swirl } 862bd6fefe7SBenjamin Herrenschmidt break; 863c79c73f6SBlue Swirl case POWERPC_EXCP_DTLB: /* Data TLB error */ 864c79c73f6SBlue Swirl case POWERPC_EXCP_ITLB: /* Instruction TLB error */ 865bd6fefe7SBenjamin Herrenschmidt break; 866c79c73f6SBlue Swirl case POWERPC_EXCP_DEBUG: /* Debug interrupt */ 8670e3bf489SRoman Kapl if (env->flags & POWERPC_FLAG_DE) { 868a1bb7384SScott Wood /* FIXME: choose one or the other based on CPU type */ 869c79c73f6SBlue Swirl srr0 = SPR_BOOKE_DSRR0; 870c79c73f6SBlue Swirl srr1 = SPR_BOOKE_DSRR1; 87119e70626SFabiano Rosas 87219e70626SFabiano Rosas env->spr[SPR_BOOKE_CSRR0] = env->nip; 87319e70626SFabiano Rosas env->spr[SPR_BOOKE_CSRR1] = msr; 87419e70626SFabiano Rosas 8750e3bf489SRoman Kapl /* DBSR already modified by caller */ 8760e3bf489SRoman Kapl } else { 8770e3bf489SRoman Kapl cpu_abort(cs, "Debug exception triggered on unsupported model\n"); 878c79c73f6SBlue Swirl } 879bd6fefe7SBenjamin Herrenschmidt break; 8807fc1dc83SFabiano Rosas case POWERPC_EXCP_SPEU: /* SPE/embedded floating-point unavailable/VPU */ 881c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_SPV; 882bd6fefe7SBenjamin Herrenschmidt break; 883c79c73f6SBlue Swirl case POWERPC_EXCP_DOORI: /* Embedded doorbell interrupt */ 884bd6fefe7SBenjamin Herrenschmidt break; 885c79c73f6SBlue Swirl case POWERPC_EXCP_DOORCI: /* Embedded doorbell critical interrupt */ 886c79c73f6SBlue Swirl srr0 = SPR_BOOKE_CSRR0; 887c79c73f6SBlue Swirl srr1 = SPR_BOOKE_CSRR1; 888bd6fefe7SBenjamin Herrenschmidt break; 889c79c73f6SBlue Swirl case POWERPC_EXCP_RESET: /* System reset exception */ 890f85bcec3SNicholas Piggin /* A power-saving exception sets ME, otherwise it is unchanged */ 891c79c73f6SBlue Swirl if (msr_pow) { 892c79c73f6SBlue Swirl /* indicate that we resumed from power save mode */ 893c79c73f6SBlue Swirl msr |= 0x10000; 894f85bcec3SNicholas Piggin new_msr |= ((target_ulong)1 << MSR_ME); 895c79c73f6SBlue Swirl } 89610c21b5cSNicholas Piggin if (env->msr_mask & MSR_HVB) { 89747733729SDavid Gibson /* 89847733729SDavid Gibson * ISA specifies HV, but can be delivered to guest with HV 89947733729SDavid Gibson * clear (e.g., see FWNMI in PAPR, NMI injection in QEMU). 90010c21b5cSNicholas Piggin */ 901c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 90210c21b5cSNicholas Piggin } else { 90310c21b5cSNicholas Piggin if (msr_pow) { 90410c21b5cSNicholas Piggin cpu_abort(cs, "Trying to deliver power-saving system reset " 90510c21b5cSNicholas Piggin "exception %d with no HV support\n", excp); 90610c21b5cSNicholas Piggin } 90710c21b5cSNicholas Piggin } 908bd6fefe7SBenjamin Herrenschmidt break; 909c79c73f6SBlue Swirl case POWERPC_EXCP_DSEG: /* Data segment exception */ 910c79c73f6SBlue Swirl case POWERPC_EXCP_ISEG: /* Instruction segment exception */ 911c79c73f6SBlue Swirl case POWERPC_EXCP_TRACE: /* Trace exception */ 912bd6fefe7SBenjamin Herrenschmidt break; 913d04ea940SCédric Le Goater case POWERPC_EXCP_HISI: /* Hypervisor instruction storage exception */ 914d04ea940SCédric Le Goater msr |= env->error_code; 915295397f5SChen Qun /* fall through */ 916bd6fefe7SBenjamin Herrenschmidt case POWERPC_EXCP_HDECR: /* Hypervisor decrementer exception */ 917c79c73f6SBlue Swirl case POWERPC_EXCP_HDSI: /* Hypervisor data storage exception */ 918c79c73f6SBlue Swirl case POWERPC_EXCP_HDSEG: /* Hypervisor data segment exception */ 919c79c73f6SBlue Swirl case POWERPC_EXCP_HISEG: /* Hypervisor instruction segment exception */ 9207af1e7b0SCédric Le Goater case POWERPC_EXCP_SDOOR_HV: /* Hypervisor Doorbell interrupt */ 921bd6fefe7SBenjamin Herrenschmidt case POWERPC_EXCP_HV_EMU: 922d8ce5fd6SBenjamin Herrenschmidt case POWERPC_EXCP_HVIRT: /* Hypervisor virtualization */ 923c79c73f6SBlue Swirl srr0 = SPR_HSRR0; 924c79c73f6SBlue Swirl srr1 = SPR_HSRR1; 925c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 926c79c73f6SBlue Swirl new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 927bd6fefe7SBenjamin Herrenschmidt break; 928c79c73f6SBlue Swirl case POWERPC_EXCP_VPU: /* Vector unavailable exception */ 9291f29871cSTom Musta case POWERPC_EXCP_VSXU: /* VSX unavailable exception */ 9307019cb3dSAlexey Kardashevskiy case POWERPC_EXCP_FU: /* Facility unavailable exception */ 9315310799aSBalbir Singh #ifdef TARGET_PPC64 9325310799aSBalbir Singh env->spr[SPR_FSCR] |= ((target_ulong)env->error_code << 56); 9335310799aSBalbir Singh #endif 934bd6fefe7SBenjamin Herrenschmidt break; 935493028d8SCédric Le Goater case POWERPC_EXCP_HV_FU: /* Hypervisor Facility Unavailable Exception */ 936493028d8SCédric Le Goater #ifdef TARGET_PPC64 937493028d8SCédric Le Goater env->spr[SPR_HFSCR] |= ((target_ulong)env->error_code << FSCR_IC_POS); 938493028d8SCédric Le Goater srr0 = SPR_HSRR0; 939493028d8SCédric Le Goater srr1 = SPR_HSRR1; 940493028d8SCédric Le Goater new_msr |= (target_ulong)MSR_HVB; 941493028d8SCédric Le Goater new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 942493028d8SCédric Le Goater #endif 943493028d8SCédric Le Goater break; 944c79c73f6SBlue Swirl case POWERPC_EXCP_PIT: /* Programmable interval timer interrupt */ 9452eb1ef73SCédric Le Goater trace_ppc_excp_print("PIT"); 946bd6fefe7SBenjamin Herrenschmidt break; 947c79c73f6SBlue Swirl case POWERPC_EXCP_IFTLB: /* Instruction fetch TLB error */ 948c79c73f6SBlue Swirl case POWERPC_EXCP_DLTLB: /* Data load TLB miss */ 949c79c73f6SBlue Swirl case POWERPC_EXCP_DSTLB: /* Data store TLB miss */ 950c79c73f6SBlue Swirl switch (excp_model) { 951c79c73f6SBlue Swirl case POWERPC_EXCP_602: 952c79c73f6SBlue Swirl case POWERPC_EXCP_603: 953c79c73f6SBlue Swirl case POWERPC_EXCP_G2: 954c79c73f6SBlue Swirl /* Swap temporary saved registers with GPRs */ 955c79c73f6SBlue Swirl if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) { 956c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_TGPR; 957c79c73f6SBlue Swirl hreg_swap_gpr_tgpr(env); 958c79c73f6SBlue Swirl } 95951b385dbSFabiano Rosas /* fall through */ 960c79c73f6SBlue Swirl case POWERPC_EXCP_7x5: 961e4e27df7SFabiano Rosas ppc_excp_debug_sw_tlb(env, excp); 962c79c73f6SBlue Swirl 963c79c73f6SBlue Swirl msr |= env->crf[0] << 28; 964c79c73f6SBlue Swirl msr |= env->error_code; /* key, D/I, S/L bits */ 965c79c73f6SBlue Swirl /* Set way using a LRU mechanism */ 966c79c73f6SBlue Swirl msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17; 967c79c73f6SBlue Swirl break; 968c79c73f6SBlue Swirl default: 96951b385dbSFabiano Rosas cpu_abort(cs, "Invalid TLB miss exception\n"); 970c79c73f6SBlue Swirl break; 971c79c73f6SBlue Swirl } 972bd6fefe7SBenjamin Herrenschmidt break; 9734dff75feSFabiano Rosas case POWERPC_EXCP_EFPDI: /* Embedded floating-point data interrupt */ 9744dff75feSFabiano Rosas case POWERPC_EXCP_EFPRI: /* Embedded floating-point round interrupt */ 9754dff75feSFabiano Rosas case POWERPC_EXCP_EPERFM: /* Embedded performance monitor interrupt */ 9764dff75feSFabiano Rosas case POWERPC_EXCP_IO: /* IO error exception */ 9774dff75feSFabiano Rosas case POWERPC_EXCP_RUNM: /* Run mode exception */ 9784dff75feSFabiano Rosas case POWERPC_EXCP_EMUL: /* Emulation trap exception */ 979c79c73f6SBlue Swirl case POWERPC_EXCP_FPA: /* Floating-point assist exception */ 980c79c73f6SBlue Swirl case POWERPC_EXCP_DABR: /* Data address breakpoint */ 981c79c73f6SBlue Swirl case POWERPC_EXCP_IABR: /* Instruction address breakpoint */ 982c79c73f6SBlue Swirl case POWERPC_EXCP_SMI: /* System management interrupt */ 983c79c73f6SBlue Swirl case POWERPC_EXCP_THERM: /* Thermal interrupt */ 984c79c73f6SBlue Swirl case POWERPC_EXCP_PERFM: /* Embedded performance monitor interrupt */ 985c79c73f6SBlue Swirl case POWERPC_EXCP_VPUA: /* Vector assist exception */ 986c79c73f6SBlue Swirl case POWERPC_EXCP_SOFTP: /* Soft patch exception */ 987c79c73f6SBlue Swirl case POWERPC_EXCP_MAINT: /* Maintenance exception */ 988c79c73f6SBlue Swirl case POWERPC_EXCP_MEXTBR: /* Maskable external breakpoint */ 989c79c73f6SBlue Swirl case POWERPC_EXCP_NMEXTBR: /* Non maskable external breakpoint */ 9904dff75feSFabiano Rosas cpu_abort(cs, "%s exception not implemented\n", 9914dff75feSFabiano Rosas powerpc_excp_name(excp)); 992bd6fefe7SBenjamin Herrenschmidt break; 993c79c73f6SBlue Swirl default: 994c79c73f6SBlue Swirl excp_invalid: 995a47dddd7SAndreas Färber cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 996c79c73f6SBlue Swirl break; 997c79c73f6SBlue Swirl } 998bd6fefe7SBenjamin Herrenschmidt 9996d49d6d4SBenjamin Herrenschmidt /* Sanity check */ 100010c21b5cSNicholas Piggin if (!(env->msr_mask & MSR_HVB)) { 100110c21b5cSNicholas Piggin if (new_msr & MSR_HVB) { 100210c21b5cSNicholas Piggin cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with " 10036d49d6d4SBenjamin Herrenschmidt "no HV support\n", excp); 10046d49d6d4SBenjamin Herrenschmidt } 100510c21b5cSNicholas Piggin if (srr0 == SPR_HSRR0) { 100610c21b5cSNicholas Piggin cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with " 100710c21b5cSNicholas Piggin "no HV support\n", excp); 100810c21b5cSNicholas Piggin } 100910c21b5cSNicholas Piggin } 10106d49d6d4SBenjamin Herrenschmidt 101147733729SDavid Gibson /* 101247733729SDavid Gibson * Sort out endianness of interrupt, this differs depending on the 10136d49d6d4SBenjamin Herrenschmidt * CPU, the HV mode, etc... 10146d49d6d4SBenjamin Herrenschmidt */ 101519bd7f57SFabiano Rosas if (ppc_interrupts_little_endian(cpu, !!(new_msr & MSR_HVB))) { 10166d49d6d4SBenjamin Herrenschmidt new_msr |= (target_ulong)1 << MSR_LE; 10176d49d6d4SBenjamin Herrenschmidt } 1018c79c73f6SBlue Swirl 1019c79c73f6SBlue Swirl #if defined(TARGET_PPC64) 1020c79c73f6SBlue Swirl if (excp_model == POWERPC_EXCP_BOOKE) { 1021e42a61f1SAlexander Graf if (env->spr[SPR_BOOKE_EPCR] & EPCR_ICM) { 1022e42a61f1SAlexander Graf /* Cat.64-bit: EPCR.ICM is copied to MSR.CM */ 1023c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_CM; 1024e42a61f1SAlexander Graf } else { 1025e42a61f1SAlexander Graf vector = (uint32_t)vector; 1026c79c73f6SBlue Swirl } 1027c79c73f6SBlue Swirl } else { 1028d57d72a8SGreg Kurz if (!msr_isf && !mmu_is_64bit(env->mmu_model)) { 1029c79c73f6SBlue Swirl vector = (uint32_t)vector; 1030c79c73f6SBlue Swirl } else { 1031c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_SF; 1032c79c73f6SBlue Swirl } 1033c79c73f6SBlue Swirl } 1034c79c73f6SBlue Swirl #endif 1035cd0c6f47SBenjamin Herrenschmidt 10363c89b8d6SNicholas Piggin if (excp != POWERPC_EXCP_SYSCALL_VECTORED) { 10373c89b8d6SNicholas Piggin /* Save PC */ 10383c89b8d6SNicholas Piggin env->spr[srr0] = env->nip; 10393c89b8d6SNicholas Piggin 10403c89b8d6SNicholas Piggin /* Save MSR */ 10413c89b8d6SNicholas Piggin env->spr[srr1] = msr; 10423c89b8d6SNicholas Piggin } 10433c89b8d6SNicholas Piggin 10448b7e6b07SNicholas Piggin /* This can update new_msr and vector if AIL applies */ 10458b7e6b07SNicholas Piggin ppc_excp_apply_ail(cpu, excp_model, excp, msr, &new_msr, &vector); 10468b7e6b07SNicholas Piggin 1047ad77c6caSNicholas Piggin powerpc_set_excp_state(cpu, vector, new_msr); 1048c79c73f6SBlue Swirl } 1049c79c73f6SBlue Swirl 1050dc88dd0aSFabiano Rosas static void powerpc_excp(PowerPCCPU *cpu, int excp) 1051dc88dd0aSFabiano Rosas { 1052dc88dd0aSFabiano Rosas CPUPPCState *env = &cpu->env; 1053dc88dd0aSFabiano Rosas 1054dc88dd0aSFabiano Rosas switch (env->excp_model) { 1055e808c2edSFabiano Rosas case POWERPC_EXCP_40x: 1056e808c2edSFabiano Rosas powerpc_excp_40x(cpu, excp); 1057e808c2edSFabiano Rosas break; 1058dc88dd0aSFabiano Rosas default: 1059dc88dd0aSFabiano Rosas powerpc_excp_legacy(cpu, excp); 1060dc88dd0aSFabiano Rosas } 1061dc88dd0aSFabiano Rosas } 1062dc88dd0aSFabiano Rosas 106397a8ea5aSAndreas Färber void ppc_cpu_do_interrupt(CPUState *cs) 1064c79c73f6SBlue Swirl { 106597a8ea5aSAndreas Färber PowerPCCPU *cpu = POWERPC_CPU(cs); 10665c26a5b3SAndreas Färber 106793130c84SFabiano Rosas powerpc_excp(cpu, cs->exception_index); 1068c79c73f6SBlue Swirl } 1069c79c73f6SBlue Swirl 1070458dd766SRichard Henderson static void ppc_hw_interrupt(CPUPPCState *env) 1071c79c73f6SBlue Swirl { 1072db70b311SRichard Henderson PowerPCCPU *cpu = env_archcpu(env); 10733621e2c9SBenjamin Herrenschmidt bool async_deliver; 1074259186a7SAndreas Färber 1075c79c73f6SBlue Swirl /* External reset */ 1076c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) { 1077c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET); 107893130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_RESET); 1079c79c73f6SBlue Swirl return; 1080c79c73f6SBlue Swirl } 1081c79c73f6SBlue Swirl /* Machine check exception */ 1082c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) { 1083c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK); 108493130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_MCHECK); 1085c79c73f6SBlue Swirl return; 1086c79c73f6SBlue Swirl } 1087c79c73f6SBlue Swirl #if 0 /* TODO */ 1088c79c73f6SBlue Swirl /* External debug exception */ 1089c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) { 1090c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG); 109193130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_DEBUG); 1092c79c73f6SBlue Swirl return; 1093c79c73f6SBlue Swirl } 1094c79c73f6SBlue Swirl #endif 10953621e2c9SBenjamin Herrenschmidt 10963621e2c9SBenjamin Herrenschmidt /* 10973621e2c9SBenjamin Herrenschmidt * For interrupts that gate on MSR:EE, we need to do something a 10983621e2c9SBenjamin Herrenschmidt * bit more subtle, as we need to let them through even when EE is 10993621e2c9SBenjamin Herrenschmidt * clear when coming out of some power management states (in order 11003621e2c9SBenjamin Herrenschmidt * for them to become a 0x100). 11013621e2c9SBenjamin Herrenschmidt */ 11021e7fd61dSBenjamin Herrenschmidt async_deliver = (msr_ee != 0) || env->resume_as_sreset; 11033621e2c9SBenjamin Herrenschmidt 1104c79c73f6SBlue Swirl /* Hypervisor decrementer exception */ 1105c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) { 11064b236b62SBenjamin Herrenschmidt /* LPCR will be clear when not supported so this will work */ 11074b236b62SBenjamin Herrenschmidt bool hdice = !!(env->spr[SPR_LPCR] & LPCR_HDICE); 11083621e2c9SBenjamin Herrenschmidt if ((async_deliver || msr_hv == 0) && hdice) { 11094b236b62SBenjamin Herrenschmidt /* HDEC clears on delivery */ 11104b236b62SBenjamin Herrenschmidt env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR); 111193130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_HDECR); 1112c79c73f6SBlue Swirl return; 1113c79c73f6SBlue Swirl } 1114c79c73f6SBlue Swirl } 1115d8ce5fd6SBenjamin Herrenschmidt 1116d8ce5fd6SBenjamin Herrenschmidt /* Hypervisor virtualization interrupt */ 1117d8ce5fd6SBenjamin Herrenschmidt if (env->pending_interrupts & (1 << PPC_INTERRUPT_HVIRT)) { 1118d8ce5fd6SBenjamin Herrenschmidt /* LPCR will be clear when not supported so this will work */ 1119d8ce5fd6SBenjamin Herrenschmidt bool hvice = !!(env->spr[SPR_LPCR] & LPCR_HVICE); 1120d8ce5fd6SBenjamin Herrenschmidt if ((async_deliver || msr_hv == 0) && hvice) { 112193130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_HVIRT); 1122d8ce5fd6SBenjamin Herrenschmidt return; 1123d8ce5fd6SBenjamin Herrenschmidt } 1124d8ce5fd6SBenjamin Herrenschmidt } 1125d8ce5fd6SBenjamin Herrenschmidt 1126d8ce5fd6SBenjamin Herrenschmidt /* External interrupt can ignore MSR:EE under some circumstances */ 1127d1dbe37cSBenjamin Herrenschmidt if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) { 1128d1dbe37cSBenjamin Herrenschmidt bool lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0); 11296eebe6dcSBenjamin Herrenschmidt bool heic = !!(env->spr[SPR_LPCR] & LPCR_HEIC); 11306eebe6dcSBenjamin Herrenschmidt /* HEIC blocks delivery to the hypervisor */ 11316eebe6dcSBenjamin Herrenschmidt if ((async_deliver && !(heic && msr_hv && !msr_pr)) || 11326eebe6dcSBenjamin Herrenschmidt (env->has_hv_mode && msr_hv == 0 && !lpes0)) { 113393130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_EXTERNAL); 1134d1dbe37cSBenjamin Herrenschmidt return; 1135d1dbe37cSBenjamin Herrenschmidt } 1136d1dbe37cSBenjamin Herrenschmidt } 1137c79c73f6SBlue Swirl if (msr_ce != 0) { 1138c79c73f6SBlue Swirl /* External critical interrupt */ 1139c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) { 114093130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_CRITICAL); 1141c79c73f6SBlue Swirl return; 1142c79c73f6SBlue Swirl } 1143c79c73f6SBlue Swirl } 11443621e2c9SBenjamin Herrenschmidt if (async_deliver != 0) { 1145c79c73f6SBlue Swirl /* Watchdog timer on embedded PowerPC */ 1146c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) { 1147c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT); 114893130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_WDT); 1149c79c73f6SBlue Swirl return; 1150c79c73f6SBlue Swirl } 1151c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) { 1152c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL); 115393130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_DOORCI); 1154c79c73f6SBlue Swirl return; 1155c79c73f6SBlue Swirl } 1156c79c73f6SBlue Swirl /* Fixed interval timer on embedded PowerPC */ 1157c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) { 1158c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT); 115993130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_FIT); 1160c79c73f6SBlue Swirl return; 1161c79c73f6SBlue Swirl } 1162c79c73f6SBlue Swirl /* Programmable interval timer on embedded PowerPC */ 1163c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) { 1164c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT); 116593130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_PIT); 1166c79c73f6SBlue Swirl return; 1167c79c73f6SBlue Swirl } 1168c79c73f6SBlue Swirl /* Decrementer exception */ 1169c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) { 1170e81a982aSAlexander Graf if (ppc_decr_clear_on_delivery(env)) { 1171c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR); 1172e81a982aSAlexander Graf } 117393130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_DECR); 1174c79c73f6SBlue Swirl return; 1175c79c73f6SBlue Swirl } 1176c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) { 1177c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL); 11785ba7ba1dSCédric Le Goater if (is_book3s_arch2x(env)) { 117993130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_SDOOR); 11805ba7ba1dSCédric Le Goater } else { 118193130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_DOORI); 11825ba7ba1dSCédric Le Goater } 1183c79c73f6SBlue Swirl return; 1184c79c73f6SBlue Swirl } 11857af1e7b0SCédric Le Goater if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDOORBELL)) { 11867af1e7b0SCédric Le Goater env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL); 118793130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_SDOOR_HV); 11887af1e7b0SCédric Le Goater return; 11897af1e7b0SCédric Le Goater } 1190c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) { 1191c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM); 119293130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_PERFM); 1193c79c73f6SBlue Swirl return; 1194c79c73f6SBlue Swirl } 1195c79c73f6SBlue Swirl /* Thermal interrupt */ 1196c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) { 1197c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM); 119893130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_THERM); 1199c79c73f6SBlue Swirl return; 1200c79c73f6SBlue Swirl } 1201c79c73f6SBlue Swirl } 1202f8154fd2SBenjamin Herrenschmidt 1203f8154fd2SBenjamin Herrenschmidt if (env->resume_as_sreset) { 1204f8154fd2SBenjamin Herrenschmidt /* 1205f8154fd2SBenjamin Herrenschmidt * This is a bug ! It means that has_work took us out of halt without 1206f8154fd2SBenjamin Herrenschmidt * anything to deliver while in a PM state that requires getting 1207f8154fd2SBenjamin Herrenschmidt * out via a 0x100 1208f8154fd2SBenjamin Herrenschmidt * 1209f8154fd2SBenjamin Herrenschmidt * This means we will incorrectly execute past the power management 1210f8154fd2SBenjamin Herrenschmidt * instruction instead of triggering a reset. 1211f8154fd2SBenjamin Herrenschmidt * 1212136fbf65Szhaolichang * It generally means a discrepancy between the wakeup conditions in the 1213f8154fd2SBenjamin Herrenschmidt * processor has_work implementation and the logic in this function. 1214f8154fd2SBenjamin Herrenschmidt */ 1215db70b311SRichard Henderson cpu_abort(env_cpu(env), 1216f8154fd2SBenjamin Herrenschmidt "Wakeup from PM state but interrupt Undelivered"); 1217f8154fd2SBenjamin Herrenschmidt } 1218c79c73f6SBlue Swirl } 121934316482SAlexey Kardashevskiy 1220b5b7f391SNicholas Piggin void ppc_cpu_do_system_reset(CPUState *cs) 122134316482SAlexey Kardashevskiy { 122234316482SAlexey Kardashevskiy PowerPCCPU *cpu = POWERPC_CPU(cs); 122334316482SAlexey Kardashevskiy 122493130c84SFabiano Rosas powerpc_excp(cpu, POWERPC_EXCP_RESET); 122534316482SAlexey Kardashevskiy } 1226ad77c6caSNicholas Piggin 1227ad77c6caSNicholas Piggin void ppc_cpu_do_fwnmi_machine_check(CPUState *cs, target_ulong vector) 1228ad77c6caSNicholas Piggin { 1229ad77c6caSNicholas Piggin PowerPCCPU *cpu = POWERPC_CPU(cs); 1230ad77c6caSNicholas Piggin CPUPPCState *env = &cpu->env; 1231ad77c6caSNicholas Piggin target_ulong msr = 0; 1232ad77c6caSNicholas Piggin 1233ad77c6caSNicholas Piggin /* 1234ad77c6caSNicholas Piggin * Set MSR and NIP for the handler, SRR0/1, DAR and DSISR have already 1235ad77c6caSNicholas Piggin * been set by KVM. 1236ad77c6caSNicholas Piggin */ 1237ad77c6caSNicholas Piggin msr = (1ULL << MSR_ME); 1238ad77c6caSNicholas Piggin msr |= env->msr & (1ULL << MSR_SF); 1239516fc103SFabiano Rosas if (ppc_interrupts_little_endian(cpu, false)) { 1240ad77c6caSNicholas Piggin msr |= (1ULL << MSR_LE); 1241ad77c6caSNicholas Piggin } 1242ad77c6caSNicholas Piggin 1243ad77c6caSNicholas Piggin powerpc_set_excp_state(cpu, vector, msr); 1244ad77c6caSNicholas Piggin } 1245c79c73f6SBlue Swirl 1246458dd766SRichard Henderson bool ppc_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 1247458dd766SRichard Henderson { 1248458dd766SRichard Henderson PowerPCCPU *cpu = POWERPC_CPU(cs); 1249458dd766SRichard Henderson CPUPPCState *env = &cpu->env; 1250458dd766SRichard Henderson 1251458dd766SRichard Henderson if (interrupt_request & CPU_INTERRUPT_HARD) { 1252458dd766SRichard Henderson ppc_hw_interrupt(env); 1253458dd766SRichard Henderson if (env->pending_interrupts == 0) { 1254458dd766SRichard Henderson cs->interrupt_request &= ~CPU_INTERRUPT_HARD; 1255458dd766SRichard Henderson } 1256458dd766SRichard Henderson return true; 1257458dd766SRichard Henderson } 1258458dd766SRichard Henderson return false; 1259458dd766SRichard Henderson } 1260458dd766SRichard Henderson 1261f725245cSPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 1262f725245cSPhilippe Mathieu-Daudé 1263ad71ed68SBlue Swirl /*****************************************************************************/ 1264ad71ed68SBlue Swirl /* Exceptions processing helpers */ 1265ad71ed68SBlue Swirl 1266db789c6cSBenjamin Herrenschmidt void raise_exception_err_ra(CPUPPCState *env, uint32_t exception, 1267db789c6cSBenjamin Herrenschmidt uint32_t error_code, uintptr_t raddr) 1268ad71ed68SBlue Swirl { 1269db70b311SRichard Henderson CPUState *cs = env_cpu(env); 127027103424SAndreas Färber 127127103424SAndreas Färber cs->exception_index = exception; 1272ad71ed68SBlue Swirl env->error_code = error_code; 1273db789c6cSBenjamin Herrenschmidt cpu_loop_exit_restore(cs, raddr); 1274db789c6cSBenjamin Herrenschmidt } 1275db789c6cSBenjamin Herrenschmidt 1276db789c6cSBenjamin Herrenschmidt void raise_exception_err(CPUPPCState *env, uint32_t exception, 1277db789c6cSBenjamin Herrenschmidt uint32_t error_code) 1278db789c6cSBenjamin Herrenschmidt { 1279db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, error_code, 0); 1280db789c6cSBenjamin Herrenschmidt } 1281db789c6cSBenjamin Herrenschmidt 1282db789c6cSBenjamin Herrenschmidt void raise_exception(CPUPPCState *env, uint32_t exception) 1283db789c6cSBenjamin Herrenschmidt { 1284db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, 0, 0); 1285db789c6cSBenjamin Herrenschmidt } 1286db789c6cSBenjamin Herrenschmidt 1287db789c6cSBenjamin Herrenschmidt void raise_exception_ra(CPUPPCState *env, uint32_t exception, 1288db789c6cSBenjamin Herrenschmidt uintptr_t raddr) 1289db789c6cSBenjamin Herrenschmidt { 1290db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, 0, raddr); 1291db789c6cSBenjamin Herrenschmidt } 1292db789c6cSBenjamin Herrenschmidt 12932b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 1294db789c6cSBenjamin Herrenschmidt void helper_raise_exception_err(CPUPPCState *env, uint32_t exception, 1295db789c6cSBenjamin Herrenschmidt uint32_t error_code) 1296db789c6cSBenjamin Herrenschmidt { 1297db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, error_code, 0); 1298ad71ed68SBlue Swirl } 1299ad71ed68SBlue Swirl 1300e5f17ac6SBlue Swirl void helper_raise_exception(CPUPPCState *env, uint32_t exception) 1301ad71ed68SBlue Swirl { 1302db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, 0, 0); 1303ad71ed68SBlue Swirl } 13042b44e219SBruno Larsen (billionai) #endif 1305ad71ed68SBlue Swirl 1306ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY) 13072b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 1308e5f17ac6SBlue Swirl void helper_store_msr(CPUPPCState *env, target_ulong val) 1309ad71ed68SBlue Swirl { 1310db789c6cSBenjamin Herrenschmidt uint32_t excp = hreg_store_msr(env, val, 0); 1311259186a7SAndreas Färber 1312db789c6cSBenjamin Herrenschmidt if (excp != 0) { 1313db70b311SRichard Henderson CPUState *cs = env_cpu(env); 1314044897efSRichard Purdie cpu_interrupt_exittb(cs); 1315db789c6cSBenjamin Herrenschmidt raise_exception(env, excp); 1316ad71ed68SBlue Swirl } 1317ad71ed68SBlue Swirl } 1318ad71ed68SBlue Swirl 13197778a575SBenjamin Herrenschmidt #if defined(TARGET_PPC64) 1320f43520e5SRichard Henderson void helper_scv(CPUPPCState *env, uint32_t lev) 1321f43520e5SRichard Henderson { 1322f43520e5SRichard Henderson if (env->spr[SPR_FSCR] & (1ull << FSCR_SCV)) { 1323f43520e5SRichard Henderson raise_exception_err(env, POWERPC_EXCP_SYSCALL_VECTORED, lev); 1324f43520e5SRichard Henderson } else { 1325f43520e5SRichard Henderson raise_exception_err(env, POWERPC_EXCP_FU, FSCR_IC_SCV); 1326f43520e5SRichard Henderson } 1327f43520e5SRichard Henderson } 1328f43520e5SRichard Henderson 13297778a575SBenjamin Herrenschmidt void helper_pminsn(CPUPPCState *env, powerpc_pm_insn_t insn) 13307778a575SBenjamin Herrenschmidt { 13317778a575SBenjamin Herrenschmidt CPUState *cs; 13327778a575SBenjamin Herrenschmidt 1333db70b311SRichard Henderson cs = env_cpu(env); 13347778a575SBenjamin Herrenschmidt cs->halted = 1; 13357778a575SBenjamin Herrenschmidt 13363621e2c9SBenjamin Herrenschmidt /* Condition for waking up at 0x100 */ 13371e7fd61dSBenjamin Herrenschmidt env->resume_as_sreset = (insn != PPC_PM_STOP) || 133821c0d66aSBenjamin Herrenschmidt (env->spr[SPR_PSSCR] & PSSCR_EC); 13397778a575SBenjamin Herrenschmidt } 13407778a575SBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */ 13417778a575SBenjamin Herrenschmidt 134262e79ef9SCédric Le Goater static void do_rfi(CPUPPCState *env, target_ulong nip, target_ulong msr) 1343ad71ed68SBlue Swirl { 1344db70b311SRichard Henderson CPUState *cs = env_cpu(env); 1345259186a7SAndreas Färber 1346a2e71b28SBenjamin Herrenschmidt /* MSR:POW cannot be set by any form of rfi */ 1347a2e71b28SBenjamin Herrenschmidt msr &= ~(1ULL << MSR_POW); 1348a2e71b28SBenjamin Herrenschmidt 13495aad0457SChristophe Leroy /* MSR:TGPR cannot be set by any form of rfi */ 13505aad0457SChristophe Leroy if (env->flags & POWERPC_FLAG_TGPR) 13515aad0457SChristophe Leroy msr &= ~(1ULL << MSR_TGPR); 13525aad0457SChristophe Leroy 1353ad71ed68SBlue Swirl #if defined(TARGET_PPC64) 1354a2e71b28SBenjamin Herrenschmidt /* Switching to 32-bit ? Crop the nip */ 1355a2e71b28SBenjamin Herrenschmidt if (!msr_is_64bit(env, msr)) { 1356ad71ed68SBlue Swirl nip = (uint32_t)nip; 1357ad71ed68SBlue Swirl } 1358ad71ed68SBlue Swirl #else 1359ad71ed68SBlue Swirl nip = (uint32_t)nip; 1360ad71ed68SBlue Swirl #endif 1361ad71ed68SBlue Swirl /* XXX: beware: this is false if VLE is supported */ 1362ad71ed68SBlue Swirl env->nip = nip & ~((target_ulong)0x00000003); 1363ad71ed68SBlue Swirl hreg_store_msr(env, msr, 1); 13642eb1ef73SCédric Le Goater trace_ppc_excp_rfi(env->nip, env->msr); 136547733729SDavid Gibson /* 136647733729SDavid Gibson * No need to raise an exception here, as rfi is always the last 136747733729SDavid Gibson * insn of a TB 1368ad71ed68SBlue Swirl */ 1369044897efSRichard Purdie cpu_interrupt_exittb(cs); 1370a8b73734SNikunj A Dadhania /* Reset the reservation */ 1371a8b73734SNikunj A Dadhania env->reserve_addr = -1; 1372a8b73734SNikunj A Dadhania 1373cd0c6f47SBenjamin Herrenschmidt /* Context synchronizing: check if TCG TLB needs flush */ 1374e3cffe6fSNikunj A Dadhania check_tlb_flush(env, false); 1375ad71ed68SBlue Swirl } 1376ad71ed68SBlue Swirl 1377e5f17ac6SBlue Swirl void helper_rfi(CPUPPCState *env) 1378ad71ed68SBlue Swirl { 1379a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1] & 0xfffffffful); 1380a1bb7384SScott Wood } 1381ad71ed68SBlue Swirl 1382a2e71b28SBenjamin Herrenschmidt #define MSR_BOOK3S_MASK 1383ad71ed68SBlue Swirl #if defined(TARGET_PPC64) 1384e5f17ac6SBlue Swirl void helper_rfid(CPUPPCState *env) 1385ad71ed68SBlue Swirl { 138647733729SDavid Gibson /* 1387136fbf65Szhaolichang * The architecture defines a number of rules for which bits can 138847733729SDavid Gibson * change but in practice, we handle this in hreg_store_msr() 1389a2e71b28SBenjamin Herrenschmidt * which will be called by do_rfi(), so there is no need to filter 1390a2e71b28SBenjamin Herrenschmidt * here 1391a2e71b28SBenjamin Herrenschmidt */ 1392a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1]); 1393ad71ed68SBlue Swirl } 1394ad71ed68SBlue Swirl 13953c89b8d6SNicholas Piggin void helper_rfscv(CPUPPCState *env) 13963c89b8d6SNicholas Piggin { 13973c89b8d6SNicholas Piggin do_rfi(env, env->lr, env->ctr); 13983c89b8d6SNicholas Piggin } 13993c89b8d6SNicholas Piggin 1400e5f17ac6SBlue Swirl void helper_hrfid(CPUPPCState *env) 1401ad71ed68SBlue Swirl { 1402a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_HSRR0], env->spr[SPR_HSRR1]); 1403ad71ed68SBlue Swirl } 1404ad71ed68SBlue Swirl #endif 1405ad71ed68SBlue Swirl 14061f26c751SDaniel Henrique Barboza #if defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY) 14071f26c751SDaniel Henrique Barboza void helper_rfebb(CPUPPCState *env, target_ulong s) 14081f26c751SDaniel Henrique Barboza { 14091f26c751SDaniel Henrique Barboza target_ulong msr = env->msr; 14101f26c751SDaniel Henrique Barboza 14111f26c751SDaniel Henrique Barboza /* 14121f26c751SDaniel Henrique Barboza * Handling of BESCR bits 32:33 according to PowerISA v3.1: 14131f26c751SDaniel Henrique Barboza * 14141f26c751SDaniel Henrique Barboza * "If BESCR 32:33 != 0b00 the instruction is treated as if 14151f26c751SDaniel Henrique Barboza * the instruction form were invalid." 14161f26c751SDaniel Henrique Barboza */ 14171f26c751SDaniel Henrique Barboza if (env->spr[SPR_BESCR] & BESCR_INVALID) { 14181f26c751SDaniel Henrique Barboza raise_exception_err(env, POWERPC_EXCP_PROGRAM, 14191f26c751SDaniel Henrique Barboza POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL); 14201f26c751SDaniel Henrique Barboza } 14211f26c751SDaniel Henrique Barboza 14221f26c751SDaniel Henrique Barboza env->nip = env->spr[SPR_EBBRR]; 14231f26c751SDaniel Henrique Barboza 14241f26c751SDaniel Henrique Barboza /* Switching to 32-bit ? Crop the nip */ 14251f26c751SDaniel Henrique Barboza if (!msr_is_64bit(env, msr)) { 14261f26c751SDaniel Henrique Barboza env->nip = (uint32_t)env->spr[SPR_EBBRR]; 14271f26c751SDaniel Henrique Barboza } 14281f26c751SDaniel Henrique Barboza 14291f26c751SDaniel Henrique Barboza if (s) { 14301f26c751SDaniel Henrique Barboza env->spr[SPR_BESCR] |= BESCR_GE; 14311f26c751SDaniel Henrique Barboza } else { 14321f26c751SDaniel Henrique Barboza env->spr[SPR_BESCR] &= ~BESCR_GE; 14331f26c751SDaniel Henrique Barboza } 14341f26c751SDaniel Henrique Barboza } 14351f26c751SDaniel Henrique Barboza #endif 14361f26c751SDaniel Henrique Barboza 1437ad71ed68SBlue Swirl /*****************************************************************************/ 1438ad71ed68SBlue Swirl /* Embedded PowerPC specific helpers */ 1439e5f17ac6SBlue Swirl void helper_40x_rfci(CPUPPCState *env) 1440ad71ed68SBlue Swirl { 1441a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_40x_SRR2], env->spr[SPR_40x_SRR3]); 1442ad71ed68SBlue Swirl } 1443ad71ed68SBlue Swirl 1444e5f17ac6SBlue Swirl void helper_rfci(CPUPPCState *env) 1445ad71ed68SBlue Swirl { 1446a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_BOOKE_CSRR0], env->spr[SPR_BOOKE_CSRR1]); 1447ad71ed68SBlue Swirl } 1448ad71ed68SBlue Swirl 1449e5f17ac6SBlue Swirl void helper_rfdi(CPUPPCState *env) 1450ad71ed68SBlue Swirl { 1451a1bb7384SScott Wood /* FIXME: choose CSRR1 or DSRR1 based on cpu type */ 1452a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_BOOKE_DSRR0], env->spr[SPR_BOOKE_DSRR1]); 1453ad71ed68SBlue Swirl } 1454ad71ed68SBlue Swirl 1455e5f17ac6SBlue Swirl void helper_rfmci(CPUPPCState *env) 1456ad71ed68SBlue Swirl { 1457a1bb7384SScott Wood /* FIXME: choose CSRR1 or MCSRR1 based on cpu type */ 1458a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_BOOKE_MCSRR0], env->spr[SPR_BOOKE_MCSRR1]); 1459ad71ed68SBlue Swirl } 14602b44e219SBruno Larsen (billionai) #endif /* CONFIG_TCG */ 14612b44e219SBruno Larsen (billionai) #endif /* !defined(CONFIG_USER_ONLY) */ 1462ad71ed68SBlue Swirl 14632b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 1464e5f17ac6SBlue Swirl void helper_tw(CPUPPCState *env, target_ulong arg1, target_ulong arg2, 1465e5f17ac6SBlue Swirl uint32_t flags) 1466ad71ed68SBlue Swirl { 1467ad71ed68SBlue Swirl if (!likely(!(((int32_t)arg1 < (int32_t)arg2 && (flags & 0x10)) || 1468ad71ed68SBlue Swirl ((int32_t)arg1 > (int32_t)arg2 && (flags & 0x08)) || 1469ad71ed68SBlue Swirl ((int32_t)arg1 == (int32_t)arg2 && (flags & 0x04)) || 1470ad71ed68SBlue Swirl ((uint32_t)arg1 < (uint32_t)arg2 && (flags & 0x02)) || 1471ad71ed68SBlue Swirl ((uint32_t)arg1 > (uint32_t)arg2 && (flags & 0x01))))) { 147272073dccSBenjamin Herrenschmidt raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM, 147372073dccSBenjamin Herrenschmidt POWERPC_EXCP_TRAP, GETPC()); 1474ad71ed68SBlue Swirl } 1475ad71ed68SBlue Swirl } 1476ad71ed68SBlue Swirl 1477ad71ed68SBlue Swirl #if defined(TARGET_PPC64) 1478e5f17ac6SBlue Swirl void helper_td(CPUPPCState *env, target_ulong arg1, target_ulong arg2, 1479e5f17ac6SBlue Swirl uint32_t flags) 1480ad71ed68SBlue Swirl { 1481ad71ed68SBlue Swirl if (!likely(!(((int64_t)arg1 < (int64_t)arg2 && (flags & 0x10)) || 1482ad71ed68SBlue Swirl ((int64_t)arg1 > (int64_t)arg2 && (flags & 0x08)) || 1483ad71ed68SBlue Swirl ((int64_t)arg1 == (int64_t)arg2 && (flags & 0x04)) || 1484ad71ed68SBlue Swirl ((uint64_t)arg1 < (uint64_t)arg2 && (flags & 0x02)) || 1485ad71ed68SBlue Swirl ((uint64_t)arg1 > (uint64_t)arg2 && (flags & 0x01))))) { 148672073dccSBenjamin Herrenschmidt raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM, 148772073dccSBenjamin Herrenschmidt POWERPC_EXCP_TRAP, GETPC()); 1488ad71ed68SBlue Swirl } 1489ad71ed68SBlue Swirl } 1490ad71ed68SBlue Swirl #endif 14912b44e219SBruno Larsen (billionai) #endif 1492ad71ed68SBlue Swirl 1493ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY) 1494ad71ed68SBlue Swirl /*****************************************************************************/ 1495ad71ed68SBlue Swirl /* PowerPC 601 specific instructions (POWER bridge) */ 1496ad71ed68SBlue Swirl 14972b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 1498e5f17ac6SBlue Swirl void helper_rfsvc(CPUPPCState *env) 1499ad71ed68SBlue Swirl { 1500a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->lr, env->ctr & 0x0000FFFF); 1501ad71ed68SBlue Swirl } 1502ad71ed68SBlue Swirl 1503ad71ed68SBlue Swirl /* Embedded.Processor Control */ 1504ad71ed68SBlue Swirl static int dbell2irq(target_ulong rb) 1505ad71ed68SBlue Swirl { 1506ad71ed68SBlue Swirl int msg = rb & DBELL_TYPE_MASK; 1507ad71ed68SBlue Swirl int irq = -1; 1508ad71ed68SBlue Swirl 1509ad71ed68SBlue Swirl switch (msg) { 1510ad71ed68SBlue Swirl case DBELL_TYPE_DBELL: 1511ad71ed68SBlue Swirl irq = PPC_INTERRUPT_DOORBELL; 1512ad71ed68SBlue Swirl break; 1513ad71ed68SBlue Swirl case DBELL_TYPE_DBELL_CRIT: 1514ad71ed68SBlue Swirl irq = PPC_INTERRUPT_CDOORBELL; 1515ad71ed68SBlue Swirl break; 1516ad71ed68SBlue Swirl case DBELL_TYPE_G_DBELL: 1517ad71ed68SBlue Swirl case DBELL_TYPE_G_DBELL_CRIT: 1518ad71ed68SBlue Swirl case DBELL_TYPE_G_DBELL_MC: 1519ad71ed68SBlue Swirl /* XXX implement */ 1520ad71ed68SBlue Swirl default: 1521ad71ed68SBlue Swirl break; 1522ad71ed68SBlue Swirl } 1523ad71ed68SBlue Swirl 1524ad71ed68SBlue Swirl return irq; 1525ad71ed68SBlue Swirl } 1526ad71ed68SBlue Swirl 1527e5f17ac6SBlue Swirl void helper_msgclr(CPUPPCState *env, target_ulong rb) 1528ad71ed68SBlue Swirl { 1529ad71ed68SBlue Swirl int irq = dbell2irq(rb); 1530ad71ed68SBlue Swirl 1531ad71ed68SBlue Swirl if (irq < 0) { 1532ad71ed68SBlue Swirl return; 1533ad71ed68SBlue Swirl } 1534ad71ed68SBlue Swirl 1535ad71ed68SBlue Swirl env->pending_interrupts &= ~(1 << irq); 1536ad71ed68SBlue Swirl } 1537ad71ed68SBlue Swirl 1538ad71ed68SBlue Swirl void helper_msgsnd(target_ulong rb) 1539ad71ed68SBlue Swirl { 1540ad71ed68SBlue Swirl int irq = dbell2irq(rb); 1541ad71ed68SBlue Swirl int pir = rb & DBELL_PIRTAG_MASK; 1542182735efSAndreas Färber CPUState *cs; 1543ad71ed68SBlue Swirl 1544ad71ed68SBlue Swirl if (irq < 0) { 1545ad71ed68SBlue Swirl return; 1546ad71ed68SBlue Swirl } 1547ad71ed68SBlue Swirl 1548f1c29ebcSThomas Huth qemu_mutex_lock_iothread(); 1549bdc44640SAndreas Färber CPU_FOREACH(cs) { 1550182735efSAndreas Färber PowerPCCPU *cpu = POWERPC_CPU(cs); 1551182735efSAndreas Färber CPUPPCState *cenv = &cpu->env; 1552182735efSAndreas Färber 1553ad71ed68SBlue Swirl if ((rb & DBELL_BRDCAST) || (cenv->spr[SPR_BOOKE_PIR] == pir)) { 1554ad71ed68SBlue Swirl cenv->pending_interrupts |= 1 << irq; 1555182735efSAndreas Färber cpu_interrupt(cs, CPU_INTERRUPT_HARD); 1556ad71ed68SBlue Swirl } 1557ad71ed68SBlue Swirl } 1558f1c29ebcSThomas Huth qemu_mutex_unlock_iothread(); 1559ad71ed68SBlue Swirl } 15607af1e7b0SCédric Le Goater 15617af1e7b0SCédric Le Goater /* Server Processor Control */ 15627af1e7b0SCédric Le Goater 15635ba7ba1dSCédric Le Goater static bool dbell_type_server(target_ulong rb) 15645ba7ba1dSCédric Le Goater { 156547733729SDavid Gibson /* 156647733729SDavid Gibson * A Directed Hypervisor Doorbell message is sent only if the 15677af1e7b0SCédric Le Goater * message type is 5. All other types are reserved and the 156847733729SDavid Gibson * instruction is a no-op 156947733729SDavid Gibson */ 15705ba7ba1dSCédric Le Goater return (rb & DBELL_TYPE_MASK) == DBELL_TYPE_DBELL_SERVER; 15717af1e7b0SCédric Le Goater } 15727af1e7b0SCédric Le Goater 15737af1e7b0SCédric Le Goater void helper_book3s_msgclr(CPUPPCState *env, target_ulong rb) 15747af1e7b0SCédric Le Goater { 15755ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 15767af1e7b0SCédric Le Goater return; 15777af1e7b0SCédric Le Goater } 15787af1e7b0SCédric Le Goater 15795ba7ba1dSCédric Le Goater env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL); 15807af1e7b0SCédric Le Goater } 15817af1e7b0SCédric Le Goater 15825ba7ba1dSCédric Le Goater static void book3s_msgsnd_common(int pir, int irq) 15837af1e7b0SCédric Le Goater { 15847af1e7b0SCédric Le Goater CPUState *cs; 15857af1e7b0SCédric Le Goater 15867af1e7b0SCédric Le Goater qemu_mutex_lock_iothread(); 15877af1e7b0SCédric Le Goater CPU_FOREACH(cs) { 15887af1e7b0SCédric Le Goater PowerPCCPU *cpu = POWERPC_CPU(cs); 15897af1e7b0SCédric Le Goater CPUPPCState *cenv = &cpu->env; 15907af1e7b0SCédric Le Goater 15917af1e7b0SCédric Le Goater /* TODO: broadcast message to all threads of the same processor */ 15927af1e7b0SCédric Le Goater if (cenv->spr_cb[SPR_PIR].default_value == pir) { 15937af1e7b0SCédric Le Goater cenv->pending_interrupts |= 1 << irq; 15947af1e7b0SCédric Le Goater cpu_interrupt(cs, CPU_INTERRUPT_HARD); 15957af1e7b0SCédric Le Goater } 15967af1e7b0SCédric Le Goater } 15977af1e7b0SCédric Le Goater qemu_mutex_unlock_iothread(); 15987af1e7b0SCédric Le Goater } 15995ba7ba1dSCédric Le Goater 16005ba7ba1dSCédric Le Goater void helper_book3s_msgsnd(target_ulong rb) 16015ba7ba1dSCédric Le Goater { 16025ba7ba1dSCédric Le Goater int pir = rb & DBELL_PROCIDTAG_MASK; 16035ba7ba1dSCédric Le Goater 16045ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 16055ba7ba1dSCédric Le Goater return; 16065ba7ba1dSCédric Le Goater } 16075ba7ba1dSCédric Le Goater 16085ba7ba1dSCédric Le Goater book3s_msgsnd_common(pir, PPC_INTERRUPT_HDOORBELL); 16095ba7ba1dSCédric Le Goater } 16105ba7ba1dSCédric Le Goater 16115ba7ba1dSCédric Le Goater #if defined(TARGET_PPC64) 16125ba7ba1dSCédric Le Goater void helper_book3s_msgclrp(CPUPPCState *env, target_ulong rb) 16135ba7ba1dSCédric Le Goater { 1614493028d8SCédric Le Goater helper_hfscr_facility_check(env, HFSCR_MSGP, "msgclrp", HFSCR_IC_MSGP); 1615493028d8SCédric Le Goater 16165ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 16175ba7ba1dSCédric Le Goater return; 16185ba7ba1dSCédric Le Goater } 16195ba7ba1dSCédric Le Goater 16205ba7ba1dSCédric Le Goater env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL); 16215ba7ba1dSCédric Le Goater } 16225ba7ba1dSCédric Le Goater 16235ba7ba1dSCédric Le Goater /* 16245ba7ba1dSCédric Le Goater * sends a message to other threads that are on the same 16255ba7ba1dSCédric Le Goater * multi-threaded processor 16265ba7ba1dSCédric Le Goater */ 16275ba7ba1dSCédric Le Goater void helper_book3s_msgsndp(CPUPPCState *env, target_ulong rb) 16285ba7ba1dSCédric Le Goater { 16295ba7ba1dSCédric Le Goater int pir = env->spr_cb[SPR_PIR].default_value; 16305ba7ba1dSCédric Le Goater 1631493028d8SCédric Le Goater helper_hfscr_facility_check(env, HFSCR_MSGP, "msgsndp", HFSCR_IC_MSGP); 1632493028d8SCédric Le Goater 16335ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 16345ba7ba1dSCédric Le Goater return; 16355ba7ba1dSCédric Le Goater } 16365ba7ba1dSCédric Le Goater 16375ba7ba1dSCédric Le Goater /* TODO: TCG supports only one thread */ 16385ba7ba1dSCédric Le Goater 16395ba7ba1dSCédric Le Goater book3s_msgsnd_common(pir, PPC_INTERRUPT_DOORBELL); 16405ba7ba1dSCédric Le Goater } 1641996473e4SRichard Henderson #endif /* TARGET_PPC64 */ 16420f3110faSRichard Henderson 16430f3110faSRichard Henderson void ppc_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, 16440f3110faSRichard Henderson MMUAccessType access_type, 16450f3110faSRichard Henderson int mmu_idx, uintptr_t retaddr) 16460f3110faSRichard Henderson { 16470f3110faSRichard Henderson CPUPPCState *env = cs->env_ptr; 164829c4a336SFabiano Rosas uint32_t insn; 164929c4a336SFabiano Rosas 165029c4a336SFabiano Rosas /* Restore state and reload the insn we executed, for filling in DSISR. */ 165129c4a336SFabiano Rosas cpu_restore_state(cs, retaddr, true); 165229c4a336SFabiano Rosas insn = cpu_ldl_code(env, env->nip); 16530f3110faSRichard Henderson 1654a7e3af13SRichard Henderson switch (env->mmu_model) { 1655a7e3af13SRichard Henderson case POWERPC_MMU_SOFT_4xx: 1656a7e3af13SRichard Henderson env->spr[SPR_40x_DEAR] = vaddr; 1657a7e3af13SRichard Henderson break; 1658a7e3af13SRichard Henderson case POWERPC_MMU_BOOKE: 1659a7e3af13SRichard Henderson case POWERPC_MMU_BOOKE206: 1660a7e3af13SRichard Henderson env->spr[SPR_BOOKE_DEAR] = vaddr; 1661a7e3af13SRichard Henderson break; 1662a7e3af13SRichard Henderson default: 1663a7e3af13SRichard Henderson env->spr[SPR_DAR] = vaddr; 1664a7e3af13SRichard Henderson break; 1665a7e3af13SRichard Henderson } 1666a7e3af13SRichard Henderson 16670f3110faSRichard Henderson cs->exception_index = POWERPC_EXCP_ALIGN; 166829c4a336SFabiano Rosas env->error_code = insn & 0x03FF0000; 166929c4a336SFabiano Rosas cpu_loop_exit(cs); 16700f3110faSRichard Henderson } 1671996473e4SRichard Henderson #endif /* CONFIG_TCG */ 1672996473e4SRichard Henderson #endif /* !CONFIG_USER_ONLY */ 1673