1ad71ed68SBlue Swirl /* 2ad71ed68SBlue Swirl * PowerPC exception emulation helpers for QEMU. 3ad71ed68SBlue Swirl * 4ad71ed68SBlue Swirl * Copyright (c) 2003-2007 Jocelyn Mayer 5ad71ed68SBlue Swirl * 6ad71ed68SBlue Swirl * This library is free software; you can redistribute it and/or 7ad71ed68SBlue Swirl * modify it under the terms of the GNU Lesser General Public 8ad71ed68SBlue Swirl * License as published by the Free Software Foundation; either 96bd039cdSChetan Pant * version 2.1 of the License, or (at your option) any later version. 10ad71ed68SBlue Swirl * 11ad71ed68SBlue Swirl * This library is distributed in the hope that it will be useful, 12ad71ed68SBlue Swirl * but WITHOUT ANY WARRANTY; without even the implied warranty of 13ad71ed68SBlue Swirl * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14ad71ed68SBlue Swirl * Lesser General Public License for more details. 15ad71ed68SBlue Swirl * 16ad71ed68SBlue Swirl * You should have received a copy of the GNU Lesser General Public 17ad71ed68SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18ad71ed68SBlue Swirl */ 190d75590dSPeter Maydell #include "qemu/osdep.h" 20f1c29ebcSThomas Huth #include "qemu/main-loop.h" 21ad71ed68SBlue Swirl #include "cpu.h" 2263c91552SPaolo Bonzini #include "exec/exec-all.h" 230f3110faSRichard Henderson #include "internal.h" 24ad71ed68SBlue Swirl #include "helper_regs.h" 25ad71ed68SBlue Swirl 26*2eb1ef73SCédric Le Goater #include "trace.h" 27*2eb1ef73SCédric Le Goater 282b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 292b44e219SBruno Larsen (billionai) #include "exec/helper-proto.h" 302b44e219SBruno Larsen (billionai) #include "exec/cpu_ldst.h" 312b44e219SBruno Larsen (billionai) #endif 322b44e219SBruno Larsen (billionai) 3347733729SDavid Gibson /* #define DEBUG_SOFTWARE_TLB */ 34c79c73f6SBlue Swirl 35c79c73f6SBlue Swirl /*****************************************************************************/ 36c79c73f6SBlue Swirl /* Exception processing */ 37f725245cSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY) 3897a8ea5aSAndreas Färber 39c79c73f6SBlue Swirl static inline void dump_syscall(CPUPPCState *env) 40c79c73f6SBlue Swirl { 416dc6b557SNicholas Piggin qemu_log_mask(CPU_LOG_INT, "syscall r0=%016" PRIx64 426dc6b557SNicholas Piggin " r3=%016" PRIx64 " r4=%016" PRIx64 " r5=%016" PRIx64 436dc6b557SNicholas Piggin " r6=%016" PRIx64 " r7=%016" PRIx64 " r8=%016" PRIx64 44c79c73f6SBlue Swirl " nip=" TARGET_FMT_lx "\n", 45c79c73f6SBlue Swirl ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3), 46c79c73f6SBlue Swirl ppc_dump_gpr(env, 4), ppc_dump_gpr(env, 5), 476dc6b557SNicholas Piggin ppc_dump_gpr(env, 6), ppc_dump_gpr(env, 7), 486dc6b557SNicholas Piggin ppc_dump_gpr(env, 8), env->nip); 496dc6b557SNicholas Piggin } 506dc6b557SNicholas Piggin 516dc6b557SNicholas Piggin static inline void dump_hcall(CPUPPCState *env) 526dc6b557SNicholas Piggin { 536dc6b557SNicholas Piggin qemu_log_mask(CPU_LOG_INT, "hypercall r3=%016" PRIx64 546dc6b557SNicholas Piggin " r4=%016" PRIx64 " r5=%016" PRIx64 " r6=%016" PRIx64 556dc6b557SNicholas Piggin " r7=%016" PRIx64 " r8=%016" PRIx64 " r9=%016" PRIx64 566dc6b557SNicholas Piggin " r10=%016" PRIx64 " r11=%016" PRIx64 " r12=%016" PRIx64 576dc6b557SNicholas Piggin " nip=" TARGET_FMT_lx "\n", 586dc6b557SNicholas Piggin ppc_dump_gpr(env, 3), ppc_dump_gpr(env, 4), 596dc6b557SNicholas Piggin ppc_dump_gpr(env, 5), ppc_dump_gpr(env, 6), 606dc6b557SNicholas Piggin ppc_dump_gpr(env, 7), ppc_dump_gpr(env, 8), 616dc6b557SNicholas Piggin ppc_dump_gpr(env, 9), ppc_dump_gpr(env, 10), 626dc6b557SNicholas Piggin ppc_dump_gpr(env, 11), ppc_dump_gpr(env, 12), 636dc6b557SNicholas Piggin env->nip); 64c79c73f6SBlue Swirl } 65c79c73f6SBlue Swirl 66dead760bSBenjamin Herrenschmidt static int powerpc_reset_wakeup(CPUState *cs, CPUPPCState *env, int excp, 67dead760bSBenjamin Herrenschmidt target_ulong *msr) 68dead760bSBenjamin Herrenschmidt { 69dead760bSBenjamin Herrenschmidt /* We no longer are in a PM state */ 701e7fd61dSBenjamin Herrenschmidt env->resume_as_sreset = false; 71dead760bSBenjamin Herrenschmidt 72dead760bSBenjamin Herrenschmidt /* Pretend to be returning from doze always as we don't lose state */ 730911a60cSLeonardo Bras *msr |= SRR1_WS_NOLOSS; 74dead760bSBenjamin Herrenschmidt 75dead760bSBenjamin Herrenschmidt /* Machine checks are sent normally */ 76dead760bSBenjamin Herrenschmidt if (excp == POWERPC_EXCP_MCHECK) { 77dead760bSBenjamin Herrenschmidt return excp; 78dead760bSBenjamin Herrenschmidt } 79dead760bSBenjamin Herrenschmidt switch (excp) { 80dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_RESET: 810911a60cSLeonardo Bras *msr |= SRR1_WAKERESET; 82dead760bSBenjamin Herrenschmidt break; 83dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_EXTERNAL: 840911a60cSLeonardo Bras *msr |= SRR1_WAKEEE; 85dead760bSBenjamin Herrenschmidt break; 86dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_DECR: 870911a60cSLeonardo Bras *msr |= SRR1_WAKEDEC; 88dead760bSBenjamin Herrenschmidt break; 89dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_SDOOR: 900911a60cSLeonardo Bras *msr |= SRR1_WAKEDBELL; 91dead760bSBenjamin Herrenschmidt break; 92dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_SDOOR_HV: 930911a60cSLeonardo Bras *msr |= SRR1_WAKEHDBELL; 94dead760bSBenjamin Herrenschmidt break; 95dead760bSBenjamin Herrenschmidt case POWERPC_EXCP_HV_MAINT: 960911a60cSLeonardo Bras *msr |= SRR1_WAKEHMI; 97dead760bSBenjamin Herrenschmidt break; 98d8ce5fd6SBenjamin Herrenschmidt case POWERPC_EXCP_HVIRT: 990911a60cSLeonardo Bras *msr |= SRR1_WAKEHVI; 100d8ce5fd6SBenjamin Herrenschmidt break; 101dead760bSBenjamin Herrenschmidt default: 102dead760bSBenjamin Herrenschmidt cpu_abort(cs, "Unsupported exception %d in Power Save mode\n", 103dead760bSBenjamin Herrenschmidt excp); 104dead760bSBenjamin Herrenschmidt } 105dead760bSBenjamin Herrenschmidt return POWERPC_EXCP_RESET; 106dead760bSBenjamin Herrenschmidt } 107dead760bSBenjamin Herrenschmidt 1088b7e6b07SNicholas Piggin /* 1098b7e6b07SNicholas Piggin * AIL - Alternate Interrupt Location, a mode that allows interrupts to be 1108b7e6b07SNicholas Piggin * taken with the MMU on, and which uses an alternate location (e.g., so the 1118b7e6b07SNicholas Piggin * kernel/hv can map the vectors there with an effective address). 1128b7e6b07SNicholas Piggin * 1138b7e6b07SNicholas Piggin * An interrupt is considered to be taken "with AIL" or "AIL applies" if they 1148b7e6b07SNicholas Piggin * are delivered in this way. AIL requires the LPCR to be set to enable this 1158b7e6b07SNicholas Piggin * mode, and then a number of conditions have to be true for AIL to apply. 1168b7e6b07SNicholas Piggin * 1178b7e6b07SNicholas Piggin * First of all, SRESET, MCE, and HMI are always delivered without AIL, because 1188b7e6b07SNicholas Piggin * they specifically want to be in real mode (e.g., the MCE might be signaling 1198b7e6b07SNicholas Piggin * a SLB multi-hit which requires SLB flush before the MMU can be enabled). 1208b7e6b07SNicholas Piggin * 1218b7e6b07SNicholas Piggin * After that, behaviour depends on the current MSR[IR], MSR[DR], MSR[HV], 1228b7e6b07SNicholas Piggin * whether or not the interrupt changes MSR[HV] from 0 to 1, and the current 1238b7e6b07SNicholas Piggin * radix mode (LPCR[HR]). 1248b7e6b07SNicholas Piggin * 1258b7e6b07SNicholas Piggin * POWER8, POWER9 with LPCR[HR]=0 1268b7e6b07SNicholas Piggin * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL | 1278b7e6b07SNicholas Piggin * +-----------+-------------+---------+-------------+-----+ 1288b7e6b07SNicholas Piggin * | a | 00/01/10 | x | x | 0 | 1298b7e6b07SNicholas Piggin * | a | 11 | 0 | 1 | 0 | 1308b7e6b07SNicholas Piggin * | a | 11 | 1 | 1 | a | 1318b7e6b07SNicholas Piggin * | a | 11 | 0 | 0 | a | 1328b7e6b07SNicholas Piggin * +-------------------------------------------------------+ 1338b7e6b07SNicholas Piggin * 1348b7e6b07SNicholas Piggin * POWER9 with LPCR[HR]=1 1358b7e6b07SNicholas Piggin * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL | 1368b7e6b07SNicholas Piggin * +-----------+-------------+---------+-------------+-----+ 1378b7e6b07SNicholas Piggin * | a | 00/01/10 | x | x | 0 | 1388b7e6b07SNicholas Piggin * | a | 11 | x | x | a | 1398b7e6b07SNicholas Piggin * +-------------------------------------------------------+ 1408b7e6b07SNicholas Piggin * 1418b7e6b07SNicholas Piggin * The difference with POWER9 being that MSR[HV] 0->1 interrupts can be sent to 142526cdce7SNicholas Piggin * the hypervisor in AIL mode if the guest is radix. This is good for 143526cdce7SNicholas Piggin * performance but allows the guest to influence the AIL of hypervisor 144526cdce7SNicholas Piggin * interrupts using its MSR, and also the hypervisor must disallow guest 145526cdce7SNicholas Piggin * interrupts (MSR[HV] 0->0) from using AIL if the hypervisor does not want to 146526cdce7SNicholas Piggin * use AIL for its MSR[HV] 0->1 interrupts. 147526cdce7SNicholas Piggin * 148526cdce7SNicholas Piggin * POWER10 addresses those issues with a new LPCR[HAIL] bit that is applied to 149526cdce7SNicholas Piggin * interrupts that begin execution with MSR[HV]=1 (so both MSR[HV] 0->1 and 150526cdce7SNicholas Piggin * MSR[HV] 1->1). 151526cdce7SNicholas Piggin * 152526cdce7SNicholas Piggin * HAIL=1 is equivalent to AIL=3, for interrupts delivered with MSR[HV]=1. 153526cdce7SNicholas Piggin * 154526cdce7SNicholas Piggin * POWER10 behaviour is 155526cdce7SNicholas Piggin * | LPCR[AIL] | LPCR[HAIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL | 156526cdce7SNicholas Piggin * +-----------+------------+-------------+---------+-------------+-----+ 157526cdce7SNicholas Piggin * | a | h | 00/01/10 | 0 | 0 | 0 | 158526cdce7SNicholas Piggin * | a | h | 11 | 0 | 0 | a | 159526cdce7SNicholas Piggin * | a | h | x | 0 | 1 | h | 160526cdce7SNicholas Piggin * | a | h | 00/01/10 | 1 | 1 | 0 | 161526cdce7SNicholas Piggin * | a | h | 11 | 1 | 1 | h | 162526cdce7SNicholas Piggin * +--------------------------------------------------------------------+ 1638b7e6b07SNicholas Piggin */ 1648b7e6b07SNicholas Piggin static inline void ppc_excp_apply_ail(PowerPCCPU *cpu, int excp_model, int excp, 1658b7e6b07SNicholas Piggin target_ulong msr, 1668b7e6b07SNicholas Piggin target_ulong *new_msr, 1678b7e6b07SNicholas Piggin target_ulong *vector) 1682586a4d7SFabiano Rosas { 1698b7e6b07SNicholas Piggin #if defined(TARGET_PPC64) 1708b7e6b07SNicholas Piggin CPUPPCState *env = &cpu->env; 1718b7e6b07SNicholas Piggin bool mmu_all_on = ((msr >> MSR_IR) & 1) && ((msr >> MSR_DR) & 1); 1728b7e6b07SNicholas Piggin bool hv_escalation = !(msr & MSR_HVB) && (*new_msr & MSR_HVB); 1738b7e6b07SNicholas Piggin int ail = 0; 1742586a4d7SFabiano Rosas 1758b7e6b07SNicholas Piggin if (excp == POWERPC_EXCP_MCHECK || 1768b7e6b07SNicholas Piggin excp == POWERPC_EXCP_RESET || 1778b7e6b07SNicholas Piggin excp == POWERPC_EXCP_HV_MAINT) { 1788b7e6b07SNicholas Piggin /* SRESET, MCE, HMI never apply AIL */ 1798b7e6b07SNicholas Piggin return; 1802586a4d7SFabiano Rosas } 1812586a4d7SFabiano Rosas 1828b7e6b07SNicholas Piggin if (excp_model == POWERPC_EXCP_POWER8 || 1838b7e6b07SNicholas Piggin excp_model == POWERPC_EXCP_POWER9) { 1848b7e6b07SNicholas Piggin if (!mmu_all_on) { 1858b7e6b07SNicholas Piggin /* AIL only works if MSR[IR] and MSR[DR] are both enabled. */ 1868b7e6b07SNicholas Piggin return; 1878b7e6b07SNicholas Piggin } 1888b7e6b07SNicholas Piggin if (hv_escalation && !(env->spr[SPR_LPCR] & LPCR_HR)) { 1898b7e6b07SNicholas Piggin /* 1908b7e6b07SNicholas Piggin * AIL does not work if there is a MSR[HV] 0->1 transition and the 1918b7e6b07SNicholas Piggin * partition is in HPT mode. For radix guests, such interrupts are 1928b7e6b07SNicholas Piggin * allowed to be delivered to the hypervisor in ail mode. 1938b7e6b07SNicholas Piggin */ 1948b7e6b07SNicholas Piggin return; 1958b7e6b07SNicholas Piggin } 1968b7e6b07SNicholas Piggin 1978b7e6b07SNicholas Piggin ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT; 1988b7e6b07SNicholas Piggin if (ail == 0) { 1998b7e6b07SNicholas Piggin return; 2008b7e6b07SNicholas Piggin } 2018b7e6b07SNicholas Piggin if (ail == 1) { 2028b7e6b07SNicholas Piggin /* AIL=1 is reserved, treat it like AIL=0 */ 2038b7e6b07SNicholas Piggin return; 2048b7e6b07SNicholas Piggin } 205526cdce7SNicholas Piggin 206526cdce7SNicholas Piggin } else if (excp_model == POWERPC_EXCP_POWER10) { 207526cdce7SNicholas Piggin if (!mmu_all_on && !hv_escalation) { 208526cdce7SNicholas Piggin /* 209526cdce7SNicholas Piggin * AIL works for HV interrupts even with guest MSR[IR/DR] disabled. 210526cdce7SNicholas Piggin * Guest->guest and HV->HV interrupts do require MMU on. 211526cdce7SNicholas Piggin */ 212526cdce7SNicholas Piggin return; 213526cdce7SNicholas Piggin } 214526cdce7SNicholas Piggin 215526cdce7SNicholas Piggin if (*new_msr & MSR_HVB) { 216526cdce7SNicholas Piggin if (!(env->spr[SPR_LPCR] & LPCR_HAIL)) { 217526cdce7SNicholas Piggin /* HV interrupts depend on LPCR[HAIL] */ 218526cdce7SNicholas Piggin return; 219526cdce7SNicholas Piggin } 220526cdce7SNicholas Piggin ail = 3; /* HAIL=1 gives AIL=3 behaviour for HV interrupts */ 221526cdce7SNicholas Piggin } else { 222526cdce7SNicholas Piggin ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT; 223526cdce7SNicholas Piggin } 224526cdce7SNicholas Piggin if (ail == 0) { 225526cdce7SNicholas Piggin return; 226526cdce7SNicholas Piggin } 227526cdce7SNicholas Piggin if (ail == 1 || ail == 2) { 228526cdce7SNicholas Piggin /* AIL=1 and AIL=2 are reserved, treat them like AIL=0 */ 229526cdce7SNicholas Piggin return; 230526cdce7SNicholas Piggin } 2318b7e6b07SNicholas Piggin } else { 2328b7e6b07SNicholas Piggin /* Other processors do not support AIL */ 2338b7e6b07SNicholas Piggin return; 2348b7e6b07SNicholas Piggin } 2358b7e6b07SNicholas Piggin 2368b7e6b07SNicholas Piggin /* 2378b7e6b07SNicholas Piggin * AIL applies, so the new MSR gets IR and DR set, and an offset applied 2388b7e6b07SNicholas Piggin * to the new IP. 2398b7e6b07SNicholas Piggin */ 2408b7e6b07SNicholas Piggin *new_msr |= (1 << MSR_IR) | (1 << MSR_DR); 2418b7e6b07SNicholas Piggin 2428b7e6b07SNicholas Piggin if (excp != POWERPC_EXCP_SYSCALL_VECTORED) { 2438b7e6b07SNicholas Piggin if (ail == 2) { 2448b7e6b07SNicholas Piggin *vector |= 0x0000000000018000ull; 2458b7e6b07SNicholas Piggin } else if (ail == 3) { 2468b7e6b07SNicholas Piggin *vector |= 0xc000000000004000ull; 2478b7e6b07SNicholas Piggin } 2488b7e6b07SNicholas Piggin } else { 2498b7e6b07SNicholas Piggin /* 2508b7e6b07SNicholas Piggin * scv AIL is a little different. AIL=2 does not change the address, 2518b7e6b07SNicholas Piggin * only the MSR. AIL=3 replaces the 0x17000 base with 0xc...3000. 2528b7e6b07SNicholas Piggin */ 2538b7e6b07SNicholas Piggin if (ail == 3) { 2548b7e6b07SNicholas Piggin *vector &= ~0x0000000000017000ull; /* Un-apply the base offset */ 2558b7e6b07SNicholas Piggin *vector |= 0xc000000000003000ull; /* Apply scv's AIL=3 offset */ 2568b7e6b07SNicholas Piggin } 2578b7e6b07SNicholas Piggin } 2588b7e6b07SNicholas Piggin #endif 2592586a4d7SFabiano Rosas } 260dead760bSBenjamin Herrenschmidt 261ad77c6caSNicholas Piggin static inline void powerpc_set_excp_state(PowerPCCPU *cpu, 262ad77c6caSNicholas Piggin target_ulong vector, target_ulong msr) 263ad77c6caSNicholas Piggin { 264ad77c6caSNicholas Piggin CPUState *cs = CPU(cpu); 265ad77c6caSNicholas Piggin CPUPPCState *env = &cpu->env; 266ad77c6caSNicholas Piggin 267ad77c6caSNicholas Piggin /* 268ad77c6caSNicholas Piggin * We don't use hreg_store_msr here as already have treated any 269ad77c6caSNicholas Piggin * special case that could occur. Just store MSR and update hflags 270ad77c6caSNicholas Piggin * 271ad77c6caSNicholas Piggin * Note: We *MUST* not use hreg_store_msr() as-is anyway because it 272ad77c6caSNicholas Piggin * will prevent setting of the HV bit which some exceptions might need 273ad77c6caSNicholas Piggin * to do. 274ad77c6caSNicholas Piggin */ 275ad77c6caSNicholas Piggin env->msr = msr & env->msr_mask; 276ad77c6caSNicholas Piggin hreg_compute_hflags(env); 277ad77c6caSNicholas Piggin env->nip = vector; 278ad77c6caSNicholas Piggin /* Reset exception state */ 279ad77c6caSNicholas Piggin cs->exception_index = POWERPC_EXCP_NONE; 280ad77c6caSNicholas Piggin env->error_code = 0; 281ad77c6caSNicholas Piggin 282ad77c6caSNicholas Piggin /* Reset the reservation */ 283ad77c6caSNicholas Piggin env->reserve_addr = -1; 284ad77c6caSNicholas Piggin 285ad77c6caSNicholas Piggin /* 286ad77c6caSNicholas Piggin * Any interrupt is context synchronizing, check if TCG TLB needs 287ad77c6caSNicholas Piggin * a delayed flush on ppc64 288ad77c6caSNicholas Piggin */ 289ad77c6caSNicholas Piggin check_tlb_flush(env, false); 290ad77c6caSNicholas Piggin } 291ad77c6caSNicholas Piggin 29247733729SDavid Gibson /* 29347733729SDavid Gibson * Note that this function should be greatly optimized when called 29447733729SDavid Gibson * with a constant excp, from ppc_hw_interrupt 295c79c73f6SBlue Swirl */ 2965c26a5b3SAndreas Färber static inline void powerpc_excp(PowerPCCPU *cpu, int excp_model, int excp) 297c79c73f6SBlue Swirl { 29827103424SAndreas Färber CPUState *cs = CPU(cpu); 2995c26a5b3SAndreas Färber CPUPPCState *env = &cpu->env; 300c79c73f6SBlue Swirl target_ulong msr, new_msr, vector; 3018b7e6b07SNicholas Piggin int srr0, srr1, asrr0, asrr1, lev = -1; 302c79c73f6SBlue Swirl 303c79c73f6SBlue Swirl qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx 304c79c73f6SBlue Swirl " => %08x (%02x)\n", env->nip, excp, env->error_code); 305c79c73f6SBlue Swirl 306c79c73f6SBlue Swirl /* new srr1 value excluding must-be-zero bits */ 307a1bb7384SScott Wood if (excp_model == POWERPC_EXCP_BOOKE) { 308a1bb7384SScott Wood msr = env->msr; 309a1bb7384SScott Wood } else { 310c79c73f6SBlue Swirl msr = env->msr & ~0x783f0000ULL; 311a1bb7384SScott Wood } 312c79c73f6SBlue Swirl 31347733729SDavid Gibson /* 31447733729SDavid Gibson * new interrupt handler msr preserves existing HV and ME unless 3156d49d6d4SBenjamin Herrenschmidt * explicitly overriden 3166d49d6d4SBenjamin Herrenschmidt */ 3176d49d6d4SBenjamin Herrenschmidt new_msr = env->msr & (((target_ulong)1 << MSR_ME) | MSR_HVB); 318c79c73f6SBlue Swirl 319c79c73f6SBlue Swirl /* target registers */ 320c79c73f6SBlue Swirl srr0 = SPR_SRR0; 321c79c73f6SBlue Swirl srr1 = SPR_SRR1; 322c79c73f6SBlue Swirl asrr0 = -1; 323c79c73f6SBlue Swirl asrr1 = -1; 324c79c73f6SBlue Swirl 32521c0d66aSBenjamin Herrenschmidt /* 32621c0d66aSBenjamin Herrenschmidt * check for special resume at 0x100 from doze/nap/sleep/winkle on 32721c0d66aSBenjamin Herrenschmidt * P7/P8/P9 32821c0d66aSBenjamin Herrenschmidt */ 3291e7fd61dSBenjamin Herrenschmidt if (env->resume_as_sreset) { 330dead760bSBenjamin Herrenschmidt excp = powerpc_reset_wakeup(cs, env, excp, &msr); 3317778a575SBenjamin Herrenschmidt } 3327778a575SBenjamin Herrenschmidt 33347733729SDavid Gibson /* 33447733729SDavid Gibson * Hypervisor emulation assistance interrupt only exists on server 3359b2faddaSBenjamin Herrenschmidt * arch 2.05 server or later. We also don't want to generate it if 3369b2faddaSBenjamin Herrenschmidt * we don't have HVB in msr_mask (PAPR mode). 3379b2faddaSBenjamin Herrenschmidt */ 3389b2faddaSBenjamin Herrenschmidt if (excp == POWERPC_EXCP_HV_EMU 3399b2faddaSBenjamin Herrenschmidt #if defined(TARGET_PPC64) 340d57d72a8SGreg Kurz && !(mmu_is_64bit(env->mmu_model) && (env->msr_mask & MSR_HVB)) 3419b2faddaSBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */ 3429b2faddaSBenjamin Herrenschmidt 3439b2faddaSBenjamin Herrenschmidt ) { 3449b2faddaSBenjamin Herrenschmidt excp = POWERPC_EXCP_PROGRAM; 3459b2faddaSBenjamin Herrenschmidt } 3469b2faddaSBenjamin Herrenschmidt 347c79c73f6SBlue Swirl switch (excp) { 348c79c73f6SBlue Swirl case POWERPC_EXCP_NONE: 349c79c73f6SBlue Swirl /* Should never happen */ 350c79c73f6SBlue Swirl return; 351c79c73f6SBlue Swirl case POWERPC_EXCP_CRITICAL: /* Critical input */ 352c79c73f6SBlue Swirl switch (excp_model) { 353c79c73f6SBlue Swirl case POWERPC_EXCP_40x: 354c79c73f6SBlue Swirl srr0 = SPR_40x_SRR2; 355c79c73f6SBlue Swirl srr1 = SPR_40x_SRR3; 356c79c73f6SBlue Swirl break; 357c79c73f6SBlue Swirl case POWERPC_EXCP_BOOKE: 358c79c73f6SBlue Swirl srr0 = SPR_BOOKE_CSRR0; 359c79c73f6SBlue Swirl srr1 = SPR_BOOKE_CSRR1; 360c79c73f6SBlue Swirl break; 361c79c73f6SBlue Swirl case POWERPC_EXCP_G2: 362c79c73f6SBlue Swirl break; 363c79c73f6SBlue Swirl default: 364c79c73f6SBlue Swirl goto excp_invalid; 365c79c73f6SBlue Swirl } 366bd6fefe7SBenjamin Herrenschmidt break; 367c79c73f6SBlue Swirl case POWERPC_EXCP_MCHECK: /* Machine check exception */ 368c79c73f6SBlue Swirl if (msr_me == 0) { 36947733729SDavid Gibson /* 37047733729SDavid Gibson * Machine check exception is not enabled. Enter 37147733729SDavid Gibson * checkstop state. 372c79c73f6SBlue Swirl */ 373c79c73f6SBlue Swirl fprintf(stderr, "Machine check while not allowed. " 374c79c73f6SBlue Swirl "Entering checkstop state\n"); 375013a2942SPaolo Bonzini if (qemu_log_separate()) { 376013a2942SPaolo Bonzini qemu_log("Machine check while not allowed. " 377013a2942SPaolo Bonzini "Entering checkstop state\n"); 378c79c73f6SBlue Swirl } 379259186a7SAndreas Färber cs->halted = 1; 380044897efSRichard Purdie cpu_interrupt_exittb(cs); 381c79c73f6SBlue Swirl } 38210c21b5cSNicholas Piggin if (env->msr_mask & MSR_HVB) { 38347733729SDavid Gibson /* 38447733729SDavid Gibson * ISA specifies HV, but can be delivered to guest with HV 38547733729SDavid Gibson * clear (e.g., see FWNMI in PAPR). 38610c21b5cSNicholas Piggin */ 387c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 38810c21b5cSNicholas Piggin } 389c79c73f6SBlue Swirl 390c79c73f6SBlue Swirl /* machine check exceptions don't have ME set */ 391c79c73f6SBlue Swirl new_msr &= ~((target_ulong)1 << MSR_ME); 392c79c73f6SBlue Swirl 393c79c73f6SBlue Swirl /* XXX: should also have something loaded in DAR / DSISR */ 394c79c73f6SBlue Swirl switch (excp_model) { 395c79c73f6SBlue Swirl case POWERPC_EXCP_40x: 396c79c73f6SBlue Swirl srr0 = SPR_40x_SRR2; 397c79c73f6SBlue Swirl srr1 = SPR_40x_SRR3; 398c79c73f6SBlue Swirl break; 399c79c73f6SBlue Swirl case POWERPC_EXCP_BOOKE: 400a1bb7384SScott Wood /* FIXME: choose one or the other based on CPU type */ 401c79c73f6SBlue Swirl srr0 = SPR_BOOKE_MCSRR0; 402c79c73f6SBlue Swirl srr1 = SPR_BOOKE_MCSRR1; 403c79c73f6SBlue Swirl asrr0 = SPR_BOOKE_CSRR0; 404c79c73f6SBlue Swirl asrr1 = SPR_BOOKE_CSRR1; 405c79c73f6SBlue Swirl break; 406c79c73f6SBlue Swirl default: 407c79c73f6SBlue Swirl break; 408c79c73f6SBlue Swirl } 409bd6fefe7SBenjamin Herrenschmidt break; 410c79c73f6SBlue Swirl case POWERPC_EXCP_DSI: /* Data storage exception */ 411*2eb1ef73SCédric Le Goater trace_ppc_excp_dsi(env->spr[SPR_DSISR], env->spr[SPR_DAR]); 412bd6fefe7SBenjamin Herrenschmidt break; 413c79c73f6SBlue Swirl case POWERPC_EXCP_ISI: /* Instruction storage exception */ 414*2eb1ef73SCédric Le Goater trace_ppc_excp_isi(msr, env->nip); 415c79c73f6SBlue Swirl msr |= env->error_code; 416bd6fefe7SBenjamin Herrenschmidt break; 417c79c73f6SBlue Swirl case POWERPC_EXCP_EXTERNAL: /* External input */ 418bbc443cfSFabiano Rosas { 419bbc443cfSFabiano Rosas bool lpes0; 420bbc443cfSFabiano Rosas 421fdfba1a2SEdgar E. Iglesias cs = CPU(cpu); 422fdfba1a2SEdgar E. Iglesias 423bbc443cfSFabiano Rosas /* 424bbc443cfSFabiano Rosas * Exception targeting modifiers 425bbc443cfSFabiano Rosas * 426bbc443cfSFabiano Rosas * LPES0 is supported on POWER7/8/9 427bbc443cfSFabiano Rosas * LPES1 is not supported (old iSeries mode) 428bbc443cfSFabiano Rosas * 429bbc443cfSFabiano Rosas * On anything else, we behave as if LPES0 is 1 430bbc443cfSFabiano Rosas * (externals don't alter MSR:HV) 431bbc443cfSFabiano Rosas */ 432bbc443cfSFabiano Rosas #if defined(TARGET_PPC64) 433bbc443cfSFabiano Rosas if (excp_model == POWERPC_EXCP_POWER7 || 434bbc443cfSFabiano Rosas excp_model == POWERPC_EXCP_POWER8 || 435bbc443cfSFabiano Rosas excp_model == POWERPC_EXCP_POWER9 || 436bbc443cfSFabiano Rosas excp_model == POWERPC_EXCP_POWER10) { 437bbc443cfSFabiano Rosas lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0); 438bbc443cfSFabiano Rosas } else 439bbc443cfSFabiano Rosas #endif /* defined(TARGET_PPC64) */ 440bbc443cfSFabiano Rosas { 441bbc443cfSFabiano Rosas lpes0 = true; 442bbc443cfSFabiano Rosas } 443bbc443cfSFabiano Rosas 4446d49d6d4SBenjamin Herrenschmidt if (!lpes0) { 445c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 4466d49d6d4SBenjamin Herrenschmidt new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 4476d49d6d4SBenjamin Herrenschmidt srr0 = SPR_HSRR0; 4486d49d6d4SBenjamin Herrenschmidt srr1 = SPR_HSRR1; 449c79c73f6SBlue Swirl } 45068c2dd70SAlexander Graf if (env->mpic_proxy) { 45168c2dd70SAlexander Graf /* IACK the IRQ on delivery */ 452fdfba1a2SEdgar E. Iglesias env->spr[SPR_BOOKE_EPR] = ldl_phys(cs->as, env->mpic_iack); 45368c2dd70SAlexander Graf } 454bd6fefe7SBenjamin Herrenschmidt break; 455bbc443cfSFabiano Rosas } 456c79c73f6SBlue Swirl case POWERPC_EXCP_ALIGN: /* Alignment exception */ 457c79c73f6SBlue Swirl /* Get rS/rD and rA from faulting opcode */ 45847733729SDavid Gibson /* 45947733729SDavid Gibson * Note: the opcode fields will not be set properly for a 46047733729SDavid Gibson * direct store load/store, but nobody cares as nobody 46147733729SDavid Gibson * actually uses direct store segments. 4623433b732SBenjamin Herrenschmidt */ 4633433b732SBenjamin Herrenschmidt env->spr[SPR_DSISR] |= (env->error_code & 0x03FF0000) >> 16; 464bd6fefe7SBenjamin Herrenschmidt break; 465c79c73f6SBlue Swirl case POWERPC_EXCP_PROGRAM: /* Program exception */ 466c79c73f6SBlue Swirl switch (env->error_code & ~0xF) { 467c79c73f6SBlue Swirl case POWERPC_EXCP_FP: 468c79c73f6SBlue Swirl if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) { 469*2eb1ef73SCédric Le Goater trace_ppc_excp_fp_ignore(); 47027103424SAndreas Färber cs->exception_index = POWERPC_EXCP_NONE; 471c79c73f6SBlue Swirl env->error_code = 0; 472c79c73f6SBlue Swirl return; 473c79c73f6SBlue Swirl } 4741b7d17caSBenjamin Herrenschmidt 47547733729SDavid Gibson /* 47647733729SDavid Gibson * FP exceptions always have NIP pointing to the faulting 4771b7d17caSBenjamin Herrenschmidt * instruction, so always use store_next and claim we are 4781b7d17caSBenjamin Herrenschmidt * precise in the MSR. 4791b7d17caSBenjamin Herrenschmidt */ 480c79c73f6SBlue Swirl msr |= 0x00100000; 4810ee604abSAaron Larson env->spr[SPR_BOOKE_ESR] = ESR_FP; 482bd6fefe7SBenjamin Herrenschmidt break; 483c79c73f6SBlue Swirl case POWERPC_EXCP_INVAL: 484*2eb1ef73SCédric Le Goater trace_ppc_excp_inval(env->nip); 485c79c73f6SBlue Swirl msr |= 0x00080000; 486c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_PIL; 487c79c73f6SBlue Swirl break; 488c79c73f6SBlue Swirl case POWERPC_EXCP_PRIV: 489c79c73f6SBlue Swirl msr |= 0x00040000; 490c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_PPR; 491c79c73f6SBlue Swirl break; 492c79c73f6SBlue Swirl case POWERPC_EXCP_TRAP: 493c79c73f6SBlue Swirl msr |= 0x00020000; 494c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_PTR; 495c79c73f6SBlue Swirl break; 496c79c73f6SBlue Swirl default: 497c79c73f6SBlue Swirl /* Should never occur */ 498a47dddd7SAndreas Färber cpu_abort(cs, "Invalid program exception %d. Aborting\n", 499c79c73f6SBlue Swirl env->error_code); 500c79c73f6SBlue Swirl break; 501c79c73f6SBlue Swirl } 502bd6fefe7SBenjamin Herrenschmidt break; 503c79c73f6SBlue Swirl case POWERPC_EXCP_SYSCALL: /* System call exception */ 504c79c73f6SBlue Swirl lev = env->error_code; 5056d49d6d4SBenjamin Herrenschmidt 5066dc6b557SNicholas Piggin if ((lev == 1) && cpu->vhyp) { 5076dc6b557SNicholas Piggin dump_hcall(env); 5086dc6b557SNicholas Piggin } else { 5096dc6b557SNicholas Piggin dump_syscall(env); 5106dc6b557SNicholas Piggin } 5116dc6b557SNicholas Piggin 51247733729SDavid Gibson /* 51347733729SDavid Gibson * We need to correct the NIP which in this case is supposed 514bd6fefe7SBenjamin Herrenschmidt * to point to the next instruction 515bd6fefe7SBenjamin Herrenschmidt */ 516bd6fefe7SBenjamin Herrenschmidt env->nip += 4; 517bd6fefe7SBenjamin Herrenschmidt 5186d49d6d4SBenjamin Herrenschmidt /* "PAPR mode" built-in hypercall emulation */ 5191d1be34dSDavid Gibson if ((lev == 1) && cpu->vhyp) { 5201d1be34dSDavid Gibson PPCVirtualHypervisorClass *vhc = 5211d1be34dSDavid Gibson PPC_VIRTUAL_HYPERVISOR_GET_CLASS(cpu->vhyp); 5221d1be34dSDavid Gibson vhc->hypercall(cpu->vhyp, cpu); 523c79c73f6SBlue Swirl return; 524c79c73f6SBlue Swirl } 5256d49d6d4SBenjamin Herrenschmidt if (lev == 1) { 526c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 527c79c73f6SBlue Swirl } 528bd6fefe7SBenjamin Herrenschmidt break; 5293c89b8d6SNicholas Piggin case POWERPC_EXCP_SYSCALL_VECTORED: /* scv exception */ 5303c89b8d6SNicholas Piggin lev = env->error_code; 5310c87018cSFabiano Rosas dump_syscall(env); 5323c89b8d6SNicholas Piggin env->nip += 4; 5333c89b8d6SNicholas Piggin new_msr |= env->msr & ((target_ulong)1 << MSR_EE); 5343c89b8d6SNicholas Piggin new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 5353c89b8d6SNicholas Piggin break; 536bd6fefe7SBenjamin Herrenschmidt case POWERPC_EXCP_FPU: /* Floating-point unavailable exception */ 537c79c73f6SBlue Swirl case POWERPC_EXCP_APU: /* Auxiliary processor unavailable */ 538c79c73f6SBlue Swirl case POWERPC_EXCP_DECR: /* Decrementer exception */ 539bd6fefe7SBenjamin Herrenschmidt break; 540c79c73f6SBlue Swirl case POWERPC_EXCP_FIT: /* Fixed-interval timer interrupt */ 541c79c73f6SBlue Swirl /* FIT on 4xx */ 542*2eb1ef73SCédric Le Goater trace_ppc_excp_print("FIT"); 543bd6fefe7SBenjamin Herrenschmidt break; 544c79c73f6SBlue Swirl case POWERPC_EXCP_WDT: /* Watchdog timer interrupt */ 545*2eb1ef73SCédric Le Goater trace_ppc_excp_print("WDT"); 546c79c73f6SBlue Swirl switch (excp_model) { 547c79c73f6SBlue Swirl case POWERPC_EXCP_BOOKE: 548c79c73f6SBlue Swirl srr0 = SPR_BOOKE_CSRR0; 549c79c73f6SBlue Swirl srr1 = SPR_BOOKE_CSRR1; 550c79c73f6SBlue Swirl break; 551c79c73f6SBlue Swirl default: 552c79c73f6SBlue Swirl break; 553c79c73f6SBlue Swirl } 554bd6fefe7SBenjamin Herrenschmidt break; 555c79c73f6SBlue Swirl case POWERPC_EXCP_DTLB: /* Data TLB error */ 556c79c73f6SBlue Swirl case POWERPC_EXCP_ITLB: /* Instruction TLB error */ 557bd6fefe7SBenjamin Herrenschmidt break; 558c79c73f6SBlue Swirl case POWERPC_EXCP_DEBUG: /* Debug interrupt */ 5590e3bf489SRoman Kapl if (env->flags & POWERPC_FLAG_DE) { 560a1bb7384SScott Wood /* FIXME: choose one or the other based on CPU type */ 561c79c73f6SBlue Swirl srr0 = SPR_BOOKE_DSRR0; 562c79c73f6SBlue Swirl srr1 = SPR_BOOKE_DSRR1; 563c79c73f6SBlue Swirl asrr0 = SPR_BOOKE_CSRR0; 564c79c73f6SBlue Swirl asrr1 = SPR_BOOKE_CSRR1; 5650e3bf489SRoman Kapl /* DBSR already modified by caller */ 5660e3bf489SRoman Kapl } else { 5670e3bf489SRoman Kapl cpu_abort(cs, "Debug exception triggered on unsupported model\n"); 568c79c73f6SBlue Swirl } 569bd6fefe7SBenjamin Herrenschmidt break; 570c79c73f6SBlue Swirl case POWERPC_EXCP_SPEU: /* SPE/embedded floating-point unavailable */ 571c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_SPV; 572bd6fefe7SBenjamin Herrenschmidt break; 573c79c73f6SBlue Swirl case POWERPC_EXCP_EFPDI: /* Embedded floating-point data interrupt */ 574c79c73f6SBlue Swirl /* XXX: TODO */ 575a47dddd7SAndreas Färber cpu_abort(cs, "Embedded floating point data exception " 576c79c73f6SBlue Swirl "is not implemented yet !\n"); 577c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_SPV; 578bd6fefe7SBenjamin Herrenschmidt break; 579c79c73f6SBlue Swirl case POWERPC_EXCP_EFPRI: /* Embedded floating-point round interrupt */ 580c79c73f6SBlue Swirl /* XXX: TODO */ 581a47dddd7SAndreas Färber cpu_abort(cs, "Embedded floating point round exception " 582c79c73f6SBlue Swirl "is not implemented yet !\n"); 583c79c73f6SBlue Swirl env->spr[SPR_BOOKE_ESR] = ESR_SPV; 584bd6fefe7SBenjamin Herrenschmidt break; 585c79c73f6SBlue Swirl case POWERPC_EXCP_EPERFM: /* Embedded performance monitor interrupt */ 586c79c73f6SBlue Swirl /* XXX: TODO */ 587a47dddd7SAndreas Färber cpu_abort(cs, 588c79c73f6SBlue Swirl "Performance counter exception is not implemented yet !\n"); 589bd6fefe7SBenjamin Herrenschmidt break; 590c79c73f6SBlue Swirl case POWERPC_EXCP_DOORI: /* Embedded doorbell interrupt */ 591bd6fefe7SBenjamin Herrenschmidt break; 592c79c73f6SBlue Swirl case POWERPC_EXCP_DOORCI: /* Embedded doorbell critical interrupt */ 593c79c73f6SBlue Swirl srr0 = SPR_BOOKE_CSRR0; 594c79c73f6SBlue Swirl srr1 = SPR_BOOKE_CSRR1; 595bd6fefe7SBenjamin Herrenschmidt break; 596c79c73f6SBlue Swirl case POWERPC_EXCP_RESET: /* System reset exception */ 597f85bcec3SNicholas Piggin /* A power-saving exception sets ME, otherwise it is unchanged */ 598c79c73f6SBlue Swirl if (msr_pow) { 599c79c73f6SBlue Swirl /* indicate that we resumed from power save mode */ 600c79c73f6SBlue Swirl msr |= 0x10000; 601f85bcec3SNicholas Piggin new_msr |= ((target_ulong)1 << MSR_ME); 602c79c73f6SBlue Swirl } 60310c21b5cSNicholas Piggin if (env->msr_mask & MSR_HVB) { 60447733729SDavid Gibson /* 60547733729SDavid Gibson * ISA specifies HV, but can be delivered to guest with HV 60647733729SDavid Gibson * clear (e.g., see FWNMI in PAPR, NMI injection in QEMU). 60710c21b5cSNicholas Piggin */ 608c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 60910c21b5cSNicholas Piggin } else { 61010c21b5cSNicholas Piggin if (msr_pow) { 61110c21b5cSNicholas Piggin cpu_abort(cs, "Trying to deliver power-saving system reset " 61210c21b5cSNicholas Piggin "exception %d with no HV support\n", excp); 61310c21b5cSNicholas Piggin } 61410c21b5cSNicholas Piggin } 615bd6fefe7SBenjamin Herrenschmidt break; 616c79c73f6SBlue Swirl case POWERPC_EXCP_DSEG: /* Data segment exception */ 617c79c73f6SBlue Swirl case POWERPC_EXCP_ISEG: /* Instruction segment exception */ 618c79c73f6SBlue Swirl case POWERPC_EXCP_TRACE: /* Trace exception */ 619bd6fefe7SBenjamin Herrenschmidt break; 620d04ea940SCédric Le Goater case POWERPC_EXCP_HISI: /* Hypervisor instruction storage exception */ 621d04ea940SCédric Le Goater msr |= env->error_code; 622295397f5SChen Qun /* fall through */ 623bd6fefe7SBenjamin Herrenschmidt case POWERPC_EXCP_HDECR: /* Hypervisor decrementer exception */ 624c79c73f6SBlue Swirl case POWERPC_EXCP_HDSI: /* Hypervisor data storage exception */ 625c79c73f6SBlue Swirl case POWERPC_EXCP_HDSEG: /* Hypervisor data segment exception */ 626c79c73f6SBlue Swirl case POWERPC_EXCP_HISEG: /* Hypervisor instruction segment exception */ 6277af1e7b0SCédric Le Goater case POWERPC_EXCP_SDOOR_HV: /* Hypervisor Doorbell interrupt */ 628bd6fefe7SBenjamin Herrenschmidt case POWERPC_EXCP_HV_EMU: 629d8ce5fd6SBenjamin Herrenschmidt case POWERPC_EXCP_HVIRT: /* Hypervisor virtualization */ 630c79c73f6SBlue Swirl srr0 = SPR_HSRR0; 631c79c73f6SBlue Swirl srr1 = SPR_HSRR1; 632c79c73f6SBlue Swirl new_msr |= (target_ulong)MSR_HVB; 633c79c73f6SBlue Swirl new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 634bd6fefe7SBenjamin Herrenschmidt break; 635c79c73f6SBlue Swirl case POWERPC_EXCP_VPU: /* Vector unavailable exception */ 6361f29871cSTom Musta case POWERPC_EXCP_VSXU: /* VSX unavailable exception */ 6377019cb3dSAlexey Kardashevskiy case POWERPC_EXCP_FU: /* Facility unavailable exception */ 6385310799aSBalbir Singh #ifdef TARGET_PPC64 6395310799aSBalbir Singh env->spr[SPR_FSCR] |= ((target_ulong)env->error_code << 56); 6405310799aSBalbir Singh #endif 641bd6fefe7SBenjamin Herrenschmidt break; 642493028d8SCédric Le Goater case POWERPC_EXCP_HV_FU: /* Hypervisor Facility Unavailable Exception */ 643493028d8SCédric Le Goater #ifdef TARGET_PPC64 644493028d8SCédric Le Goater env->spr[SPR_HFSCR] |= ((target_ulong)env->error_code << FSCR_IC_POS); 645493028d8SCédric Le Goater srr0 = SPR_HSRR0; 646493028d8SCédric Le Goater srr1 = SPR_HSRR1; 647493028d8SCédric Le Goater new_msr |= (target_ulong)MSR_HVB; 648493028d8SCédric Le Goater new_msr |= env->msr & ((target_ulong)1 << MSR_RI); 649493028d8SCédric Le Goater #endif 650493028d8SCédric Le Goater break; 651c79c73f6SBlue Swirl case POWERPC_EXCP_PIT: /* Programmable interval timer interrupt */ 652*2eb1ef73SCédric Le Goater trace_ppc_excp_print("PIT"); 653bd6fefe7SBenjamin Herrenschmidt break; 654c79c73f6SBlue Swirl case POWERPC_EXCP_IO: /* IO error exception */ 655c79c73f6SBlue Swirl /* XXX: TODO */ 656a47dddd7SAndreas Färber cpu_abort(cs, "601 IO error exception is not implemented yet !\n"); 657bd6fefe7SBenjamin Herrenschmidt break; 658c79c73f6SBlue Swirl case POWERPC_EXCP_RUNM: /* Run mode exception */ 659c79c73f6SBlue Swirl /* XXX: TODO */ 660a47dddd7SAndreas Färber cpu_abort(cs, "601 run mode exception is not implemented yet !\n"); 661bd6fefe7SBenjamin Herrenschmidt break; 662c79c73f6SBlue Swirl case POWERPC_EXCP_EMUL: /* Emulation trap exception */ 663c79c73f6SBlue Swirl /* XXX: TODO */ 664a47dddd7SAndreas Färber cpu_abort(cs, "602 emulation trap exception " 665c79c73f6SBlue Swirl "is not implemented yet !\n"); 666bd6fefe7SBenjamin Herrenschmidt break; 667c79c73f6SBlue Swirl case POWERPC_EXCP_IFTLB: /* Instruction fetch TLB error */ 668c79c73f6SBlue Swirl case POWERPC_EXCP_DLTLB: /* Data load TLB miss */ 669c79c73f6SBlue Swirl case POWERPC_EXCP_DSTLB: /* Data store TLB miss */ 670c79c73f6SBlue Swirl switch (excp_model) { 671c79c73f6SBlue Swirl case POWERPC_EXCP_602: 672c79c73f6SBlue Swirl case POWERPC_EXCP_603: 673c79c73f6SBlue Swirl case POWERPC_EXCP_603E: 674c79c73f6SBlue Swirl case POWERPC_EXCP_G2: 675c79c73f6SBlue Swirl /* Swap temporary saved registers with GPRs */ 676c79c73f6SBlue Swirl if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) { 677c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_TGPR; 678c79c73f6SBlue Swirl hreg_swap_gpr_tgpr(env); 679c79c73f6SBlue Swirl } 68051b385dbSFabiano Rosas /* fall through */ 681c79c73f6SBlue Swirl case POWERPC_EXCP_7x5: 682c79c73f6SBlue Swirl #if defined(DEBUG_SOFTWARE_TLB) 683c79c73f6SBlue Swirl if (qemu_log_enabled()) { 684c79c73f6SBlue Swirl const char *es; 685c79c73f6SBlue Swirl target_ulong *miss, *cmp; 686c79c73f6SBlue Swirl int en; 687c79c73f6SBlue Swirl 688c79c73f6SBlue Swirl if (excp == POWERPC_EXCP_IFTLB) { 689c79c73f6SBlue Swirl es = "I"; 690c79c73f6SBlue Swirl en = 'I'; 691c79c73f6SBlue Swirl miss = &env->spr[SPR_IMISS]; 692c79c73f6SBlue Swirl cmp = &env->spr[SPR_ICMP]; 693c79c73f6SBlue Swirl } else { 694c79c73f6SBlue Swirl if (excp == POWERPC_EXCP_DLTLB) { 695c79c73f6SBlue Swirl es = "DL"; 696c79c73f6SBlue Swirl } else { 697c79c73f6SBlue Swirl es = "DS"; 698c79c73f6SBlue Swirl } 699c79c73f6SBlue Swirl en = 'D'; 700c79c73f6SBlue Swirl miss = &env->spr[SPR_DMISS]; 701c79c73f6SBlue Swirl cmp = &env->spr[SPR_DCMP]; 702c79c73f6SBlue Swirl } 703c79c73f6SBlue Swirl qemu_log("6xx %sTLB miss: %cM " TARGET_FMT_lx " %cC " 704c79c73f6SBlue Swirl TARGET_FMT_lx " H1 " TARGET_FMT_lx " H2 " 705c79c73f6SBlue Swirl TARGET_FMT_lx " %08x\n", es, en, *miss, en, *cmp, 706c79c73f6SBlue Swirl env->spr[SPR_HASH1], env->spr[SPR_HASH2], 707c79c73f6SBlue Swirl env->error_code); 708c79c73f6SBlue Swirl } 709c79c73f6SBlue Swirl #endif 710c79c73f6SBlue Swirl msr |= env->crf[0] << 28; 711c79c73f6SBlue Swirl msr |= env->error_code; /* key, D/I, S/L bits */ 712c79c73f6SBlue Swirl /* Set way using a LRU mechanism */ 713c79c73f6SBlue Swirl msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17; 714c79c73f6SBlue Swirl break; 715c79c73f6SBlue Swirl case POWERPC_EXCP_74xx: 716c79c73f6SBlue Swirl #if defined(DEBUG_SOFTWARE_TLB) 717c79c73f6SBlue Swirl if (qemu_log_enabled()) { 718c79c73f6SBlue Swirl const char *es; 719c79c73f6SBlue Swirl target_ulong *miss, *cmp; 720c79c73f6SBlue Swirl int en; 721c79c73f6SBlue Swirl 722c79c73f6SBlue Swirl if (excp == POWERPC_EXCP_IFTLB) { 723c79c73f6SBlue Swirl es = "I"; 724c79c73f6SBlue Swirl en = 'I'; 725c79c73f6SBlue Swirl miss = &env->spr[SPR_TLBMISS]; 726c79c73f6SBlue Swirl cmp = &env->spr[SPR_PTEHI]; 727c79c73f6SBlue Swirl } else { 728c79c73f6SBlue Swirl if (excp == POWERPC_EXCP_DLTLB) { 729c79c73f6SBlue Swirl es = "DL"; 730c79c73f6SBlue Swirl } else { 731c79c73f6SBlue Swirl es = "DS"; 732c79c73f6SBlue Swirl } 733c79c73f6SBlue Swirl en = 'D'; 734c79c73f6SBlue Swirl miss = &env->spr[SPR_TLBMISS]; 735c79c73f6SBlue Swirl cmp = &env->spr[SPR_PTEHI]; 736c79c73f6SBlue Swirl } 737c79c73f6SBlue Swirl qemu_log("74xx %sTLB miss: %cM " TARGET_FMT_lx " %cC " 738c79c73f6SBlue Swirl TARGET_FMT_lx " %08x\n", es, en, *miss, en, *cmp, 739c79c73f6SBlue Swirl env->error_code); 740c79c73f6SBlue Swirl } 741c79c73f6SBlue Swirl #endif 742c79c73f6SBlue Swirl msr |= env->error_code; /* key bit */ 743c79c73f6SBlue Swirl break; 744c79c73f6SBlue Swirl default: 74551b385dbSFabiano Rosas cpu_abort(cs, "Invalid TLB miss exception\n"); 746c79c73f6SBlue Swirl break; 747c79c73f6SBlue Swirl } 748bd6fefe7SBenjamin Herrenschmidt break; 749c79c73f6SBlue Swirl case POWERPC_EXCP_FPA: /* Floating-point assist exception */ 750c79c73f6SBlue Swirl /* XXX: TODO */ 751a47dddd7SAndreas Färber cpu_abort(cs, "Floating point assist exception " 752c79c73f6SBlue Swirl "is not implemented yet !\n"); 753bd6fefe7SBenjamin Herrenschmidt break; 754c79c73f6SBlue Swirl case POWERPC_EXCP_DABR: /* Data address breakpoint */ 755c79c73f6SBlue Swirl /* XXX: TODO */ 756a47dddd7SAndreas Färber cpu_abort(cs, "DABR exception is not implemented yet !\n"); 757bd6fefe7SBenjamin Herrenschmidt break; 758c79c73f6SBlue Swirl case POWERPC_EXCP_IABR: /* Instruction address breakpoint */ 759c79c73f6SBlue Swirl /* XXX: TODO */ 760a47dddd7SAndreas Färber cpu_abort(cs, "IABR exception is not implemented yet !\n"); 761bd6fefe7SBenjamin Herrenschmidt break; 762c79c73f6SBlue Swirl case POWERPC_EXCP_SMI: /* System management interrupt */ 763c79c73f6SBlue Swirl /* XXX: TODO */ 764a47dddd7SAndreas Färber cpu_abort(cs, "SMI exception is not implemented yet !\n"); 765bd6fefe7SBenjamin Herrenschmidt break; 766c79c73f6SBlue Swirl case POWERPC_EXCP_THERM: /* Thermal interrupt */ 767c79c73f6SBlue Swirl /* XXX: TODO */ 768a47dddd7SAndreas Färber cpu_abort(cs, "Thermal management exception " 769c79c73f6SBlue Swirl "is not implemented yet !\n"); 770bd6fefe7SBenjamin Herrenschmidt break; 771c79c73f6SBlue Swirl case POWERPC_EXCP_PERFM: /* Embedded performance monitor interrupt */ 772c79c73f6SBlue Swirl /* XXX: TODO */ 773a47dddd7SAndreas Färber cpu_abort(cs, 774c79c73f6SBlue Swirl "Performance counter exception is not implemented yet !\n"); 775bd6fefe7SBenjamin Herrenschmidt break; 776c79c73f6SBlue Swirl case POWERPC_EXCP_VPUA: /* Vector assist exception */ 777c79c73f6SBlue Swirl /* XXX: TODO */ 778a47dddd7SAndreas Färber cpu_abort(cs, "VPU assist exception is not implemented yet !\n"); 779bd6fefe7SBenjamin Herrenschmidt break; 780c79c73f6SBlue Swirl case POWERPC_EXCP_SOFTP: /* Soft patch exception */ 781c79c73f6SBlue Swirl /* XXX: TODO */ 782a47dddd7SAndreas Färber cpu_abort(cs, 783c79c73f6SBlue Swirl "970 soft-patch exception is not implemented yet !\n"); 784bd6fefe7SBenjamin Herrenschmidt break; 785c79c73f6SBlue Swirl case POWERPC_EXCP_MAINT: /* Maintenance exception */ 786c79c73f6SBlue Swirl /* XXX: TODO */ 787a47dddd7SAndreas Färber cpu_abort(cs, 788c79c73f6SBlue Swirl "970 maintenance exception is not implemented yet !\n"); 789bd6fefe7SBenjamin Herrenschmidt break; 790c79c73f6SBlue Swirl case POWERPC_EXCP_MEXTBR: /* Maskable external breakpoint */ 791c79c73f6SBlue Swirl /* XXX: TODO */ 792a47dddd7SAndreas Färber cpu_abort(cs, "Maskable external exception " 793c79c73f6SBlue Swirl "is not implemented yet !\n"); 794bd6fefe7SBenjamin Herrenschmidt break; 795c79c73f6SBlue Swirl case POWERPC_EXCP_NMEXTBR: /* Non maskable external breakpoint */ 796c79c73f6SBlue Swirl /* XXX: TODO */ 797a47dddd7SAndreas Färber cpu_abort(cs, "Non maskable external exception " 798c79c73f6SBlue Swirl "is not implemented yet !\n"); 799bd6fefe7SBenjamin Herrenschmidt break; 800c79c73f6SBlue Swirl default: 801c79c73f6SBlue Swirl excp_invalid: 802a47dddd7SAndreas Färber cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp); 803c79c73f6SBlue Swirl break; 804c79c73f6SBlue Swirl } 805bd6fefe7SBenjamin Herrenschmidt 8066d49d6d4SBenjamin Herrenschmidt /* Sanity check */ 80710c21b5cSNicholas Piggin if (!(env->msr_mask & MSR_HVB)) { 80810c21b5cSNicholas Piggin if (new_msr & MSR_HVB) { 80910c21b5cSNicholas Piggin cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with " 8106d49d6d4SBenjamin Herrenschmidt "no HV support\n", excp); 8116d49d6d4SBenjamin Herrenschmidt } 81210c21b5cSNicholas Piggin if (srr0 == SPR_HSRR0) { 81310c21b5cSNicholas Piggin cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with " 81410c21b5cSNicholas Piggin "no HV support\n", excp); 81510c21b5cSNicholas Piggin } 81610c21b5cSNicholas Piggin } 8176d49d6d4SBenjamin Herrenschmidt 81847733729SDavid Gibson /* 81947733729SDavid Gibson * Sort out endianness of interrupt, this differs depending on the 8206d49d6d4SBenjamin Herrenschmidt * CPU, the HV mode, etc... 8216d49d6d4SBenjamin Herrenschmidt */ 8221e0c7e55SAnton Blanchard #ifdef TARGET_PPC64 8236d49d6d4SBenjamin Herrenschmidt if (excp_model == POWERPC_EXCP_POWER7) { 8246d49d6d4SBenjamin Herrenschmidt if (!(new_msr & MSR_HVB) && (env->spr[SPR_LPCR] & LPCR_ILE)) { 8256d49d6d4SBenjamin Herrenschmidt new_msr |= (target_ulong)1 << MSR_LE; 8266d49d6d4SBenjamin Herrenschmidt } 8276d49d6d4SBenjamin Herrenschmidt } else if (excp_model == POWERPC_EXCP_POWER8) { 8286d49d6d4SBenjamin Herrenschmidt if (new_msr & MSR_HVB) { 829a790e82bSBenjamin Herrenschmidt if (env->spr[SPR_HID0] & HID0_HILE) { 830a790e82bSBenjamin Herrenschmidt new_msr |= (target_ulong)1 << MSR_LE; 831a790e82bSBenjamin Herrenschmidt } 832a790e82bSBenjamin Herrenschmidt } else if (env->spr[SPR_LPCR] & LPCR_ILE) { 833a790e82bSBenjamin Herrenschmidt new_msr |= (target_ulong)1 << MSR_LE; 834a790e82bSBenjamin Herrenschmidt } 835526cdce7SNicholas Piggin } else if (excp_model == POWERPC_EXCP_POWER9 || 836526cdce7SNicholas Piggin excp_model == POWERPC_EXCP_POWER10) { 837a790e82bSBenjamin Herrenschmidt if (new_msr & MSR_HVB) { 838a790e82bSBenjamin Herrenschmidt if (env->spr[SPR_HID0] & HID0_POWER9_HILE) { 8396d49d6d4SBenjamin Herrenschmidt new_msr |= (target_ulong)1 << MSR_LE; 8406d49d6d4SBenjamin Herrenschmidt } 8416d49d6d4SBenjamin Herrenschmidt } else if (env->spr[SPR_LPCR] & LPCR_ILE) { 8421e0c7e55SAnton Blanchard new_msr |= (target_ulong)1 << MSR_LE; 8431e0c7e55SAnton Blanchard } 8441e0c7e55SAnton Blanchard } else if (msr_ile) { 8451e0c7e55SAnton Blanchard new_msr |= (target_ulong)1 << MSR_LE; 8461e0c7e55SAnton Blanchard } 8471e0c7e55SAnton Blanchard #else 848c79c73f6SBlue Swirl if (msr_ile) { 849c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_LE; 850c79c73f6SBlue Swirl } 8511e0c7e55SAnton Blanchard #endif 852c79c73f6SBlue Swirl 8533c89b8d6SNicholas Piggin vector = env->excp_vectors[excp]; 8543c89b8d6SNicholas Piggin if (vector == (target_ulong)-1ULL) { 8553c89b8d6SNicholas Piggin cpu_abort(cs, "Raised an exception without defined vector %d\n", 8563c89b8d6SNicholas Piggin excp); 8573c89b8d6SNicholas Piggin } 8583c89b8d6SNicholas Piggin 8593c89b8d6SNicholas Piggin vector |= env->excp_prefix; 8603c89b8d6SNicholas Piggin 8613c89b8d6SNicholas Piggin /* If any alternate SRR register are defined, duplicate saved values */ 8623c89b8d6SNicholas Piggin if (asrr0 != -1) { 8633c89b8d6SNicholas Piggin env->spr[asrr0] = env->nip; 8643c89b8d6SNicholas Piggin } 8653c89b8d6SNicholas Piggin if (asrr1 != -1) { 8663c89b8d6SNicholas Piggin env->spr[asrr1] = msr; 8675c94b2a5SCédric Le Goater } 8685c94b2a5SCédric Le Goater 869c79c73f6SBlue Swirl #if defined(TARGET_PPC64) 870c79c73f6SBlue Swirl if (excp_model == POWERPC_EXCP_BOOKE) { 871e42a61f1SAlexander Graf if (env->spr[SPR_BOOKE_EPCR] & EPCR_ICM) { 872e42a61f1SAlexander Graf /* Cat.64-bit: EPCR.ICM is copied to MSR.CM */ 873c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_CM; 874e42a61f1SAlexander Graf } else { 875e42a61f1SAlexander Graf vector = (uint32_t)vector; 876c79c73f6SBlue Swirl } 877c79c73f6SBlue Swirl } else { 878d57d72a8SGreg Kurz if (!msr_isf && !mmu_is_64bit(env->mmu_model)) { 879c79c73f6SBlue Swirl vector = (uint32_t)vector; 880c79c73f6SBlue Swirl } else { 881c79c73f6SBlue Swirl new_msr |= (target_ulong)1 << MSR_SF; 882c79c73f6SBlue Swirl } 883c79c73f6SBlue Swirl } 884c79c73f6SBlue Swirl #endif 885cd0c6f47SBenjamin Herrenschmidt 8863c89b8d6SNicholas Piggin if (excp != POWERPC_EXCP_SYSCALL_VECTORED) { 8873c89b8d6SNicholas Piggin /* Save PC */ 8883c89b8d6SNicholas Piggin env->spr[srr0] = env->nip; 8893c89b8d6SNicholas Piggin 8903c89b8d6SNicholas Piggin /* Save MSR */ 8913c89b8d6SNicholas Piggin env->spr[srr1] = msr; 8923c89b8d6SNicholas Piggin 8933c89b8d6SNicholas Piggin #if defined(TARGET_PPC64) 8943c89b8d6SNicholas Piggin } else { 8953c89b8d6SNicholas Piggin vector += lev * 0x20; 8963c89b8d6SNicholas Piggin 8973c89b8d6SNicholas Piggin env->lr = env->nip; 8983c89b8d6SNicholas Piggin env->ctr = msr; 8993c89b8d6SNicholas Piggin #endif 9003c89b8d6SNicholas Piggin } 9013c89b8d6SNicholas Piggin 9028b7e6b07SNicholas Piggin /* This can update new_msr and vector if AIL applies */ 9038b7e6b07SNicholas Piggin ppc_excp_apply_ail(cpu, excp_model, excp, msr, &new_msr, &vector); 9048b7e6b07SNicholas Piggin 905ad77c6caSNicholas Piggin powerpc_set_excp_state(cpu, vector, new_msr); 906c79c73f6SBlue Swirl } 907c79c73f6SBlue Swirl 90897a8ea5aSAndreas Färber void ppc_cpu_do_interrupt(CPUState *cs) 909c79c73f6SBlue Swirl { 91097a8ea5aSAndreas Färber PowerPCCPU *cpu = POWERPC_CPU(cs); 91197a8ea5aSAndreas Färber CPUPPCState *env = &cpu->env; 9125c26a5b3SAndreas Färber 91327103424SAndreas Färber powerpc_excp(cpu, env->excp_model, cs->exception_index); 914c79c73f6SBlue Swirl } 915c79c73f6SBlue Swirl 916458dd766SRichard Henderson static void ppc_hw_interrupt(CPUPPCState *env) 917c79c73f6SBlue Swirl { 918db70b311SRichard Henderson PowerPCCPU *cpu = env_archcpu(env); 9193621e2c9SBenjamin Herrenschmidt bool async_deliver; 920259186a7SAndreas Färber 921c79c73f6SBlue Swirl /* External reset */ 922c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) { 923c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET); 9245c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_RESET); 925c79c73f6SBlue Swirl return; 926c79c73f6SBlue Swirl } 927c79c73f6SBlue Swirl /* Machine check exception */ 928c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) { 929c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK); 9305c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_MCHECK); 931c79c73f6SBlue Swirl return; 932c79c73f6SBlue Swirl } 933c79c73f6SBlue Swirl #if 0 /* TODO */ 934c79c73f6SBlue Swirl /* External debug exception */ 935c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) { 936c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG); 9375c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DEBUG); 938c79c73f6SBlue Swirl return; 939c79c73f6SBlue Swirl } 940c79c73f6SBlue Swirl #endif 9413621e2c9SBenjamin Herrenschmidt 9423621e2c9SBenjamin Herrenschmidt /* 9433621e2c9SBenjamin Herrenschmidt * For interrupts that gate on MSR:EE, we need to do something a 9443621e2c9SBenjamin Herrenschmidt * bit more subtle, as we need to let them through even when EE is 9453621e2c9SBenjamin Herrenschmidt * clear when coming out of some power management states (in order 9463621e2c9SBenjamin Herrenschmidt * for them to become a 0x100). 9473621e2c9SBenjamin Herrenschmidt */ 9481e7fd61dSBenjamin Herrenschmidt async_deliver = (msr_ee != 0) || env->resume_as_sreset; 9493621e2c9SBenjamin Herrenschmidt 950c79c73f6SBlue Swirl /* Hypervisor decrementer exception */ 951c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) { 9524b236b62SBenjamin Herrenschmidt /* LPCR will be clear when not supported so this will work */ 9534b236b62SBenjamin Herrenschmidt bool hdice = !!(env->spr[SPR_LPCR] & LPCR_HDICE); 9543621e2c9SBenjamin Herrenschmidt if ((async_deliver || msr_hv == 0) && hdice) { 9554b236b62SBenjamin Herrenschmidt /* HDEC clears on delivery */ 9564b236b62SBenjamin Herrenschmidt env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR); 9575c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_HDECR); 958c79c73f6SBlue Swirl return; 959c79c73f6SBlue Swirl } 960c79c73f6SBlue Swirl } 961d8ce5fd6SBenjamin Herrenschmidt 962d8ce5fd6SBenjamin Herrenschmidt /* Hypervisor virtualization interrupt */ 963d8ce5fd6SBenjamin Herrenschmidt if (env->pending_interrupts & (1 << PPC_INTERRUPT_HVIRT)) { 964d8ce5fd6SBenjamin Herrenschmidt /* LPCR will be clear when not supported so this will work */ 965d8ce5fd6SBenjamin Herrenschmidt bool hvice = !!(env->spr[SPR_LPCR] & LPCR_HVICE); 966d8ce5fd6SBenjamin Herrenschmidt if ((async_deliver || msr_hv == 0) && hvice) { 967d8ce5fd6SBenjamin Herrenschmidt powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_HVIRT); 968d8ce5fd6SBenjamin Herrenschmidt return; 969d8ce5fd6SBenjamin Herrenschmidt } 970d8ce5fd6SBenjamin Herrenschmidt } 971d8ce5fd6SBenjamin Herrenschmidt 972d8ce5fd6SBenjamin Herrenschmidt /* External interrupt can ignore MSR:EE under some circumstances */ 973d1dbe37cSBenjamin Herrenschmidt if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) { 974d1dbe37cSBenjamin Herrenschmidt bool lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0); 9756eebe6dcSBenjamin Herrenschmidt bool heic = !!(env->spr[SPR_LPCR] & LPCR_HEIC); 9766eebe6dcSBenjamin Herrenschmidt /* HEIC blocks delivery to the hypervisor */ 9776eebe6dcSBenjamin Herrenschmidt if ((async_deliver && !(heic && msr_hv && !msr_pr)) || 9786eebe6dcSBenjamin Herrenschmidt (env->has_hv_mode && msr_hv == 0 && !lpes0)) { 979d1dbe37cSBenjamin Herrenschmidt powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_EXTERNAL); 980d1dbe37cSBenjamin Herrenschmidt return; 981d1dbe37cSBenjamin Herrenschmidt } 982d1dbe37cSBenjamin Herrenschmidt } 983c79c73f6SBlue Swirl if (msr_ce != 0) { 984c79c73f6SBlue Swirl /* External critical interrupt */ 985c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) { 9865c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_CRITICAL); 987c79c73f6SBlue Swirl return; 988c79c73f6SBlue Swirl } 989c79c73f6SBlue Swirl } 9903621e2c9SBenjamin Herrenschmidt if (async_deliver != 0) { 991c79c73f6SBlue Swirl /* Watchdog timer on embedded PowerPC */ 992c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) { 993c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT); 9945c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_WDT); 995c79c73f6SBlue Swirl return; 996c79c73f6SBlue Swirl } 997c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) { 998c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL); 9995c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DOORCI); 1000c79c73f6SBlue Swirl return; 1001c79c73f6SBlue Swirl } 1002c79c73f6SBlue Swirl /* Fixed interval timer on embedded PowerPC */ 1003c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) { 1004c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT); 10055c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_FIT); 1006c79c73f6SBlue Swirl return; 1007c79c73f6SBlue Swirl } 1008c79c73f6SBlue Swirl /* Programmable interval timer on embedded PowerPC */ 1009c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) { 1010c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT); 10115c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_PIT); 1012c79c73f6SBlue Swirl return; 1013c79c73f6SBlue Swirl } 1014c79c73f6SBlue Swirl /* Decrementer exception */ 1015c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) { 1016e81a982aSAlexander Graf if (ppc_decr_clear_on_delivery(env)) { 1017c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR); 1018e81a982aSAlexander Graf } 10195c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DECR); 1020c79c73f6SBlue Swirl return; 1021c79c73f6SBlue Swirl } 1022c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) { 1023c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL); 10245ba7ba1dSCédric Le Goater if (is_book3s_arch2x(env)) { 10255ba7ba1dSCédric Le Goater powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_SDOOR); 10265ba7ba1dSCédric Le Goater } else { 10275c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DOORI); 10285ba7ba1dSCédric Le Goater } 1029c79c73f6SBlue Swirl return; 1030c79c73f6SBlue Swirl } 10317af1e7b0SCédric Le Goater if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDOORBELL)) { 10327af1e7b0SCédric Le Goater env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL); 10337af1e7b0SCédric Le Goater powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_SDOOR_HV); 10347af1e7b0SCédric Le Goater return; 10357af1e7b0SCédric Le Goater } 1036c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) { 1037c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM); 10385c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_PERFM); 1039c79c73f6SBlue Swirl return; 1040c79c73f6SBlue Swirl } 1041c79c73f6SBlue Swirl /* Thermal interrupt */ 1042c79c73f6SBlue Swirl if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) { 1043c79c73f6SBlue Swirl env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM); 10445c26a5b3SAndreas Färber powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_THERM); 1045c79c73f6SBlue Swirl return; 1046c79c73f6SBlue Swirl } 1047c79c73f6SBlue Swirl } 1048f8154fd2SBenjamin Herrenschmidt 1049f8154fd2SBenjamin Herrenschmidt if (env->resume_as_sreset) { 1050f8154fd2SBenjamin Herrenschmidt /* 1051f8154fd2SBenjamin Herrenschmidt * This is a bug ! It means that has_work took us out of halt without 1052f8154fd2SBenjamin Herrenschmidt * anything to deliver while in a PM state that requires getting 1053f8154fd2SBenjamin Herrenschmidt * out via a 0x100 1054f8154fd2SBenjamin Herrenschmidt * 1055f8154fd2SBenjamin Herrenschmidt * This means we will incorrectly execute past the power management 1056f8154fd2SBenjamin Herrenschmidt * instruction instead of triggering a reset. 1057f8154fd2SBenjamin Herrenschmidt * 1058136fbf65Szhaolichang * It generally means a discrepancy between the wakeup conditions in the 1059f8154fd2SBenjamin Herrenschmidt * processor has_work implementation and the logic in this function. 1060f8154fd2SBenjamin Herrenschmidt */ 1061db70b311SRichard Henderson cpu_abort(env_cpu(env), 1062f8154fd2SBenjamin Herrenschmidt "Wakeup from PM state but interrupt Undelivered"); 1063f8154fd2SBenjamin Herrenschmidt } 1064c79c73f6SBlue Swirl } 106534316482SAlexey Kardashevskiy 1066b5b7f391SNicholas Piggin void ppc_cpu_do_system_reset(CPUState *cs) 106734316482SAlexey Kardashevskiy { 106834316482SAlexey Kardashevskiy PowerPCCPU *cpu = POWERPC_CPU(cs); 106934316482SAlexey Kardashevskiy CPUPPCState *env = &cpu->env; 107034316482SAlexey Kardashevskiy 107134316482SAlexey Kardashevskiy powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_RESET); 107234316482SAlexey Kardashevskiy } 1073ad77c6caSNicholas Piggin 1074ad77c6caSNicholas Piggin void ppc_cpu_do_fwnmi_machine_check(CPUState *cs, target_ulong vector) 1075ad77c6caSNicholas Piggin { 1076ad77c6caSNicholas Piggin PowerPCCPU *cpu = POWERPC_CPU(cs); 1077ad77c6caSNicholas Piggin CPUPPCState *env = &cpu->env; 1078ad77c6caSNicholas Piggin target_ulong msr = 0; 1079ad77c6caSNicholas Piggin 1080ad77c6caSNicholas Piggin /* 1081ad77c6caSNicholas Piggin * Set MSR and NIP for the handler, SRR0/1, DAR and DSISR have already 1082ad77c6caSNicholas Piggin * been set by KVM. 1083ad77c6caSNicholas Piggin */ 1084ad77c6caSNicholas Piggin msr = (1ULL << MSR_ME); 1085ad77c6caSNicholas Piggin msr |= env->msr & (1ULL << MSR_SF); 1086c11dc15dSGreg Kurz if (ppc_interrupts_little_endian(cpu)) { 1087ad77c6caSNicholas Piggin msr |= (1ULL << MSR_LE); 1088ad77c6caSNicholas Piggin } 1089ad77c6caSNicholas Piggin 1090ad77c6caSNicholas Piggin powerpc_set_excp_state(cpu, vector, msr); 1091ad77c6caSNicholas Piggin } 1092c79c73f6SBlue Swirl 1093458dd766SRichard Henderson bool ppc_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 1094458dd766SRichard Henderson { 1095458dd766SRichard Henderson PowerPCCPU *cpu = POWERPC_CPU(cs); 1096458dd766SRichard Henderson CPUPPCState *env = &cpu->env; 1097458dd766SRichard Henderson 1098458dd766SRichard Henderson if (interrupt_request & CPU_INTERRUPT_HARD) { 1099458dd766SRichard Henderson ppc_hw_interrupt(env); 1100458dd766SRichard Henderson if (env->pending_interrupts == 0) { 1101458dd766SRichard Henderson cs->interrupt_request &= ~CPU_INTERRUPT_HARD; 1102458dd766SRichard Henderson } 1103458dd766SRichard Henderson return true; 1104458dd766SRichard Henderson } 1105458dd766SRichard Henderson return false; 1106458dd766SRichard Henderson } 1107458dd766SRichard Henderson 1108f725245cSPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 1109f725245cSPhilippe Mathieu-Daudé 1110ad71ed68SBlue Swirl /*****************************************************************************/ 1111ad71ed68SBlue Swirl /* Exceptions processing helpers */ 1112ad71ed68SBlue Swirl 1113db789c6cSBenjamin Herrenschmidt void raise_exception_err_ra(CPUPPCState *env, uint32_t exception, 1114db789c6cSBenjamin Herrenschmidt uint32_t error_code, uintptr_t raddr) 1115ad71ed68SBlue Swirl { 1116db70b311SRichard Henderson CPUState *cs = env_cpu(env); 111727103424SAndreas Färber 111827103424SAndreas Färber cs->exception_index = exception; 1119ad71ed68SBlue Swirl env->error_code = error_code; 1120db789c6cSBenjamin Herrenschmidt cpu_loop_exit_restore(cs, raddr); 1121db789c6cSBenjamin Herrenschmidt } 1122db789c6cSBenjamin Herrenschmidt 1123db789c6cSBenjamin Herrenschmidt void raise_exception_err(CPUPPCState *env, uint32_t exception, 1124db789c6cSBenjamin Herrenschmidt uint32_t error_code) 1125db789c6cSBenjamin Herrenschmidt { 1126db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, error_code, 0); 1127db789c6cSBenjamin Herrenschmidt } 1128db789c6cSBenjamin Herrenschmidt 1129db789c6cSBenjamin Herrenschmidt void raise_exception(CPUPPCState *env, uint32_t exception) 1130db789c6cSBenjamin Herrenschmidt { 1131db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, 0, 0); 1132db789c6cSBenjamin Herrenschmidt } 1133db789c6cSBenjamin Herrenschmidt 1134db789c6cSBenjamin Herrenschmidt void raise_exception_ra(CPUPPCState *env, uint32_t exception, 1135db789c6cSBenjamin Herrenschmidt uintptr_t raddr) 1136db789c6cSBenjamin Herrenschmidt { 1137db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, 0, raddr); 1138db789c6cSBenjamin Herrenschmidt } 1139db789c6cSBenjamin Herrenschmidt 11402b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 1141db789c6cSBenjamin Herrenschmidt void helper_raise_exception_err(CPUPPCState *env, uint32_t exception, 1142db789c6cSBenjamin Herrenschmidt uint32_t error_code) 1143db789c6cSBenjamin Herrenschmidt { 1144db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, error_code, 0); 1145ad71ed68SBlue Swirl } 1146ad71ed68SBlue Swirl 1147e5f17ac6SBlue Swirl void helper_raise_exception(CPUPPCState *env, uint32_t exception) 1148ad71ed68SBlue Swirl { 1149db789c6cSBenjamin Herrenschmidt raise_exception_err_ra(env, exception, 0, 0); 1150ad71ed68SBlue Swirl } 11512b44e219SBruno Larsen (billionai) #endif 1152ad71ed68SBlue Swirl 1153ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY) 11542b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 1155e5f17ac6SBlue Swirl void helper_store_msr(CPUPPCState *env, target_ulong val) 1156ad71ed68SBlue Swirl { 1157db789c6cSBenjamin Herrenschmidt uint32_t excp = hreg_store_msr(env, val, 0); 1158259186a7SAndreas Färber 1159db789c6cSBenjamin Herrenschmidt if (excp != 0) { 1160db70b311SRichard Henderson CPUState *cs = env_cpu(env); 1161044897efSRichard Purdie cpu_interrupt_exittb(cs); 1162db789c6cSBenjamin Herrenschmidt raise_exception(env, excp); 1163ad71ed68SBlue Swirl } 1164ad71ed68SBlue Swirl } 1165ad71ed68SBlue Swirl 11667778a575SBenjamin Herrenschmidt #if defined(TARGET_PPC64) 1167f43520e5SRichard Henderson void helper_scv(CPUPPCState *env, uint32_t lev) 1168f43520e5SRichard Henderson { 1169f43520e5SRichard Henderson if (env->spr[SPR_FSCR] & (1ull << FSCR_SCV)) { 1170f43520e5SRichard Henderson raise_exception_err(env, POWERPC_EXCP_SYSCALL_VECTORED, lev); 1171f43520e5SRichard Henderson } else { 1172f43520e5SRichard Henderson raise_exception_err(env, POWERPC_EXCP_FU, FSCR_IC_SCV); 1173f43520e5SRichard Henderson } 1174f43520e5SRichard Henderson } 1175f43520e5SRichard Henderson 11767778a575SBenjamin Herrenschmidt void helper_pminsn(CPUPPCState *env, powerpc_pm_insn_t insn) 11777778a575SBenjamin Herrenschmidt { 11787778a575SBenjamin Herrenschmidt CPUState *cs; 11797778a575SBenjamin Herrenschmidt 1180db70b311SRichard Henderson cs = env_cpu(env); 11817778a575SBenjamin Herrenschmidt cs->halted = 1; 11827778a575SBenjamin Herrenschmidt 11833621e2c9SBenjamin Herrenschmidt /* Condition for waking up at 0x100 */ 11841e7fd61dSBenjamin Herrenschmidt env->resume_as_sreset = (insn != PPC_PM_STOP) || 118521c0d66aSBenjamin Herrenschmidt (env->spr[SPR_PSSCR] & PSSCR_EC); 11867778a575SBenjamin Herrenschmidt } 11877778a575SBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */ 11882b44e219SBruno Larsen (billionai) #endif /* CONFIG_TCG */ 11897778a575SBenjamin Herrenschmidt 1190a2e71b28SBenjamin Herrenschmidt static inline void do_rfi(CPUPPCState *env, target_ulong nip, target_ulong msr) 1191ad71ed68SBlue Swirl { 1192db70b311SRichard Henderson CPUState *cs = env_cpu(env); 1193259186a7SAndreas Färber 1194a2e71b28SBenjamin Herrenschmidt /* MSR:POW cannot be set by any form of rfi */ 1195a2e71b28SBenjamin Herrenschmidt msr &= ~(1ULL << MSR_POW); 1196a2e71b28SBenjamin Herrenschmidt 1197ad71ed68SBlue Swirl #if defined(TARGET_PPC64) 1198a2e71b28SBenjamin Herrenschmidt /* Switching to 32-bit ? Crop the nip */ 1199a2e71b28SBenjamin Herrenschmidt if (!msr_is_64bit(env, msr)) { 1200ad71ed68SBlue Swirl nip = (uint32_t)nip; 1201ad71ed68SBlue Swirl } 1202ad71ed68SBlue Swirl #else 1203ad71ed68SBlue Swirl nip = (uint32_t)nip; 1204ad71ed68SBlue Swirl #endif 1205ad71ed68SBlue Swirl /* XXX: beware: this is false if VLE is supported */ 1206ad71ed68SBlue Swirl env->nip = nip & ~((target_ulong)0x00000003); 1207ad71ed68SBlue Swirl hreg_store_msr(env, msr, 1); 1208*2eb1ef73SCédric Le Goater trace_ppc_excp_rfi(env->nip, env->msr); 120947733729SDavid Gibson /* 121047733729SDavid Gibson * No need to raise an exception here, as rfi is always the last 121147733729SDavid Gibson * insn of a TB 1212ad71ed68SBlue Swirl */ 1213044897efSRichard Purdie cpu_interrupt_exittb(cs); 1214a8b73734SNikunj A Dadhania /* Reset the reservation */ 1215a8b73734SNikunj A Dadhania env->reserve_addr = -1; 1216a8b73734SNikunj A Dadhania 1217cd0c6f47SBenjamin Herrenschmidt /* Context synchronizing: check if TCG TLB needs flush */ 1218e3cffe6fSNikunj A Dadhania check_tlb_flush(env, false); 1219ad71ed68SBlue Swirl } 1220ad71ed68SBlue Swirl 12212b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 1222e5f17ac6SBlue Swirl void helper_rfi(CPUPPCState *env) 1223ad71ed68SBlue Swirl { 1224a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1] & 0xfffffffful); 1225a1bb7384SScott Wood } 1226ad71ed68SBlue Swirl 1227a2e71b28SBenjamin Herrenschmidt #define MSR_BOOK3S_MASK 1228ad71ed68SBlue Swirl #if defined(TARGET_PPC64) 1229e5f17ac6SBlue Swirl void helper_rfid(CPUPPCState *env) 1230ad71ed68SBlue Swirl { 123147733729SDavid Gibson /* 1232136fbf65Szhaolichang * The architecture defines a number of rules for which bits can 123347733729SDavid Gibson * change but in practice, we handle this in hreg_store_msr() 1234a2e71b28SBenjamin Herrenschmidt * which will be called by do_rfi(), so there is no need to filter 1235a2e71b28SBenjamin Herrenschmidt * here 1236a2e71b28SBenjamin Herrenschmidt */ 1237a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1]); 1238ad71ed68SBlue Swirl } 1239ad71ed68SBlue Swirl 12403c89b8d6SNicholas Piggin void helper_rfscv(CPUPPCState *env) 12413c89b8d6SNicholas Piggin { 12423c89b8d6SNicholas Piggin do_rfi(env, env->lr, env->ctr); 12433c89b8d6SNicholas Piggin } 12443c89b8d6SNicholas Piggin 1245e5f17ac6SBlue Swirl void helper_hrfid(CPUPPCState *env) 1246ad71ed68SBlue Swirl { 1247a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_HSRR0], env->spr[SPR_HSRR1]); 1248ad71ed68SBlue Swirl } 1249ad71ed68SBlue Swirl #endif 1250ad71ed68SBlue Swirl 1251ad71ed68SBlue Swirl /*****************************************************************************/ 1252ad71ed68SBlue Swirl /* Embedded PowerPC specific helpers */ 1253e5f17ac6SBlue Swirl void helper_40x_rfci(CPUPPCState *env) 1254ad71ed68SBlue Swirl { 1255a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_40x_SRR2], env->spr[SPR_40x_SRR3]); 1256ad71ed68SBlue Swirl } 1257ad71ed68SBlue Swirl 1258e5f17ac6SBlue Swirl void helper_rfci(CPUPPCState *env) 1259ad71ed68SBlue Swirl { 1260a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_BOOKE_CSRR0], env->spr[SPR_BOOKE_CSRR1]); 1261ad71ed68SBlue Swirl } 1262ad71ed68SBlue Swirl 1263e5f17ac6SBlue Swirl void helper_rfdi(CPUPPCState *env) 1264ad71ed68SBlue Swirl { 1265a1bb7384SScott Wood /* FIXME: choose CSRR1 or DSRR1 based on cpu type */ 1266a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_BOOKE_DSRR0], env->spr[SPR_BOOKE_DSRR1]); 1267ad71ed68SBlue Swirl } 1268ad71ed68SBlue Swirl 1269e5f17ac6SBlue Swirl void helper_rfmci(CPUPPCState *env) 1270ad71ed68SBlue Swirl { 1271a1bb7384SScott Wood /* FIXME: choose CSRR1 or MCSRR1 based on cpu type */ 1272a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->spr[SPR_BOOKE_MCSRR0], env->spr[SPR_BOOKE_MCSRR1]); 1273ad71ed68SBlue Swirl } 12742b44e219SBruno Larsen (billionai) #endif /* CONFIG_TCG */ 12752b44e219SBruno Larsen (billionai) #endif /* !defined(CONFIG_USER_ONLY) */ 1276ad71ed68SBlue Swirl 12772b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 1278e5f17ac6SBlue Swirl void helper_tw(CPUPPCState *env, target_ulong arg1, target_ulong arg2, 1279e5f17ac6SBlue Swirl uint32_t flags) 1280ad71ed68SBlue Swirl { 1281ad71ed68SBlue Swirl if (!likely(!(((int32_t)arg1 < (int32_t)arg2 && (flags & 0x10)) || 1282ad71ed68SBlue Swirl ((int32_t)arg1 > (int32_t)arg2 && (flags & 0x08)) || 1283ad71ed68SBlue Swirl ((int32_t)arg1 == (int32_t)arg2 && (flags & 0x04)) || 1284ad71ed68SBlue Swirl ((uint32_t)arg1 < (uint32_t)arg2 && (flags & 0x02)) || 1285ad71ed68SBlue Swirl ((uint32_t)arg1 > (uint32_t)arg2 && (flags & 0x01))))) { 128672073dccSBenjamin Herrenschmidt raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM, 128772073dccSBenjamin Herrenschmidt POWERPC_EXCP_TRAP, GETPC()); 1288ad71ed68SBlue Swirl } 1289ad71ed68SBlue Swirl } 1290ad71ed68SBlue Swirl 1291ad71ed68SBlue Swirl #if defined(TARGET_PPC64) 1292e5f17ac6SBlue Swirl void helper_td(CPUPPCState *env, target_ulong arg1, target_ulong arg2, 1293e5f17ac6SBlue Swirl uint32_t flags) 1294ad71ed68SBlue Swirl { 1295ad71ed68SBlue Swirl if (!likely(!(((int64_t)arg1 < (int64_t)arg2 && (flags & 0x10)) || 1296ad71ed68SBlue Swirl ((int64_t)arg1 > (int64_t)arg2 && (flags & 0x08)) || 1297ad71ed68SBlue Swirl ((int64_t)arg1 == (int64_t)arg2 && (flags & 0x04)) || 1298ad71ed68SBlue Swirl ((uint64_t)arg1 < (uint64_t)arg2 && (flags & 0x02)) || 1299ad71ed68SBlue Swirl ((uint64_t)arg1 > (uint64_t)arg2 && (flags & 0x01))))) { 130072073dccSBenjamin Herrenschmidt raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM, 130172073dccSBenjamin Herrenschmidt POWERPC_EXCP_TRAP, GETPC()); 1302ad71ed68SBlue Swirl } 1303ad71ed68SBlue Swirl } 1304ad71ed68SBlue Swirl #endif 13052b44e219SBruno Larsen (billionai) #endif 1306ad71ed68SBlue Swirl 1307ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY) 1308ad71ed68SBlue Swirl /*****************************************************************************/ 1309ad71ed68SBlue Swirl /* PowerPC 601 specific instructions (POWER bridge) */ 1310ad71ed68SBlue Swirl 13112b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 1312e5f17ac6SBlue Swirl void helper_rfsvc(CPUPPCState *env) 1313ad71ed68SBlue Swirl { 1314a2e71b28SBenjamin Herrenschmidt do_rfi(env, env->lr, env->ctr & 0x0000FFFF); 1315ad71ed68SBlue Swirl } 1316ad71ed68SBlue Swirl 1317ad71ed68SBlue Swirl /* Embedded.Processor Control */ 1318ad71ed68SBlue Swirl static int dbell2irq(target_ulong rb) 1319ad71ed68SBlue Swirl { 1320ad71ed68SBlue Swirl int msg = rb & DBELL_TYPE_MASK; 1321ad71ed68SBlue Swirl int irq = -1; 1322ad71ed68SBlue Swirl 1323ad71ed68SBlue Swirl switch (msg) { 1324ad71ed68SBlue Swirl case DBELL_TYPE_DBELL: 1325ad71ed68SBlue Swirl irq = PPC_INTERRUPT_DOORBELL; 1326ad71ed68SBlue Swirl break; 1327ad71ed68SBlue Swirl case DBELL_TYPE_DBELL_CRIT: 1328ad71ed68SBlue Swirl irq = PPC_INTERRUPT_CDOORBELL; 1329ad71ed68SBlue Swirl break; 1330ad71ed68SBlue Swirl case DBELL_TYPE_G_DBELL: 1331ad71ed68SBlue Swirl case DBELL_TYPE_G_DBELL_CRIT: 1332ad71ed68SBlue Swirl case DBELL_TYPE_G_DBELL_MC: 1333ad71ed68SBlue Swirl /* XXX implement */ 1334ad71ed68SBlue Swirl default: 1335ad71ed68SBlue Swirl break; 1336ad71ed68SBlue Swirl } 1337ad71ed68SBlue Swirl 1338ad71ed68SBlue Swirl return irq; 1339ad71ed68SBlue Swirl } 1340ad71ed68SBlue Swirl 1341e5f17ac6SBlue Swirl void helper_msgclr(CPUPPCState *env, target_ulong rb) 1342ad71ed68SBlue Swirl { 1343ad71ed68SBlue Swirl int irq = dbell2irq(rb); 1344ad71ed68SBlue Swirl 1345ad71ed68SBlue Swirl if (irq < 0) { 1346ad71ed68SBlue Swirl return; 1347ad71ed68SBlue Swirl } 1348ad71ed68SBlue Swirl 1349ad71ed68SBlue Swirl env->pending_interrupts &= ~(1 << irq); 1350ad71ed68SBlue Swirl } 1351ad71ed68SBlue Swirl 1352ad71ed68SBlue Swirl void helper_msgsnd(target_ulong rb) 1353ad71ed68SBlue Swirl { 1354ad71ed68SBlue Swirl int irq = dbell2irq(rb); 1355ad71ed68SBlue Swirl int pir = rb & DBELL_PIRTAG_MASK; 1356182735efSAndreas Färber CPUState *cs; 1357ad71ed68SBlue Swirl 1358ad71ed68SBlue Swirl if (irq < 0) { 1359ad71ed68SBlue Swirl return; 1360ad71ed68SBlue Swirl } 1361ad71ed68SBlue Swirl 1362f1c29ebcSThomas Huth qemu_mutex_lock_iothread(); 1363bdc44640SAndreas Färber CPU_FOREACH(cs) { 1364182735efSAndreas Färber PowerPCCPU *cpu = POWERPC_CPU(cs); 1365182735efSAndreas Färber CPUPPCState *cenv = &cpu->env; 1366182735efSAndreas Färber 1367ad71ed68SBlue Swirl if ((rb & DBELL_BRDCAST) || (cenv->spr[SPR_BOOKE_PIR] == pir)) { 1368ad71ed68SBlue Swirl cenv->pending_interrupts |= 1 << irq; 1369182735efSAndreas Färber cpu_interrupt(cs, CPU_INTERRUPT_HARD); 1370ad71ed68SBlue Swirl } 1371ad71ed68SBlue Swirl } 1372f1c29ebcSThomas Huth qemu_mutex_unlock_iothread(); 1373ad71ed68SBlue Swirl } 13747af1e7b0SCédric Le Goater 13757af1e7b0SCédric Le Goater /* Server Processor Control */ 13767af1e7b0SCédric Le Goater 13775ba7ba1dSCédric Le Goater static bool dbell_type_server(target_ulong rb) 13785ba7ba1dSCédric Le Goater { 137947733729SDavid Gibson /* 138047733729SDavid Gibson * A Directed Hypervisor Doorbell message is sent only if the 13817af1e7b0SCédric Le Goater * message type is 5. All other types are reserved and the 138247733729SDavid Gibson * instruction is a no-op 138347733729SDavid Gibson */ 13845ba7ba1dSCédric Le Goater return (rb & DBELL_TYPE_MASK) == DBELL_TYPE_DBELL_SERVER; 13857af1e7b0SCédric Le Goater } 13867af1e7b0SCédric Le Goater 13877af1e7b0SCédric Le Goater void helper_book3s_msgclr(CPUPPCState *env, target_ulong rb) 13887af1e7b0SCédric Le Goater { 13895ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 13907af1e7b0SCédric Le Goater return; 13917af1e7b0SCédric Le Goater } 13927af1e7b0SCédric Le Goater 13935ba7ba1dSCédric Le Goater env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL); 13947af1e7b0SCédric Le Goater } 13957af1e7b0SCédric Le Goater 13965ba7ba1dSCédric Le Goater static void book3s_msgsnd_common(int pir, int irq) 13977af1e7b0SCédric Le Goater { 13987af1e7b0SCédric Le Goater CPUState *cs; 13997af1e7b0SCédric Le Goater 14007af1e7b0SCédric Le Goater qemu_mutex_lock_iothread(); 14017af1e7b0SCédric Le Goater CPU_FOREACH(cs) { 14027af1e7b0SCédric Le Goater PowerPCCPU *cpu = POWERPC_CPU(cs); 14037af1e7b0SCédric Le Goater CPUPPCState *cenv = &cpu->env; 14047af1e7b0SCédric Le Goater 14057af1e7b0SCédric Le Goater /* TODO: broadcast message to all threads of the same processor */ 14067af1e7b0SCédric Le Goater if (cenv->spr_cb[SPR_PIR].default_value == pir) { 14077af1e7b0SCédric Le Goater cenv->pending_interrupts |= 1 << irq; 14087af1e7b0SCédric Le Goater cpu_interrupt(cs, CPU_INTERRUPT_HARD); 14097af1e7b0SCédric Le Goater } 14107af1e7b0SCédric Le Goater } 14117af1e7b0SCédric Le Goater qemu_mutex_unlock_iothread(); 14127af1e7b0SCédric Le Goater } 14135ba7ba1dSCédric Le Goater 14145ba7ba1dSCédric Le Goater void helper_book3s_msgsnd(target_ulong rb) 14155ba7ba1dSCédric Le Goater { 14165ba7ba1dSCédric Le Goater int pir = rb & DBELL_PROCIDTAG_MASK; 14175ba7ba1dSCédric Le Goater 14185ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 14195ba7ba1dSCédric Le Goater return; 14205ba7ba1dSCédric Le Goater } 14215ba7ba1dSCédric Le Goater 14225ba7ba1dSCédric Le Goater book3s_msgsnd_common(pir, PPC_INTERRUPT_HDOORBELL); 14235ba7ba1dSCédric Le Goater } 14245ba7ba1dSCédric Le Goater 14255ba7ba1dSCédric Le Goater #if defined(TARGET_PPC64) 14265ba7ba1dSCédric Le Goater void helper_book3s_msgclrp(CPUPPCState *env, target_ulong rb) 14275ba7ba1dSCédric Le Goater { 1428493028d8SCédric Le Goater helper_hfscr_facility_check(env, HFSCR_MSGP, "msgclrp", HFSCR_IC_MSGP); 1429493028d8SCédric Le Goater 14305ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 14315ba7ba1dSCédric Le Goater return; 14325ba7ba1dSCédric Le Goater } 14335ba7ba1dSCédric Le Goater 14345ba7ba1dSCédric Le Goater env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL); 14355ba7ba1dSCédric Le Goater } 14365ba7ba1dSCédric Le Goater 14375ba7ba1dSCédric Le Goater /* 14385ba7ba1dSCédric Le Goater * sends a message to other threads that are on the same 14395ba7ba1dSCédric Le Goater * multi-threaded processor 14405ba7ba1dSCédric Le Goater */ 14415ba7ba1dSCédric Le Goater void helper_book3s_msgsndp(CPUPPCState *env, target_ulong rb) 14425ba7ba1dSCédric Le Goater { 14435ba7ba1dSCédric Le Goater int pir = env->spr_cb[SPR_PIR].default_value; 14445ba7ba1dSCédric Le Goater 1445493028d8SCédric Le Goater helper_hfscr_facility_check(env, HFSCR_MSGP, "msgsndp", HFSCR_IC_MSGP); 1446493028d8SCédric Le Goater 14475ba7ba1dSCédric Le Goater if (!dbell_type_server(rb)) { 14485ba7ba1dSCédric Le Goater return; 14495ba7ba1dSCédric Le Goater } 14505ba7ba1dSCédric Le Goater 14515ba7ba1dSCédric Le Goater /* TODO: TCG supports only one thread */ 14525ba7ba1dSCédric Le Goater 14535ba7ba1dSCédric Le Goater book3s_msgsnd_common(pir, PPC_INTERRUPT_DOORBELL); 14545ba7ba1dSCédric Le Goater } 14555ba7ba1dSCédric Le Goater #endif 14562b44e219SBruno Larsen (billionai) #endif /* CONFIG_TCG */ 1457ad71ed68SBlue Swirl #endif 14580f3110faSRichard Henderson 14592b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG 14600f3110faSRichard Henderson void ppc_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, 14610f3110faSRichard Henderson MMUAccessType access_type, 14620f3110faSRichard Henderson int mmu_idx, uintptr_t retaddr) 14630f3110faSRichard Henderson { 14640f3110faSRichard Henderson CPUPPCState *env = cs->env_ptr; 14650f3110faSRichard Henderson uint32_t insn; 14660f3110faSRichard Henderson 14670f3110faSRichard Henderson /* Restore state and reload the insn we executed, for filling in DSISR. */ 14680f3110faSRichard Henderson cpu_restore_state(cs, retaddr, true); 14690f3110faSRichard Henderson insn = cpu_ldl_code(env, env->nip); 14700f3110faSRichard Henderson 14710f3110faSRichard Henderson cs->exception_index = POWERPC_EXCP_ALIGN; 14720f3110faSRichard Henderson env->error_code = insn & 0x03FF0000; 14730f3110faSRichard Henderson cpu_loop_exit(cs); 14740f3110faSRichard Henderson } 14752b44e219SBruno Larsen (billionai) #endif 1476