xref: /qemu/target/ppc/excp_helper.c (revision 2b44e21949352ffa045399c56a6ddde86eeb2ec6)
1ad71ed68SBlue Swirl /*
2ad71ed68SBlue Swirl  *  PowerPC exception emulation helpers for QEMU.
3ad71ed68SBlue Swirl  *
4ad71ed68SBlue Swirl  *  Copyright (c) 2003-2007 Jocelyn Mayer
5ad71ed68SBlue Swirl  *
6ad71ed68SBlue Swirl  * This library is free software; you can redistribute it and/or
7ad71ed68SBlue Swirl  * modify it under the terms of the GNU Lesser General Public
8ad71ed68SBlue Swirl  * License as published by the Free Software Foundation; either
96bd039cdSChetan Pant  * version 2.1 of the License, or (at your option) any later version.
10ad71ed68SBlue Swirl  *
11ad71ed68SBlue Swirl  * This library is distributed in the hope that it will be useful,
12ad71ed68SBlue Swirl  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13ad71ed68SBlue Swirl  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14ad71ed68SBlue Swirl  * Lesser General Public License for more details.
15ad71ed68SBlue Swirl  *
16ad71ed68SBlue Swirl  * You should have received a copy of the GNU Lesser General Public
17ad71ed68SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18ad71ed68SBlue Swirl  */
190d75590dSPeter Maydell #include "qemu/osdep.h"
20f1c29ebcSThomas Huth #include "qemu/main-loop.h"
21ad71ed68SBlue Swirl #include "cpu.h"
2263c91552SPaolo Bonzini #include "exec/exec-all.h"
230f3110faSRichard Henderson #include "internal.h"
24ad71ed68SBlue Swirl #include "helper_regs.h"
25ad71ed68SBlue Swirl 
26*2b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
27*2b44e219SBruno Larsen (billionai) #include "exec/helper-proto.h"
28*2b44e219SBruno Larsen (billionai) #include "exec/cpu_ldst.h"
29*2b44e219SBruno Larsen (billionai) #endif
30*2b44e219SBruno Larsen (billionai) 
3147733729SDavid Gibson /* #define DEBUG_OP */
3247733729SDavid Gibson /* #define DEBUG_SOFTWARE_TLB */
3347733729SDavid Gibson /* #define DEBUG_EXCEPTIONS */
34ad71ed68SBlue Swirl 
35c79c73f6SBlue Swirl #ifdef DEBUG_EXCEPTIONS
36c79c73f6SBlue Swirl #  define LOG_EXCP(...) qemu_log(__VA_ARGS__)
37c79c73f6SBlue Swirl #else
38c79c73f6SBlue Swirl #  define LOG_EXCP(...) do { } while (0)
39c79c73f6SBlue Swirl #endif
40c79c73f6SBlue Swirl 
41c79c73f6SBlue Swirl /*****************************************************************************/
42c79c73f6SBlue Swirl /* Exception processing */
43c79c73f6SBlue Swirl #if defined(CONFIG_USER_ONLY)
4497a8ea5aSAndreas Färber void ppc_cpu_do_interrupt(CPUState *cs)
45c79c73f6SBlue Swirl {
4697a8ea5aSAndreas Färber     PowerPCCPU *cpu = POWERPC_CPU(cs);
4797a8ea5aSAndreas Färber     CPUPPCState *env = &cpu->env;
4897a8ea5aSAndreas Färber 
4927103424SAndreas Färber     cs->exception_index = POWERPC_EXCP_NONE;
50c79c73f6SBlue Swirl     env->error_code = 0;
51c79c73f6SBlue Swirl }
52c79c73f6SBlue Swirl 
53458dd766SRichard Henderson static void ppc_hw_interrupt(CPUPPCState *env)
54c79c73f6SBlue Swirl {
55db70b311SRichard Henderson     CPUState *cs = env_cpu(env);
5627103424SAndreas Färber 
5727103424SAndreas Färber     cs->exception_index = POWERPC_EXCP_NONE;
58c79c73f6SBlue Swirl     env->error_code = 0;
59c79c73f6SBlue Swirl }
60c79c73f6SBlue Swirl #else /* defined(CONFIG_USER_ONLY) */
61c79c73f6SBlue Swirl static inline void dump_syscall(CPUPPCState *env)
62c79c73f6SBlue Swirl {
636dc6b557SNicholas Piggin     qemu_log_mask(CPU_LOG_INT, "syscall r0=%016" PRIx64
646dc6b557SNicholas Piggin                   " r3=%016" PRIx64 " r4=%016" PRIx64 " r5=%016" PRIx64
656dc6b557SNicholas Piggin                   " r6=%016" PRIx64 " r7=%016" PRIx64 " r8=%016" PRIx64
66c79c73f6SBlue Swirl                   " nip=" TARGET_FMT_lx "\n",
67c79c73f6SBlue Swirl                   ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3),
68c79c73f6SBlue Swirl                   ppc_dump_gpr(env, 4), ppc_dump_gpr(env, 5),
696dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 6), ppc_dump_gpr(env, 7),
706dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 8), env->nip);
716dc6b557SNicholas Piggin }
726dc6b557SNicholas Piggin 
733c89b8d6SNicholas Piggin static inline void dump_syscall_vectored(CPUPPCState *env)
743c89b8d6SNicholas Piggin {
753c89b8d6SNicholas Piggin     qemu_log_mask(CPU_LOG_INT, "syscall r0=%016" PRIx64
763c89b8d6SNicholas Piggin                   " r3=%016" PRIx64 " r4=%016" PRIx64 " r5=%016" PRIx64
773c89b8d6SNicholas Piggin                   " r6=%016" PRIx64 " r7=%016" PRIx64 " r8=%016" PRIx64
783c89b8d6SNicholas Piggin                   " nip=" TARGET_FMT_lx "\n",
793c89b8d6SNicholas Piggin                   ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3),
803c89b8d6SNicholas Piggin                   ppc_dump_gpr(env, 4), ppc_dump_gpr(env, 5),
813c89b8d6SNicholas Piggin                   ppc_dump_gpr(env, 6), ppc_dump_gpr(env, 7),
823c89b8d6SNicholas Piggin                   ppc_dump_gpr(env, 8), env->nip);
833c89b8d6SNicholas Piggin }
843c89b8d6SNicholas Piggin 
856dc6b557SNicholas Piggin static inline void dump_hcall(CPUPPCState *env)
866dc6b557SNicholas Piggin {
876dc6b557SNicholas Piggin     qemu_log_mask(CPU_LOG_INT, "hypercall r3=%016" PRIx64
886dc6b557SNicholas Piggin                   " r4=%016" PRIx64 " r5=%016" PRIx64 " r6=%016" PRIx64
896dc6b557SNicholas Piggin                   " r7=%016" PRIx64 " r8=%016" PRIx64 " r9=%016" PRIx64
906dc6b557SNicholas Piggin                   " r10=%016" PRIx64 " r11=%016" PRIx64 " r12=%016" PRIx64
916dc6b557SNicholas Piggin                   " nip=" TARGET_FMT_lx "\n",
926dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 3), ppc_dump_gpr(env, 4),
936dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 5), ppc_dump_gpr(env, 6),
946dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 7), ppc_dump_gpr(env, 8),
956dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 9), ppc_dump_gpr(env, 10),
966dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 11), ppc_dump_gpr(env, 12),
976dc6b557SNicholas Piggin                   env->nip);
98c79c73f6SBlue Swirl }
99c79c73f6SBlue Swirl 
100dead760bSBenjamin Herrenschmidt static int powerpc_reset_wakeup(CPUState *cs, CPUPPCState *env, int excp,
101dead760bSBenjamin Herrenschmidt                                 target_ulong *msr)
102dead760bSBenjamin Herrenschmidt {
103dead760bSBenjamin Herrenschmidt     /* We no longer are in a PM state */
1041e7fd61dSBenjamin Herrenschmidt     env->resume_as_sreset = false;
105dead760bSBenjamin Herrenschmidt 
106dead760bSBenjamin Herrenschmidt     /* Pretend to be returning from doze always as we don't lose state */
1070911a60cSLeonardo Bras     *msr |= SRR1_WS_NOLOSS;
108dead760bSBenjamin Herrenschmidt 
109dead760bSBenjamin Herrenschmidt     /* Machine checks are sent normally */
110dead760bSBenjamin Herrenschmidt     if (excp == POWERPC_EXCP_MCHECK) {
111dead760bSBenjamin Herrenschmidt         return excp;
112dead760bSBenjamin Herrenschmidt     }
113dead760bSBenjamin Herrenschmidt     switch (excp) {
114dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_RESET:
1150911a60cSLeonardo Bras         *msr |= SRR1_WAKERESET;
116dead760bSBenjamin Herrenschmidt         break;
117dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_EXTERNAL:
1180911a60cSLeonardo Bras         *msr |= SRR1_WAKEEE;
119dead760bSBenjamin Herrenschmidt         break;
120dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_DECR:
1210911a60cSLeonardo Bras         *msr |= SRR1_WAKEDEC;
122dead760bSBenjamin Herrenschmidt         break;
123dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_SDOOR:
1240911a60cSLeonardo Bras         *msr |= SRR1_WAKEDBELL;
125dead760bSBenjamin Herrenschmidt         break;
126dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_SDOOR_HV:
1270911a60cSLeonardo Bras         *msr |= SRR1_WAKEHDBELL;
128dead760bSBenjamin Herrenschmidt         break;
129dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_HV_MAINT:
1300911a60cSLeonardo Bras         *msr |= SRR1_WAKEHMI;
131dead760bSBenjamin Herrenschmidt         break;
132d8ce5fd6SBenjamin Herrenschmidt     case POWERPC_EXCP_HVIRT:
1330911a60cSLeonardo Bras         *msr |= SRR1_WAKEHVI;
134d8ce5fd6SBenjamin Herrenschmidt         break;
135dead760bSBenjamin Herrenschmidt     default:
136dead760bSBenjamin Herrenschmidt         cpu_abort(cs, "Unsupported exception %d in Power Save mode\n",
137dead760bSBenjamin Herrenschmidt                   excp);
138dead760bSBenjamin Herrenschmidt     }
139dead760bSBenjamin Herrenschmidt     return POWERPC_EXCP_RESET;
140dead760bSBenjamin Herrenschmidt }
141dead760bSBenjamin Herrenschmidt 
1428b7e6b07SNicholas Piggin /*
1438b7e6b07SNicholas Piggin  * AIL - Alternate Interrupt Location, a mode that allows interrupts to be
1448b7e6b07SNicholas Piggin  * taken with the MMU on, and which uses an alternate location (e.g., so the
1458b7e6b07SNicholas Piggin  * kernel/hv can map the vectors there with an effective address).
1468b7e6b07SNicholas Piggin  *
1478b7e6b07SNicholas Piggin  * An interrupt is considered to be taken "with AIL" or "AIL applies" if they
1488b7e6b07SNicholas Piggin  * are delivered in this way. AIL requires the LPCR to be set to enable this
1498b7e6b07SNicholas Piggin  * mode, and then a number of conditions have to be true for AIL to apply.
1508b7e6b07SNicholas Piggin  *
1518b7e6b07SNicholas Piggin  * First of all, SRESET, MCE, and HMI are always delivered without AIL, because
1528b7e6b07SNicholas Piggin  * they specifically want to be in real mode (e.g., the MCE might be signaling
1538b7e6b07SNicholas Piggin  * a SLB multi-hit which requires SLB flush before the MMU can be enabled).
1548b7e6b07SNicholas Piggin  *
1558b7e6b07SNicholas Piggin  * After that, behaviour depends on the current MSR[IR], MSR[DR], MSR[HV],
1568b7e6b07SNicholas Piggin  * whether or not the interrupt changes MSR[HV] from 0 to 1, and the current
1578b7e6b07SNicholas Piggin  * radix mode (LPCR[HR]).
1588b7e6b07SNicholas Piggin  *
1598b7e6b07SNicholas Piggin  * POWER8, POWER9 with LPCR[HR]=0
1608b7e6b07SNicholas Piggin  * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL |
1618b7e6b07SNicholas Piggin  * +-----------+-------------+---------+-------------+-----+
1628b7e6b07SNicholas Piggin  * | a         | 00/01/10    | x       | x           | 0   |
1638b7e6b07SNicholas Piggin  * | a         | 11          | 0       | 1           | 0   |
1648b7e6b07SNicholas Piggin  * | a         | 11          | 1       | 1           | a   |
1658b7e6b07SNicholas Piggin  * | a         | 11          | 0       | 0           | a   |
1668b7e6b07SNicholas Piggin  * +-------------------------------------------------------+
1678b7e6b07SNicholas Piggin  *
1688b7e6b07SNicholas Piggin  * POWER9 with LPCR[HR]=1
1698b7e6b07SNicholas Piggin  * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL |
1708b7e6b07SNicholas Piggin  * +-----------+-------------+---------+-------------+-----+
1718b7e6b07SNicholas Piggin  * | a         | 00/01/10    | x       | x           | 0   |
1728b7e6b07SNicholas Piggin  * | a         | 11          | x       | x           | a   |
1738b7e6b07SNicholas Piggin  * +-------------------------------------------------------+
1748b7e6b07SNicholas Piggin  *
1758b7e6b07SNicholas Piggin  * The difference with POWER9 being that MSR[HV] 0->1 interrupts can be sent to
176526cdce7SNicholas Piggin  * the hypervisor in AIL mode if the guest is radix. This is good for
177526cdce7SNicholas Piggin  * performance but allows the guest to influence the AIL of hypervisor
178526cdce7SNicholas Piggin  * interrupts using its MSR, and also the hypervisor must disallow guest
179526cdce7SNicholas Piggin  * interrupts (MSR[HV] 0->0) from using AIL if the hypervisor does not want to
180526cdce7SNicholas Piggin  * use AIL for its MSR[HV] 0->1 interrupts.
181526cdce7SNicholas Piggin  *
182526cdce7SNicholas Piggin  * POWER10 addresses those issues with a new LPCR[HAIL] bit that is applied to
183526cdce7SNicholas Piggin  * interrupts that begin execution with MSR[HV]=1 (so both MSR[HV] 0->1 and
184526cdce7SNicholas Piggin  * MSR[HV] 1->1).
185526cdce7SNicholas Piggin  *
186526cdce7SNicholas Piggin  * HAIL=1 is equivalent to AIL=3, for interrupts delivered with MSR[HV]=1.
187526cdce7SNicholas Piggin  *
188526cdce7SNicholas Piggin  * POWER10 behaviour is
189526cdce7SNicholas Piggin  * | LPCR[AIL] | LPCR[HAIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL |
190526cdce7SNicholas Piggin  * +-----------+------------+-------------+---------+-------------+-----+
191526cdce7SNicholas Piggin  * | a         | h          | 00/01/10    | 0       | 0           | 0   |
192526cdce7SNicholas Piggin  * | a         | h          | 11          | 0       | 0           | a   |
193526cdce7SNicholas Piggin  * | a         | h          | x           | 0       | 1           | h   |
194526cdce7SNicholas Piggin  * | a         | h          | 00/01/10    | 1       | 1           | 0   |
195526cdce7SNicholas Piggin  * | a         | h          | 11          | 1       | 1           | h   |
196526cdce7SNicholas Piggin  * +--------------------------------------------------------------------+
1978b7e6b07SNicholas Piggin  */
1988b7e6b07SNicholas Piggin static inline void ppc_excp_apply_ail(PowerPCCPU *cpu, int excp_model, int excp,
1998b7e6b07SNicholas Piggin                                       target_ulong msr,
2008b7e6b07SNicholas Piggin                                       target_ulong *new_msr,
2018b7e6b07SNicholas Piggin                                       target_ulong *vector)
2022586a4d7SFabiano Rosas {
2038b7e6b07SNicholas Piggin #if defined(TARGET_PPC64)
2048b7e6b07SNicholas Piggin     CPUPPCState *env = &cpu->env;
2058b7e6b07SNicholas Piggin     bool mmu_all_on = ((msr >> MSR_IR) & 1) && ((msr >> MSR_DR) & 1);
2068b7e6b07SNicholas Piggin     bool hv_escalation = !(msr & MSR_HVB) && (*new_msr & MSR_HVB);
2078b7e6b07SNicholas Piggin     int ail = 0;
2082586a4d7SFabiano Rosas 
2098b7e6b07SNicholas Piggin     if (excp == POWERPC_EXCP_MCHECK ||
2108b7e6b07SNicholas Piggin         excp == POWERPC_EXCP_RESET ||
2118b7e6b07SNicholas Piggin         excp == POWERPC_EXCP_HV_MAINT) {
2128b7e6b07SNicholas Piggin         /* SRESET, MCE, HMI never apply AIL */
2138b7e6b07SNicholas Piggin         return;
2142586a4d7SFabiano Rosas     }
2152586a4d7SFabiano Rosas 
2168b7e6b07SNicholas Piggin     if (excp_model == POWERPC_EXCP_POWER8 ||
2178b7e6b07SNicholas Piggin         excp_model == POWERPC_EXCP_POWER9) {
2188b7e6b07SNicholas Piggin         if (!mmu_all_on) {
2198b7e6b07SNicholas Piggin             /* AIL only works if MSR[IR] and MSR[DR] are both enabled. */
2208b7e6b07SNicholas Piggin             return;
2218b7e6b07SNicholas Piggin         }
2228b7e6b07SNicholas Piggin         if (hv_escalation && !(env->spr[SPR_LPCR] & LPCR_HR)) {
2238b7e6b07SNicholas Piggin             /*
2248b7e6b07SNicholas Piggin              * AIL does not work if there is a MSR[HV] 0->1 transition and the
2258b7e6b07SNicholas Piggin              * partition is in HPT mode. For radix guests, such interrupts are
2268b7e6b07SNicholas Piggin              * allowed to be delivered to the hypervisor in ail mode.
2278b7e6b07SNicholas Piggin              */
2288b7e6b07SNicholas Piggin             return;
2298b7e6b07SNicholas Piggin         }
2308b7e6b07SNicholas Piggin 
2318b7e6b07SNicholas Piggin         ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT;
2328b7e6b07SNicholas Piggin         if (ail == 0) {
2338b7e6b07SNicholas Piggin             return;
2348b7e6b07SNicholas Piggin         }
2358b7e6b07SNicholas Piggin         if (ail == 1) {
2368b7e6b07SNicholas Piggin             /* AIL=1 is reserved, treat it like AIL=0 */
2378b7e6b07SNicholas Piggin             return;
2388b7e6b07SNicholas Piggin         }
239526cdce7SNicholas Piggin 
240526cdce7SNicholas Piggin     } else if (excp_model == POWERPC_EXCP_POWER10) {
241526cdce7SNicholas Piggin         if (!mmu_all_on && !hv_escalation) {
242526cdce7SNicholas Piggin             /*
243526cdce7SNicholas Piggin              * AIL works for HV interrupts even with guest MSR[IR/DR] disabled.
244526cdce7SNicholas Piggin              * Guest->guest and HV->HV interrupts do require MMU on.
245526cdce7SNicholas Piggin              */
246526cdce7SNicholas Piggin             return;
247526cdce7SNicholas Piggin         }
248526cdce7SNicholas Piggin 
249526cdce7SNicholas Piggin         if (*new_msr & MSR_HVB) {
250526cdce7SNicholas Piggin             if (!(env->spr[SPR_LPCR] & LPCR_HAIL)) {
251526cdce7SNicholas Piggin                 /* HV interrupts depend on LPCR[HAIL] */
252526cdce7SNicholas Piggin                 return;
253526cdce7SNicholas Piggin             }
254526cdce7SNicholas Piggin             ail = 3; /* HAIL=1 gives AIL=3 behaviour for HV interrupts */
255526cdce7SNicholas Piggin         } else {
256526cdce7SNicholas Piggin             ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT;
257526cdce7SNicholas Piggin         }
258526cdce7SNicholas Piggin         if (ail == 0) {
259526cdce7SNicholas Piggin             return;
260526cdce7SNicholas Piggin         }
261526cdce7SNicholas Piggin         if (ail == 1 || ail == 2) {
262526cdce7SNicholas Piggin             /* AIL=1 and AIL=2 are reserved, treat them like AIL=0 */
263526cdce7SNicholas Piggin             return;
264526cdce7SNicholas Piggin         }
2658b7e6b07SNicholas Piggin     } else {
2668b7e6b07SNicholas Piggin         /* Other processors do not support AIL */
2678b7e6b07SNicholas Piggin         return;
2688b7e6b07SNicholas Piggin     }
2698b7e6b07SNicholas Piggin 
2708b7e6b07SNicholas Piggin     /*
2718b7e6b07SNicholas Piggin      * AIL applies, so the new MSR gets IR and DR set, and an offset applied
2728b7e6b07SNicholas Piggin      * to the new IP.
2738b7e6b07SNicholas Piggin      */
2748b7e6b07SNicholas Piggin     *new_msr |= (1 << MSR_IR) | (1 << MSR_DR);
2758b7e6b07SNicholas Piggin 
2768b7e6b07SNicholas Piggin     if (excp != POWERPC_EXCP_SYSCALL_VECTORED) {
2778b7e6b07SNicholas Piggin         if (ail == 2) {
2788b7e6b07SNicholas Piggin             *vector |= 0x0000000000018000ull;
2798b7e6b07SNicholas Piggin         } else if (ail == 3) {
2808b7e6b07SNicholas Piggin             *vector |= 0xc000000000004000ull;
2818b7e6b07SNicholas Piggin         }
2828b7e6b07SNicholas Piggin     } else {
2838b7e6b07SNicholas Piggin         /*
2848b7e6b07SNicholas Piggin          * scv AIL is a little different. AIL=2 does not change the address,
2858b7e6b07SNicholas Piggin          * only the MSR. AIL=3 replaces the 0x17000 base with 0xc...3000.
2868b7e6b07SNicholas Piggin          */
2878b7e6b07SNicholas Piggin         if (ail == 3) {
2888b7e6b07SNicholas Piggin             *vector &= ~0x0000000000017000ull; /* Un-apply the base offset */
2898b7e6b07SNicholas Piggin             *vector |= 0xc000000000003000ull; /* Apply scv's AIL=3 offset */
2908b7e6b07SNicholas Piggin         }
2918b7e6b07SNicholas Piggin     }
2928b7e6b07SNicholas Piggin #endif
2932586a4d7SFabiano Rosas }
294dead760bSBenjamin Herrenschmidt 
295ad77c6caSNicholas Piggin static inline void powerpc_set_excp_state(PowerPCCPU *cpu,
296ad77c6caSNicholas Piggin                                           target_ulong vector, target_ulong msr)
297ad77c6caSNicholas Piggin {
298ad77c6caSNicholas Piggin     CPUState *cs = CPU(cpu);
299ad77c6caSNicholas Piggin     CPUPPCState *env = &cpu->env;
300ad77c6caSNicholas Piggin 
301ad77c6caSNicholas Piggin     /*
302ad77c6caSNicholas Piggin      * We don't use hreg_store_msr here as already have treated any
303ad77c6caSNicholas Piggin      * special case that could occur. Just store MSR and update hflags
304ad77c6caSNicholas Piggin      *
305ad77c6caSNicholas Piggin      * Note: We *MUST* not use hreg_store_msr() as-is anyway because it
306ad77c6caSNicholas Piggin      * will prevent setting of the HV bit which some exceptions might need
307ad77c6caSNicholas Piggin      * to do.
308ad77c6caSNicholas Piggin      */
309ad77c6caSNicholas Piggin     env->msr = msr & env->msr_mask;
310ad77c6caSNicholas Piggin     hreg_compute_hflags(env);
311ad77c6caSNicholas Piggin     env->nip = vector;
312ad77c6caSNicholas Piggin     /* Reset exception state */
313ad77c6caSNicholas Piggin     cs->exception_index = POWERPC_EXCP_NONE;
314ad77c6caSNicholas Piggin     env->error_code = 0;
315ad77c6caSNicholas Piggin 
316ad77c6caSNicholas Piggin     /* Reset the reservation */
317ad77c6caSNicholas Piggin     env->reserve_addr = -1;
318ad77c6caSNicholas Piggin 
319ad77c6caSNicholas Piggin     /*
320ad77c6caSNicholas Piggin      * Any interrupt is context synchronizing, check if TCG TLB needs
321ad77c6caSNicholas Piggin      * a delayed flush on ppc64
322ad77c6caSNicholas Piggin      */
323ad77c6caSNicholas Piggin     check_tlb_flush(env, false);
324ad77c6caSNicholas Piggin }
325ad77c6caSNicholas Piggin 
32647733729SDavid Gibson /*
32747733729SDavid Gibson  * Note that this function should be greatly optimized when called
32847733729SDavid Gibson  * with a constant excp, from ppc_hw_interrupt
329c79c73f6SBlue Swirl  */
3305c26a5b3SAndreas Färber static inline void powerpc_excp(PowerPCCPU *cpu, int excp_model, int excp)
331c79c73f6SBlue Swirl {
33227103424SAndreas Färber     CPUState *cs = CPU(cpu);
3335c26a5b3SAndreas Färber     CPUPPCState *env = &cpu->env;
334c79c73f6SBlue Swirl     target_ulong msr, new_msr, vector;
3358b7e6b07SNicholas Piggin     int srr0, srr1, asrr0, asrr1, lev = -1;
3366d49d6d4SBenjamin Herrenschmidt     bool lpes0;
337c79c73f6SBlue Swirl 
338c79c73f6SBlue Swirl     qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx
339c79c73f6SBlue Swirl                   " => %08x (%02x)\n", env->nip, excp, env->error_code);
340c79c73f6SBlue Swirl 
341c79c73f6SBlue Swirl     /* new srr1 value excluding must-be-zero bits */
342a1bb7384SScott Wood     if (excp_model == POWERPC_EXCP_BOOKE) {
343a1bb7384SScott Wood         msr = env->msr;
344a1bb7384SScott Wood     } else {
345c79c73f6SBlue Swirl         msr = env->msr & ~0x783f0000ULL;
346a1bb7384SScott Wood     }
347c79c73f6SBlue Swirl 
34847733729SDavid Gibson     /*
34947733729SDavid Gibson      * new interrupt handler msr preserves existing HV and ME unless
3506d49d6d4SBenjamin Herrenschmidt      * explicitly overriden
3516d49d6d4SBenjamin Herrenschmidt      */
3526d49d6d4SBenjamin Herrenschmidt     new_msr = env->msr & (((target_ulong)1 << MSR_ME) | MSR_HVB);
353c79c73f6SBlue Swirl 
354c79c73f6SBlue Swirl     /* target registers */
355c79c73f6SBlue Swirl     srr0 = SPR_SRR0;
356c79c73f6SBlue Swirl     srr1 = SPR_SRR1;
357c79c73f6SBlue Swirl     asrr0 = -1;
358c79c73f6SBlue Swirl     asrr1 = -1;
359c79c73f6SBlue Swirl 
36021c0d66aSBenjamin Herrenschmidt     /*
36121c0d66aSBenjamin Herrenschmidt      * check for special resume at 0x100 from doze/nap/sleep/winkle on
36221c0d66aSBenjamin Herrenschmidt      * P7/P8/P9
36321c0d66aSBenjamin Herrenschmidt      */
3641e7fd61dSBenjamin Herrenschmidt     if (env->resume_as_sreset) {
365dead760bSBenjamin Herrenschmidt         excp = powerpc_reset_wakeup(cs, env, excp, &msr);
3667778a575SBenjamin Herrenschmidt     }
3677778a575SBenjamin Herrenschmidt 
36847733729SDavid Gibson     /*
369136fbf65Szhaolichang      * Exception targeting modifiers
3705c94b2a5SCédric Le Goater      *
371a790e82bSBenjamin Herrenschmidt      * LPES0 is supported on POWER7/8/9
3726d49d6d4SBenjamin Herrenschmidt      * LPES1 is not supported (old iSeries mode)
3736d49d6d4SBenjamin Herrenschmidt      *
3746d49d6d4SBenjamin Herrenschmidt      * On anything else, we behave as if LPES0 is 1
3756d49d6d4SBenjamin Herrenschmidt      * (externals don't alter MSR:HV)
3765c94b2a5SCédric Le Goater      */
3775c94b2a5SCédric Le Goater #if defined(TARGET_PPC64)
3785c94b2a5SCédric Le Goater     if (excp_model == POWERPC_EXCP_POWER7 ||
379a790e82bSBenjamin Herrenschmidt         excp_model == POWERPC_EXCP_POWER8 ||
380526cdce7SNicholas Piggin         excp_model == POWERPC_EXCP_POWER9 ||
381526cdce7SNicholas Piggin         excp_model == POWERPC_EXCP_POWER10) {
3826d49d6d4SBenjamin Herrenschmidt         lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0);
3835c94b2a5SCédric Le Goater     } else
3845c94b2a5SCédric Le Goater #endif /* defined(TARGET_PPC64) */
3855c94b2a5SCédric Le Goater     {
3866d49d6d4SBenjamin Herrenschmidt         lpes0 = true;
3875c94b2a5SCédric Le Goater     }
3885c94b2a5SCédric Le Goater 
38947733729SDavid Gibson     /*
39047733729SDavid Gibson      * Hypervisor emulation assistance interrupt only exists on server
3919b2faddaSBenjamin Herrenschmidt      * arch 2.05 server or later. We also don't want to generate it if
3929b2faddaSBenjamin Herrenschmidt      * we don't have HVB in msr_mask (PAPR mode).
3939b2faddaSBenjamin Herrenschmidt      */
3949b2faddaSBenjamin Herrenschmidt     if (excp == POWERPC_EXCP_HV_EMU
3959b2faddaSBenjamin Herrenschmidt #if defined(TARGET_PPC64)
396d57d72a8SGreg Kurz         && !(mmu_is_64bit(env->mmu_model) && (env->msr_mask & MSR_HVB))
3979b2faddaSBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */
3989b2faddaSBenjamin Herrenschmidt 
3999b2faddaSBenjamin Herrenschmidt     ) {
4009b2faddaSBenjamin Herrenschmidt         excp = POWERPC_EXCP_PROGRAM;
4019b2faddaSBenjamin Herrenschmidt     }
4029b2faddaSBenjamin Herrenschmidt 
403c79c73f6SBlue Swirl     switch (excp) {
404c79c73f6SBlue Swirl     case POWERPC_EXCP_NONE:
405c79c73f6SBlue Swirl         /* Should never happen */
406c79c73f6SBlue Swirl         return;
407c79c73f6SBlue Swirl     case POWERPC_EXCP_CRITICAL:    /* Critical input                         */
408c79c73f6SBlue Swirl         switch (excp_model) {
409c79c73f6SBlue Swirl         case POWERPC_EXCP_40x:
410c79c73f6SBlue Swirl             srr0 = SPR_40x_SRR2;
411c79c73f6SBlue Swirl             srr1 = SPR_40x_SRR3;
412c79c73f6SBlue Swirl             break;
413c79c73f6SBlue Swirl         case POWERPC_EXCP_BOOKE:
414c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_CSRR0;
415c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_CSRR1;
416c79c73f6SBlue Swirl             break;
417c79c73f6SBlue Swirl         case POWERPC_EXCP_G2:
418c79c73f6SBlue Swirl             break;
419c79c73f6SBlue Swirl         default:
420c79c73f6SBlue Swirl             goto excp_invalid;
421c79c73f6SBlue Swirl         }
422bd6fefe7SBenjamin Herrenschmidt         break;
423c79c73f6SBlue Swirl     case POWERPC_EXCP_MCHECK:    /* Machine check exception                  */
424c79c73f6SBlue Swirl         if (msr_me == 0) {
42547733729SDavid Gibson             /*
42647733729SDavid Gibson              * Machine check exception is not enabled.  Enter
42747733729SDavid Gibson              * checkstop state.
428c79c73f6SBlue Swirl              */
429c79c73f6SBlue Swirl             fprintf(stderr, "Machine check while not allowed. "
430c79c73f6SBlue Swirl                     "Entering checkstop state\n");
431013a2942SPaolo Bonzini             if (qemu_log_separate()) {
432013a2942SPaolo Bonzini                 qemu_log("Machine check while not allowed. "
433013a2942SPaolo Bonzini                         "Entering checkstop state\n");
434c79c73f6SBlue Swirl             }
435259186a7SAndreas Färber             cs->halted = 1;
436044897efSRichard Purdie             cpu_interrupt_exittb(cs);
437c79c73f6SBlue Swirl         }
43810c21b5cSNicholas Piggin         if (env->msr_mask & MSR_HVB) {
43947733729SDavid Gibson             /*
44047733729SDavid Gibson              * ISA specifies HV, but can be delivered to guest with HV
44147733729SDavid Gibson              * clear (e.g., see FWNMI in PAPR).
44210c21b5cSNicholas Piggin              */
443c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
44410c21b5cSNicholas Piggin         }
445c79c73f6SBlue Swirl 
446c79c73f6SBlue Swirl         /* machine check exceptions don't have ME set */
447c79c73f6SBlue Swirl         new_msr &= ~((target_ulong)1 << MSR_ME);
448c79c73f6SBlue Swirl 
449c79c73f6SBlue Swirl         /* XXX: should also have something loaded in DAR / DSISR */
450c79c73f6SBlue Swirl         switch (excp_model) {
451c79c73f6SBlue Swirl         case POWERPC_EXCP_40x:
452c79c73f6SBlue Swirl             srr0 = SPR_40x_SRR2;
453c79c73f6SBlue Swirl             srr1 = SPR_40x_SRR3;
454c79c73f6SBlue Swirl             break;
455c79c73f6SBlue Swirl         case POWERPC_EXCP_BOOKE:
456a1bb7384SScott Wood             /* FIXME: choose one or the other based on CPU type */
457c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_MCSRR0;
458c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_MCSRR1;
459c79c73f6SBlue Swirl             asrr0 = SPR_BOOKE_CSRR0;
460c79c73f6SBlue Swirl             asrr1 = SPR_BOOKE_CSRR1;
461c79c73f6SBlue Swirl             break;
462c79c73f6SBlue Swirl         default:
463c79c73f6SBlue Swirl             break;
464c79c73f6SBlue Swirl         }
465bd6fefe7SBenjamin Herrenschmidt         break;
466c79c73f6SBlue Swirl     case POWERPC_EXCP_DSI:       /* Data storage exception                   */
467c79c73f6SBlue Swirl         LOG_EXCP("DSI exception: DSISR=" TARGET_FMT_lx" DAR=" TARGET_FMT_lx
468c79c73f6SBlue Swirl                  "\n", env->spr[SPR_DSISR], env->spr[SPR_DAR]);
469bd6fefe7SBenjamin Herrenschmidt         break;
470c79c73f6SBlue Swirl     case POWERPC_EXCP_ISI:       /* Instruction storage exception            */
471c79c73f6SBlue Swirl         LOG_EXCP("ISI exception: msr=" TARGET_FMT_lx ", nip=" TARGET_FMT_lx
472c79c73f6SBlue Swirl                  "\n", msr, env->nip);
473c79c73f6SBlue Swirl         msr |= env->error_code;
474bd6fefe7SBenjamin Herrenschmidt         break;
475c79c73f6SBlue Swirl     case POWERPC_EXCP_EXTERNAL:  /* External input                           */
476fdfba1a2SEdgar E. Iglesias         cs = CPU(cpu);
477fdfba1a2SEdgar E. Iglesias 
4786d49d6d4SBenjamin Herrenschmidt         if (!lpes0) {
479c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
4806d49d6d4SBenjamin Herrenschmidt             new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
4816d49d6d4SBenjamin Herrenschmidt             srr0 = SPR_HSRR0;
4826d49d6d4SBenjamin Herrenschmidt             srr1 = SPR_HSRR1;
483c79c73f6SBlue Swirl         }
48468c2dd70SAlexander Graf         if (env->mpic_proxy) {
48568c2dd70SAlexander Graf             /* IACK the IRQ on delivery */
486fdfba1a2SEdgar E. Iglesias             env->spr[SPR_BOOKE_EPR] = ldl_phys(cs->as, env->mpic_iack);
48768c2dd70SAlexander Graf         }
488bd6fefe7SBenjamin Herrenschmidt         break;
489c79c73f6SBlue Swirl     case POWERPC_EXCP_ALIGN:     /* Alignment exception                      */
490c79c73f6SBlue Swirl         /* Get rS/rD and rA from faulting opcode */
49147733729SDavid Gibson         /*
49247733729SDavid Gibson          * Note: the opcode fields will not be set properly for a
49347733729SDavid Gibson          * direct store load/store, but nobody cares as nobody
49447733729SDavid Gibson          * actually uses direct store segments.
4953433b732SBenjamin Herrenschmidt          */
4963433b732SBenjamin Herrenschmidt         env->spr[SPR_DSISR] |= (env->error_code & 0x03FF0000) >> 16;
497bd6fefe7SBenjamin Herrenschmidt         break;
498c79c73f6SBlue Swirl     case POWERPC_EXCP_PROGRAM:   /* Program exception                        */
499c79c73f6SBlue Swirl         switch (env->error_code & ~0xF) {
500c79c73f6SBlue Swirl         case POWERPC_EXCP_FP:
501c79c73f6SBlue Swirl             if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) {
502c79c73f6SBlue Swirl                 LOG_EXCP("Ignore floating point exception\n");
50327103424SAndreas Färber                 cs->exception_index = POWERPC_EXCP_NONE;
504c79c73f6SBlue Swirl                 env->error_code = 0;
505c79c73f6SBlue Swirl                 return;
506c79c73f6SBlue Swirl             }
5071b7d17caSBenjamin Herrenschmidt 
50847733729SDavid Gibson             /*
50947733729SDavid Gibson              * FP exceptions always have NIP pointing to the faulting
5101b7d17caSBenjamin Herrenschmidt              * instruction, so always use store_next and claim we are
5111b7d17caSBenjamin Herrenschmidt              * precise in the MSR.
5121b7d17caSBenjamin Herrenschmidt              */
513c79c73f6SBlue Swirl             msr |= 0x00100000;
5140ee604abSAaron Larson             env->spr[SPR_BOOKE_ESR] = ESR_FP;
515bd6fefe7SBenjamin Herrenschmidt             break;
516c79c73f6SBlue Swirl         case POWERPC_EXCP_INVAL:
517c79c73f6SBlue Swirl             LOG_EXCP("Invalid instruction at " TARGET_FMT_lx "\n", env->nip);
518c79c73f6SBlue Swirl             msr |= 0x00080000;
519c79c73f6SBlue Swirl             env->spr[SPR_BOOKE_ESR] = ESR_PIL;
520c79c73f6SBlue Swirl             break;
521c79c73f6SBlue Swirl         case POWERPC_EXCP_PRIV:
522c79c73f6SBlue Swirl             msr |= 0x00040000;
523c79c73f6SBlue Swirl             env->spr[SPR_BOOKE_ESR] = ESR_PPR;
524c79c73f6SBlue Swirl             break;
525c79c73f6SBlue Swirl         case POWERPC_EXCP_TRAP:
526c79c73f6SBlue Swirl             msr |= 0x00020000;
527c79c73f6SBlue Swirl             env->spr[SPR_BOOKE_ESR] = ESR_PTR;
528c79c73f6SBlue Swirl             break;
529c79c73f6SBlue Swirl         default:
530c79c73f6SBlue Swirl             /* Should never occur */
531a47dddd7SAndreas Färber             cpu_abort(cs, "Invalid program exception %d. Aborting\n",
532c79c73f6SBlue Swirl                       env->error_code);
533c79c73f6SBlue Swirl             break;
534c79c73f6SBlue Swirl         }
535bd6fefe7SBenjamin Herrenschmidt         break;
536c79c73f6SBlue Swirl     case POWERPC_EXCP_SYSCALL:   /* System call exception                    */
537c79c73f6SBlue Swirl         lev = env->error_code;
5386d49d6d4SBenjamin Herrenschmidt 
5396dc6b557SNicholas Piggin         if ((lev == 1) && cpu->vhyp) {
5406dc6b557SNicholas Piggin             dump_hcall(env);
5416dc6b557SNicholas Piggin         } else {
5426dc6b557SNicholas Piggin             dump_syscall(env);
5436dc6b557SNicholas Piggin         }
5446dc6b557SNicholas Piggin 
54547733729SDavid Gibson         /*
54647733729SDavid Gibson          * We need to correct the NIP which in this case is supposed
547bd6fefe7SBenjamin Herrenschmidt          * to point to the next instruction
548bd6fefe7SBenjamin Herrenschmidt          */
549bd6fefe7SBenjamin Herrenschmidt         env->nip += 4;
550bd6fefe7SBenjamin Herrenschmidt 
5516d49d6d4SBenjamin Herrenschmidt         /* "PAPR mode" built-in hypercall emulation */
5521d1be34dSDavid Gibson         if ((lev == 1) && cpu->vhyp) {
5531d1be34dSDavid Gibson             PPCVirtualHypervisorClass *vhc =
5541d1be34dSDavid Gibson                 PPC_VIRTUAL_HYPERVISOR_GET_CLASS(cpu->vhyp);
5551d1be34dSDavid Gibson             vhc->hypercall(cpu->vhyp, cpu);
556c79c73f6SBlue Swirl             return;
557c79c73f6SBlue Swirl         }
5586d49d6d4SBenjamin Herrenschmidt         if (lev == 1) {
559c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
560c79c73f6SBlue Swirl         }
561bd6fefe7SBenjamin Herrenschmidt         break;
5623c89b8d6SNicholas Piggin     case POWERPC_EXCP_SYSCALL_VECTORED: /* scv exception                     */
5633c89b8d6SNicholas Piggin         lev = env->error_code;
5643c89b8d6SNicholas Piggin         dump_syscall_vectored(env);
5653c89b8d6SNicholas Piggin         env->nip += 4;
5663c89b8d6SNicholas Piggin         new_msr |= env->msr & ((target_ulong)1 << MSR_EE);
5673c89b8d6SNicholas Piggin         new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
5683c89b8d6SNicholas Piggin         break;
569bd6fefe7SBenjamin Herrenschmidt     case POWERPC_EXCP_FPU:       /* Floating-point unavailable exception     */
570c79c73f6SBlue Swirl     case POWERPC_EXCP_APU:       /* Auxiliary processor unavailable          */
571c79c73f6SBlue Swirl     case POWERPC_EXCP_DECR:      /* Decrementer exception                    */
572bd6fefe7SBenjamin Herrenschmidt         break;
573c79c73f6SBlue Swirl     case POWERPC_EXCP_FIT:       /* Fixed-interval timer interrupt           */
574c79c73f6SBlue Swirl         /* FIT on 4xx */
575c79c73f6SBlue Swirl         LOG_EXCP("FIT exception\n");
576bd6fefe7SBenjamin Herrenschmidt         break;
577c79c73f6SBlue Swirl     case POWERPC_EXCP_WDT:       /* Watchdog timer interrupt                 */
578c79c73f6SBlue Swirl         LOG_EXCP("WDT exception\n");
579c79c73f6SBlue Swirl         switch (excp_model) {
580c79c73f6SBlue Swirl         case POWERPC_EXCP_BOOKE:
581c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_CSRR0;
582c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_CSRR1;
583c79c73f6SBlue Swirl             break;
584c79c73f6SBlue Swirl         default:
585c79c73f6SBlue Swirl             break;
586c79c73f6SBlue Swirl         }
587bd6fefe7SBenjamin Herrenschmidt         break;
588c79c73f6SBlue Swirl     case POWERPC_EXCP_DTLB:      /* Data TLB error                           */
589c79c73f6SBlue Swirl     case POWERPC_EXCP_ITLB:      /* Instruction TLB error                    */
590bd6fefe7SBenjamin Herrenschmidt         break;
591c79c73f6SBlue Swirl     case POWERPC_EXCP_DEBUG:     /* Debug interrupt                          */
5920e3bf489SRoman Kapl         if (env->flags & POWERPC_FLAG_DE) {
593a1bb7384SScott Wood             /* FIXME: choose one or the other based on CPU type */
594c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_DSRR0;
595c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_DSRR1;
596c79c73f6SBlue Swirl             asrr0 = SPR_BOOKE_CSRR0;
597c79c73f6SBlue Swirl             asrr1 = SPR_BOOKE_CSRR1;
5980e3bf489SRoman Kapl             /* DBSR already modified by caller */
5990e3bf489SRoman Kapl         } else {
6000e3bf489SRoman Kapl             cpu_abort(cs, "Debug exception triggered on unsupported model\n");
601c79c73f6SBlue Swirl         }
602bd6fefe7SBenjamin Herrenschmidt         break;
603c79c73f6SBlue Swirl     case POWERPC_EXCP_SPEU:      /* SPE/embedded floating-point unavailable  */
604c79c73f6SBlue Swirl         env->spr[SPR_BOOKE_ESR] = ESR_SPV;
605bd6fefe7SBenjamin Herrenschmidt         break;
606c79c73f6SBlue Swirl     case POWERPC_EXCP_EFPDI:     /* Embedded floating-point data interrupt   */
607c79c73f6SBlue Swirl         /* XXX: TODO */
608a47dddd7SAndreas Färber         cpu_abort(cs, "Embedded floating point data exception "
609c79c73f6SBlue Swirl                   "is not implemented yet !\n");
610c79c73f6SBlue Swirl         env->spr[SPR_BOOKE_ESR] = ESR_SPV;
611bd6fefe7SBenjamin Herrenschmidt         break;
612c79c73f6SBlue Swirl     case POWERPC_EXCP_EFPRI:     /* Embedded floating-point round interrupt  */
613c79c73f6SBlue Swirl         /* XXX: TODO */
614a47dddd7SAndreas Färber         cpu_abort(cs, "Embedded floating point round exception "
615c79c73f6SBlue Swirl                   "is not implemented yet !\n");
616c79c73f6SBlue Swirl         env->spr[SPR_BOOKE_ESR] = ESR_SPV;
617bd6fefe7SBenjamin Herrenschmidt         break;
618c79c73f6SBlue Swirl     case POWERPC_EXCP_EPERFM:    /* Embedded performance monitor interrupt   */
619c79c73f6SBlue Swirl         /* XXX: TODO */
620a47dddd7SAndreas Färber         cpu_abort(cs,
621c79c73f6SBlue Swirl                   "Performance counter exception is not implemented yet !\n");
622bd6fefe7SBenjamin Herrenschmidt         break;
623c79c73f6SBlue Swirl     case POWERPC_EXCP_DOORI:     /* Embedded doorbell interrupt              */
624bd6fefe7SBenjamin Herrenschmidt         break;
625c79c73f6SBlue Swirl     case POWERPC_EXCP_DOORCI:    /* Embedded doorbell critical interrupt     */
626c79c73f6SBlue Swirl         srr0 = SPR_BOOKE_CSRR0;
627c79c73f6SBlue Swirl         srr1 = SPR_BOOKE_CSRR1;
628bd6fefe7SBenjamin Herrenschmidt         break;
629c79c73f6SBlue Swirl     case POWERPC_EXCP_RESET:     /* System reset exception                   */
630f85bcec3SNicholas Piggin         /* A power-saving exception sets ME, otherwise it is unchanged */
631c79c73f6SBlue Swirl         if (msr_pow) {
632c79c73f6SBlue Swirl             /* indicate that we resumed from power save mode */
633c79c73f6SBlue Swirl             msr |= 0x10000;
634f85bcec3SNicholas Piggin             new_msr |= ((target_ulong)1 << MSR_ME);
635c79c73f6SBlue Swirl         }
63610c21b5cSNicholas Piggin         if (env->msr_mask & MSR_HVB) {
63747733729SDavid Gibson             /*
63847733729SDavid Gibson              * ISA specifies HV, but can be delivered to guest with HV
63947733729SDavid Gibson              * clear (e.g., see FWNMI in PAPR, NMI injection in QEMU).
64010c21b5cSNicholas Piggin              */
641c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
64210c21b5cSNicholas Piggin         } else {
64310c21b5cSNicholas Piggin             if (msr_pow) {
64410c21b5cSNicholas Piggin                 cpu_abort(cs, "Trying to deliver power-saving system reset "
64510c21b5cSNicholas Piggin                           "exception %d with no HV support\n", excp);
64610c21b5cSNicholas Piggin             }
64710c21b5cSNicholas Piggin         }
648bd6fefe7SBenjamin Herrenschmidt         break;
649c79c73f6SBlue Swirl     case POWERPC_EXCP_DSEG:      /* Data segment exception                   */
650c79c73f6SBlue Swirl     case POWERPC_EXCP_ISEG:      /* Instruction segment exception            */
651c79c73f6SBlue Swirl     case POWERPC_EXCP_TRACE:     /* Trace exception                          */
652bd6fefe7SBenjamin Herrenschmidt         break;
653d04ea940SCédric Le Goater     case POWERPC_EXCP_HISI:      /* Hypervisor instruction storage exception */
654d04ea940SCédric Le Goater         msr |= env->error_code;
655295397f5SChen Qun         /* fall through */
656bd6fefe7SBenjamin Herrenschmidt     case POWERPC_EXCP_HDECR:     /* Hypervisor decrementer exception         */
657c79c73f6SBlue Swirl     case POWERPC_EXCP_HDSI:      /* Hypervisor data storage exception        */
658c79c73f6SBlue Swirl     case POWERPC_EXCP_HDSEG:     /* Hypervisor data segment exception        */
659c79c73f6SBlue Swirl     case POWERPC_EXCP_HISEG:     /* Hypervisor instruction segment exception */
6607af1e7b0SCédric Le Goater     case POWERPC_EXCP_SDOOR_HV:  /* Hypervisor Doorbell interrupt            */
661bd6fefe7SBenjamin Herrenschmidt     case POWERPC_EXCP_HV_EMU:
662d8ce5fd6SBenjamin Herrenschmidt     case POWERPC_EXCP_HVIRT:     /* Hypervisor virtualization                */
663c79c73f6SBlue Swirl         srr0 = SPR_HSRR0;
664c79c73f6SBlue Swirl         srr1 = SPR_HSRR1;
665c79c73f6SBlue Swirl         new_msr |= (target_ulong)MSR_HVB;
666c79c73f6SBlue Swirl         new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
667bd6fefe7SBenjamin Herrenschmidt         break;
668c79c73f6SBlue Swirl     case POWERPC_EXCP_VPU:       /* Vector unavailable exception             */
6691f29871cSTom Musta     case POWERPC_EXCP_VSXU:       /* VSX unavailable exception               */
6707019cb3dSAlexey Kardashevskiy     case POWERPC_EXCP_FU:         /* Facility unavailable exception          */
6715310799aSBalbir Singh #ifdef TARGET_PPC64
6725310799aSBalbir Singh         env->spr[SPR_FSCR] |= ((target_ulong)env->error_code << 56);
6735310799aSBalbir Singh #endif
674bd6fefe7SBenjamin Herrenschmidt         break;
675493028d8SCédric Le Goater     case POWERPC_EXCP_HV_FU:     /* Hypervisor Facility Unavailable Exception */
676493028d8SCédric Le Goater #ifdef TARGET_PPC64
677493028d8SCédric Le Goater         env->spr[SPR_HFSCR] |= ((target_ulong)env->error_code << FSCR_IC_POS);
678493028d8SCédric Le Goater         srr0 = SPR_HSRR0;
679493028d8SCédric Le Goater         srr1 = SPR_HSRR1;
680493028d8SCédric Le Goater         new_msr |= (target_ulong)MSR_HVB;
681493028d8SCédric Le Goater         new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
682493028d8SCédric Le Goater #endif
683493028d8SCédric Le Goater         break;
684c79c73f6SBlue Swirl     case POWERPC_EXCP_PIT:       /* Programmable interval timer interrupt    */
685c79c73f6SBlue Swirl         LOG_EXCP("PIT exception\n");
686bd6fefe7SBenjamin Herrenschmidt         break;
687c79c73f6SBlue Swirl     case POWERPC_EXCP_IO:        /* IO error exception                       */
688c79c73f6SBlue Swirl         /* XXX: TODO */
689a47dddd7SAndreas Färber         cpu_abort(cs, "601 IO error exception is not implemented yet !\n");
690bd6fefe7SBenjamin Herrenschmidt         break;
691c79c73f6SBlue Swirl     case POWERPC_EXCP_RUNM:      /* Run mode exception                       */
692c79c73f6SBlue Swirl         /* XXX: TODO */
693a47dddd7SAndreas Färber         cpu_abort(cs, "601 run mode exception is not implemented yet !\n");
694bd6fefe7SBenjamin Herrenschmidt         break;
695c79c73f6SBlue Swirl     case POWERPC_EXCP_EMUL:      /* Emulation trap exception                 */
696c79c73f6SBlue Swirl         /* XXX: TODO */
697a47dddd7SAndreas Färber         cpu_abort(cs, "602 emulation trap exception "
698c79c73f6SBlue Swirl                   "is not implemented yet !\n");
699bd6fefe7SBenjamin Herrenschmidt         break;
700c79c73f6SBlue Swirl     case POWERPC_EXCP_IFTLB:     /* Instruction fetch TLB error              */
701c79c73f6SBlue Swirl         switch (excp_model) {
702c79c73f6SBlue Swirl         case POWERPC_EXCP_602:
703c79c73f6SBlue Swirl         case POWERPC_EXCP_603:
704c79c73f6SBlue Swirl         case POWERPC_EXCP_603E:
705c79c73f6SBlue Swirl         case POWERPC_EXCP_G2:
706c79c73f6SBlue Swirl             goto tlb_miss_tgpr;
707c79c73f6SBlue Swirl         case POWERPC_EXCP_7x5:
708c79c73f6SBlue Swirl             goto tlb_miss;
709c79c73f6SBlue Swirl         case POWERPC_EXCP_74xx:
710c79c73f6SBlue Swirl             goto tlb_miss_74xx;
711c79c73f6SBlue Swirl         default:
712a47dddd7SAndreas Färber             cpu_abort(cs, "Invalid instruction TLB miss exception\n");
713c79c73f6SBlue Swirl             break;
714c79c73f6SBlue Swirl         }
715c79c73f6SBlue Swirl         break;
716c79c73f6SBlue Swirl     case POWERPC_EXCP_DLTLB:     /* Data load TLB miss                       */
717c79c73f6SBlue Swirl         switch (excp_model) {
718c79c73f6SBlue Swirl         case POWERPC_EXCP_602:
719c79c73f6SBlue Swirl         case POWERPC_EXCP_603:
720c79c73f6SBlue Swirl         case POWERPC_EXCP_603E:
721c79c73f6SBlue Swirl         case POWERPC_EXCP_G2:
722c79c73f6SBlue Swirl             goto tlb_miss_tgpr;
723c79c73f6SBlue Swirl         case POWERPC_EXCP_7x5:
724c79c73f6SBlue Swirl             goto tlb_miss;
725c79c73f6SBlue Swirl         case POWERPC_EXCP_74xx:
726c79c73f6SBlue Swirl             goto tlb_miss_74xx;
727c79c73f6SBlue Swirl         default:
728a47dddd7SAndreas Färber             cpu_abort(cs, "Invalid data load TLB miss exception\n");
729c79c73f6SBlue Swirl             break;
730c79c73f6SBlue Swirl         }
731c79c73f6SBlue Swirl         break;
732c79c73f6SBlue Swirl     case POWERPC_EXCP_DSTLB:     /* Data store TLB miss                      */
733c79c73f6SBlue Swirl         switch (excp_model) {
734c79c73f6SBlue Swirl         case POWERPC_EXCP_602:
735c79c73f6SBlue Swirl         case POWERPC_EXCP_603:
736c79c73f6SBlue Swirl         case POWERPC_EXCP_603E:
737c79c73f6SBlue Swirl         case POWERPC_EXCP_G2:
738c79c73f6SBlue Swirl         tlb_miss_tgpr:
739c79c73f6SBlue Swirl             /* Swap temporary saved registers with GPRs */
740c79c73f6SBlue Swirl             if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) {
741c79c73f6SBlue Swirl                 new_msr |= (target_ulong)1 << MSR_TGPR;
742c79c73f6SBlue Swirl                 hreg_swap_gpr_tgpr(env);
743c79c73f6SBlue Swirl             }
744c79c73f6SBlue Swirl             goto tlb_miss;
745c79c73f6SBlue Swirl         case POWERPC_EXCP_7x5:
746c79c73f6SBlue Swirl         tlb_miss:
747c79c73f6SBlue Swirl #if defined(DEBUG_SOFTWARE_TLB)
748c79c73f6SBlue Swirl             if (qemu_log_enabled()) {
749c79c73f6SBlue Swirl                 const char *es;
750c79c73f6SBlue Swirl                 target_ulong *miss, *cmp;
751c79c73f6SBlue Swirl                 int en;
752c79c73f6SBlue Swirl 
753c79c73f6SBlue Swirl                 if (excp == POWERPC_EXCP_IFTLB) {
754c79c73f6SBlue Swirl                     es = "I";
755c79c73f6SBlue Swirl                     en = 'I';
756c79c73f6SBlue Swirl                     miss = &env->spr[SPR_IMISS];
757c79c73f6SBlue Swirl                     cmp = &env->spr[SPR_ICMP];
758c79c73f6SBlue Swirl                 } else {
759c79c73f6SBlue Swirl                     if (excp == POWERPC_EXCP_DLTLB) {
760c79c73f6SBlue Swirl                         es = "DL";
761c79c73f6SBlue Swirl                     } else {
762c79c73f6SBlue Swirl                         es = "DS";
763c79c73f6SBlue Swirl                     }
764c79c73f6SBlue Swirl                     en = 'D';
765c79c73f6SBlue Swirl                     miss = &env->spr[SPR_DMISS];
766c79c73f6SBlue Swirl                     cmp = &env->spr[SPR_DCMP];
767c79c73f6SBlue Swirl                 }
768c79c73f6SBlue Swirl                 qemu_log("6xx %sTLB miss: %cM " TARGET_FMT_lx " %cC "
769c79c73f6SBlue Swirl                          TARGET_FMT_lx " H1 " TARGET_FMT_lx " H2 "
770c79c73f6SBlue Swirl                          TARGET_FMT_lx " %08x\n", es, en, *miss, en, *cmp,
771c79c73f6SBlue Swirl                          env->spr[SPR_HASH1], env->spr[SPR_HASH2],
772c79c73f6SBlue Swirl                          env->error_code);
773c79c73f6SBlue Swirl             }
774c79c73f6SBlue Swirl #endif
775c79c73f6SBlue Swirl             msr |= env->crf[0] << 28;
776c79c73f6SBlue Swirl             msr |= env->error_code; /* key, D/I, S/L bits */
777c79c73f6SBlue Swirl             /* Set way using a LRU mechanism */
778c79c73f6SBlue Swirl             msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17;
779c79c73f6SBlue Swirl             break;
780c79c73f6SBlue Swirl         case POWERPC_EXCP_74xx:
781c79c73f6SBlue Swirl         tlb_miss_74xx:
782c79c73f6SBlue Swirl #if defined(DEBUG_SOFTWARE_TLB)
783c79c73f6SBlue Swirl             if (qemu_log_enabled()) {
784c79c73f6SBlue Swirl                 const char *es;
785c79c73f6SBlue Swirl                 target_ulong *miss, *cmp;
786c79c73f6SBlue Swirl                 int en;
787c79c73f6SBlue Swirl 
788c79c73f6SBlue Swirl                 if (excp == POWERPC_EXCP_IFTLB) {
789c79c73f6SBlue Swirl                     es = "I";
790c79c73f6SBlue Swirl                     en = 'I';
791c79c73f6SBlue Swirl                     miss = &env->spr[SPR_TLBMISS];
792c79c73f6SBlue Swirl                     cmp = &env->spr[SPR_PTEHI];
793c79c73f6SBlue Swirl                 } else {
794c79c73f6SBlue Swirl                     if (excp == POWERPC_EXCP_DLTLB) {
795c79c73f6SBlue Swirl                         es = "DL";
796c79c73f6SBlue Swirl                     } else {
797c79c73f6SBlue Swirl                         es = "DS";
798c79c73f6SBlue Swirl                     }
799c79c73f6SBlue Swirl                     en = 'D';
800c79c73f6SBlue Swirl                     miss = &env->spr[SPR_TLBMISS];
801c79c73f6SBlue Swirl                     cmp = &env->spr[SPR_PTEHI];
802c79c73f6SBlue Swirl                 }
803c79c73f6SBlue Swirl                 qemu_log("74xx %sTLB miss: %cM " TARGET_FMT_lx " %cC "
804c79c73f6SBlue Swirl                          TARGET_FMT_lx " %08x\n", es, en, *miss, en, *cmp,
805c79c73f6SBlue Swirl                          env->error_code);
806c79c73f6SBlue Swirl             }
807c79c73f6SBlue Swirl #endif
808c79c73f6SBlue Swirl             msr |= env->error_code; /* key bit */
809c79c73f6SBlue Swirl             break;
810c79c73f6SBlue Swirl         default:
811a47dddd7SAndreas Färber             cpu_abort(cs, "Invalid data store TLB miss exception\n");
812c79c73f6SBlue Swirl             break;
813c79c73f6SBlue Swirl         }
814bd6fefe7SBenjamin Herrenschmidt         break;
815c79c73f6SBlue Swirl     case POWERPC_EXCP_FPA:       /* Floating-point assist exception          */
816c79c73f6SBlue Swirl         /* XXX: TODO */
817a47dddd7SAndreas Färber         cpu_abort(cs, "Floating point assist exception "
818c79c73f6SBlue Swirl                   "is not implemented yet !\n");
819bd6fefe7SBenjamin Herrenschmidt         break;
820c79c73f6SBlue Swirl     case POWERPC_EXCP_DABR:      /* Data address breakpoint                  */
821c79c73f6SBlue Swirl         /* XXX: TODO */
822a47dddd7SAndreas Färber         cpu_abort(cs, "DABR exception is not implemented yet !\n");
823bd6fefe7SBenjamin Herrenschmidt         break;
824c79c73f6SBlue Swirl     case POWERPC_EXCP_IABR:      /* Instruction address breakpoint           */
825c79c73f6SBlue Swirl         /* XXX: TODO */
826a47dddd7SAndreas Färber         cpu_abort(cs, "IABR exception is not implemented yet !\n");
827bd6fefe7SBenjamin Herrenschmidt         break;
828c79c73f6SBlue Swirl     case POWERPC_EXCP_SMI:       /* System management interrupt              */
829c79c73f6SBlue Swirl         /* XXX: TODO */
830a47dddd7SAndreas Färber         cpu_abort(cs, "SMI exception is not implemented yet !\n");
831bd6fefe7SBenjamin Herrenschmidt         break;
832c79c73f6SBlue Swirl     case POWERPC_EXCP_THERM:     /* Thermal interrupt                        */
833c79c73f6SBlue Swirl         /* XXX: TODO */
834a47dddd7SAndreas Färber         cpu_abort(cs, "Thermal management exception "
835c79c73f6SBlue Swirl                   "is not implemented yet !\n");
836bd6fefe7SBenjamin Herrenschmidt         break;
837c79c73f6SBlue Swirl     case POWERPC_EXCP_PERFM:     /* Embedded performance monitor interrupt   */
838c79c73f6SBlue Swirl         /* XXX: TODO */
839a47dddd7SAndreas Färber         cpu_abort(cs,
840c79c73f6SBlue Swirl                   "Performance counter exception is not implemented yet !\n");
841bd6fefe7SBenjamin Herrenschmidt         break;
842c79c73f6SBlue Swirl     case POWERPC_EXCP_VPUA:      /* Vector assist exception                  */
843c79c73f6SBlue Swirl         /* XXX: TODO */
844a47dddd7SAndreas Färber         cpu_abort(cs, "VPU assist exception is not implemented yet !\n");
845bd6fefe7SBenjamin Herrenschmidt         break;
846c79c73f6SBlue Swirl     case POWERPC_EXCP_SOFTP:     /* Soft patch exception                     */
847c79c73f6SBlue Swirl         /* XXX: TODO */
848a47dddd7SAndreas Färber         cpu_abort(cs,
849c79c73f6SBlue Swirl                   "970 soft-patch exception is not implemented yet !\n");
850bd6fefe7SBenjamin Herrenschmidt         break;
851c79c73f6SBlue Swirl     case POWERPC_EXCP_MAINT:     /* Maintenance exception                    */
852c79c73f6SBlue Swirl         /* XXX: TODO */
853a47dddd7SAndreas Färber         cpu_abort(cs,
854c79c73f6SBlue Swirl                   "970 maintenance exception is not implemented yet !\n");
855bd6fefe7SBenjamin Herrenschmidt         break;
856c79c73f6SBlue Swirl     case POWERPC_EXCP_MEXTBR:    /* Maskable external breakpoint             */
857c79c73f6SBlue Swirl         /* XXX: TODO */
858a47dddd7SAndreas Färber         cpu_abort(cs, "Maskable external exception "
859c79c73f6SBlue Swirl                   "is not implemented yet !\n");
860bd6fefe7SBenjamin Herrenschmidt         break;
861c79c73f6SBlue Swirl     case POWERPC_EXCP_NMEXTBR:   /* Non maskable external breakpoint         */
862c79c73f6SBlue Swirl         /* XXX: TODO */
863a47dddd7SAndreas Färber         cpu_abort(cs, "Non maskable external exception "
864c79c73f6SBlue Swirl                   "is not implemented yet !\n");
865bd6fefe7SBenjamin Herrenschmidt         break;
866c79c73f6SBlue Swirl     default:
867c79c73f6SBlue Swirl     excp_invalid:
868a47dddd7SAndreas Färber         cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp);
869c79c73f6SBlue Swirl         break;
870c79c73f6SBlue Swirl     }
871bd6fefe7SBenjamin Herrenschmidt 
8726d49d6d4SBenjamin Herrenschmidt     /* Sanity check */
87310c21b5cSNicholas Piggin     if (!(env->msr_mask & MSR_HVB)) {
87410c21b5cSNicholas Piggin         if (new_msr & MSR_HVB) {
87510c21b5cSNicholas Piggin             cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with "
8766d49d6d4SBenjamin Herrenschmidt                       "no HV support\n", excp);
8776d49d6d4SBenjamin Herrenschmidt         }
87810c21b5cSNicholas Piggin         if (srr0 == SPR_HSRR0) {
87910c21b5cSNicholas Piggin             cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with "
88010c21b5cSNicholas Piggin                       "no HV support\n", excp);
88110c21b5cSNicholas Piggin         }
88210c21b5cSNicholas Piggin     }
8836d49d6d4SBenjamin Herrenschmidt 
88447733729SDavid Gibson     /*
88547733729SDavid Gibson      * Sort out endianness of interrupt, this differs depending on the
8866d49d6d4SBenjamin Herrenschmidt      * CPU, the HV mode, etc...
8876d49d6d4SBenjamin Herrenschmidt      */
8881e0c7e55SAnton Blanchard #ifdef TARGET_PPC64
8896d49d6d4SBenjamin Herrenschmidt     if (excp_model == POWERPC_EXCP_POWER7) {
8906d49d6d4SBenjamin Herrenschmidt         if (!(new_msr & MSR_HVB) && (env->spr[SPR_LPCR] & LPCR_ILE)) {
8916d49d6d4SBenjamin Herrenschmidt             new_msr |= (target_ulong)1 << MSR_LE;
8926d49d6d4SBenjamin Herrenschmidt         }
8936d49d6d4SBenjamin Herrenschmidt     } else if (excp_model == POWERPC_EXCP_POWER8) {
8946d49d6d4SBenjamin Herrenschmidt         if (new_msr & MSR_HVB) {
895a790e82bSBenjamin Herrenschmidt             if (env->spr[SPR_HID0] & HID0_HILE) {
896a790e82bSBenjamin Herrenschmidt                 new_msr |= (target_ulong)1 << MSR_LE;
897a790e82bSBenjamin Herrenschmidt             }
898a790e82bSBenjamin Herrenschmidt         } else if (env->spr[SPR_LPCR] & LPCR_ILE) {
899a790e82bSBenjamin Herrenschmidt             new_msr |= (target_ulong)1 << MSR_LE;
900a790e82bSBenjamin Herrenschmidt         }
901526cdce7SNicholas Piggin     } else if (excp_model == POWERPC_EXCP_POWER9 ||
902526cdce7SNicholas Piggin                excp_model == POWERPC_EXCP_POWER10) {
903a790e82bSBenjamin Herrenschmidt         if (new_msr & MSR_HVB) {
904a790e82bSBenjamin Herrenschmidt             if (env->spr[SPR_HID0] & HID0_POWER9_HILE) {
9056d49d6d4SBenjamin Herrenschmidt                 new_msr |= (target_ulong)1 << MSR_LE;
9066d49d6d4SBenjamin Herrenschmidt             }
9076d49d6d4SBenjamin Herrenschmidt         } else if (env->spr[SPR_LPCR] & LPCR_ILE) {
9081e0c7e55SAnton Blanchard             new_msr |= (target_ulong)1 << MSR_LE;
9091e0c7e55SAnton Blanchard         }
9101e0c7e55SAnton Blanchard     } else if (msr_ile) {
9111e0c7e55SAnton Blanchard         new_msr |= (target_ulong)1 << MSR_LE;
9121e0c7e55SAnton Blanchard     }
9131e0c7e55SAnton Blanchard #else
914c79c73f6SBlue Swirl     if (msr_ile) {
915c79c73f6SBlue Swirl         new_msr |= (target_ulong)1 << MSR_LE;
916c79c73f6SBlue Swirl     }
9171e0c7e55SAnton Blanchard #endif
918c79c73f6SBlue Swirl 
9193c89b8d6SNicholas Piggin     vector = env->excp_vectors[excp];
9203c89b8d6SNicholas Piggin     if (vector == (target_ulong)-1ULL) {
9213c89b8d6SNicholas Piggin         cpu_abort(cs, "Raised an exception without defined vector %d\n",
9223c89b8d6SNicholas Piggin                   excp);
9233c89b8d6SNicholas Piggin     }
9243c89b8d6SNicholas Piggin 
9253c89b8d6SNicholas Piggin     vector |= env->excp_prefix;
9263c89b8d6SNicholas Piggin 
9273c89b8d6SNicholas Piggin     /* If any alternate SRR register are defined, duplicate saved values */
9283c89b8d6SNicholas Piggin     if (asrr0 != -1) {
9293c89b8d6SNicholas Piggin         env->spr[asrr0] = env->nip;
9303c89b8d6SNicholas Piggin     }
9313c89b8d6SNicholas Piggin     if (asrr1 != -1) {
9323c89b8d6SNicholas Piggin         env->spr[asrr1] = msr;
9335c94b2a5SCédric Le Goater     }
9345c94b2a5SCédric Le Goater 
935c79c73f6SBlue Swirl #if defined(TARGET_PPC64)
936c79c73f6SBlue Swirl     if (excp_model == POWERPC_EXCP_BOOKE) {
937e42a61f1SAlexander Graf         if (env->spr[SPR_BOOKE_EPCR] & EPCR_ICM) {
938e42a61f1SAlexander Graf             /* Cat.64-bit: EPCR.ICM is copied to MSR.CM */
939c79c73f6SBlue Swirl             new_msr |= (target_ulong)1 << MSR_CM;
940e42a61f1SAlexander Graf         } else {
941e42a61f1SAlexander Graf             vector = (uint32_t)vector;
942c79c73f6SBlue Swirl         }
943c79c73f6SBlue Swirl     } else {
944d57d72a8SGreg Kurz         if (!msr_isf && !mmu_is_64bit(env->mmu_model)) {
945c79c73f6SBlue Swirl             vector = (uint32_t)vector;
946c79c73f6SBlue Swirl         } else {
947c79c73f6SBlue Swirl             new_msr |= (target_ulong)1 << MSR_SF;
948c79c73f6SBlue Swirl         }
949c79c73f6SBlue Swirl     }
950c79c73f6SBlue Swirl #endif
951cd0c6f47SBenjamin Herrenschmidt 
9523c89b8d6SNicholas Piggin     if (excp != POWERPC_EXCP_SYSCALL_VECTORED) {
9533c89b8d6SNicholas Piggin         /* Save PC */
9543c89b8d6SNicholas Piggin         env->spr[srr0] = env->nip;
9553c89b8d6SNicholas Piggin 
9563c89b8d6SNicholas Piggin         /* Save MSR */
9573c89b8d6SNicholas Piggin         env->spr[srr1] = msr;
9583c89b8d6SNicholas Piggin 
9593c89b8d6SNicholas Piggin #if defined(TARGET_PPC64)
9603c89b8d6SNicholas Piggin     } else {
9613c89b8d6SNicholas Piggin         vector += lev * 0x20;
9623c89b8d6SNicholas Piggin 
9633c89b8d6SNicholas Piggin         env->lr = env->nip;
9643c89b8d6SNicholas Piggin         env->ctr = msr;
9653c89b8d6SNicholas Piggin #endif
9663c89b8d6SNicholas Piggin     }
9673c89b8d6SNicholas Piggin 
9688b7e6b07SNicholas Piggin     /* This can update new_msr and vector if AIL applies */
9698b7e6b07SNicholas Piggin     ppc_excp_apply_ail(cpu, excp_model, excp, msr, &new_msr, &vector);
9708b7e6b07SNicholas Piggin 
971ad77c6caSNicholas Piggin     powerpc_set_excp_state(cpu, vector, new_msr);
972c79c73f6SBlue Swirl }
973c79c73f6SBlue Swirl 
97497a8ea5aSAndreas Färber void ppc_cpu_do_interrupt(CPUState *cs)
975c79c73f6SBlue Swirl {
97697a8ea5aSAndreas Färber     PowerPCCPU *cpu = POWERPC_CPU(cs);
97797a8ea5aSAndreas Färber     CPUPPCState *env = &cpu->env;
9785c26a5b3SAndreas Färber 
97927103424SAndreas Färber     powerpc_excp(cpu, env->excp_model, cs->exception_index);
980c79c73f6SBlue Swirl }
981c79c73f6SBlue Swirl 
982458dd766SRichard Henderson static void ppc_hw_interrupt(CPUPPCState *env)
983c79c73f6SBlue Swirl {
984db70b311SRichard Henderson     PowerPCCPU *cpu = env_archcpu(env);
9853621e2c9SBenjamin Herrenschmidt     bool async_deliver;
986259186a7SAndreas Färber 
987c79c73f6SBlue Swirl     /* External reset */
988c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) {
989c79c73f6SBlue Swirl         env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET);
9905c26a5b3SAndreas Färber         powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_RESET);
991c79c73f6SBlue Swirl         return;
992c79c73f6SBlue Swirl     }
993c79c73f6SBlue Swirl     /* Machine check exception */
994c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) {
995c79c73f6SBlue Swirl         env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK);
9965c26a5b3SAndreas Färber         powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_MCHECK);
997c79c73f6SBlue Swirl         return;
998c79c73f6SBlue Swirl     }
999c79c73f6SBlue Swirl #if 0 /* TODO */
1000c79c73f6SBlue Swirl     /* External debug exception */
1001c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) {
1002c79c73f6SBlue Swirl         env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG);
10035c26a5b3SAndreas Färber         powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DEBUG);
1004c79c73f6SBlue Swirl         return;
1005c79c73f6SBlue Swirl     }
1006c79c73f6SBlue Swirl #endif
10073621e2c9SBenjamin Herrenschmidt 
10083621e2c9SBenjamin Herrenschmidt     /*
10093621e2c9SBenjamin Herrenschmidt      * For interrupts that gate on MSR:EE, we need to do something a
10103621e2c9SBenjamin Herrenschmidt      * bit more subtle, as we need to let them through even when EE is
10113621e2c9SBenjamin Herrenschmidt      * clear when coming out of some power management states (in order
10123621e2c9SBenjamin Herrenschmidt      * for them to become a 0x100).
10133621e2c9SBenjamin Herrenschmidt      */
10141e7fd61dSBenjamin Herrenschmidt     async_deliver = (msr_ee != 0) || env->resume_as_sreset;
10153621e2c9SBenjamin Herrenschmidt 
1016c79c73f6SBlue Swirl     /* Hypervisor decrementer exception */
1017c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) {
10184b236b62SBenjamin Herrenschmidt         /* LPCR will be clear when not supported so this will work */
10194b236b62SBenjamin Herrenschmidt         bool hdice = !!(env->spr[SPR_LPCR] & LPCR_HDICE);
10203621e2c9SBenjamin Herrenschmidt         if ((async_deliver || msr_hv == 0) && hdice) {
10214b236b62SBenjamin Herrenschmidt             /* HDEC clears on delivery */
10224b236b62SBenjamin Herrenschmidt             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR);
10235c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_HDECR);
1024c79c73f6SBlue Swirl             return;
1025c79c73f6SBlue Swirl         }
1026c79c73f6SBlue Swirl     }
1027d8ce5fd6SBenjamin Herrenschmidt 
1028d8ce5fd6SBenjamin Herrenschmidt     /* Hypervisor virtualization interrupt */
1029d8ce5fd6SBenjamin Herrenschmidt     if (env->pending_interrupts & (1 << PPC_INTERRUPT_HVIRT)) {
1030d8ce5fd6SBenjamin Herrenschmidt         /* LPCR will be clear when not supported so this will work */
1031d8ce5fd6SBenjamin Herrenschmidt         bool hvice = !!(env->spr[SPR_LPCR] & LPCR_HVICE);
1032d8ce5fd6SBenjamin Herrenschmidt         if ((async_deliver || msr_hv == 0) && hvice) {
1033d8ce5fd6SBenjamin Herrenschmidt             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_HVIRT);
1034d8ce5fd6SBenjamin Herrenschmidt             return;
1035d8ce5fd6SBenjamin Herrenschmidt         }
1036d8ce5fd6SBenjamin Herrenschmidt     }
1037d8ce5fd6SBenjamin Herrenschmidt 
1038d8ce5fd6SBenjamin Herrenschmidt     /* External interrupt can ignore MSR:EE under some circumstances */
1039d1dbe37cSBenjamin Herrenschmidt     if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) {
1040d1dbe37cSBenjamin Herrenschmidt         bool lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0);
10416eebe6dcSBenjamin Herrenschmidt         bool heic = !!(env->spr[SPR_LPCR] & LPCR_HEIC);
10426eebe6dcSBenjamin Herrenschmidt         /* HEIC blocks delivery to the hypervisor */
10436eebe6dcSBenjamin Herrenschmidt         if ((async_deliver && !(heic && msr_hv && !msr_pr)) ||
10446eebe6dcSBenjamin Herrenschmidt             (env->has_hv_mode && msr_hv == 0 && !lpes0)) {
1045d1dbe37cSBenjamin Herrenschmidt             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_EXTERNAL);
1046d1dbe37cSBenjamin Herrenschmidt             return;
1047d1dbe37cSBenjamin Herrenschmidt         }
1048d1dbe37cSBenjamin Herrenschmidt     }
1049c79c73f6SBlue Swirl     if (msr_ce != 0) {
1050c79c73f6SBlue Swirl         /* External critical interrupt */
1051c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) {
10525c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_CRITICAL);
1053c79c73f6SBlue Swirl             return;
1054c79c73f6SBlue Swirl         }
1055c79c73f6SBlue Swirl     }
10563621e2c9SBenjamin Herrenschmidt     if (async_deliver != 0) {
1057c79c73f6SBlue Swirl         /* Watchdog timer on embedded PowerPC */
1058c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) {
1059c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT);
10605c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_WDT);
1061c79c73f6SBlue Swirl             return;
1062c79c73f6SBlue Swirl         }
1063c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) {
1064c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL);
10655c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DOORCI);
1066c79c73f6SBlue Swirl             return;
1067c79c73f6SBlue Swirl         }
1068c79c73f6SBlue Swirl         /* Fixed interval timer on embedded PowerPC */
1069c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) {
1070c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT);
10715c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_FIT);
1072c79c73f6SBlue Swirl             return;
1073c79c73f6SBlue Swirl         }
1074c79c73f6SBlue Swirl         /* Programmable interval timer on embedded PowerPC */
1075c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) {
1076c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT);
10775c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_PIT);
1078c79c73f6SBlue Swirl             return;
1079c79c73f6SBlue Swirl         }
1080c79c73f6SBlue Swirl         /* Decrementer exception */
1081c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) {
1082e81a982aSAlexander Graf             if (ppc_decr_clear_on_delivery(env)) {
1083c79c73f6SBlue Swirl                 env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR);
1084e81a982aSAlexander Graf             }
10855c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DECR);
1086c79c73f6SBlue Swirl             return;
1087c79c73f6SBlue Swirl         }
1088c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) {
1089c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL);
10905ba7ba1dSCédric Le Goater             if (is_book3s_arch2x(env)) {
10915ba7ba1dSCédric Le Goater                 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_SDOOR);
10925ba7ba1dSCédric Le Goater             } else {
10935c26a5b3SAndreas Färber                 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DOORI);
10945ba7ba1dSCédric Le Goater             }
1095c79c73f6SBlue Swirl             return;
1096c79c73f6SBlue Swirl         }
10977af1e7b0SCédric Le Goater         if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDOORBELL)) {
10987af1e7b0SCédric Le Goater             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL);
10997af1e7b0SCédric Le Goater             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_SDOOR_HV);
11007af1e7b0SCédric Le Goater             return;
11017af1e7b0SCédric Le Goater         }
1102c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) {
1103c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM);
11045c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_PERFM);
1105c79c73f6SBlue Swirl             return;
1106c79c73f6SBlue Swirl         }
1107c79c73f6SBlue Swirl         /* Thermal interrupt */
1108c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) {
1109c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM);
11105c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_THERM);
1111c79c73f6SBlue Swirl             return;
1112c79c73f6SBlue Swirl         }
1113c79c73f6SBlue Swirl     }
1114f8154fd2SBenjamin Herrenschmidt 
1115f8154fd2SBenjamin Herrenschmidt     if (env->resume_as_sreset) {
1116f8154fd2SBenjamin Herrenschmidt         /*
1117f8154fd2SBenjamin Herrenschmidt          * This is a bug ! It means that has_work took us out of halt without
1118f8154fd2SBenjamin Herrenschmidt          * anything to deliver while in a PM state that requires getting
1119f8154fd2SBenjamin Herrenschmidt          * out via a 0x100
1120f8154fd2SBenjamin Herrenschmidt          *
1121f8154fd2SBenjamin Herrenschmidt          * This means we will incorrectly execute past the power management
1122f8154fd2SBenjamin Herrenschmidt          * instruction instead of triggering a reset.
1123f8154fd2SBenjamin Herrenschmidt          *
1124136fbf65Szhaolichang          * It generally means a discrepancy between the wakeup conditions in the
1125f8154fd2SBenjamin Herrenschmidt          * processor has_work implementation and the logic in this function.
1126f8154fd2SBenjamin Herrenschmidt          */
1127db70b311SRichard Henderson         cpu_abort(env_cpu(env),
1128f8154fd2SBenjamin Herrenschmidt                   "Wakeup from PM state but interrupt Undelivered");
1129f8154fd2SBenjamin Herrenschmidt     }
1130c79c73f6SBlue Swirl }
113134316482SAlexey Kardashevskiy 
1132b5b7f391SNicholas Piggin void ppc_cpu_do_system_reset(CPUState *cs)
113334316482SAlexey Kardashevskiy {
113434316482SAlexey Kardashevskiy     PowerPCCPU *cpu = POWERPC_CPU(cs);
113534316482SAlexey Kardashevskiy     CPUPPCState *env = &cpu->env;
113634316482SAlexey Kardashevskiy 
113734316482SAlexey Kardashevskiy     powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_RESET);
113834316482SAlexey Kardashevskiy }
1139ad77c6caSNicholas Piggin 
1140ad77c6caSNicholas Piggin void ppc_cpu_do_fwnmi_machine_check(CPUState *cs, target_ulong vector)
1141ad77c6caSNicholas Piggin {
1142ad77c6caSNicholas Piggin     PowerPCCPU *cpu = POWERPC_CPU(cs);
1143ad77c6caSNicholas Piggin     CPUPPCState *env = &cpu->env;
1144ad77c6caSNicholas Piggin     PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu);
1145ad77c6caSNicholas Piggin     target_ulong msr = 0;
1146ad77c6caSNicholas Piggin 
1147ad77c6caSNicholas Piggin     /*
1148ad77c6caSNicholas Piggin      * Set MSR and NIP for the handler, SRR0/1, DAR and DSISR have already
1149ad77c6caSNicholas Piggin      * been set by KVM.
1150ad77c6caSNicholas Piggin      */
1151ad77c6caSNicholas Piggin     msr = (1ULL << MSR_ME);
1152ad77c6caSNicholas Piggin     msr |= env->msr & (1ULL << MSR_SF);
1153ad77c6caSNicholas Piggin     if (!(*pcc->interrupts_big_endian)(cpu)) {
1154ad77c6caSNicholas Piggin         msr |= (1ULL << MSR_LE);
1155ad77c6caSNicholas Piggin     }
1156ad77c6caSNicholas Piggin 
1157ad77c6caSNicholas Piggin     powerpc_set_excp_state(cpu, vector, msr);
1158ad77c6caSNicholas Piggin }
1159c79c73f6SBlue Swirl #endif /* !CONFIG_USER_ONLY */
1160c79c73f6SBlue Swirl 
1161458dd766SRichard Henderson bool ppc_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
1162458dd766SRichard Henderson {
1163458dd766SRichard Henderson     PowerPCCPU *cpu = POWERPC_CPU(cs);
1164458dd766SRichard Henderson     CPUPPCState *env = &cpu->env;
1165458dd766SRichard Henderson 
1166458dd766SRichard Henderson     if (interrupt_request & CPU_INTERRUPT_HARD) {
1167458dd766SRichard Henderson         ppc_hw_interrupt(env);
1168458dd766SRichard Henderson         if (env->pending_interrupts == 0) {
1169458dd766SRichard Henderson             cs->interrupt_request &= ~CPU_INTERRUPT_HARD;
1170458dd766SRichard Henderson         }
1171458dd766SRichard Henderson         return true;
1172458dd766SRichard Henderson     }
1173458dd766SRichard Henderson     return false;
1174458dd766SRichard Henderson }
1175458dd766SRichard Henderson 
1176c79c73f6SBlue Swirl #if defined(DEBUG_OP)
1177c79c73f6SBlue Swirl static void cpu_dump_rfi(target_ulong RA, target_ulong msr)
1178c79c73f6SBlue Swirl {
1179c79c73f6SBlue Swirl     qemu_log("Return from exception at " TARGET_FMT_lx " with flags "
1180c79c73f6SBlue Swirl              TARGET_FMT_lx "\n", RA, msr);
1181c79c73f6SBlue Swirl }
1182c79c73f6SBlue Swirl #endif
1183c79c73f6SBlue Swirl 
1184ad71ed68SBlue Swirl /*****************************************************************************/
1185ad71ed68SBlue Swirl /* Exceptions processing helpers */
1186ad71ed68SBlue Swirl 
1187db789c6cSBenjamin Herrenschmidt void raise_exception_err_ra(CPUPPCState *env, uint32_t exception,
1188db789c6cSBenjamin Herrenschmidt                             uint32_t error_code, uintptr_t raddr)
1189ad71ed68SBlue Swirl {
1190db70b311SRichard Henderson     CPUState *cs = env_cpu(env);
119127103424SAndreas Färber 
119227103424SAndreas Färber     cs->exception_index = exception;
1193ad71ed68SBlue Swirl     env->error_code = error_code;
1194db789c6cSBenjamin Herrenschmidt     cpu_loop_exit_restore(cs, raddr);
1195db789c6cSBenjamin Herrenschmidt }
1196db789c6cSBenjamin Herrenschmidt 
1197db789c6cSBenjamin Herrenschmidt void raise_exception_err(CPUPPCState *env, uint32_t exception,
1198db789c6cSBenjamin Herrenschmidt                          uint32_t error_code)
1199db789c6cSBenjamin Herrenschmidt {
1200db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, error_code, 0);
1201db789c6cSBenjamin Herrenschmidt }
1202db789c6cSBenjamin Herrenschmidt 
1203db789c6cSBenjamin Herrenschmidt void raise_exception(CPUPPCState *env, uint32_t exception)
1204db789c6cSBenjamin Herrenschmidt {
1205db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, 0, 0);
1206db789c6cSBenjamin Herrenschmidt }
1207db789c6cSBenjamin Herrenschmidt 
1208db789c6cSBenjamin Herrenschmidt void raise_exception_ra(CPUPPCState *env, uint32_t exception,
1209db789c6cSBenjamin Herrenschmidt                         uintptr_t raddr)
1210db789c6cSBenjamin Herrenschmidt {
1211db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, 0, raddr);
1212db789c6cSBenjamin Herrenschmidt }
1213db789c6cSBenjamin Herrenschmidt 
1214*2b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1215db789c6cSBenjamin Herrenschmidt void helper_raise_exception_err(CPUPPCState *env, uint32_t exception,
1216db789c6cSBenjamin Herrenschmidt                                 uint32_t error_code)
1217db789c6cSBenjamin Herrenschmidt {
1218db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, error_code, 0);
1219ad71ed68SBlue Swirl }
1220ad71ed68SBlue Swirl 
1221e5f17ac6SBlue Swirl void helper_raise_exception(CPUPPCState *env, uint32_t exception)
1222ad71ed68SBlue Swirl {
1223db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, 0, 0);
1224ad71ed68SBlue Swirl }
1225*2b44e219SBruno Larsen (billionai) #endif
1226ad71ed68SBlue Swirl 
1227ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY)
1228*2b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1229e5f17ac6SBlue Swirl void helper_store_msr(CPUPPCState *env, target_ulong val)
1230ad71ed68SBlue Swirl {
1231db789c6cSBenjamin Herrenschmidt     uint32_t excp = hreg_store_msr(env, val, 0);
1232259186a7SAndreas Färber 
1233db789c6cSBenjamin Herrenschmidt     if (excp != 0) {
1234db70b311SRichard Henderson         CPUState *cs = env_cpu(env);
1235044897efSRichard Purdie         cpu_interrupt_exittb(cs);
1236db789c6cSBenjamin Herrenschmidt         raise_exception(env, excp);
1237ad71ed68SBlue Swirl     }
1238ad71ed68SBlue Swirl }
1239ad71ed68SBlue Swirl 
12407778a575SBenjamin Herrenschmidt #if defined(TARGET_PPC64)
1241f43520e5SRichard Henderson void helper_scv(CPUPPCState *env, uint32_t lev)
1242f43520e5SRichard Henderson {
1243f43520e5SRichard Henderson     if (env->spr[SPR_FSCR] & (1ull << FSCR_SCV)) {
1244f43520e5SRichard Henderson         raise_exception_err(env, POWERPC_EXCP_SYSCALL_VECTORED, lev);
1245f43520e5SRichard Henderson     } else {
1246f43520e5SRichard Henderson         raise_exception_err(env, POWERPC_EXCP_FU, FSCR_IC_SCV);
1247f43520e5SRichard Henderson     }
1248f43520e5SRichard Henderson }
1249f43520e5SRichard Henderson 
12507778a575SBenjamin Herrenschmidt void helper_pminsn(CPUPPCState *env, powerpc_pm_insn_t insn)
12517778a575SBenjamin Herrenschmidt {
12527778a575SBenjamin Herrenschmidt     CPUState *cs;
12537778a575SBenjamin Herrenschmidt 
1254db70b311SRichard Henderson     cs = env_cpu(env);
12557778a575SBenjamin Herrenschmidt     cs->halted = 1;
12567778a575SBenjamin Herrenschmidt 
125747733729SDavid Gibson     /*
125847733729SDavid Gibson      * The architecture specifies that HDEC interrupts are discarded
125947733729SDavid Gibson      * in PM states
12604b236b62SBenjamin Herrenschmidt      */
12614b236b62SBenjamin Herrenschmidt     env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR);
12624b236b62SBenjamin Herrenschmidt 
12633621e2c9SBenjamin Herrenschmidt     /* Condition for waking up at 0x100 */
12641e7fd61dSBenjamin Herrenschmidt     env->resume_as_sreset = (insn != PPC_PM_STOP) ||
126521c0d66aSBenjamin Herrenschmidt         (env->spr[SPR_PSSCR] & PSSCR_EC);
12667778a575SBenjamin Herrenschmidt }
12677778a575SBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */
1268*2b44e219SBruno Larsen (billionai) #endif /* CONFIG_TCG */
12697778a575SBenjamin Herrenschmidt 
1270a2e71b28SBenjamin Herrenschmidt static inline void do_rfi(CPUPPCState *env, target_ulong nip, target_ulong msr)
1271ad71ed68SBlue Swirl {
1272db70b311SRichard Henderson     CPUState *cs = env_cpu(env);
1273259186a7SAndreas Färber 
1274a2e71b28SBenjamin Herrenschmidt     /* MSR:POW cannot be set by any form of rfi */
1275a2e71b28SBenjamin Herrenschmidt     msr &= ~(1ULL << MSR_POW);
1276a2e71b28SBenjamin Herrenschmidt 
1277ad71ed68SBlue Swirl #if defined(TARGET_PPC64)
1278a2e71b28SBenjamin Herrenschmidt     /* Switching to 32-bit ? Crop the nip */
1279a2e71b28SBenjamin Herrenschmidt     if (!msr_is_64bit(env, msr)) {
1280ad71ed68SBlue Swirl         nip = (uint32_t)nip;
1281ad71ed68SBlue Swirl     }
1282ad71ed68SBlue Swirl #else
1283ad71ed68SBlue Swirl     nip = (uint32_t)nip;
1284ad71ed68SBlue Swirl #endif
1285ad71ed68SBlue Swirl     /* XXX: beware: this is false if VLE is supported */
1286ad71ed68SBlue Swirl     env->nip = nip & ~((target_ulong)0x00000003);
1287ad71ed68SBlue Swirl     hreg_store_msr(env, msr, 1);
1288ad71ed68SBlue Swirl #if defined(DEBUG_OP)
1289ad71ed68SBlue Swirl     cpu_dump_rfi(env->nip, env->msr);
1290ad71ed68SBlue Swirl #endif
129147733729SDavid Gibson     /*
129247733729SDavid Gibson      * No need to raise an exception here, as rfi is always the last
129347733729SDavid Gibson      * insn of a TB
1294ad71ed68SBlue Swirl      */
1295044897efSRichard Purdie     cpu_interrupt_exittb(cs);
1296a8b73734SNikunj A Dadhania     /* Reset the reservation */
1297a8b73734SNikunj A Dadhania     env->reserve_addr = -1;
1298a8b73734SNikunj A Dadhania 
1299cd0c6f47SBenjamin Herrenschmidt     /* Context synchronizing: check if TCG TLB needs flush */
1300e3cffe6fSNikunj A Dadhania     check_tlb_flush(env, false);
1301ad71ed68SBlue Swirl }
1302ad71ed68SBlue Swirl 
1303*2b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1304e5f17ac6SBlue Swirl void helper_rfi(CPUPPCState *env)
1305ad71ed68SBlue Swirl {
1306a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1] & 0xfffffffful);
1307a1bb7384SScott Wood }
1308ad71ed68SBlue Swirl 
1309a2e71b28SBenjamin Herrenschmidt #define MSR_BOOK3S_MASK
1310ad71ed68SBlue Swirl #if defined(TARGET_PPC64)
1311e5f17ac6SBlue Swirl void helper_rfid(CPUPPCState *env)
1312ad71ed68SBlue Swirl {
131347733729SDavid Gibson     /*
1314136fbf65Szhaolichang      * The architecture defines a number of rules for which bits can
131547733729SDavid Gibson      * change but in practice, we handle this in hreg_store_msr()
1316a2e71b28SBenjamin Herrenschmidt      * which will be called by do_rfi(), so there is no need to filter
1317a2e71b28SBenjamin Herrenschmidt      * here
1318a2e71b28SBenjamin Herrenschmidt      */
1319a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1]);
1320ad71ed68SBlue Swirl }
1321ad71ed68SBlue Swirl 
13223c89b8d6SNicholas Piggin void helper_rfscv(CPUPPCState *env)
13233c89b8d6SNicholas Piggin {
13243c89b8d6SNicholas Piggin     do_rfi(env, env->lr, env->ctr);
13253c89b8d6SNicholas Piggin }
13263c89b8d6SNicholas Piggin 
1327e5f17ac6SBlue Swirl void helper_hrfid(CPUPPCState *env)
1328ad71ed68SBlue Swirl {
1329a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_HSRR0], env->spr[SPR_HSRR1]);
1330ad71ed68SBlue Swirl }
1331ad71ed68SBlue Swirl #endif
1332ad71ed68SBlue Swirl 
1333ad71ed68SBlue Swirl /*****************************************************************************/
1334ad71ed68SBlue Swirl /* Embedded PowerPC specific helpers */
1335e5f17ac6SBlue Swirl void helper_40x_rfci(CPUPPCState *env)
1336ad71ed68SBlue Swirl {
1337a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_40x_SRR2], env->spr[SPR_40x_SRR3]);
1338ad71ed68SBlue Swirl }
1339ad71ed68SBlue Swirl 
1340e5f17ac6SBlue Swirl void helper_rfci(CPUPPCState *env)
1341ad71ed68SBlue Swirl {
1342a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_BOOKE_CSRR0], env->spr[SPR_BOOKE_CSRR1]);
1343ad71ed68SBlue Swirl }
1344ad71ed68SBlue Swirl 
1345e5f17ac6SBlue Swirl void helper_rfdi(CPUPPCState *env)
1346ad71ed68SBlue Swirl {
1347a1bb7384SScott Wood     /* FIXME: choose CSRR1 or DSRR1 based on cpu type */
1348a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_BOOKE_DSRR0], env->spr[SPR_BOOKE_DSRR1]);
1349ad71ed68SBlue Swirl }
1350ad71ed68SBlue Swirl 
1351e5f17ac6SBlue Swirl void helper_rfmci(CPUPPCState *env)
1352ad71ed68SBlue Swirl {
1353a1bb7384SScott Wood     /* FIXME: choose CSRR1 or MCSRR1 based on cpu type */
1354a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_BOOKE_MCSRR0], env->spr[SPR_BOOKE_MCSRR1]);
1355ad71ed68SBlue Swirl }
1356*2b44e219SBruno Larsen (billionai) #endif /* CONFIG_TCG */
1357*2b44e219SBruno Larsen (billionai) #endif /* !defined(CONFIG_USER_ONLY) */
1358ad71ed68SBlue Swirl 
1359*2b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1360e5f17ac6SBlue Swirl void helper_tw(CPUPPCState *env, target_ulong arg1, target_ulong arg2,
1361e5f17ac6SBlue Swirl                uint32_t flags)
1362ad71ed68SBlue Swirl {
1363ad71ed68SBlue Swirl     if (!likely(!(((int32_t)arg1 < (int32_t)arg2 && (flags & 0x10)) ||
1364ad71ed68SBlue Swirl                   ((int32_t)arg1 > (int32_t)arg2 && (flags & 0x08)) ||
1365ad71ed68SBlue Swirl                   ((int32_t)arg1 == (int32_t)arg2 && (flags & 0x04)) ||
1366ad71ed68SBlue Swirl                   ((uint32_t)arg1 < (uint32_t)arg2 && (flags & 0x02)) ||
1367ad71ed68SBlue Swirl                   ((uint32_t)arg1 > (uint32_t)arg2 && (flags & 0x01))))) {
136872073dccSBenjamin Herrenschmidt         raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM,
136972073dccSBenjamin Herrenschmidt                                POWERPC_EXCP_TRAP, GETPC());
1370ad71ed68SBlue Swirl     }
1371ad71ed68SBlue Swirl }
1372ad71ed68SBlue Swirl 
1373ad71ed68SBlue Swirl #if defined(TARGET_PPC64)
1374e5f17ac6SBlue Swirl void helper_td(CPUPPCState *env, target_ulong arg1, target_ulong arg2,
1375e5f17ac6SBlue Swirl                uint32_t flags)
1376ad71ed68SBlue Swirl {
1377ad71ed68SBlue Swirl     if (!likely(!(((int64_t)arg1 < (int64_t)arg2 && (flags & 0x10)) ||
1378ad71ed68SBlue Swirl                   ((int64_t)arg1 > (int64_t)arg2 && (flags & 0x08)) ||
1379ad71ed68SBlue Swirl                   ((int64_t)arg1 == (int64_t)arg2 && (flags & 0x04)) ||
1380ad71ed68SBlue Swirl                   ((uint64_t)arg1 < (uint64_t)arg2 && (flags & 0x02)) ||
1381ad71ed68SBlue Swirl                   ((uint64_t)arg1 > (uint64_t)arg2 && (flags & 0x01))))) {
138272073dccSBenjamin Herrenschmidt         raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM,
138372073dccSBenjamin Herrenschmidt                                POWERPC_EXCP_TRAP, GETPC());
1384ad71ed68SBlue Swirl     }
1385ad71ed68SBlue Swirl }
1386ad71ed68SBlue Swirl #endif
1387*2b44e219SBruno Larsen (billionai) #endif
1388ad71ed68SBlue Swirl 
1389ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY)
1390ad71ed68SBlue Swirl /*****************************************************************************/
1391ad71ed68SBlue Swirl /* PowerPC 601 specific instructions (POWER bridge) */
1392ad71ed68SBlue Swirl 
1393*2b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1394e5f17ac6SBlue Swirl void helper_rfsvc(CPUPPCState *env)
1395ad71ed68SBlue Swirl {
1396a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->lr, env->ctr & 0x0000FFFF);
1397ad71ed68SBlue Swirl }
1398ad71ed68SBlue Swirl 
1399ad71ed68SBlue Swirl /* Embedded.Processor Control */
1400ad71ed68SBlue Swirl static int dbell2irq(target_ulong rb)
1401ad71ed68SBlue Swirl {
1402ad71ed68SBlue Swirl     int msg = rb & DBELL_TYPE_MASK;
1403ad71ed68SBlue Swirl     int irq = -1;
1404ad71ed68SBlue Swirl 
1405ad71ed68SBlue Swirl     switch (msg) {
1406ad71ed68SBlue Swirl     case DBELL_TYPE_DBELL:
1407ad71ed68SBlue Swirl         irq = PPC_INTERRUPT_DOORBELL;
1408ad71ed68SBlue Swirl         break;
1409ad71ed68SBlue Swirl     case DBELL_TYPE_DBELL_CRIT:
1410ad71ed68SBlue Swirl         irq = PPC_INTERRUPT_CDOORBELL;
1411ad71ed68SBlue Swirl         break;
1412ad71ed68SBlue Swirl     case DBELL_TYPE_G_DBELL:
1413ad71ed68SBlue Swirl     case DBELL_TYPE_G_DBELL_CRIT:
1414ad71ed68SBlue Swirl     case DBELL_TYPE_G_DBELL_MC:
1415ad71ed68SBlue Swirl         /* XXX implement */
1416ad71ed68SBlue Swirl     default:
1417ad71ed68SBlue Swirl         break;
1418ad71ed68SBlue Swirl     }
1419ad71ed68SBlue Swirl 
1420ad71ed68SBlue Swirl     return irq;
1421ad71ed68SBlue Swirl }
1422ad71ed68SBlue Swirl 
1423e5f17ac6SBlue Swirl void helper_msgclr(CPUPPCState *env, target_ulong rb)
1424ad71ed68SBlue Swirl {
1425ad71ed68SBlue Swirl     int irq = dbell2irq(rb);
1426ad71ed68SBlue Swirl 
1427ad71ed68SBlue Swirl     if (irq < 0) {
1428ad71ed68SBlue Swirl         return;
1429ad71ed68SBlue Swirl     }
1430ad71ed68SBlue Swirl 
1431ad71ed68SBlue Swirl     env->pending_interrupts &= ~(1 << irq);
1432ad71ed68SBlue Swirl }
1433ad71ed68SBlue Swirl 
1434ad71ed68SBlue Swirl void helper_msgsnd(target_ulong rb)
1435ad71ed68SBlue Swirl {
1436ad71ed68SBlue Swirl     int irq = dbell2irq(rb);
1437ad71ed68SBlue Swirl     int pir = rb & DBELL_PIRTAG_MASK;
1438182735efSAndreas Färber     CPUState *cs;
1439ad71ed68SBlue Swirl 
1440ad71ed68SBlue Swirl     if (irq < 0) {
1441ad71ed68SBlue Swirl         return;
1442ad71ed68SBlue Swirl     }
1443ad71ed68SBlue Swirl 
1444f1c29ebcSThomas Huth     qemu_mutex_lock_iothread();
1445bdc44640SAndreas Färber     CPU_FOREACH(cs) {
1446182735efSAndreas Färber         PowerPCCPU *cpu = POWERPC_CPU(cs);
1447182735efSAndreas Färber         CPUPPCState *cenv = &cpu->env;
1448182735efSAndreas Färber 
1449ad71ed68SBlue Swirl         if ((rb & DBELL_BRDCAST) || (cenv->spr[SPR_BOOKE_PIR] == pir)) {
1450ad71ed68SBlue Swirl             cenv->pending_interrupts |= 1 << irq;
1451182735efSAndreas Färber             cpu_interrupt(cs, CPU_INTERRUPT_HARD);
1452ad71ed68SBlue Swirl         }
1453ad71ed68SBlue Swirl     }
1454f1c29ebcSThomas Huth     qemu_mutex_unlock_iothread();
1455ad71ed68SBlue Swirl }
14567af1e7b0SCédric Le Goater 
14577af1e7b0SCédric Le Goater /* Server Processor Control */
14587af1e7b0SCédric Le Goater 
14595ba7ba1dSCédric Le Goater static bool dbell_type_server(target_ulong rb)
14605ba7ba1dSCédric Le Goater {
146147733729SDavid Gibson     /*
146247733729SDavid Gibson      * A Directed Hypervisor Doorbell message is sent only if the
14637af1e7b0SCédric Le Goater      * message type is 5. All other types are reserved and the
146447733729SDavid Gibson      * instruction is a no-op
146547733729SDavid Gibson      */
14665ba7ba1dSCédric Le Goater     return (rb & DBELL_TYPE_MASK) == DBELL_TYPE_DBELL_SERVER;
14677af1e7b0SCédric Le Goater }
14687af1e7b0SCédric Le Goater 
14697af1e7b0SCédric Le Goater void helper_book3s_msgclr(CPUPPCState *env, target_ulong rb)
14707af1e7b0SCédric Le Goater {
14715ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
14727af1e7b0SCédric Le Goater         return;
14737af1e7b0SCédric Le Goater     }
14747af1e7b0SCédric Le Goater 
14755ba7ba1dSCédric Le Goater     env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL);
14767af1e7b0SCédric Le Goater }
14777af1e7b0SCédric Le Goater 
14785ba7ba1dSCédric Le Goater static void book3s_msgsnd_common(int pir, int irq)
14797af1e7b0SCédric Le Goater {
14807af1e7b0SCédric Le Goater     CPUState *cs;
14817af1e7b0SCédric Le Goater 
14827af1e7b0SCédric Le Goater     qemu_mutex_lock_iothread();
14837af1e7b0SCédric Le Goater     CPU_FOREACH(cs) {
14847af1e7b0SCédric Le Goater         PowerPCCPU *cpu = POWERPC_CPU(cs);
14857af1e7b0SCédric Le Goater         CPUPPCState *cenv = &cpu->env;
14867af1e7b0SCédric Le Goater 
14877af1e7b0SCédric Le Goater         /* TODO: broadcast message to all threads of the same  processor */
14887af1e7b0SCédric Le Goater         if (cenv->spr_cb[SPR_PIR].default_value == pir) {
14897af1e7b0SCédric Le Goater             cenv->pending_interrupts |= 1 << irq;
14907af1e7b0SCédric Le Goater             cpu_interrupt(cs, CPU_INTERRUPT_HARD);
14917af1e7b0SCédric Le Goater         }
14927af1e7b0SCédric Le Goater     }
14937af1e7b0SCédric Le Goater     qemu_mutex_unlock_iothread();
14947af1e7b0SCédric Le Goater }
14955ba7ba1dSCédric Le Goater 
14965ba7ba1dSCédric Le Goater void helper_book3s_msgsnd(target_ulong rb)
14975ba7ba1dSCédric Le Goater {
14985ba7ba1dSCédric Le Goater     int pir = rb & DBELL_PROCIDTAG_MASK;
14995ba7ba1dSCédric Le Goater 
15005ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
15015ba7ba1dSCédric Le Goater         return;
15025ba7ba1dSCédric Le Goater     }
15035ba7ba1dSCédric Le Goater 
15045ba7ba1dSCédric Le Goater     book3s_msgsnd_common(pir, PPC_INTERRUPT_HDOORBELL);
15055ba7ba1dSCédric Le Goater }
15065ba7ba1dSCédric Le Goater 
15075ba7ba1dSCédric Le Goater #if defined(TARGET_PPC64)
15085ba7ba1dSCédric Le Goater void helper_book3s_msgclrp(CPUPPCState *env, target_ulong rb)
15095ba7ba1dSCédric Le Goater {
1510493028d8SCédric Le Goater     helper_hfscr_facility_check(env, HFSCR_MSGP, "msgclrp", HFSCR_IC_MSGP);
1511493028d8SCédric Le Goater 
15125ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
15135ba7ba1dSCédric Le Goater         return;
15145ba7ba1dSCédric Le Goater     }
15155ba7ba1dSCédric Le Goater 
15165ba7ba1dSCédric Le Goater     env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL);
15175ba7ba1dSCédric Le Goater }
15185ba7ba1dSCédric Le Goater 
15195ba7ba1dSCédric Le Goater /*
15205ba7ba1dSCédric Le Goater  * sends a message to other threads that are on the same
15215ba7ba1dSCédric Le Goater  * multi-threaded processor
15225ba7ba1dSCédric Le Goater  */
15235ba7ba1dSCédric Le Goater void helper_book3s_msgsndp(CPUPPCState *env, target_ulong rb)
15245ba7ba1dSCédric Le Goater {
15255ba7ba1dSCédric Le Goater     int pir = env->spr_cb[SPR_PIR].default_value;
15265ba7ba1dSCédric Le Goater 
1527493028d8SCédric Le Goater     helper_hfscr_facility_check(env, HFSCR_MSGP, "msgsndp", HFSCR_IC_MSGP);
1528493028d8SCédric Le Goater 
15295ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
15305ba7ba1dSCédric Le Goater         return;
15315ba7ba1dSCédric Le Goater     }
15325ba7ba1dSCédric Le Goater 
15335ba7ba1dSCédric Le Goater     /* TODO: TCG supports only one thread */
15345ba7ba1dSCédric Le Goater 
15355ba7ba1dSCédric Le Goater     book3s_msgsnd_common(pir, PPC_INTERRUPT_DOORBELL);
15365ba7ba1dSCédric Le Goater }
15375ba7ba1dSCédric Le Goater #endif
1538*2b44e219SBruno Larsen (billionai) #endif /* CONFIG_TCG */
1539ad71ed68SBlue Swirl #endif
15400f3110faSRichard Henderson 
1541*2b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
15420f3110faSRichard Henderson void ppc_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr,
15430f3110faSRichard Henderson                                  MMUAccessType access_type,
15440f3110faSRichard Henderson                                  int mmu_idx, uintptr_t retaddr)
15450f3110faSRichard Henderson {
15460f3110faSRichard Henderson     CPUPPCState *env = cs->env_ptr;
15470f3110faSRichard Henderson     uint32_t insn;
15480f3110faSRichard Henderson 
15490f3110faSRichard Henderson     /* Restore state and reload the insn we executed, for filling in DSISR.  */
15500f3110faSRichard Henderson     cpu_restore_state(cs, retaddr, true);
15510f3110faSRichard Henderson     insn = cpu_ldl_code(env, env->nip);
15520f3110faSRichard Henderson 
15530f3110faSRichard Henderson     cs->exception_index = POWERPC_EXCP_ALIGN;
15540f3110faSRichard Henderson     env->error_code = insn & 0x03FF0000;
15550f3110faSRichard Henderson     cpu_loop_exit(cs);
15560f3110faSRichard Henderson }
1557*2b44e219SBruno Larsen (billionai) #endif
1558