xref: /qemu/target/ppc/excp_helper.c (revision 29c4a3363bf287bb9a7b0342b1bc2dba3661c96c)
1ad71ed68SBlue Swirl /*
2ad71ed68SBlue Swirl  *  PowerPC exception emulation helpers for QEMU.
3ad71ed68SBlue Swirl  *
4ad71ed68SBlue Swirl  *  Copyright (c) 2003-2007 Jocelyn Mayer
5ad71ed68SBlue Swirl  *
6ad71ed68SBlue Swirl  * This library is free software; you can redistribute it and/or
7ad71ed68SBlue Swirl  * modify it under the terms of the GNU Lesser General Public
8ad71ed68SBlue Swirl  * License as published by the Free Software Foundation; either
96bd039cdSChetan Pant  * version 2.1 of the License, or (at your option) any later version.
10ad71ed68SBlue Swirl  *
11ad71ed68SBlue Swirl  * This library is distributed in the hope that it will be useful,
12ad71ed68SBlue Swirl  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13ad71ed68SBlue Swirl  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14ad71ed68SBlue Swirl  * Lesser General Public License for more details.
15ad71ed68SBlue Swirl  *
16ad71ed68SBlue Swirl  * You should have received a copy of the GNU Lesser General Public
17ad71ed68SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18ad71ed68SBlue Swirl  */
190d75590dSPeter Maydell #include "qemu/osdep.h"
20f1c29ebcSThomas Huth #include "qemu/main-loop.h"
21ad71ed68SBlue Swirl #include "cpu.h"
2263c91552SPaolo Bonzini #include "exec/exec-all.h"
230f3110faSRichard Henderson #include "internal.h"
24ad71ed68SBlue Swirl #include "helper_regs.h"
25ad71ed68SBlue Swirl 
262eb1ef73SCédric Le Goater #include "trace.h"
272eb1ef73SCédric Le Goater 
282b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
292b44e219SBruno Larsen (billionai) #include "exec/helper-proto.h"
302b44e219SBruno Larsen (billionai) #include "exec/cpu_ldst.h"
312b44e219SBruno Larsen (billionai) #endif
322b44e219SBruno Larsen (billionai) 
3347733729SDavid Gibson /* #define DEBUG_SOFTWARE_TLB */
34c79c73f6SBlue Swirl 
35c79c73f6SBlue Swirl /*****************************************************************************/
36c79c73f6SBlue Swirl /* Exception processing */
37f725245cSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY)
3897a8ea5aSAndreas Färber 
39c79c73f6SBlue Swirl static inline void dump_syscall(CPUPPCState *env)
40c79c73f6SBlue Swirl {
416dc6b557SNicholas Piggin     qemu_log_mask(CPU_LOG_INT, "syscall r0=%016" PRIx64
426dc6b557SNicholas Piggin                   " r3=%016" PRIx64 " r4=%016" PRIx64 " r5=%016" PRIx64
436dc6b557SNicholas Piggin                   " r6=%016" PRIx64 " r7=%016" PRIx64 " r8=%016" PRIx64
44c79c73f6SBlue Swirl                   " nip=" TARGET_FMT_lx "\n",
45c79c73f6SBlue Swirl                   ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3),
46c79c73f6SBlue Swirl                   ppc_dump_gpr(env, 4), ppc_dump_gpr(env, 5),
476dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 6), ppc_dump_gpr(env, 7),
486dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 8), env->nip);
496dc6b557SNicholas Piggin }
506dc6b557SNicholas Piggin 
516dc6b557SNicholas Piggin static inline void dump_hcall(CPUPPCState *env)
526dc6b557SNicholas Piggin {
536dc6b557SNicholas Piggin     qemu_log_mask(CPU_LOG_INT, "hypercall r3=%016" PRIx64
546dc6b557SNicholas Piggin                   " r4=%016" PRIx64 " r5=%016" PRIx64 " r6=%016" PRIx64
556dc6b557SNicholas Piggin                   " r7=%016" PRIx64 " r8=%016" PRIx64 " r9=%016" PRIx64
566dc6b557SNicholas Piggin                   " r10=%016" PRIx64 " r11=%016" PRIx64 " r12=%016" PRIx64
576dc6b557SNicholas Piggin                   " nip=" TARGET_FMT_lx "\n",
586dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 3), ppc_dump_gpr(env, 4),
596dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 5), ppc_dump_gpr(env, 6),
606dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 7), ppc_dump_gpr(env, 8),
616dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 9), ppc_dump_gpr(env, 10),
626dc6b557SNicholas Piggin                   ppc_dump_gpr(env, 11), ppc_dump_gpr(env, 12),
636dc6b557SNicholas Piggin                   env->nip);
64c79c73f6SBlue Swirl }
65c79c73f6SBlue Swirl 
66dead760bSBenjamin Herrenschmidt static int powerpc_reset_wakeup(CPUState *cs, CPUPPCState *env, int excp,
67dead760bSBenjamin Herrenschmidt                                 target_ulong *msr)
68dead760bSBenjamin Herrenschmidt {
69dead760bSBenjamin Herrenschmidt     /* We no longer are in a PM state */
701e7fd61dSBenjamin Herrenschmidt     env->resume_as_sreset = false;
71dead760bSBenjamin Herrenschmidt 
72dead760bSBenjamin Herrenschmidt     /* Pretend to be returning from doze always as we don't lose state */
730911a60cSLeonardo Bras     *msr |= SRR1_WS_NOLOSS;
74dead760bSBenjamin Herrenschmidt 
75dead760bSBenjamin Herrenschmidt     /* Machine checks are sent normally */
76dead760bSBenjamin Herrenschmidt     if (excp == POWERPC_EXCP_MCHECK) {
77dead760bSBenjamin Herrenschmidt         return excp;
78dead760bSBenjamin Herrenschmidt     }
79dead760bSBenjamin Herrenschmidt     switch (excp) {
80dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_RESET:
810911a60cSLeonardo Bras         *msr |= SRR1_WAKERESET;
82dead760bSBenjamin Herrenschmidt         break;
83dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_EXTERNAL:
840911a60cSLeonardo Bras         *msr |= SRR1_WAKEEE;
85dead760bSBenjamin Herrenschmidt         break;
86dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_DECR:
870911a60cSLeonardo Bras         *msr |= SRR1_WAKEDEC;
88dead760bSBenjamin Herrenschmidt         break;
89dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_SDOOR:
900911a60cSLeonardo Bras         *msr |= SRR1_WAKEDBELL;
91dead760bSBenjamin Herrenschmidt         break;
92dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_SDOOR_HV:
930911a60cSLeonardo Bras         *msr |= SRR1_WAKEHDBELL;
94dead760bSBenjamin Herrenschmidt         break;
95dead760bSBenjamin Herrenschmidt     case POWERPC_EXCP_HV_MAINT:
960911a60cSLeonardo Bras         *msr |= SRR1_WAKEHMI;
97dead760bSBenjamin Herrenschmidt         break;
98d8ce5fd6SBenjamin Herrenschmidt     case POWERPC_EXCP_HVIRT:
990911a60cSLeonardo Bras         *msr |= SRR1_WAKEHVI;
100d8ce5fd6SBenjamin Herrenschmidt         break;
101dead760bSBenjamin Herrenschmidt     default:
102dead760bSBenjamin Herrenschmidt         cpu_abort(cs, "Unsupported exception %d in Power Save mode\n",
103dead760bSBenjamin Herrenschmidt                   excp);
104dead760bSBenjamin Herrenschmidt     }
105dead760bSBenjamin Herrenschmidt     return POWERPC_EXCP_RESET;
106dead760bSBenjamin Herrenschmidt }
107dead760bSBenjamin Herrenschmidt 
1088b7e6b07SNicholas Piggin /*
1098b7e6b07SNicholas Piggin  * AIL - Alternate Interrupt Location, a mode that allows interrupts to be
1108b7e6b07SNicholas Piggin  * taken with the MMU on, and which uses an alternate location (e.g., so the
1118b7e6b07SNicholas Piggin  * kernel/hv can map the vectors there with an effective address).
1128b7e6b07SNicholas Piggin  *
1138b7e6b07SNicholas Piggin  * An interrupt is considered to be taken "with AIL" or "AIL applies" if they
1148b7e6b07SNicholas Piggin  * are delivered in this way. AIL requires the LPCR to be set to enable this
1158b7e6b07SNicholas Piggin  * mode, and then a number of conditions have to be true for AIL to apply.
1168b7e6b07SNicholas Piggin  *
1178b7e6b07SNicholas Piggin  * First of all, SRESET, MCE, and HMI are always delivered without AIL, because
1188b7e6b07SNicholas Piggin  * they specifically want to be in real mode (e.g., the MCE might be signaling
1198b7e6b07SNicholas Piggin  * a SLB multi-hit which requires SLB flush before the MMU can be enabled).
1208b7e6b07SNicholas Piggin  *
1218b7e6b07SNicholas Piggin  * After that, behaviour depends on the current MSR[IR], MSR[DR], MSR[HV],
1228b7e6b07SNicholas Piggin  * whether or not the interrupt changes MSR[HV] from 0 to 1, and the current
1238b7e6b07SNicholas Piggin  * radix mode (LPCR[HR]).
1248b7e6b07SNicholas Piggin  *
1258b7e6b07SNicholas Piggin  * POWER8, POWER9 with LPCR[HR]=0
1268b7e6b07SNicholas Piggin  * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL |
1278b7e6b07SNicholas Piggin  * +-----------+-------------+---------+-------------+-----+
1288b7e6b07SNicholas Piggin  * | a         | 00/01/10    | x       | x           | 0   |
1298b7e6b07SNicholas Piggin  * | a         | 11          | 0       | 1           | 0   |
1308b7e6b07SNicholas Piggin  * | a         | 11          | 1       | 1           | a   |
1318b7e6b07SNicholas Piggin  * | a         | 11          | 0       | 0           | a   |
1328b7e6b07SNicholas Piggin  * +-------------------------------------------------------+
1338b7e6b07SNicholas Piggin  *
1348b7e6b07SNicholas Piggin  * POWER9 with LPCR[HR]=1
1358b7e6b07SNicholas Piggin  * | LPCR[AIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL |
1368b7e6b07SNicholas Piggin  * +-----------+-------------+---------+-------------+-----+
1378b7e6b07SNicholas Piggin  * | a         | 00/01/10    | x       | x           | 0   |
1388b7e6b07SNicholas Piggin  * | a         | 11          | x       | x           | a   |
1398b7e6b07SNicholas Piggin  * +-------------------------------------------------------+
1408b7e6b07SNicholas Piggin  *
1418b7e6b07SNicholas Piggin  * The difference with POWER9 being that MSR[HV] 0->1 interrupts can be sent to
142526cdce7SNicholas Piggin  * the hypervisor in AIL mode if the guest is radix. This is good for
143526cdce7SNicholas Piggin  * performance but allows the guest to influence the AIL of hypervisor
144526cdce7SNicholas Piggin  * interrupts using its MSR, and also the hypervisor must disallow guest
145526cdce7SNicholas Piggin  * interrupts (MSR[HV] 0->0) from using AIL if the hypervisor does not want to
146526cdce7SNicholas Piggin  * use AIL for its MSR[HV] 0->1 interrupts.
147526cdce7SNicholas Piggin  *
148526cdce7SNicholas Piggin  * POWER10 addresses those issues with a new LPCR[HAIL] bit that is applied to
149526cdce7SNicholas Piggin  * interrupts that begin execution with MSR[HV]=1 (so both MSR[HV] 0->1 and
150526cdce7SNicholas Piggin  * MSR[HV] 1->1).
151526cdce7SNicholas Piggin  *
152526cdce7SNicholas Piggin  * HAIL=1 is equivalent to AIL=3, for interrupts delivered with MSR[HV]=1.
153526cdce7SNicholas Piggin  *
154526cdce7SNicholas Piggin  * POWER10 behaviour is
155526cdce7SNicholas Piggin  * | LPCR[AIL] | LPCR[HAIL] | MSR[IR||DR] | MSR[HV] | new MSR[HV] | AIL |
156526cdce7SNicholas Piggin  * +-----------+------------+-------------+---------+-------------+-----+
157526cdce7SNicholas Piggin  * | a         | h          | 00/01/10    | 0       | 0           | 0   |
158526cdce7SNicholas Piggin  * | a         | h          | 11          | 0       | 0           | a   |
159526cdce7SNicholas Piggin  * | a         | h          | x           | 0       | 1           | h   |
160526cdce7SNicholas Piggin  * | a         | h          | 00/01/10    | 1       | 1           | 0   |
161526cdce7SNicholas Piggin  * | a         | h          | 11          | 1       | 1           | h   |
162526cdce7SNicholas Piggin  * +--------------------------------------------------------------------+
1638b7e6b07SNicholas Piggin  */
1648b7e6b07SNicholas Piggin static inline void ppc_excp_apply_ail(PowerPCCPU *cpu, int excp_model, int excp,
1658b7e6b07SNicholas Piggin                                       target_ulong msr,
1668b7e6b07SNicholas Piggin                                       target_ulong *new_msr,
1678b7e6b07SNicholas Piggin                                       target_ulong *vector)
1682586a4d7SFabiano Rosas {
1698b7e6b07SNicholas Piggin #if defined(TARGET_PPC64)
1708b7e6b07SNicholas Piggin     CPUPPCState *env = &cpu->env;
1718b7e6b07SNicholas Piggin     bool mmu_all_on = ((msr >> MSR_IR) & 1) && ((msr >> MSR_DR) & 1);
1728b7e6b07SNicholas Piggin     bool hv_escalation = !(msr & MSR_HVB) && (*new_msr & MSR_HVB);
1738b7e6b07SNicholas Piggin     int ail = 0;
1742586a4d7SFabiano Rosas 
1758b7e6b07SNicholas Piggin     if (excp == POWERPC_EXCP_MCHECK ||
1768b7e6b07SNicholas Piggin         excp == POWERPC_EXCP_RESET ||
1778b7e6b07SNicholas Piggin         excp == POWERPC_EXCP_HV_MAINT) {
1788b7e6b07SNicholas Piggin         /* SRESET, MCE, HMI never apply AIL */
1798b7e6b07SNicholas Piggin         return;
1802586a4d7SFabiano Rosas     }
1812586a4d7SFabiano Rosas 
1828b7e6b07SNicholas Piggin     if (excp_model == POWERPC_EXCP_POWER8 ||
1838b7e6b07SNicholas Piggin         excp_model == POWERPC_EXCP_POWER9) {
1848b7e6b07SNicholas Piggin         if (!mmu_all_on) {
1858b7e6b07SNicholas Piggin             /* AIL only works if MSR[IR] and MSR[DR] are both enabled. */
1868b7e6b07SNicholas Piggin             return;
1878b7e6b07SNicholas Piggin         }
1888b7e6b07SNicholas Piggin         if (hv_escalation && !(env->spr[SPR_LPCR] & LPCR_HR)) {
1898b7e6b07SNicholas Piggin             /*
1908b7e6b07SNicholas Piggin              * AIL does not work if there is a MSR[HV] 0->1 transition and the
1918b7e6b07SNicholas Piggin              * partition is in HPT mode. For radix guests, such interrupts are
1928b7e6b07SNicholas Piggin              * allowed to be delivered to the hypervisor in ail mode.
1938b7e6b07SNicholas Piggin              */
1948b7e6b07SNicholas Piggin             return;
1958b7e6b07SNicholas Piggin         }
1968b7e6b07SNicholas Piggin 
1978b7e6b07SNicholas Piggin         ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT;
1988b7e6b07SNicholas Piggin         if (ail == 0) {
1998b7e6b07SNicholas Piggin             return;
2008b7e6b07SNicholas Piggin         }
2018b7e6b07SNicholas Piggin         if (ail == 1) {
2028b7e6b07SNicholas Piggin             /* AIL=1 is reserved, treat it like AIL=0 */
2038b7e6b07SNicholas Piggin             return;
2048b7e6b07SNicholas Piggin         }
205526cdce7SNicholas Piggin 
206526cdce7SNicholas Piggin     } else if (excp_model == POWERPC_EXCP_POWER10) {
207526cdce7SNicholas Piggin         if (!mmu_all_on && !hv_escalation) {
208526cdce7SNicholas Piggin             /*
209526cdce7SNicholas Piggin              * AIL works for HV interrupts even with guest MSR[IR/DR] disabled.
210526cdce7SNicholas Piggin              * Guest->guest and HV->HV interrupts do require MMU on.
211526cdce7SNicholas Piggin              */
212526cdce7SNicholas Piggin             return;
213526cdce7SNicholas Piggin         }
214526cdce7SNicholas Piggin 
215526cdce7SNicholas Piggin         if (*new_msr & MSR_HVB) {
216526cdce7SNicholas Piggin             if (!(env->spr[SPR_LPCR] & LPCR_HAIL)) {
217526cdce7SNicholas Piggin                 /* HV interrupts depend on LPCR[HAIL] */
218526cdce7SNicholas Piggin                 return;
219526cdce7SNicholas Piggin             }
220526cdce7SNicholas Piggin             ail = 3; /* HAIL=1 gives AIL=3 behaviour for HV interrupts */
221526cdce7SNicholas Piggin         } else {
222526cdce7SNicholas Piggin             ail = (env->spr[SPR_LPCR] & LPCR_AIL) >> LPCR_AIL_SHIFT;
223526cdce7SNicholas Piggin         }
224526cdce7SNicholas Piggin         if (ail == 0) {
225526cdce7SNicholas Piggin             return;
226526cdce7SNicholas Piggin         }
227526cdce7SNicholas Piggin         if (ail == 1 || ail == 2) {
228526cdce7SNicholas Piggin             /* AIL=1 and AIL=2 are reserved, treat them like AIL=0 */
229526cdce7SNicholas Piggin             return;
230526cdce7SNicholas Piggin         }
2318b7e6b07SNicholas Piggin     } else {
2328b7e6b07SNicholas Piggin         /* Other processors do not support AIL */
2338b7e6b07SNicholas Piggin         return;
2348b7e6b07SNicholas Piggin     }
2358b7e6b07SNicholas Piggin 
2368b7e6b07SNicholas Piggin     /*
2378b7e6b07SNicholas Piggin      * AIL applies, so the new MSR gets IR and DR set, and an offset applied
2388b7e6b07SNicholas Piggin      * to the new IP.
2398b7e6b07SNicholas Piggin      */
2408b7e6b07SNicholas Piggin     *new_msr |= (1 << MSR_IR) | (1 << MSR_DR);
2418b7e6b07SNicholas Piggin 
2428b7e6b07SNicholas Piggin     if (excp != POWERPC_EXCP_SYSCALL_VECTORED) {
2438b7e6b07SNicholas Piggin         if (ail == 2) {
2448b7e6b07SNicholas Piggin             *vector |= 0x0000000000018000ull;
2458b7e6b07SNicholas Piggin         } else if (ail == 3) {
2468b7e6b07SNicholas Piggin             *vector |= 0xc000000000004000ull;
2478b7e6b07SNicholas Piggin         }
2488b7e6b07SNicholas Piggin     } else {
2498b7e6b07SNicholas Piggin         /*
2508b7e6b07SNicholas Piggin          * scv AIL is a little different. AIL=2 does not change the address,
2518b7e6b07SNicholas Piggin          * only the MSR. AIL=3 replaces the 0x17000 base with 0xc...3000.
2528b7e6b07SNicholas Piggin          */
2538b7e6b07SNicholas Piggin         if (ail == 3) {
2548b7e6b07SNicholas Piggin             *vector &= ~0x0000000000017000ull; /* Un-apply the base offset */
2558b7e6b07SNicholas Piggin             *vector |= 0xc000000000003000ull; /* Apply scv's AIL=3 offset */
2568b7e6b07SNicholas Piggin         }
2578b7e6b07SNicholas Piggin     }
2588b7e6b07SNicholas Piggin #endif
2592586a4d7SFabiano Rosas }
260dead760bSBenjamin Herrenschmidt 
261ad77c6caSNicholas Piggin static inline void powerpc_set_excp_state(PowerPCCPU *cpu,
262ad77c6caSNicholas Piggin                                           target_ulong vector, target_ulong msr)
263ad77c6caSNicholas Piggin {
264ad77c6caSNicholas Piggin     CPUState *cs = CPU(cpu);
265ad77c6caSNicholas Piggin     CPUPPCState *env = &cpu->env;
266ad77c6caSNicholas Piggin 
267ad77c6caSNicholas Piggin     /*
268ad77c6caSNicholas Piggin      * We don't use hreg_store_msr here as already have treated any
269ad77c6caSNicholas Piggin      * special case that could occur. Just store MSR and update hflags
270ad77c6caSNicholas Piggin      *
271ad77c6caSNicholas Piggin      * Note: We *MUST* not use hreg_store_msr() as-is anyway because it
272ad77c6caSNicholas Piggin      * will prevent setting of the HV bit which some exceptions might need
273ad77c6caSNicholas Piggin      * to do.
274ad77c6caSNicholas Piggin      */
275ad77c6caSNicholas Piggin     env->msr = msr & env->msr_mask;
276ad77c6caSNicholas Piggin     hreg_compute_hflags(env);
277ad77c6caSNicholas Piggin     env->nip = vector;
278ad77c6caSNicholas Piggin     /* Reset exception state */
279ad77c6caSNicholas Piggin     cs->exception_index = POWERPC_EXCP_NONE;
280ad77c6caSNicholas Piggin     env->error_code = 0;
281ad77c6caSNicholas Piggin 
282ad77c6caSNicholas Piggin     /* Reset the reservation */
283ad77c6caSNicholas Piggin     env->reserve_addr = -1;
284ad77c6caSNicholas Piggin 
285ad77c6caSNicholas Piggin     /*
286ad77c6caSNicholas Piggin      * Any interrupt is context synchronizing, check if TCG TLB needs
287ad77c6caSNicholas Piggin      * a delayed flush on ppc64
288ad77c6caSNicholas Piggin      */
289ad77c6caSNicholas Piggin     check_tlb_flush(env, false);
290ad77c6caSNicholas Piggin }
291ad77c6caSNicholas Piggin 
29247733729SDavid Gibson /*
29347733729SDavid Gibson  * Note that this function should be greatly optimized when called
29447733729SDavid Gibson  * with a constant excp, from ppc_hw_interrupt
295c79c73f6SBlue Swirl  */
2965c26a5b3SAndreas Färber static inline void powerpc_excp(PowerPCCPU *cpu, int excp_model, int excp)
297c79c73f6SBlue Swirl {
29827103424SAndreas Färber     CPUState *cs = CPU(cpu);
2995c26a5b3SAndreas Färber     CPUPPCState *env = &cpu->env;
300c79c73f6SBlue Swirl     target_ulong msr, new_msr, vector;
3018b7e6b07SNicholas Piggin     int srr0, srr1, asrr0, asrr1, lev = -1;
302c79c73f6SBlue Swirl 
303c79c73f6SBlue Swirl     qemu_log_mask(CPU_LOG_INT, "Raise exception at " TARGET_FMT_lx
304c79c73f6SBlue Swirl                   " => %08x (%02x)\n", env->nip, excp, env->error_code);
305c79c73f6SBlue Swirl 
306c79c73f6SBlue Swirl     /* new srr1 value excluding must-be-zero bits */
307a1bb7384SScott Wood     if (excp_model == POWERPC_EXCP_BOOKE) {
308a1bb7384SScott Wood         msr = env->msr;
309a1bb7384SScott Wood     } else {
310c79c73f6SBlue Swirl         msr = env->msr & ~0x783f0000ULL;
311a1bb7384SScott Wood     }
312c79c73f6SBlue Swirl 
31347733729SDavid Gibson     /*
31447733729SDavid Gibson      * new interrupt handler msr preserves existing HV and ME unless
3156d49d6d4SBenjamin Herrenschmidt      * explicitly overriden
3166d49d6d4SBenjamin Herrenschmidt      */
3176d49d6d4SBenjamin Herrenschmidt     new_msr = env->msr & (((target_ulong)1 << MSR_ME) | MSR_HVB);
318c79c73f6SBlue Swirl 
319c79c73f6SBlue Swirl     /* target registers */
320c79c73f6SBlue Swirl     srr0 = SPR_SRR0;
321c79c73f6SBlue Swirl     srr1 = SPR_SRR1;
322c79c73f6SBlue Swirl     asrr0 = -1;
323c79c73f6SBlue Swirl     asrr1 = -1;
324c79c73f6SBlue Swirl 
32521c0d66aSBenjamin Herrenschmidt     /*
32621c0d66aSBenjamin Herrenschmidt      * check for special resume at 0x100 from doze/nap/sleep/winkle on
32721c0d66aSBenjamin Herrenschmidt      * P7/P8/P9
32821c0d66aSBenjamin Herrenschmidt      */
3291e7fd61dSBenjamin Herrenschmidt     if (env->resume_as_sreset) {
330dead760bSBenjamin Herrenschmidt         excp = powerpc_reset_wakeup(cs, env, excp, &msr);
3317778a575SBenjamin Herrenschmidt     }
3327778a575SBenjamin Herrenschmidt 
33347733729SDavid Gibson     /*
33447733729SDavid Gibson      * Hypervisor emulation assistance interrupt only exists on server
3359b2faddaSBenjamin Herrenschmidt      * arch 2.05 server or later. We also don't want to generate it if
3369b2faddaSBenjamin Herrenschmidt      * we don't have HVB in msr_mask (PAPR mode).
3379b2faddaSBenjamin Herrenschmidt      */
3389b2faddaSBenjamin Herrenschmidt     if (excp == POWERPC_EXCP_HV_EMU
3399b2faddaSBenjamin Herrenschmidt #if defined(TARGET_PPC64)
340d57d72a8SGreg Kurz         && !(mmu_is_64bit(env->mmu_model) && (env->msr_mask & MSR_HVB))
3419b2faddaSBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */
3429b2faddaSBenjamin Herrenschmidt 
3439b2faddaSBenjamin Herrenschmidt     ) {
3449b2faddaSBenjamin Herrenschmidt         excp = POWERPC_EXCP_PROGRAM;
3459b2faddaSBenjamin Herrenschmidt     }
3469b2faddaSBenjamin Herrenschmidt 
3477fc1dc83SFabiano Rosas #ifdef TARGET_PPC64
3487fc1dc83SFabiano Rosas     /*
3497fc1dc83SFabiano Rosas      * SPEU and VPU share the same IVOR but they exist in different
3507fc1dc83SFabiano Rosas      * processors. SPEU is e500v1/2 only and VPU is e6500 only.
3517fc1dc83SFabiano Rosas      */
3527fc1dc83SFabiano Rosas     if (excp_model == POWERPC_EXCP_BOOKE && excp == POWERPC_EXCP_VPU) {
3537fc1dc83SFabiano Rosas         excp = POWERPC_EXCP_SPEU;
3547fc1dc83SFabiano Rosas     }
3557fc1dc83SFabiano Rosas #endif
3567fc1dc83SFabiano Rosas 
357c79c73f6SBlue Swirl     switch (excp) {
358c79c73f6SBlue Swirl     case POWERPC_EXCP_NONE:
359c79c73f6SBlue Swirl         /* Should never happen */
360c79c73f6SBlue Swirl         return;
361c79c73f6SBlue Swirl     case POWERPC_EXCP_CRITICAL:    /* Critical input                         */
362c79c73f6SBlue Swirl         switch (excp_model) {
363c79c73f6SBlue Swirl         case POWERPC_EXCP_40x:
364c79c73f6SBlue Swirl             srr0 = SPR_40x_SRR2;
365c79c73f6SBlue Swirl             srr1 = SPR_40x_SRR3;
366c79c73f6SBlue Swirl             break;
367c79c73f6SBlue Swirl         case POWERPC_EXCP_BOOKE:
368c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_CSRR0;
369c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_CSRR1;
370c79c73f6SBlue Swirl             break;
371c79c73f6SBlue Swirl         case POWERPC_EXCP_G2:
372c79c73f6SBlue Swirl             break;
373c79c73f6SBlue Swirl         default:
374c79c73f6SBlue Swirl             goto excp_invalid;
375c79c73f6SBlue Swirl         }
376bd6fefe7SBenjamin Herrenschmidt         break;
377c79c73f6SBlue Swirl     case POWERPC_EXCP_MCHECK:    /* Machine check exception                  */
378c79c73f6SBlue Swirl         if (msr_me == 0) {
37947733729SDavid Gibson             /*
38047733729SDavid Gibson              * Machine check exception is not enabled.  Enter
38147733729SDavid Gibson              * checkstop state.
382c79c73f6SBlue Swirl              */
383c79c73f6SBlue Swirl             fprintf(stderr, "Machine check while not allowed. "
384c79c73f6SBlue Swirl                     "Entering checkstop state\n");
385013a2942SPaolo Bonzini             if (qemu_log_separate()) {
386013a2942SPaolo Bonzini                 qemu_log("Machine check while not allowed. "
387013a2942SPaolo Bonzini                         "Entering checkstop state\n");
388c79c73f6SBlue Swirl             }
389259186a7SAndreas Färber             cs->halted = 1;
390044897efSRichard Purdie             cpu_interrupt_exittb(cs);
391c79c73f6SBlue Swirl         }
39210c21b5cSNicholas Piggin         if (env->msr_mask & MSR_HVB) {
39347733729SDavid Gibson             /*
39447733729SDavid Gibson              * ISA specifies HV, but can be delivered to guest with HV
39547733729SDavid Gibson              * clear (e.g., see FWNMI in PAPR).
39610c21b5cSNicholas Piggin              */
397c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
39810c21b5cSNicholas Piggin         }
399c79c73f6SBlue Swirl 
400c79c73f6SBlue Swirl         /* machine check exceptions don't have ME set */
401c79c73f6SBlue Swirl         new_msr &= ~((target_ulong)1 << MSR_ME);
402c79c73f6SBlue Swirl 
403c79c73f6SBlue Swirl         /* XXX: should also have something loaded in DAR / DSISR */
404c79c73f6SBlue Swirl         switch (excp_model) {
405c79c73f6SBlue Swirl         case POWERPC_EXCP_40x:
406c79c73f6SBlue Swirl             srr0 = SPR_40x_SRR2;
407c79c73f6SBlue Swirl             srr1 = SPR_40x_SRR3;
408c79c73f6SBlue Swirl             break;
409c79c73f6SBlue Swirl         case POWERPC_EXCP_BOOKE:
410a1bb7384SScott Wood             /* FIXME: choose one or the other based on CPU type */
411c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_MCSRR0;
412c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_MCSRR1;
413c79c73f6SBlue Swirl             asrr0 = SPR_BOOKE_CSRR0;
414c79c73f6SBlue Swirl             asrr1 = SPR_BOOKE_CSRR1;
415c79c73f6SBlue Swirl             break;
416c79c73f6SBlue Swirl         default:
417c79c73f6SBlue Swirl             break;
418c79c73f6SBlue Swirl         }
419bd6fefe7SBenjamin Herrenschmidt         break;
420c79c73f6SBlue Swirl     case POWERPC_EXCP_DSI:       /* Data storage exception                   */
4212eb1ef73SCédric Le Goater         trace_ppc_excp_dsi(env->spr[SPR_DSISR], env->spr[SPR_DAR]);
422bd6fefe7SBenjamin Herrenschmidt         break;
423c79c73f6SBlue Swirl     case POWERPC_EXCP_ISI:       /* Instruction storage exception            */
4242eb1ef73SCédric Le Goater         trace_ppc_excp_isi(msr, env->nip);
425c79c73f6SBlue Swirl         msr |= env->error_code;
426bd6fefe7SBenjamin Herrenschmidt         break;
427c79c73f6SBlue Swirl     case POWERPC_EXCP_EXTERNAL:  /* External input                           */
428bbc443cfSFabiano Rosas     {
429bbc443cfSFabiano Rosas         bool lpes0;
430bbc443cfSFabiano Rosas 
431fdfba1a2SEdgar E. Iglesias         cs = CPU(cpu);
432fdfba1a2SEdgar E. Iglesias 
433bbc443cfSFabiano Rosas         /*
434bbc443cfSFabiano Rosas          * Exception targeting modifiers
435bbc443cfSFabiano Rosas          *
436bbc443cfSFabiano Rosas          * LPES0 is supported on POWER7/8/9
437bbc443cfSFabiano Rosas          * LPES1 is not supported (old iSeries mode)
438bbc443cfSFabiano Rosas          *
439bbc443cfSFabiano Rosas          * On anything else, we behave as if LPES0 is 1
440bbc443cfSFabiano Rosas          * (externals don't alter MSR:HV)
441bbc443cfSFabiano Rosas          */
442bbc443cfSFabiano Rosas #if defined(TARGET_PPC64)
443bbc443cfSFabiano Rosas         if (excp_model == POWERPC_EXCP_POWER7 ||
444bbc443cfSFabiano Rosas             excp_model == POWERPC_EXCP_POWER8 ||
445bbc443cfSFabiano Rosas             excp_model == POWERPC_EXCP_POWER9 ||
446bbc443cfSFabiano Rosas             excp_model == POWERPC_EXCP_POWER10) {
447bbc443cfSFabiano Rosas             lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0);
448bbc443cfSFabiano Rosas         } else
449bbc443cfSFabiano Rosas #endif /* defined(TARGET_PPC64) */
450bbc443cfSFabiano Rosas         {
451bbc443cfSFabiano Rosas             lpes0 = true;
452bbc443cfSFabiano Rosas         }
453bbc443cfSFabiano Rosas 
4546d49d6d4SBenjamin Herrenschmidt         if (!lpes0) {
455c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
4566d49d6d4SBenjamin Herrenschmidt             new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
4576d49d6d4SBenjamin Herrenschmidt             srr0 = SPR_HSRR0;
4586d49d6d4SBenjamin Herrenschmidt             srr1 = SPR_HSRR1;
459c79c73f6SBlue Swirl         }
46068c2dd70SAlexander Graf         if (env->mpic_proxy) {
46168c2dd70SAlexander Graf             /* IACK the IRQ on delivery */
462fdfba1a2SEdgar E. Iglesias             env->spr[SPR_BOOKE_EPR] = ldl_phys(cs->as, env->mpic_iack);
46368c2dd70SAlexander Graf         }
464bd6fefe7SBenjamin Herrenschmidt         break;
465bbc443cfSFabiano Rosas     }
466c79c73f6SBlue Swirl     case POWERPC_EXCP_ALIGN:     /* Alignment exception                      */
467*29c4a336SFabiano Rosas         /* Get rS/rD and rA from faulting opcode */
46847733729SDavid Gibson         /*
469*29c4a336SFabiano Rosas          * Note: the opcode fields will not be set properly for a
470*29c4a336SFabiano Rosas          * direct store load/store, but nobody cares as nobody
471*29c4a336SFabiano Rosas          * actually uses direct store segments.
4723433b732SBenjamin Herrenschmidt          */
473*29c4a336SFabiano Rosas         env->spr[SPR_DSISR] |= (env->error_code & 0x03FF0000) >> 16;
474bd6fefe7SBenjamin Herrenschmidt         break;
475c79c73f6SBlue Swirl     case POWERPC_EXCP_PROGRAM:   /* Program exception                        */
476c79c73f6SBlue Swirl         switch (env->error_code & ~0xF) {
477c79c73f6SBlue Swirl         case POWERPC_EXCP_FP:
478c79c73f6SBlue Swirl             if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) {
4792eb1ef73SCédric Le Goater                 trace_ppc_excp_fp_ignore();
48027103424SAndreas Färber                 cs->exception_index = POWERPC_EXCP_NONE;
481c79c73f6SBlue Swirl                 env->error_code = 0;
482c79c73f6SBlue Swirl                 return;
483c79c73f6SBlue Swirl             }
4841b7d17caSBenjamin Herrenschmidt 
48547733729SDavid Gibson             /*
48647733729SDavid Gibson              * FP exceptions always have NIP pointing to the faulting
4871b7d17caSBenjamin Herrenschmidt              * instruction, so always use store_next and claim we are
4881b7d17caSBenjamin Herrenschmidt              * precise in the MSR.
4891b7d17caSBenjamin Herrenschmidt              */
490c79c73f6SBlue Swirl             msr |= 0x00100000;
4910ee604abSAaron Larson             env->spr[SPR_BOOKE_ESR] = ESR_FP;
492bd6fefe7SBenjamin Herrenschmidt             break;
493c79c73f6SBlue Swirl         case POWERPC_EXCP_INVAL:
4942eb1ef73SCédric Le Goater             trace_ppc_excp_inval(env->nip);
495c79c73f6SBlue Swirl             msr |= 0x00080000;
496c79c73f6SBlue Swirl             env->spr[SPR_BOOKE_ESR] = ESR_PIL;
497c79c73f6SBlue Swirl             break;
498c79c73f6SBlue Swirl         case POWERPC_EXCP_PRIV:
499c79c73f6SBlue Swirl             msr |= 0x00040000;
500c79c73f6SBlue Swirl             env->spr[SPR_BOOKE_ESR] = ESR_PPR;
501c79c73f6SBlue Swirl             break;
502c79c73f6SBlue Swirl         case POWERPC_EXCP_TRAP:
503c79c73f6SBlue Swirl             msr |= 0x00020000;
504c79c73f6SBlue Swirl             env->spr[SPR_BOOKE_ESR] = ESR_PTR;
505c79c73f6SBlue Swirl             break;
506c79c73f6SBlue Swirl         default:
507c79c73f6SBlue Swirl             /* Should never occur */
508a47dddd7SAndreas Färber             cpu_abort(cs, "Invalid program exception %d. Aborting\n",
509c79c73f6SBlue Swirl                       env->error_code);
510c79c73f6SBlue Swirl             break;
511c79c73f6SBlue Swirl         }
512bd6fefe7SBenjamin Herrenschmidt         break;
513c79c73f6SBlue Swirl     case POWERPC_EXCP_SYSCALL:   /* System call exception                    */
514c79c73f6SBlue Swirl         lev = env->error_code;
5156d49d6d4SBenjamin Herrenschmidt 
5166dc6b557SNicholas Piggin         if ((lev == 1) && cpu->vhyp) {
5176dc6b557SNicholas Piggin             dump_hcall(env);
5186dc6b557SNicholas Piggin         } else {
5196dc6b557SNicholas Piggin             dump_syscall(env);
5206dc6b557SNicholas Piggin         }
5216dc6b557SNicholas Piggin 
52247733729SDavid Gibson         /*
52347733729SDavid Gibson          * We need to correct the NIP which in this case is supposed
524bd6fefe7SBenjamin Herrenschmidt          * to point to the next instruction
525bd6fefe7SBenjamin Herrenschmidt          */
526bd6fefe7SBenjamin Herrenschmidt         env->nip += 4;
527bd6fefe7SBenjamin Herrenschmidt 
5286d49d6d4SBenjamin Herrenschmidt         /* "PAPR mode" built-in hypercall emulation */
5291d1be34dSDavid Gibson         if ((lev == 1) && cpu->vhyp) {
5301d1be34dSDavid Gibson             PPCVirtualHypervisorClass *vhc =
5311d1be34dSDavid Gibson                 PPC_VIRTUAL_HYPERVISOR_GET_CLASS(cpu->vhyp);
5321d1be34dSDavid Gibson             vhc->hypercall(cpu->vhyp, cpu);
533c79c73f6SBlue Swirl             return;
534c79c73f6SBlue Swirl         }
5356d49d6d4SBenjamin Herrenschmidt         if (lev == 1) {
536c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
537c79c73f6SBlue Swirl         }
538bd6fefe7SBenjamin Herrenschmidt         break;
5393c89b8d6SNicholas Piggin     case POWERPC_EXCP_SYSCALL_VECTORED: /* scv exception                     */
5403c89b8d6SNicholas Piggin         lev = env->error_code;
5410c87018cSFabiano Rosas         dump_syscall(env);
5423c89b8d6SNicholas Piggin         env->nip += 4;
5433c89b8d6SNicholas Piggin         new_msr |= env->msr & ((target_ulong)1 << MSR_EE);
5443c89b8d6SNicholas Piggin         new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
5453c89b8d6SNicholas Piggin         break;
546bd6fefe7SBenjamin Herrenschmidt     case POWERPC_EXCP_FPU:       /* Floating-point unavailable exception     */
547c79c73f6SBlue Swirl     case POWERPC_EXCP_APU:       /* Auxiliary processor unavailable          */
548c79c73f6SBlue Swirl     case POWERPC_EXCP_DECR:      /* Decrementer exception                    */
549bd6fefe7SBenjamin Herrenschmidt         break;
550c79c73f6SBlue Swirl     case POWERPC_EXCP_FIT:       /* Fixed-interval timer interrupt           */
551c79c73f6SBlue Swirl         /* FIT on 4xx */
5522eb1ef73SCédric Le Goater         trace_ppc_excp_print("FIT");
553bd6fefe7SBenjamin Herrenschmidt         break;
554c79c73f6SBlue Swirl     case POWERPC_EXCP_WDT:       /* Watchdog timer interrupt                 */
5552eb1ef73SCédric Le Goater         trace_ppc_excp_print("WDT");
556c79c73f6SBlue Swirl         switch (excp_model) {
557c79c73f6SBlue Swirl         case POWERPC_EXCP_BOOKE:
558c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_CSRR0;
559c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_CSRR1;
560c79c73f6SBlue Swirl             break;
561c79c73f6SBlue Swirl         default:
562c79c73f6SBlue Swirl             break;
563c79c73f6SBlue Swirl         }
564bd6fefe7SBenjamin Herrenschmidt         break;
565c79c73f6SBlue Swirl     case POWERPC_EXCP_DTLB:      /* Data TLB error                           */
566c79c73f6SBlue Swirl     case POWERPC_EXCP_ITLB:      /* Instruction TLB error                    */
567bd6fefe7SBenjamin Herrenschmidt         break;
568c79c73f6SBlue Swirl     case POWERPC_EXCP_DEBUG:     /* Debug interrupt                          */
5690e3bf489SRoman Kapl         if (env->flags & POWERPC_FLAG_DE) {
570a1bb7384SScott Wood             /* FIXME: choose one or the other based on CPU type */
571c79c73f6SBlue Swirl             srr0 = SPR_BOOKE_DSRR0;
572c79c73f6SBlue Swirl             srr1 = SPR_BOOKE_DSRR1;
573c79c73f6SBlue Swirl             asrr0 = SPR_BOOKE_CSRR0;
574c79c73f6SBlue Swirl             asrr1 = SPR_BOOKE_CSRR1;
5750e3bf489SRoman Kapl             /* DBSR already modified by caller */
5760e3bf489SRoman Kapl         } else {
5770e3bf489SRoman Kapl             cpu_abort(cs, "Debug exception triggered on unsupported model\n");
578c79c73f6SBlue Swirl         }
579bd6fefe7SBenjamin Herrenschmidt         break;
5807fc1dc83SFabiano Rosas     case POWERPC_EXCP_SPEU:   /* SPE/embedded floating-point unavailable/VPU  */
581c79c73f6SBlue Swirl         env->spr[SPR_BOOKE_ESR] = ESR_SPV;
582bd6fefe7SBenjamin Herrenschmidt         break;
583c79c73f6SBlue Swirl     case POWERPC_EXCP_EFPDI:     /* Embedded floating-point data interrupt   */
584c79c73f6SBlue Swirl         /* XXX: TODO */
585a47dddd7SAndreas Färber         cpu_abort(cs, "Embedded floating point data exception "
586c79c73f6SBlue Swirl                   "is not implemented yet !\n");
587c79c73f6SBlue Swirl         env->spr[SPR_BOOKE_ESR] = ESR_SPV;
588bd6fefe7SBenjamin Herrenschmidt         break;
589c79c73f6SBlue Swirl     case POWERPC_EXCP_EFPRI:     /* Embedded floating-point round interrupt  */
590c79c73f6SBlue Swirl         /* XXX: TODO */
591a47dddd7SAndreas Färber         cpu_abort(cs, "Embedded floating point round exception "
592c79c73f6SBlue Swirl                   "is not implemented yet !\n");
593c79c73f6SBlue Swirl         env->spr[SPR_BOOKE_ESR] = ESR_SPV;
594bd6fefe7SBenjamin Herrenschmidt         break;
595c79c73f6SBlue Swirl     case POWERPC_EXCP_EPERFM:    /* Embedded performance monitor interrupt   */
596c79c73f6SBlue Swirl         /* XXX: TODO */
597a47dddd7SAndreas Färber         cpu_abort(cs,
598c79c73f6SBlue Swirl                   "Performance counter exception is not implemented yet !\n");
599bd6fefe7SBenjamin Herrenschmidt         break;
600c79c73f6SBlue Swirl     case POWERPC_EXCP_DOORI:     /* Embedded doorbell interrupt              */
601bd6fefe7SBenjamin Herrenschmidt         break;
602c79c73f6SBlue Swirl     case POWERPC_EXCP_DOORCI:    /* Embedded doorbell critical interrupt     */
603c79c73f6SBlue Swirl         srr0 = SPR_BOOKE_CSRR0;
604c79c73f6SBlue Swirl         srr1 = SPR_BOOKE_CSRR1;
605bd6fefe7SBenjamin Herrenschmidt         break;
606c79c73f6SBlue Swirl     case POWERPC_EXCP_RESET:     /* System reset exception                   */
607f85bcec3SNicholas Piggin         /* A power-saving exception sets ME, otherwise it is unchanged */
608c79c73f6SBlue Swirl         if (msr_pow) {
609c79c73f6SBlue Swirl             /* indicate that we resumed from power save mode */
610c79c73f6SBlue Swirl             msr |= 0x10000;
611f85bcec3SNicholas Piggin             new_msr |= ((target_ulong)1 << MSR_ME);
612c79c73f6SBlue Swirl         }
61310c21b5cSNicholas Piggin         if (env->msr_mask & MSR_HVB) {
61447733729SDavid Gibson             /*
61547733729SDavid Gibson              * ISA specifies HV, but can be delivered to guest with HV
61647733729SDavid Gibson              * clear (e.g., see FWNMI in PAPR, NMI injection in QEMU).
61710c21b5cSNicholas Piggin              */
618c79c73f6SBlue Swirl             new_msr |= (target_ulong)MSR_HVB;
61910c21b5cSNicholas Piggin         } else {
62010c21b5cSNicholas Piggin             if (msr_pow) {
62110c21b5cSNicholas Piggin                 cpu_abort(cs, "Trying to deliver power-saving system reset "
62210c21b5cSNicholas Piggin                           "exception %d with no HV support\n", excp);
62310c21b5cSNicholas Piggin             }
62410c21b5cSNicholas Piggin         }
625bd6fefe7SBenjamin Herrenschmidt         break;
626c79c73f6SBlue Swirl     case POWERPC_EXCP_DSEG:      /* Data segment exception                   */
627c79c73f6SBlue Swirl     case POWERPC_EXCP_ISEG:      /* Instruction segment exception            */
628c79c73f6SBlue Swirl     case POWERPC_EXCP_TRACE:     /* Trace exception                          */
629bd6fefe7SBenjamin Herrenschmidt         break;
630d04ea940SCédric Le Goater     case POWERPC_EXCP_HISI:      /* Hypervisor instruction storage exception */
631d04ea940SCédric Le Goater         msr |= env->error_code;
632295397f5SChen Qun         /* fall through */
633bd6fefe7SBenjamin Herrenschmidt     case POWERPC_EXCP_HDECR:     /* Hypervisor decrementer exception         */
634c79c73f6SBlue Swirl     case POWERPC_EXCP_HDSI:      /* Hypervisor data storage exception        */
635c79c73f6SBlue Swirl     case POWERPC_EXCP_HDSEG:     /* Hypervisor data segment exception        */
636c79c73f6SBlue Swirl     case POWERPC_EXCP_HISEG:     /* Hypervisor instruction segment exception */
6377af1e7b0SCédric Le Goater     case POWERPC_EXCP_SDOOR_HV:  /* Hypervisor Doorbell interrupt            */
638bd6fefe7SBenjamin Herrenschmidt     case POWERPC_EXCP_HV_EMU:
639d8ce5fd6SBenjamin Herrenschmidt     case POWERPC_EXCP_HVIRT:     /* Hypervisor virtualization                */
640c79c73f6SBlue Swirl         srr0 = SPR_HSRR0;
641c79c73f6SBlue Swirl         srr1 = SPR_HSRR1;
642c79c73f6SBlue Swirl         new_msr |= (target_ulong)MSR_HVB;
643c79c73f6SBlue Swirl         new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
644bd6fefe7SBenjamin Herrenschmidt         break;
645c79c73f6SBlue Swirl     case POWERPC_EXCP_VPU:       /* Vector unavailable exception             */
6461f29871cSTom Musta     case POWERPC_EXCP_VSXU:       /* VSX unavailable exception               */
6477019cb3dSAlexey Kardashevskiy     case POWERPC_EXCP_FU:         /* Facility unavailable exception          */
6485310799aSBalbir Singh #ifdef TARGET_PPC64
6495310799aSBalbir Singh         env->spr[SPR_FSCR] |= ((target_ulong)env->error_code << 56);
6505310799aSBalbir Singh #endif
651bd6fefe7SBenjamin Herrenschmidt         break;
652493028d8SCédric Le Goater     case POWERPC_EXCP_HV_FU:     /* Hypervisor Facility Unavailable Exception */
653493028d8SCédric Le Goater #ifdef TARGET_PPC64
654493028d8SCédric Le Goater         env->spr[SPR_HFSCR] |= ((target_ulong)env->error_code << FSCR_IC_POS);
655493028d8SCédric Le Goater         srr0 = SPR_HSRR0;
656493028d8SCédric Le Goater         srr1 = SPR_HSRR1;
657493028d8SCédric Le Goater         new_msr |= (target_ulong)MSR_HVB;
658493028d8SCédric Le Goater         new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
659493028d8SCédric Le Goater #endif
660493028d8SCédric Le Goater         break;
661c79c73f6SBlue Swirl     case POWERPC_EXCP_PIT:       /* Programmable interval timer interrupt    */
6622eb1ef73SCédric Le Goater         trace_ppc_excp_print("PIT");
663bd6fefe7SBenjamin Herrenschmidt         break;
664c79c73f6SBlue Swirl     case POWERPC_EXCP_IO:        /* IO error exception                       */
665c79c73f6SBlue Swirl         /* XXX: TODO */
666a47dddd7SAndreas Färber         cpu_abort(cs, "601 IO error exception is not implemented yet !\n");
667bd6fefe7SBenjamin Herrenschmidt         break;
668c79c73f6SBlue Swirl     case POWERPC_EXCP_RUNM:      /* Run mode exception                       */
669c79c73f6SBlue Swirl         /* XXX: TODO */
670a47dddd7SAndreas Färber         cpu_abort(cs, "601 run mode exception is not implemented yet !\n");
671bd6fefe7SBenjamin Herrenschmidt         break;
672c79c73f6SBlue Swirl     case POWERPC_EXCP_EMUL:      /* Emulation trap exception                 */
673c79c73f6SBlue Swirl         /* XXX: TODO */
674a47dddd7SAndreas Färber         cpu_abort(cs, "602 emulation trap exception "
675c79c73f6SBlue Swirl                   "is not implemented yet !\n");
676bd6fefe7SBenjamin Herrenschmidt         break;
677c79c73f6SBlue Swirl     case POWERPC_EXCP_IFTLB:     /* Instruction fetch TLB error              */
678c79c73f6SBlue Swirl     case POWERPC_EXCP_DLTLB:     /* Data load TLB miss                       */
679c79c73f6SBlue Swirl     case POWERPC_EXCP_DSTLB:     /* Data store TLB miss                      */
680c79c73f6SBlue Swirl         switch (excp_model) {
681c79c73f6SBlue Swirl         case POWERPC_EXCP_602:
682c79c73f6SBlue Swirl         case POWERPC_EXCP_603:
683c79c73f6SBlue Swirl         case POWERPC_EXCP_G2:
684c79c73f6SBlue Swirl             /* Swap temporary saved registers with GPRs */
685c79c73f6SBlue Swirl             if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) {
686c79c73f6SBlue Swirl                 new_msr |= (target_ulong)1 << MSR_TGPR;
687c79c73f6SBlue Swirl                 hreg_swap_gpr_tgpr(env);
688c79c73f6SBlue Swirl             }
68951b385dbSFabiano Rosas             /* fall through */
690c79c73f6SBlue Swirl         case POWERPC_EXCP_7x5:
691c79c73f6SBlue Swirl #if defined(DEBUG_SOFTWARE_TLB)
692c79c73f6SBlue Swirl             if (qemu_log_enabled()) {
693c79c73f6SBlue Swirl                 const char *es;
694c79c73f6SBlue Swirl                 target_ulong *miss, *cmp;
695c79c73f6SBlue Swirl                 int en;
696c79c73f6SBlue Swirl 
697c79c73f6SBlue Swirl                 if (excp == POWERPC_EXCP_IFTLB) {
698c79c73f6SBlue Swirl                     es = "I";
699c79c73f6SBlue Swirl                     en = 'I';
700c79c73f6SBlue Swirl                     miss = &env->spr[SPR_IMISS];
701c79c73f6SBlue Swirl                     cmp = &env->spr[SPR_ICMP];
702c79c73f6SBlue Swirl                 } else {
703c79c73f6SBlue Swirl                     if (excp == POWERPC_EXCP_DLTLB) {
704c79c73f6SBlue Swirl                         es = "DL";
705c79c73f6SBlue Swirl                     } else {
706c79c73f6SBlue Swirl                         es = "DS";
707c79c73f6SBlue Swirl                     }
708c79c73f6SBlue Swirl                     en = 'D';
709c79c73f6SBlue Swirl                     miss = &env->spr[SPR_DMISS];
710c79c73f6SBlue Swirl                     cmp = &env->spr[SPR_DCMP];
711c79c73f6SBlue Swirl                 }
712c79c73f6SBlue Swirl                 qemu_log("6xx %sTLB miss: %cM " TARGET_FMT_lx " %cC "
713c79c73f6SBlue Swirl                          TARGET_FMT_lx " H1 " TARGET_FMT_lx " H2 "
714c79c73f6SBlue Swirl                          TARGET_FMT_lx " %08x\n", es, en, *miss, en, *cmp,
715c79c73f6SBlue Swirl                          env->spr[SPR_HASH1], env->spr[SPR_HASH2],
716c79c73f6SBlue Swirl                          env->error_code);
717c79c73f6SBlue Swirl             }
718c79c73f6SBlue Swirl #endif
719c79c73f6SBlue Swirl             msr |= env->crf[0] << 28;
720c79c73f6SBlue Swirl             msr |= env->error_code; /* key, D/I, S/L bits */
721c79c73f6SBlue Swirl             /* Set way using a LRU mechanism */
722c79c73f6SBlue Swirl             msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17;
723c79c73f6SBlue Swirl             break;
724c79c73f6SBlue Swirl         default:
72551b385dbSFabiano Rosas             cpu_abort(cs, "Invalid TLB miss exception\n");
726c79c73f6SBlue Swirl             break;
727c79c73f6SBlue Swirl         }
728bd6fefe7SBenjamin Herrenschmidt         break;
729c79c73f6SBlue Swirl     case POWERPC_EXCP_FPA:       /* Floating-point assist exception          */
730c79c73f6SBlue Swirl         /* XXX: TODO */
731a47dddd7SAndreas Färber         cpu_abort(cs, "Floating point assist exception "
732c79c73f6SBlue Swirl                   "is not implemented yet !\n");
733bd6fefe7SBenjamin Herrenschmidt         break;
734c79c73f6SBlue Swirl     case POWERPC_EXCP_DABR:      /* Data address breakpoint                  */
735c79c73f6SBlue Swirl         /* XXX: TODO */
736a47dddd7SAndreas Färber         cpu_abort(cs, "DABR exception is not implemented yet !\n");
737bd6fefe7SBenjamin Herrenschmidt         break;
738c79c73f6SBlue Swirl     case POWERPC_EXCP_IABR:      /* Instruction address breakpoint           */
739c79c73f6SBlue Swirl         /* XXX: TODO */
740a47dddd7SAndreas Färber         cpu_abort(cs, "IABR exception is not implemented yet !\n");
741bd6fefe7SBenjamin Herrenschmidt         break;
742c79c73f6SBlue Swirl     case POWERPC_EXCP_SMI:       /* System management interrupt              */
743c79c73f6SBlue Swirl         /* XXX: TODO */
744a47dddd7SAndreas Färber         cpu_abort(cs, "SMI exception is not implemented yet !\n");
745bd6fefe7SBenjamin Herrenschmidt         break;
746c79c73f6SBlue Swirl     case POWERPC_EXCP_THERM:     /* Thermal interrupt                        */
747c79c73f6SBlue Swirl         /* XXX: TODO */
748a47dddd7SAndreas Färber         cpu_abort(cs, "Thermal management exception "
749c79c73f6SBlue Swirl                   "is not implemented yet !\n");
750bd6fefe7SBenjamin Herrenschmidt         break;
751c79c73f6SBlue Swirl     case POWERPC_EXCP_PERFM:     /* Embedded performance monitor interrupt   */
752c79c73f6SBlue Swirl         /* XXX: TODO */
753a47dddd7SAndreas Färber         cpu_abort(cs,
754c79c73f6SBlue Swirl                   "Performance counter exception is not implemented yet !\n");
755bd6fefe7SBenjamin Herrenschmidt         break;
756c79c73f6SBlue Swirl     case POWERPC_EXCP_VPUA:      /* Vector assist exception                  */
757c79c73f6SBlue Swirl         /* XXX: TODO */
758a47dddd7SAndreas Färber         cpu_abort(cs, "VPU assist exception is not implemented yet !\n");
759bd6fefe7SBenjamin Herrenschmidt         break;
760c79c73f6SBlue Swirl     case POWERPC_EXCP_SOFTP:     /* Soft patch exception                     */
761c79c73f6SBlue Swirl         /* XXX: TODO */
762a47dddd7SAndreas Färber         cpu_abort(cs,
763c79c73f6SBlue Swirl                   "970 soft-patch exception is not implemented yet !\n");
764bd6fefe7SBenjamin Herrenschmidt         break;
765c79c73f6SBlue Swirl     case POWERPC_EXCP_MAINT:     /* Maintenance exception                    */
766c79c73f6SBlue Swirl         /* XXX: TODO */
767a47dddd7SAndreas Färber         cpu_abort(cs,
768c79c73f6SBlue Swirl                   "970 maintenance exception is not implemented yet !\n");
769bd6fefe7SBenjamin Herrenschmidt         break;
770c79c73f6SBlue Swirl     case POWERPC_EXCP_MEXTBR:    /* Maskable external breakpoint             */
771c79c73f6SBlue Swirl         /* XXX: TODO */
772a47dddd7SAndreas Färber         cpu_abort(cs, "Maskable external exception "
773c79c73f6SBlue Swirl                   "is not implemented yet !\n");
774bd6fefe7SBenjamin Herrenschmidt         break;
775c79c73f6SBlue Swirl     case POWERPC_EXCP_NMEXTBR:   /* Non maskable external breakpoint         */
776c79c73f6SBlue Swirl         /* XXX: TODO */
777a47dddd7SAndreas Färber         cpu_abort(cs, "Non maskable external exception "
778c79c73f6SBlue Swirl                   "is not implemented yet !\n");
779bd6fefe7SBenjamin Herrenschmidt         break;
780c79c73f6SBlue Swirl     default:
781c79c73f6SBlue Swirl     excp_invalid:
782a47dddd7SAndreas Färber         cpu_abort(cs, "Invalid PowerPC exception %d. Aborting\n", excp);
783c79c73f6SBlue Swirl         break;
784c79c73f6SBlue Swirl     }
785bd6fefe7SBenjamin Herrenschmidt 
7866d49d6d4SBenjamin Herrenschmidt     /* Sanity check */
78710c21b5cSNicholas Piggin     if (!(env->msr_mask & MSR_HVB)) {
78810c21b5cSNicholas Piggin         if (new_msr & MSR_HVB) {
78910c21b5cSNicholas Piggin             cpu_abort(cs, "Trying to deliver HV exception (MSR) %d with "
7906d49d6d4SBenjamin Herrenschmidt                       "no HV support\n", excp);
7916d49d6d4SBenjamin Herrenschmidt         }
79210c21b5cSNicholas Piggin         if (srr0 == SPR_HSRR0) {
79310c21b5cSNicholas Piggin             cpu_abort(cs, "Trying to deliver HV exception (HSRR) %d with "
79410c21b5cSNicholas Piggin                       "no HV support\n", excp);
79510c21b5cSNicholas Piggin         }
79610c21b5cSNicholas Piggin     }
7976d49d6d4SBenjamin Herrenschmidt 
79847733729SDavid Gibson     /*
79947733729SDavid Gibson      * Sort out endianness of interrupt, this differs depending on the
8006d49d6d4SBenjamin Herrenschmidt      * CPU, the HV mode, etc...
8016d49d6d4SBenjamin Herrenschmidt      */
8021e0c7e55SAnton Blanchard #ifdef TARGET_PPC64
8036d49d6d4SBenjamin Herrenschmidt     if (excp_model == POWERPC_EXCP_POWER7) {
8046d49d6d4SBenjamin Herrenschmidt         if (!(new_msr & MSR_HVB) && (env->spr[SPR_LPCR] & LPCR_ILE)) {
8056d49d6d4SBenjamin Herrenschmidt             new_msr |= (target_ulong)1 << MSR_LE;
8066d49d6d4SBenjamin Herrenschmidt         }
8076d49d6d4SBenjamin Herrenschmidt     } else if (excp_model == POWERPC_EXCP_POWER8) {
8086d49d6d4SBenjamin Herrenschmidt         if (new_msr & MSR_HVB) {
809a790e82bSBenjamin Herrenschmidt             if (env->spr[SPR_HID0] & HID0_HILE) {
810a790e82bSBenjamin Herrenschmidt                 new_msr |= (target_ulong)1 << MSR_LE;
811a790e82bSBenjamin Herrenschmidt             }
812a790e82bSBenjamin Herrenschmidt         } else if (env->spr[SPR_LPCR] & LPCR_ILE) {
813a790e82bSBenjamin Herrenschmidt             new_msr |= (target_ulong)1 << MSR_LE;
814a790e82bSBenjamin Herrenschmidt         }
815526cdce7SNicholas Piggin     } else if (excp_model == POWERPC_EXCP_POWER9 ||
816526cdce7SNicholas Piggin                excp_model == POWERPC_EXCP_POWER10) {
817a790e82bSBenjamin Herrenschmidt         if (new_msr & MSR_HVB) {
818a790e82bSBenjamin Herrenschmidt             if (env->spr[SPR_HID0] & HID0_POWER9_HILE) {
8196d49d6d4SBenjamin Herrenschmidt                 new_msr |= (target_ulong)1 << MSR_LE;
8206d49d6d4SBenjamin Herrenschmidt             }
8216d49d6d4SBenjamin Herrenschmidt         } else if (env->spr[SPR_LPCR] & LPCR_ILE) {
8221e0c7e55SAnton Blanchard             new_msr |= (target_ulong)1 << MSR_LE;
8231e0c7e55SAnton Blanchard         }
8241e0c7e55SAnton Blanchard     } else if (msr_ile) {
8251e0c7e55SAnton Blanchard         new_msr |= (target_ulong)1 << MSR_LE;
8261e0c7e55SAnton Blanchard     }
8271e0c7e55SAnton Blanchard #else
828c79c73f6SBlue Swirl     if (msr_ile) {
829c79c73f6SBlue Swirl         new_msr |= (target_ulong)1 << MSR_LE;
830c79c73f6SBlue Swirl     }
8311e0c7e55SAnton Blanchard #endif
832c79c73f6SBlue Swirl 
8333c89b8d6SNicholas Piggin     vector = env->excp_vectors[excp];
8343c89b8d6SNicholas Piggin     if (vector == (target_ulong)-1ULL) {
8353c89b8d6SNicholas Piggin         cpu_abort(cs, "Raised an exception without defined vector %d\n",
8363c89b8d6SNicholas Piggin                   excp);
8373c89b8d6SNicholas Piggin     }
8383c89b8d6SNicholas Piggin 
8393c89b8d6SNicholas Piggin     vector |= env->excp_prefix;
8403c89b8d6SNicholas Piggin 
8413c89b8d6SNicholas Piggin     /* If any alternate SRR register are defined, duplicate saved values */
8423c89b8d6SNicholas Piggin     if (asrr0 != -1) {
8433c89b8d6SNicholas Piggin         env->spr[asrr0] = env->nip;
8443c89b8d6SNicholas Piggin     }
8453c89b8d6SNicholas Piggin     if (asrr1 != -1) {
8463c89b8d6SNicholas Piggin         env->spr[asrr1] = msr;
8475c94b2a5SCédric Le Goater     }
8485c94b2a5SCédric Le Goater 
849c79c73f6SBlue Swirl #if defined(TARGET_PPC64)
850c79c73f6SBlue Swirl     if (excp_model == POWERPC_EXCP_BOOKE) {
851e42a61f1SAlexander Graf         if (env->spr[SPR_BOOKE_EPCR] & EPCR_ICM) {
852e42a61f1SAlexander Graf             /* Cat.64-bit: EPCR.ICM is copied to MSR.CM */
853c79c73f6SBlue Swirl             new_msr |= (target_ulong)1 << MSR_CM;
854e42a61f1SAlexander Graf         } else {
855e42a61f1SAlexander Graf             vector = (uint32_t)vector;
856c79c73f6SBlue Swirl         }
857c79c73f6SBlue Swirl     } else {
858d57d72a8SGreg Kurz         if (!msr_isf && !mmu_is_64bit(env->mmu_model)) {
859c79c73f6SBlue Swirl             vector = (uint32_t)vector;
860c79c73f6SBlue Swirl         } else {
861c79c73f6SBlue Swirl             new_msr |= (target_ulong)1 << MSR_SF;
862c79c73f6SBlue Swirl         }
863c79c73f6SBlue Swirl     }
864c79c73f6SBlue Swirl #endif
865cd0c6f47SBenjamin Herrenschmidt 
8663c89b8d6SNicholas Piggin     if (excp != POWERPC_EXCP_SYSCALL_VECTORED) {
8673c89b8d6SNicholas Piggin         /* Save PC */
8683c89b8d6SNicholas Piggin         env->spr[srr0] = env->nip;
8693c89b8d6SNicholas Piggin 
8703c89b8d6SNicholas Piggin         /* Save MSR */
8713c89b8d6SNicholas Piggin         env->spr[srr1] = msr;
8723c89b8d6SNicholas Piggin 
8733c89b8d6SNicholas Piggin #if defined(TARGET_PPC64)
8743c89b8d6SNicholas Piggin     } else {
8753c89b8d6SNicholas Piggin         vector += lev * 0x20;
8763c89b8d6SNicholas Piggin 
8773c89b8d6SNicholas Piggin         env->lr = env->nip;
8783c89b8d6SNicholas Piggin         env->ctr = msr;
8793c89b8d6SNicholas Piggin #endif
8803c89b8d6SNicholas Piggin     }
8813c89b8d6SNicholas Piggin 
8828b7e6b07SNicholas Piggin     /* This can update new_msr and vector if AIL applies */
8838b7e6b07SNicholas Piggin     ppc_excp_apply_ail(cpu, excp_model, excp, msr, &new_msr, &vector);
8848b7e6b07SNicholas Piggin 
885ad77c6caSNicholas Piggin     powerpc_set_excp_state(cpu, vector, new_msr);
886c79c73f6SBlue Swirl }
887c79c73f6SBlue Swirl 
88897a8ea5aSAndreas Färber void ppc_cpu_do_interrupt(CPUState *cs)
889c79c73f6SBlue Swirl {
89097a8ea5aSAndreas Färber     PowerPCCPU *cpu = POWERPC_CPU(cs);
89197a8ea5aSAndreas Färber     CPUPPCState *env = &cpu->env;
8925c26a5b3SAndreas Färber 
89327103424SAndreas Färber     powerpc_excp(cpu, env->excp_model, cs->exception_index);
894c79c73f6SBlue Swirl }
895c79c73f6SBlue Swirl 
896458dd766SRichard Henderson static void ppc_hw_interrupt(CPUPPCState *env)
897c79c73f6SBlue Swirl {
898db70b311SRichard Henderson     PowerPCCPU *cpu = env_archcpu(env);
8993621e2c9SBenjamin Herrenschmidt     bool async_deliver;
900259186a7SAndreas Färber 
901c79c73f6SBlue Swirl     /* External reset */
902c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) {
903c79c73f6SBlue Swirl         env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET);
9045c26a5b3SAndreas Färber         powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_RESET);
905c79c73f6SBlue Swirl         return;
906c79c73f6SBlue Swirl     }
907c79c73f6SBlue Swirl     /* Machine check exception */
908c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) {
909c79c73f6SBlue Swirl         env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK);
9105c26a5b3SAndreas Färber         powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_MCHECK);
911c79c73f6SBlue Swirl         return;
912c79c73f6SBlue Swirl     }
913c79c73f6SBlue Swirl #if 0 /* TODO */
914c79c73f6SBlue Swirl     /* External debug exception */
915c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) {
916c79c73f6SBlue Swirl         env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG);
9175c26a5b3SAndreas Färber         powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DEBUG);
918c79c73f6SBlue Swirl         return;
919c79c73f6SBlue Swirl     }
920c79c73f6SBlue Swirl #endif
9213621e2c9SBenjamin Herrenschmidt 
9223621e2c9SBenjamin Herrenschmidt     /*
9233621e2c9SBenjamin Herrenschmidt      * For interrupts that gate on MSR:EE, we need to do something a
9243621e2c9SBenjamin Herrenschmidt      * bit more subtle, as we need to let them through even when EE is
9253621e2c9SBenjamin Herrenschmidt      * clear when coming out of some power management states (in order
9263621e2c9SBenjamin Herrenschmidt      * for them to become a 0x100).
9273621e2c9SBenjamin Herrenschmidt      */
9281e7fd61dSBenjamin Herrenschmidt     async_deliver = (msr_ee != 0) || env->resume_as_sreset;
9293621e2c9SBenjamin Herrenschmidt 
930c79c73f6SBlue Swirl     /* Hypervisor decrementer exception */
931c79c73f6SBlue Swirl     if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) {
9324b236b62SBenjamin Herrenschmidt         /* LPCR will be clear when not supported so this will work */
9334b236b62SBenjamin Herrenschmidt         bool hdice = !!(env->spr[SPR_LPCR] & LPCR_HDICE);
9343621e2c9SBenjamin Herrenschmidt         if ((async_deliver || msr_hv == 0) && hdice) {
9354b236b62SBenjamin Herrenschmidt             /* HDEC clears on delivery */
9364b236b62SBenjamin Herrenschmidt             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR);
9375c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_HDECR);
938c79c73f6SBlue Swirl             return;
939c79c73f6SBlue Swirl         }
940c79c73f6SBlue Swirl     }
941d8ce5fd6SBenjamin Herrenschmidt 
942d8ce5fd6SBenjamin Herrenschmidt     /* Hypervisor virtualization interrupt */
943d8ce5fd6SBenjamin Herrenschmidt     if (env->pending_interrupts & (1 << PPC_INTERRUPT_HVIRT)) {
944d8ce5fd6SBenjamin Herrenschmidt         /* LPCR will be clear when not supported so this will work */
945d8ce5fd6SBenjamin Herrenschmidt         bool hvice = !!(env->spr[SPR_LPCR] & LPCR_HVICE);
946d8ce5fd6SBenjamin Herrenschmidt         if ((async_deliver || msr_hv == 0) && hvice) {
947d8ce5fd6SBenjamin Herrenschmidt             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_HVIRT);
948d8ce5fd6SBenjamin Herrenschmidt             return;
949d8ce5fd6SBenjamin Herrenschmidt         }
950d8ce5fd6SBenjamin Herrenschmidt     }
951d8ce5fd6SBenjamin Herrenschmidt 
952d8ce5fd6SBenjamin Herrenschmidt     /* External interrupt can ignore MSR:EE under some circumstances */
953d1dbe37cSBenjamin Herrenschmidt     if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) {
954d1dbe37cSBenjamin Herrenschmidt         bool lpes0 = !!(env->spr[SPR_LPCR] & LPCR_LPES0);
9556eebe6dcSBenjamin Herrenschmidt         bool heic = !!(env->spr[SPR_LPCR] & LPCR_HEIC);
9566eebe6dcSBenjamin Herrenschmidt         /* HEIC blocks delivery to the hypervisor */
9576eebe6dcSBenjamin Herrenschmidt         if ((async_deliver && !(heic && msr_hv && !msr_pr)) ||
9586eebe6dcSBenjamin Herrenschmidt             (env->has_hv_mode && msr_hv == 0 && !lpes0)) {
959d1dbe37cSBenjamin Herrenschmidt             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_EXTERNAL);
960d1dbe37cSBenjamin Herrenschmidt             return;
961d1dbe37cSBenjamin Herrenschmidt         }
962d1dbe37cSBenjamin Herrenschmidt     }
963c79c73f6SBlue Swirl     if (msr_ce != 0) {
964c79c73f6SBlue Swirl         /* External critical interrupt */
965c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) {
9665c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_CRITICAL);
967c79c73f6SBlue Swirl             return;
968c79c73f6SBlue Swirl         }
969c79c73f6SBlue Swirl     }
9703621e2c9SBenjamin Herrenschmidt     if (async_deliver != 0) {
971c79c73f6SBlue Swirl         /* Watchdog timer on embedded PowerPC */
972c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) {
973c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT);
9745c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_WDT);
975c79c73f6SBlue Swirl             return;
976c79c73f6SBlue Swirl         }
977c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) {
978c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL);
9795c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DOORCI);
980c79c73f6SBlue Swirl             return;
981c79c73f6SBlue Swirl         }
982c79c73f6SBlue Swirl         /* Fixed interval timer on embedded PowerPC */
983c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) {
984c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT);
9855c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_FIT);
986c79c73f6SBlue Swirl             return;
987c79c73f6SBlue Swirl         }
988c79c73f6SBlue Swirl         /* Programmable interval timer on embedded PowerPC */
989c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) {
990c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT);
9915c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_PIT);
992c79c73f6SBlue Swirl             return;
993c79c73f6SBlue Swirl         }
994c79c73f6SBlue Swirl         /* Decrementer exception */
995c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) {
996e81a982aSAlexander Graf             if (ppc_decr_clear_on_delivery(env)) {
997c79c73f6SBlue Swirl                 env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR);
998e81a982aSAlexander Graf             }
9995c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DECR);
1000c79c73f6SBlue Swirl             return;
1001c79c73f6SBlue Swirl         }
1002c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) {
1003c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL);
10045ba7ba1dSCédric Le Goater             if (is_book3s_arch2x(env)) {
10055ba7ba1dSCédric Le Goater                 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_SDOOR);
10065ba7ba1dSCédric Le Goater             } else {
10075c26a5b3SAndreas Färber                 powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_DOORI);
10085ba7ba1dSCédric Le Goater             }
1009c79c73f6SBlue Swirl             return;
1010c79c73f6SBlue Swirl         }
10117af1e7b0SCédric Le Goater         if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDOORBELL)) {
10127af1e7b0SCédric Le Goater             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL);
10137af1e7b0SCédric Le Goater             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_SDOOR_HV);
10147af1e7b0SCédric Le Goater             return;
10157af1e7b0SCédric Le Goater         }
1016c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) {
1017c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM);
10185c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_PERFM);
1019c79c73f6SBlue Swirl             return;
1020c79c73f6SBlue Swirl         }
1021c79c73f6SBlue Swirl         /* Thermal interrupt */
1022c79c73f6SBlue Swirl         if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) {
1023c79c73f6SBlue Swirl             env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM);
10245c26a5b3SAndreas Färber             powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_THERM);
1025c79c73f6SBlue Swirl             return;
1026c79c73f6SBlue Swirl         }
1027c79c73f6SBlue Swirl     }
1028f8154fd2SBenjamin Herrenschmidt 
1029f8154fd2SBenjamin Herrenschmidt     if (env->resume_as_sreset) {
1030f8154fd2SBenjamin Herrenschmidt         /*
1031f8154fd2SBenjamin Herrenschmidt          * This is a bug ! It means that has_work took us out of halt without
1032f8154fd2SBenjamin Herrenschmidt          * anything to deliver while in a PM state that requires getting
1033f8154fd2SBenjamin Herrenschmidt          * out via a 0x100
1034f8154fd2SBenjamin Herrenschmidt          *
1035f8154fd2SBenjamin Herrenschmidt          * This means we will incorrectly execute past the power management
1036f8154fd2SBenjamin Herrenschmidt          * instruction instead of triggering a reset.
1037f8154fd2SBenjamin Herrenschmidt          *
1038136fbf65Szhaolichang          * It generally means a discrepancy between the wakeup conditions in the
1039f8154fd2SBenjamin Herrenschmidt          * processor has_work implementation and the logic in this function.
1040f8154fd2SBenjamin Herrenschmidt          */
1041db70b311SRichard Henderson         cpu_abort(env_cpu(env),
1042f8154fd2SBenjamin Herrenschmidt                   "Wakeup from PM state but interrupt Undelivered");
1043f8154fd2SBenjamin Herrenschmidt     }
1044c79c73f6SBlue Swirl }
104534316482SAlexey Kardashevskiy 
1046b5b7f391SNicholas Piggin void ppc_cpu_do_system_reset(CPUState *cs)
104734316482SAlexey Kardashevskiy {
104834316482SAlexey Kardashevskiy     PowerPCCPU *cpu = POWERPC_CPU(cs);
104934316482SAlexey Kardashevskiy     CPUPPCState *env = &cpu->env;
105034316482SAlexey Kardashevskiy 
105134316482SAlexey Kardashevskiy     powerpc_excp(cpu, env->excp_model, POWERPC_EXCP_RESET);
105234316482SAlexey Kardashevskiy }
1053ad77c6caSNicholas Piggin 
1054ad77c6caSNicholas Piggin void ppc_cpu_do_fwnmi_machine_check(CPUState *cs, target_ulong vector)
1055ad77c6caSNicholas Piggin {
1056ad77c6caSNicholas Piggin     PowerPCCPU *cpu = POWERPC_CPU(cs);
1057ad77c6caSNicholas Piggin     CPUPPCState *env = &cpu->env;
1058ad77c6caSNicholas Piggin     target_ulong msr = 0;
1059ad77c6caSNicholas Piggin 
1060ad77c6caSNicholas Piggin     /*
1061ad77c6caSNicholas Piggin      * Set MSR and NIP for the handler, SRR0/1, DAR and DSISR have already
1062ad77c6caSNicholas Piggin      * been set by KVM.
1063ad77c6caSNicholas Piggin      */
1064ad77c6caSNicholas Piggin     msr = (1ULL << MSR_ME);
1065ad77c6caSNicholas Piggin     msr |= env->msr & (1ULL << MSR_SF);
1066c11dc15dSGreg Kurz     if (ppc_interrupts_little_endian(cpu)) {
1067ad77c6caSNicholas Piggin         msr |= (1ULL << MSR_LE);
1068ad77c6caSNicholas Piggin     }
1069ad77c6caSNicholas Piggin 
1070ad77c6caSNicholas Piggin     powerpc_set_excp_state(cpu, vector, msr);
1071ad77c6caSNicholas Piggin }
1072c79c73f6SBlue Swirl 
1073458dd766SRichard Henderson bool ppc_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
1074458dd766SRichard Henderson {
1075458dd766SRichard Henderson     PowerPCCPU *cpu = POWERPC_CPU(cs);
1076458dd766SRichard Henderson     CPUPPCState *env = &cpu->env;
1077458dd766SRichard Henderson 
1078458dd766SRichard Henderson     if (interrupt_request & CPU_INTERRUPT_HARD) {
1079458dd766SRichard Henderson         ppc_hw_interrupt(env);
1080458dd766SRichard Henderson         if (env->pending_interrupts == 0) {
1081458dd766SRichard Henderson             cs->interrupt_request &= ~CPU_INTERRUPT_HARD;
1082458dd766SRichard Henderson         }
1083458dd766SRichard Henderson         return true;
1084458dd766SRichard Henderson     }
1085458dd766SRichard Henderson     return false;
1086458dd766SRichard Henderson }
1087458dd766SRichard Henderson 
1088f725245cSPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */
1089f725245cSPhilippe Mathieu-Daudé 
1090ad71ed68SBlue Swirl /*****************************************************************************/
1091ad71ed68SBlue Swirl /* Exceptions processing helpers */
1092ad71ed68SBlue Swirl 
1093db789c6cSBenjamin Herrenschmidt void raise_exception_err_ra(CPUPPCState *env, uint32_t exception,
1094db789c6cSBenjamin Herrenschmidt                             uint32_t error_code, uintptr_t raddr)
1095ad71ed68SBlue Swirl {
1096db70b311SRichard Henderson     CPUState *cs = env_cpu(env);
109727103424SAndreas Färber 
109827103424SAndreas Färber     cs->exception_index = exception;
1099ad71ed68SBlue Swirl     env->error_code = error_code;
1100db789c6cSBenjamin Herrenschmidt     cpu_loop_exit_restore(cs, raddr);
1101db789c6cSBenjamin Herrenschmidt }
1102db789c6cSBenjamin Herrenschmidt 
1103db789c6cSBenjamin Herrenschmidt void raise_exception_err(CPUPPCState *env, uint32_t exception,
1104db789c6cSBenjamin Herrenschmidt                          uint32_t error_code)
1105db789c6cSBenjamin Herrenschmidt {
1106db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, error_code, 0);
1107db789c6cSBenjamin Herrenschmidt }
1108db789c6cSBenjamin Herrenschmidt 
1109db789c6cSBenjamin Herrenschmidt void raise_exception(CPUPPCState *env, uint32_t exception)
1110db789c6cSBenjamin Herrenschmidt {
1111db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, 0, 0);
1112db789c6cSBenjamin Herrenschmidt }
1113db789c6cSBenjamin Herrenschmidt 
1114db789c6cSBenjamin Herrenschmidt void raise_exception_ra(CPUPPCState *env, uint32_t exception,
1115db789c6cSBenjamin Herrenschmidt                         uintptr_t raddr)
1116db789c6cSBenjamin Herrenschmidt {
1117db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, 0, raddr);
1118db789c6cSBenjamin Herrenschmidt }
1119db789c6cSBenjamin Herrenschmidt 
11202b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1121db789c6cSBenjamin Herrenschmidt void helper_raise_exception_err(CPUPPCState *env, uint32_t exception,
1122db789c6cSBenjamin Herrenschmidt                                 uint32_t error_code)
1123db789c6cSBenjamin Herrenschmidt {
1124db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, error_code, 0);
1125ad71ed68SBlue Swirl }
1126ad71ed68SBlue Swirl 
1127e5f17ac6SBlue Swirl void helper_raise_exception(CPUPPCState *env, uint32_t exception)
1128ad71ed68SBlue Swirl {
1129db789c6cSBenjamin Herrenschmidt     raise_exception_err_ra(env, exception, 0, 0);
1130ad71ed68SBlue Swirl }
11312b44e219SBruno Larsen (billionai) #endif
1132ad71ed68SBlue Swirl 
1133ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY)
11342b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1135e5f17ac6SBlue Swirl void helper_store_msr(CPUPPCState *env, target_ulong val)
1136ad71ed68SBlue Swirl {
1137db789c6cSBenjamin Herrenschmidt     uint32_t excp = hreg_store_msr(env, val, 0);
1138259186a7SAndreas Färber 
1139db789c6cSBenjamin Herrenschmidt     if (excp != 0) {
1140db70b311SRichard Henderson         CPUState *cs = env_cpu(env);
1141044897efSRichard Purdie         cpu_interrupt_exittb(cs);
1142db789c6cSBenjamin Herrenschmidt         raise_exception(env, excp);
1143ad71ed68SBlue Swirl     }
1144ad71ed68SBlue Swirl }
1145ad71ed68SBlue Swirl 
11467778a575SBenjamin Herrenschmidt #if defined(TARGET_PPC64)
1147f43520e5SRichard Henderson void helper_scv(CPUPPCState *env, uint32_t lev)
1148f43520e5SRichard Henderson {
1149f43520e5SRichard Henderson     if (env->spr[SPR_FSCR] & (1ull << FSCR_SCV)) {
1150f43520e5SRichard Henderson         raise_exception_err(env, POWERPC_EXCP_SYSCALL_VECTORED, lev);
1151f43520e5SRichard Henderson     } else {
1152f43520e5SRichard Henderson         raise_exception_err(env, POWERPC_EXCP_FU, FSCR_IC_SCV);
1153f43520e5SRichard Henderson     }
1154f43520e5SRichard Henderson }
1155f43520e5SRichard Henderson 
11567778a575SBenjamin Herrenschmidt void helper_pminsn(CPUPPCState *env, powerpc_pm_insn_t insn)
11577778a575SBenjamin Herrenschmidt {
11587778a575SBenjamin Herrenschmidt     CPUState *cs;
11597778a575SBenjamin Herrenschmidt 
1160db70b311SRichard Henderson     cs = env_cpu(env);
11617778a575SBenjamin Herrenschmidt     cs->halted = 1;
11627778a575SBenjamin Herrenschmidt 
11633621e2c9SBenjamin Herrenschmidt     /* Condition for waking up at 0x100 */
11641e7fd61dSBenjamin Herrenschmidt     env->resume_as_sreset = (insn != PPC_PM_STOP) ||
116521c0d66aSBenjamin Herrenschmidt         (env->spr[SPR_PSSCR] & PSSCR_EC);
11667778a575SBenjamin Herrenschmidt }
11677778a575SBenjamin Herrenschmidt #endif /* defined(TARGET_PPC64) */
11682b44e219SBruno Larsen (billionai) #endif /* CONFIG_TCG */
11697778a575SBenjamin Herrenschmidt 
1170a2e71b28SBenjamin Herrenschmidt static inline void do_rfi(CPUPPCState *env, target_ulong nip, target_ulong msr)
1171ad71ed68SBlue Swirl {
1172db70b311SRichard Henderson     CPUState *cs = env_cpu(env);
1173259186a7SAndreas Färber 
1174a2e71b28SBenjamin Herrenschmidt     /* MSR:POW cannot be set by any form of rfi */
1175a2e71b28SBenjamin Herrenschmidt     msr &= ~(1ULL << MSR_POW);
1176a2e71b28SBenjamin Herrenschmidt 
1177ad71ed68SBlue Swirl #if defined(TARGET_PPC64)
1178a2e71b28SBenjamin Herrenschmidt     /* Switching to 32-bit ? Crop the nip */
1179a2e71b28SBenjamin Herrenschmidt     if (!msr_is_64bit(env, msr)) {
1180ad71ed68SBlue Swirl         nip = (uint32_t)nip;
1181ad71ed68SBlue Swirl     }
1182ad71ed68SBlue Swirl #else
1183ad71ed68SBlue Swirl     nip = (uint32_t)nip;
1184ad71ed68SBlue Swirl #endif
1185ad71ed68SBlue Swirl     /* XXX: beware: this is false if VLE is supported */
1186ad71ed68SBlue Swirl     env->nip = nip & ~((target_ulong)0x00000003);
1187ad71ed68SBlue Swirl     hreg_store_msr(env, msr, 1);
11882eb1ef73SCédric Le Goater     trace_ppc_excp_rfi(env->nip, env->msr);
118947733729SDavid Gibson     /*
119047733729SDavid Gibson      * No need to raise an exception here, as rfi is always the last
119147733729SDavid Gibson      * insn of a TB
1192ad71ed68SBlue Swirl      */
1193044897efSRichard Purdie     cpu_interrupt_exittb(cs);
1194a8b73734SNikunj A Dadhania     /* Reset the reservation */
1195a8b73734SNikunj A Dadhania     env->reserve_addr = -1;
1196a8b73734SNikunj A Dadhania 
1197cd0c6f47SBenjamin Herrenschmidt     /* Context synchronizing: check if TCG TLB needs flush */
1198e3cffe6fSNikunj A Dadhania     check_tlb_flush(env, false);
1199ad71ed68SBlue Swirl }
1200ad71ed68SBlue Swirl 
12012b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1202e5f17ac6SBlue Swirl void helper_rfi(CPUPPCState *env)
1203ad71ed68SBlue Swirl {
1204a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1] & 0xfffffffful);
1205a1bb7384SScott Wood }
1206ad71ed68SBlue Swirl 
1207a2e71b28SBenjamin Herrenschmidt #define MSR_BOOK3S_MASK
1208ad71ed68SBlue Swirl #if defined(TARGET_PPC64)
1209e5f17ac6SBlue Swirl void helper_rfid(CPUPPCState *env)
1210ad71ed68SBlue Swirl {
121147733729SDavid Gibson     /*
1212136fbf65Szhaolichang      * The architecture defines a number of rules for which bits can
121347733729SDavid Gibson      * change but in practice, we handle this in hreg_store_msr()
1214a2e71b28SBenjamin Herrenschmidt      * which will be called by do_rfi(), so there is no need to filter
1215a2e71b28SBenjamin Herrenschmidt      * here
1216a2e71b28SBenjamin Herrenschmidt      */
1217a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_SRR0], env->spr[SPR_SRR1]);
1218ad71ed68SBlue Swirl }
1219ad71ed68SBlue Swirl 
12203c89b8d6SNicholas Piggin void helper_rfscv(CPUPPCState *env)
12213c89b8d6SNicholas Piggin {
12223c89b8d6SNicholas Piggin     do_rfi(env, env->lr, env->ctr);
12233c89b8d6SNicholas Piggin }
12243c89b8d6SNicholas Piggin 
1225e5f17ac6SBlue Swirl void helper_hrfid(CPUPPCState *env)
1226ad71ed68SBlue Swirl {
1227a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_HSRR0], env->spr[SPR_HSRR1]);
1228ad71ed68SBlue Swirl }
1229ad71ed68SBlue Swirl #endif
1230ad71ed68SBlue Swirl 
1231ad71ed68SBlue Swirl /*****************************************************************************/
1232ad71ed68SBlue Swirl /* Embedded PowerPC specific helpers */
1233e5f17ac6SBlue Swirl void helper_40x_rfci(CPUPPCState *env)
1234ad71ed68SBlue Swirl {
1235a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_40x_SRR2], env->spr[SPR_40x_SRR3]);
1236ad71ed68SBlue Swirl }
1237ad71ed68SBlue Swirl 
1238e5f17ac6SBlue Swirl void helper_rfci(CPUPPCState *env)
1239ad71ed68SBlue Swirl {
1240a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_BOOKE_CSRR0], env->spr[SPR_BOOKE_CSRR1]);
1241ad71ed68SBlue Swirl }
1242ad71ed68SBlue Swirl 
1243e5f17ac6SBlue Swirl void helper_rfdi(CPUPPCState *env)
1244ad71ed68SBlue Swirl {
1245a1bb7384SScott Wood     /* FIXME: choose CSRR1 or DSRR1 based on cpu type */
1246a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_BOOKE_DSRR0], env->spr[SPR_BOOKE_DSRR1]);
1247ad71ed68SBlue Swirl }
1248ad71ed68SBlue Swirl 
1249e5f17ac6SBlue Swirl void helper_rfmci(CPUPPCState *env)
1250ad71ed68SBlue Swirl {
1251a1bb7384SScott Wood     /* FIXME: choose CSRR1 or MCSRR1 based on cpu type */
1252a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->spr[SPR_BOOKE_MCSRR0], env->spr[SPR_BOOKE_MCSRR1]);
1253ad71ed68SBlue Swirl }
12542b44e219SBruno Larsen (billionai) #endif /* CONFIG_TCG */
12552b44e219SBruno Larsen (billionai) #endif /* !defined(CONFIG_USER_ONLY) */
1256ad71ed68SBlue Swirl 
12572b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1258e5f17ac6SBlue Swirl void helper_tw(CPUPPCState *env, target_ulong arg1, target_ulong arg2,
1259e5f17ac6SBlue Swirl                uint32_t flags)
1260ad71ed68SBlue Swirl {
1261ad71ed68SBlue Swirl     if (!likely(!(((int32_t)arg1 < (int32_t)arg2 && (flags & 0x10)) ||
1262ad71ed68SBlue Swirl                   ((int32_t)arg1 > (int32_t)arg2 && (flags & 0x08)) ||
1263ad71ed68SBlue Swirl                   ((int32_t)arg1 == (int32_t)arg2 && (flags & 0x04)) ||
1264ad71ed68SBlue Swirl                   ((uint32_t)arg1 < (uint32_t)arg2 && (flags & 0x02)) ||
1265ad71ed68SBlue Swirl                   ((uint32_t)arg1 > (uint32_t)arg2 && (flags & 0x01))))) {
126672073dccSBenjamin Herrenschmidt         raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM,
126772073dccSBenjamin Herrenschmidt                                POWERPC_EXCP_TRAP, GETPC());
1268ad71ed68SBlue Swirl     }
1269ad71ed68SBlue Swirl }
1270ad71ed68SBlue Swirl 
1271ad71ed68SBlue Swirl #if defined(TARGET_PPC64)
1272e5f17ac6SBlue Swirl void helper_td(CPUPPCState *env, target_ulong arg1, target_ulong arg2,
1273e5f17ac6SBlue Swirl                uint32_t flags)
1274ad71ed68SBlue Swirl {
1275ad71ed68SBlue Swirl     if (!likely(!(((int64_t)arg1 < (int64_t)arg2 && (flags & 0x10)) ||
1276ad71ed68SBlue Swirl                   ((int64_t)arg1 > (int64_t)arg2 && (flags & 0x08)) ||
1277ad71ed68SBlue Swirl                   ((int64_t)arg1 == (int64_t)arg2 && (flags & 0x04)) ||
1278ad71ed68SBlue Swirl                   ((uint64_t)arg1 < (uint64_t)arg2 && (flags & 0x02)) ||
1279ad71ed68SBlue Swirl                   ((uint64_t)arg1 > (uint64_t)arg2 && (flags & 0x01))))) {
128072073dccSBenjamin Herrenschmidt         raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM,
128172073dccSBenjamin Herrenschmidt                                POWERPC_EXCP_TRAP, GETPC());
1282ad71ed68SBlue Swirl     }
1283ad71ed68SBlue Swirl }
1284ad71ed68SBlue Swirl #endif
12852b44e219SBruno Larsen (billionai) #endif
1286ad71ed68SBlue Swirl 
1287ad71ed68SBlue Swirl #if !defined(CONFIG_USER_ONLY)
1288ad71ed68SBlue Swirl /*****************************************************************************/
1289ad71ed68SBlue Swirl /* PowerPC 601 specific instructions (POWER bridge) */
1290ad71ed68SBlue Swirl 
12912b44e219SBruno Larsen (billionai) #ifdef CONFIG_TCG
1292e5f17ac6SBlue Swirl void helper_rfsvc(CPUPPCState *env)
1293ad71ed68SBlue Swirl {
1294a2e71b28SBenjamin Herrenschmidt     do_rfi(env, env->lr, env->ctr & 0x0000FFFF);
1295ad71ed68SBlue Swirl }
1296ad71ed68SBlue Swirl 
1297ad71ed68SBlue Swirl /* Embedded.Processor Control */
1298ad71ed68SBlue Swirl static int dbell2irq(target_ulong rb)
1299ad71ed68SBlue Swirl {
1300ad71ed68SBlue Swirl     int msg = rb & DBELL_TYPE_MASK;
1301ad71ed68SBlue Swirl     int irq = -1;
1302ad71ed68SBlue Swirl 
1303ad71ed68SBlue Swirl     switch (msg) {
1304ad71ed68SBlue Swirl     case DBELL_TYPE_DBELL:
1305ad71ed68SBlue Swirl         irq = PPC_INTERRUPT_DOORBELL;
1306ad71ed68SBlue Swirl         break;
1307ad71ed68SBlue Swirl     case DBELL_TYPE_DBELL_CRIT:
1308ad71ed68SBlue Swirl         irq = PPC_INTERRUPT_CDOORBELL;
1309ad71ed68SBlue Swirl         break;
1310ad71ed68SBlue Swirl     case DBELL_TYPE_G_DBELL:
1311ad71ed68SBlue Swirl     case DBELL_TYPE_G_DBELL_CRIT:
1312ad71ed68SBlue Swirl     case DBELL_TYPE_G_DBELL_MC:
1313ad71ed68SBlue Swirl         /* XXX implement */
1314ad71ed68SBlue Swirl     default:
1315ad71ed68SBlue Swirl         break;
1316ad71ed68SBlue Swirl     }
1317ad71ed68SBlue Swirl 
1318ad71ed68SBlue Swirl     return irq;
1319ad71ed68SBlue Swirl }
1320ad71ed68SBlue Swirl 
1321e5f17ac6SBlue Swirl void helper_msgclr(CPUPPCState *env, target_ulong rb)
1322ad71ed68SBlue Swirl {
1323ad71ed68SBlue Swirl     int irq = dbell2irq(rb);
1324ad71ed68SBlue Swirl 
1325ad71ed68SBlue Swirl     if (irq < 0) {
1326ad71ed68SBlue Swirl         return;
1327ad71ed68SBlue Swirl     }
1328ad71ed68SBlue Swirl 
1329ad71ed68SBlue Swirl     env->pending_interrupts &= ~(1 << irq);
1330ad71ed68SBlue Swirl }
1331ad71ed68SBlue Swirl 
1332ad71ed68SBlue Swirl void helper_msgsnd(target_ulong rb)
1333ad71ed68SBlue Swirl {
1334ad71ed68SBlue Swirl     int irq = dbell2irq(rb);
1335ad71ed68SBlue Swirl     int pir = rb & DBELL_PIRTAG_MASK;
1336182735efSAndreas Färber     CPUState *cs;
1337ad71ed68SBlue Swirl 
1338ad71ed68SBlue Swirl     if (irq < 0) {
1339ad71ed68SBlue Swirl         return;
1340ad71ed68SBlue Swirl     }
1341ad71ed68SBlue Swirl 
1342f1c29ebcSThomas Huth     qemu_mutex_lock_iothread();
1343bdc44640SAndreas Färber     CPU_FOREACH(cs) {
1344182735efSAndreas Färber         PowerPCCPU *cpu = POWERPC_CPU(cs);
1345182735efSAndreas Färber         CPUPPCState *cenv = &cpu->env;
1346182735efSAndreas Färber 
1347ad71ed68SBlue Swirl         if ((rb & DBELL_BRDCAST) || (cenv->spr[SPR_BOOKE_PIR] == pir)) {
1348ad71ed68SBlue Swirl             cenv->pending_interrupts |= 1 << irq;
1349182735efSAndreas Färber             cpu_interrupt(cs, CPU_INTERRUPT_HARD);
1350ad71ed68SBlue Swirl         }
1351ad71ed68SBlue Swirl     }
1352f1c29ebcSThomas Huth     qemu_mutex_unlock_iothread();
1353ad71ed68SBlue Swirl }
13547af1e7b0SCédric Le Goater 
13557af1e7b0SCédric Le Goater /* Server Processor Control */
13567af1e7b0SCédric Le Goater 
13575ba7ba1dSCédric Le Goater static bool dbell_type_server(target_ulong rb)
13585ba7ba1dSCédric Le Goater {
135947733729SDavid Gibson     /*
136047733729SDavid Gibson      * A Directed Hypervisor Doorbell message is sent only if the
13617af1e7b0SCédric Le Goater      * message type is 5. All other types are reserved and the
136247733729SDavid Gibson      * instruction is a no-op
136347733729SDavid Gibson      */
13645ba7ba1dSCédric Le Goater     return (rb & DBELL_TYPE_MASK) == DBELL_TYPE_DBELL_SERVER;
13657af1e7b0SCédric Le Goater }
13667af1e7b0SCédric Le Goater 
13677af1e7b0SCédric Le Goater void helper_book3s_msgclr(CPUPPCState *env, target_ulong rb)
13687af1e7b0SCédric Le Goater {
13695ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
13707af1e7b0SCédric Le Goater         return;
13717af1e7b0SCédric Le Goater     }
13727af1e7b0SCédric Le Goater 
13735ba7ba1dSCédric Le Goater     env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDOORBELL);
13747af1e7b0SCédric Le Goater }
13757af1e7b0SCédric Le Goater 
13765ba7ba1dSCédric Le Goater static void book3s_msgsnd_common(int pir, int irq)
13777af1e7b0SCédric Le Goater {
13787af1e7b0SCédric Le Goater     CPUState *cs;
13797af1e7b0SCédric Le Goater 
13807af1e7b0SCédric Le Goater     qemu_mutex_lock_iothread();
13817af1e7b0SCédric Le Goater     CPU_FOREACH(cs) {
13827af1e7b0SCédric Le Goater         PowerPCCPU *cpu = POWERPC_CPU(cs);
13837af1e7b0SCédric Le Goater         CPUPPCState *cenv = &cpu->env;
13847af1e7b0SCédric Le Goater 
13857af1e7b0SCédric Le Goater         /* TODO: broadcast message to all threads of the same  processor */
13867af1e7b0SCédric Le Goater         if (cenv->spr_cb[SPR_PIR].default_value == pir) {
13877af1e7b0SCédric Le Goater             cenv->pending_interrupts |= 1 << irq;
13887af1e7b0SCédric Le Goater             cpu_interrupt(cs, CPU_INTERRUPT_HARD);
13897af1e7b0SCédric Le Goater         }
13907af1e7b0SCédric Le Goater     }
13917af1e7b0SCédric Le Goater     qemu_mutex_unlock_iothread();
13927af1e7b0SCédric Le Goater }
13935ba7ba1dSCédric Le Goater 
13945ba7ba1dSCédric Le Goater void helper_book3s_msgsnd(target_ulong rb)
13955ba7ba1dSCédric Le Goater {
13965ba7ba1dSCédric Le Goater     int pir = rb & DBELL_PROCIDTAG_MASK;
13975ba7ba1dSCédric Le Goater 
13985ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
13995ba7ba1dSCédric Le Goater         return;
14005ba7ba1dSCédric Le Goater     }
14015ba7ba1dSCédric Le Goater 
14025ba7ba1dSCédric Le Goater     book3s_msgsnd_common(pir, PPC_INTERRUPT_HDOORBELL);
14035ba7ba1dSCédric Le Goater }
14045ba7ba1dSCédric Le Goater 
14055ba7ba1dSCédric Le Goater #if defined(TARGET_PPC64)
14065ba7ba1dSCédric Le Goater void helper_book3s_msgclrp(CPUPPCState *env, target_ulong rb)
14075ba7ba1dSCédric Le Goater {
1408493028d8SCédric Le Goater     helper_hfscr_facility_check(env, HFSCR_MSGP, "msgclrp", HFSCR_IC_MSGP);
1409493028d8SCédric Le Goater 
14105ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
14115ba7ba1dSCédric Le Goater         return;
14125ba7ba1dSCédric Le Goater     }
14135ba7ba1dSCédric Le Goater 
14145ba7ba1dSCédric Le Goater     env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL);
14155ba7ba1dSCédric Le Goater }
14165ba7ba1dSCédric Le Goater 
14175ba7ba1dSCédric Le Goater /*
14185ba7ba1dSCédric Le Goater  * sends a message to other threads that are on the same
14195ba7ba1dSCédric Le Goater  * multi-threaded processor
14205ba7ba1dSCédric Le Goater  */
14215ba7ba1dSCédric Le Goater void helper_book3s_msgsndp(CPUPPCState *env, target_ulong rb)
14225ba7ba1dSCédric Le Goater {
14235ba7ba1dSCédric Le Goater     int pir = env->spr_cb[SPR_PIR].default_value;
14245ba7ba1dSCédric Le Goater 
1425493028d8SCédric Le Goater     helper_hfscr_facility_check(env, HFSCR_MSGP, "msgsndp", HFSCR_IC_MSGP);
1426493028d8SCédric Le Goater 
14275ba7ba1dSCédric Le Goater     if (!dbell_type_server(rb)) {
14285ba7ba1dSCédric Le Goater         return;
14295ba7ba1dSCédric Le Goater     }
14305ba7ba1dSCédric Le Goater 
14315ba7ba1dSCédric Le Goater     /* TODO: TCG supports only one thread */
14325ba7ba1dSCédric Le Goater 
14335ba7ba1dSCédric Le Goater     book3s_msgsnd_common(pir, PPC_INTERRUPT_DOORBELL);
14345ba7ba1dSCédric Le Goater }
1435996473e4SRichard Henderson #endif /* TARGET_PPC64 */
14360f3110faSRichard Henderson 
14370f3110faSRichard Henderson void ppc_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr,
14380f3110faSRichard Henderson                                  MMUAccessType access_type,
14390f3110faSRichard Henderson                                  int mmu_idx, uintptr_t retaddr)
14400f3110faSRichard Henderson {
14410f3110faSRichard Henderson     CPUPPCState *env = cs->env_ptr;
1442*29c4a336SFabiano Rosas     uint32_t insn;
1443*29c4a336SFabiano Rosas 
1444*29c4a336SFabiano Rosas     /* Restore state and reload the insn we executed, for filling in DSISR.  */
1445*29c4a336SFabiano Rosas     cpu_restore_state(cs, retaddr, true);
1446*29c4a336SFabiano Rosas     insn = cpu_ldl_code(env, env->nip);
14470f3110faSRichard Henderson 
1448a7e3af13SRichard Henderson     switch (env->mmu_model) {
1449a7e3af13SRichard Henderson     case POWERPC_MMU_SOFT_4xx:
1450a7e3af13SRichard Henderson         env->spr[SPR_40x_DEAR] = vaddr;
1451a7e3af13SRichard Henderson         break;
1452a7e3af13SRichard Henderson     case POWERPC_MMU_BOOKE:
1453a7e3af13SRichard Henderson     case POWERPC_MMU_BOOKE206:
1454a7e3af13SRichard Henderson         env->spr[SPR_BOOKE_DEAR] = vaddr;
1455a7e3af13SRichard Henderson         break;
1456a7e3af13SRichard Henderson     default:
1457a7e3af13SRichard Henderson         env->spr[SPR_DAR] = vaddr;
1458a7e3af13SRichard Henderson         break;
1459a7e3af13SRichard Henderson     }
1460a7e3af13SRichard Henderson 
14610f3110faSRichard Henderson     cs->exception_index = POWERPC_EXCP_ALIGN;
1462*29c4a336SFabiano Rosas     env->error_code = insn & 0x03FF0000;
1463*29c4a336SFabiano Rosas     cpu_loop_exit(cs);
14640f3110faSRichard Henderson }
1465996473e4SRichard Henderson #endif /* CONFIG_TCG */
1466996473e4SRichard Henderson #endif /* !CONFIG_USER_ONLY */
1467