1 #ifndef TARGET_PPC_CPU_INIT_H 2 #define TARGET_PPC_CPU_INIT_H 3 4 #define PPC_INSNS_FLAGS_POWER9 \ 5 (PPC_INSNS_BASE | PPC_ISEL | PPC_STRING | PPC_MFTB | \ 6 PPC_FLOAT | PPC_FLOAT_FSEL | PPC_FLOAT_FRES | \ 7 PPC_FLOAT_FSQRT | PPC_FLOAT_FRSQRTE | PPC_FLOAT_FRSQRTES | \ 8 PPC_FLOAT_STFIWX | PPC_FLOAT_EXT | PPC_CACHE | PPC_CACHE_ICBI | \ 9 PPC_CACHE_DCBZ | PPC_MEM_SYNC | PPC_MEM_EIEIO | PPC_MEM_TLBIE | \ 10 PPC_MEM_TLBSYNC | PPC_64B | PPC_64H | PPC_64BX | PPC_ALTIVEC | \ 11 PPC_SEGMENT_64B | PPC_SLBI | PPC_POPCNTB | PPC_POPCNTWD | \ 12 PPC_CILDST) 13 14 #define PPC_INSNS_FLAGS_POWER10 PPC_INSNS_FLAGS_POWER9 15 16 #define PPC_INSNS_FLAGS2_POWER_COMMON \ 17 (PPC2_VSX | PPC2_VSX207 | PPC2_DFP | PPC2_DBRX | \ 18 PPC2_PERM_ISA206 | PPC2_DIVE_ISA206 | PPC2_ATOMIC_ISA206 | \ 19 PPC2_FP_CVT_ISA206 | PPC2_FP_TST_ISA206 | PPC2_BCTAR_ISA207 | \ 20 PPC2_LSQ_ISA207 | PPC2_ALTIVEC_207 | PPC2_ISA205 | \ 21 PPC2_ISA207S | PPC2_FP_CVT_S64 | PPC2_ISA300 | PPC2_PRCNTL | \ 22 PPC2_MEM_LWSYNC | PPC2_BCDA_ISA206) 23 24 #define PPC_INSNS_FLAGS2_POWER9 \ 25 (PPC_INSNS_FLAGS2_POWER_COMMON | PPC2_TM) 26 #define PPC_INSNS_FLAGS2_POWER10 \ 27 (PPC_INSNS_FLAGS2_POWER_COMMON | PPC2_ISA310) 28 29 #define PPC_MSR_MASK_POWER_COMMON \ 30 ((1ull << MSR_SF) | \ 31 (1ull << MSR_HV) | \ 32 (1ull << MSR_VR) | \ 33 (1ull << MSR_VSX) | \ 34 (1ull << MSR_EE) | \ 35 (1ull << MSR_PR) | \ 36 (1ull << MSR_FP) | \ 37 (1ull << MSR_ME) | \ 38 (1ull << MSR_FE0) | \ 39 (1ull << MSR_SE) | \ 40 (1ull << MSR_DE) | \ 41 (1ull << MSR_FE1) | \ 42 (1ull << MSR_IR) | \ 43 (1ull << MSR_DR) | \ 44 (1ull << MSR_PMM) | \ 45 (1ull << MSR_RI) | \ 46 (1ull << MSR_LE)) 47 48 #define PPC_MSR_MASK_POWER9 \ 49 (PPC_MSR_MASK_POWER_COMMON | (1ull << MSR_TM)) 50 #define PPC_MSR_MASK_POWER10 \ 51 PPC_MSR_MASK_POWER_COMMON 52 53 #define PPC_PCR_MASK_POWER9 \ 54 (PCR_COMPAT_2_05 | PCR_COMPAT_2_06 | PCR_COMPAT_2_07) 55 #define PPC_PCR_MASK_POWER10 \ 56 (PPC_PCR_MASK_POWER9 | PCR_COMPAT_3_00) 57 58 #define PPC_PCR_SUPPORTED_POWER9 \ 59 (PCR_COMPAT_3_00 | PCR_COMPAT_2_07 | PCR_COMPAT_2_06 | PCR_COMPAT_2_05) 60 #define PPC_PCR_SUPPORTED_POWER10 \ 61 (PPC_PCR_SUPPORTED_POWER9 | PCR_COMPAT_3_10) 62 63 #define PPC_LPCR_MASK_POWER9 \ 64 (LPCR_VPM1 | LPCR_ISL | LPCR_KBV | LPCR_DPFD | \ 65 (LPCR_PECE_U_MASK & LPCR_HVEE) | LPCR_ILE | LPCR_AIL | \ 66 LPCR_UPRT | LPCR_EVIRT | LPCR_ONL | LPCR_HR | LPCR_LD | \ 67 (LPCR_PECE_L_MASK & (LPCR_PDEE | LPCR_HDEE | LPCR_EEE | LPCR_DEE | \ 68 LPCR_OEE)) | LPCR_MER | LPCR_GTSE | LPCR_TC | \ 69 LPCR_HEIC | LPCR_LPES0 | LPCR_HVICE | LPCR_HDICE) 70 /* DD2 adds an extra HAIL bit */ 71 #define PPC_LPCR_MASK_POWER10 \ 72 (PPC_LPCR_MASK_POWER9 | LPCR_HAIL) 73 74 #define POWERPC_FLAGS_POWER_COMMON \ 75 (POWERPC_FLAG_VRE | POWERPC_FLAG_SE | POWERPC_FLAG_BE | \ 76 POWERPC_FLAG_PMM | POWERPC_FLAG_BUS_CLK | POWERPC_FLAG_CFAR | \ 77 POWERPC_FLAG_VSX | POWERPC_FLAG_SCV) 78 79 #define POWERPC_FLAGS_POWER9 \ 80 (POWERPC_FLAGS_POWER_COMMON | POWERPC_FLAG_TM) 81 #define POWERPC_FLAGS_POWER10 \ 82 (POWERPC_FLAGS_POWER_COMMON | POWERPC_FLAG_BHRB) 83 84 #endif /* TARGET_PPC_CPU_INIT_H */ 85