1 /* 2 * PowerPC emulation cpu definitions for qemu. 3 * 4 * Copyright (c) 2003-2007 Jocelyn Mayer 5 * 6 * This library is free software; you can redistribute it and/or 7 * modify it under the terms of the GNU Lesser General Public 8 * License as published by the Free Software Foundation; either 9 * version 2.1 of the License, or (at your option) any later version. 10 * 11 * This library is distributed in the hope that it will be useful, 12 * but WITHOUT ANY WARRANTY; without even the implied warranty of 13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14 * Lesser General Public License for more details. 15 * 16 * You should have received a copy of the GNU Lesser General Public 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18 */ 19 20 #ifndef PPC_CPU_H 21 #define PPC_CPU_H 22 23 #include "qemu/int128.h" 24 #include "qemu/cpu-float.h" 25 #include "exec/cpu-common.h" 26 #include "exec/cpu-defs.h" 27 #include "exec/cpu-interrupt.h" 28 #include "cpu-qom.h" 29 #include "qom/object.h" 30 #include "hw/registerfields.h" 31 32 #define CPU_RESOLVING_TYPE TYPE_POWERPC_CPU 33 34 #define TARGET_PAGE_BITS_64K 16 35 #define TARGET_PAGE_BITS_16M 24 36 37 #if defined(TARGET_PPC64) 38 #define PPC_ELF_MACHINE EM_PPC64 39 #else 40 #define PPC_ELF_MACHINE EM_PPC 41 #endif 42 43 #define PPC_BIT_NR(bit) (63 - (bit)) 44 #define PPC_BIT(bit) (0x8000000000000000ULL >> (bit)) 45 #define PPC_BIT32_NR(bit) (31 - (bit)) 46 #define PPC_BIT32(bit) (0x80000000 >> (bit)) 47 #define PPC_BIT8(bit) (0x80 >> (bit)) 48 #define PPC_BITMASK(bs, be) ((PPC_BIT(bs) - PPC_BIT(be)) | PPC_BIT(bs)) 49 #define PPC_BITMASK32(bs, be) ((PPC_BIT32(bs) - PPC_BIT32(be)) | \ 50 PPC_BIT32(bs)) 51 #define PPC_BITMASK8(bs, be) ((PPC_BIT8(bs) - PPC_BIT8(be)) | PPC_BIT8(bs)) 52 53 /* 54 * QEMU version of the GETFIELD/SETFIELD macros from skiboot 55 * 56 * It might be better to use the existing extract64() and 57 * deposit64() but this means that all the register definitions will 58 * change and become incompatible with the ones found in skiboot. 59 */ 60 #define MASK_TO_LSH(m) (__builtin_ffsll(m) - 1) 61 #define GETFIELD(m, v) (((v) & (m)) >> MASK_TO_LSH(m)) 62 #define SETFIELD(m, v, val) \ 63 (((v) & ~(m)) | ((((typeof(v))(val)) << MASK_TO_LSH(m)) & (m))) 64 65 /*****************************************************************************/ 66 /* Exception vectors definitions */ 67 enum { 68 POWERPC_EXCP_NONE = -1, 69 /* The 64 first entries are used by the PowerPC embedded specification */ 70 POWERPC_EXCP_CRITICAL = 0, /* Critical input */ 71 POWERPC_EXCP_MCHECK = 1, /* Machine check exception */ 72 POWERPC_EXCP_DSI = 2, /* Data storage exception */ 73 POWERPC_EXCP_ISI = 3, /* Instruction storage exception */ 74 POWERPC_EXCP_EXTERNAL = 4, /* External input */ 75 POWERPC_EXCP_ALIGN = 5, /* Alignment exception */ 76 POWERPC_EXCP_PROGRAM = 6, /* Program exception */ 77 POWERPC_EXCP_FPU = 7, /* Floating-point unavailable exception */ 78 POWERPC_EXCP_SYSCALL = 8, /* System call exception */ 79 POWERPC_EXCP_APU = 9, /* Auxiliary processor unavailable */ 80 POWERPC_EXCP_DECR = 10, /* Decrementer exception */ 81 POWERPC_EXCP_FIT = 11, /* Fixed-interval timer interrupt */ 82 POWERPC_EXCP_WDT = 12, /* Watchdog timer interrupt */ 83 POWERPC_EXCP_DTLB = 13, /* Data TLB miss */ 84 POWERPC_EXCP_ITLB = 14, /* Instruction TLB miss */ 85 POWERPC_EXCP_DEBUG = 15, /* Debug interrupt */ 86 /* Vectors 16 to 31 are reserved */ 87 POWERPC_EXCP_SPEU = 32, /* SPE/embedded floating-point unavailable */ 88 POWERPC_EXCP_EFPDI = 33, /* Embedded floating-point data interrupt */ 89 POWERPC_EXCP_EFPRI = 34, /* Embedded floating-point round interrupt */ 90 POWERPC_EXCP_EPERFM = 35, /* Embedded performance monitor interrupt */ 91 POWERPC_EXCP_DOORI = 36, /* Embedded doorbell interrupt */ 92 POWERPC_EXCP_DOORCI = 37, /* Embedded doorbell critical interrupt */ 93 POWERPC_EXCP_GDOORI = 38, /* Embedded guest doorbell interrupt */ 94 POWERPC_EXCP_GDOORCI = 39, /* Embedded guest doorbell critical interrupt*/ 95 POWERPC_EXCP_HYPPRIV = 41, /* Embedded hypervisor priv instruction */ 96 /* Vectors 42 to 63 are reserved */ 97 /* Exceptions defined in the PowerPC server specification */ 98 POWERPC_EXCP_RESET = 64, /* System reset exception */ 99 POWERPC_EXCP_DSEG = 65, /* Data segment exception */ 100 POWERPC_EXCP_ISEG = 66, /* Instruction segment exception */ 101 POWERPC_EXCP_HDECR = 67, /* Hypervisor decrementer exception */ 102 POWERPC_EXCP_TRACE = 68, /* Trace exception */ 103 POWERPC_EXCP_HDSI = 69, /* Hypervisor data storage exception */ 104 POWERPC_EXCP_HISI = 70, /* Hypervisor instruction storage exception */ 105 POWERPC_EXCP_HDSEG = 71, /* Hypervisor data segment exception */ 106 POWERPC_EXCP_HISEG = 72, /* Hypervisor instruction segment exception */ 107 POWERPC_EXCP_VPU = 73, /* Vector unavailable exception */ 108 /* 40x specific exceptions */ 109 POWERPC_EXCP_PIT = 74, /* Programmable interval timer interrupt */ 110 /* Vectors 75-76 are 601 specific exceptions */ 111 /* 602 specific exceptions */ 112 POWERPC_EXCP_EMUL = 77, /* Emulation trap exception */ 113 /* 602/603 specific exceptions */ 114 POWERPC_EXCP_IFTLB = 78, /* Instruction fetch TLB miss */ 115 POWERPC_EXCP_DLTLB = 79, /* Data load TLB miss */ 116 POWERPC_EXCP_DSTLB = 80, /* Data store TLB miss */ 117 /* Exceptions available on most PowerPC */ 118 POWERPC_EXCP_FPA = 81, /* Floating-point assist exception */ 119 POWERPC_EXCP_DABR = 82, /* Data address breakpoint */ 120 POWERPC_EXCP_IABR = 83, /* Instruction address breakpoint */ 121 POWERPC_EXCP_SMI = 84, /* System management interrupt */ 122 POWERPC_EXCP_PERFM = 85, /* Embedded performance monitor interrupt */ 123 /* 7xx/74xx specific exceptions */ 124 POWERPC_EXCP_THERM = 86, /* Thermal interrupt */ 125 /* 74xx specific exceptions */ 126 POWERPC_EXCP_VPUA = 87, /* Vector assist exception */ 127 /* 970FX specific exceptions */ 128 POWERPC_EXCP_SOFTP = 88, /* Soft patch exception */ 129 POWERPC_EXCP_MAINT = 89, /* Maintenance exception */ 130 /* Freescale embedded cores specific exceptions */ 131 POWERPC_EXCP_MEXTBR = 90, /* Maskable external breakpoint */ 132 POWERPC_EXCP_NMEXTBR = 91, /* Non maskable external breakpoint */ 133 POWERPC_EXCP_ITLBE = 92, /* Instruction TLB error */ 134 POWERPC_EXCP_DTLBE = 93, /* Data TLB error */ 135 /* VSX Unavailable (Power ISA 2.06 and later) */ 136 POWERPC_EXCP_VSXU = 94, /* VSX Unavailable */ 137 POWERPC_EXCP_FU = 95, /* Facility Unavailable */ 138 /* Additional ISA 2.06 and later server exceptions */ 139 POWERPC_EXCP_HV_EMU = 96, /* HV emulation assistance */ 140 POWERPC_EXCP_HV_MAINT = 97, /* HMI */ 141 POWERPC_EXCP_HV_FU = 98, /* Hypervisor Facility unavailable */ 142 /* Server doorbell variants */ 143 POWERPC_EXCP_SDOOR = 99, 144 POWERPC_EXCP_SDOOR_HV = 100, 145 /* ISA 3.00 additions */ 146 POWERPC_EXCP_HVIRT = 101, 147 POWERPC_EXCP_SYSCALL_VECTORED = 102, /* scv exception */ 148 POWERPC_EXCP_PERFM_EBB = 103, /* Performance Monitor EBB Exception */ 149 POWERPC_EXCP_EXTERNAL_EBB = 104, /* External EBB Exception */ 150 /* EOL */ 151 POWERPC_EXCP_NB = 105, 152 /* QEMU exceptions: special cases we want to stop translation */ 153 POWERPC_EXCP_SYSCALL_USER = 0x203, /* System call in user mode only */ 154 }; 155 156 /* Exceptions error codes */ 157 enum { 158 /* Exception subtypes for POWERPC_EXCP_ALIGN */ 159 POWERPC_EXCP_ALIGN_FP = 0x01, /* FP alignment exception */ 160 POWERPC_EXCP_ALIGN_LST = 0x02, /* Unaligned mult/extern load/store */ 161 POWERPC_EXCP_ALIGN_LE = 0x03, /* Multiple little-endian access */ 162 POWERPC_EXCP_ALIGN_PROT = 0x04, /* Access cross protection boundary */ 163 POWERPC_EXCP_ALIGN_BAT = 0x05, /* Access cross a BAT/seg boundary */ 164 POWERPC_EXCP_ALIGN_CACHE = 0x06, /* Impossible dcbz access */ 165 POWERPC_EXCP_ALIGN_INSN = 0x07, /* Pref. insn x-ing 64-byte boundary */ 166 /* Exception subtypes for POWERPC_EXCP_PROGRAM */ 167 /* FP exceptions */ 168 POWERPC_EXCP_FP = 0x10, 169 POWERPC_EXCP_FP_OX = 0x01, /* FP overflow */ 170 POWERPC_EXCP_FP_UX = 0x02, /* FP underflow */ 171 POWERPC_EXCP_FP_ZX = 0x03, /* FP divide by zero */ 172 POWERPC_EXCP_FP_XX = 0x04, /* FP inexact */ 173 POWERPC_EXCP_FP_VXSNAN = 0x05, /* FP invalid SNaN op */ 174 POWERPC_EXCP_FP_VXISI = 0x06, /* FP invalid infinite subtraction */ 175 POWERPC_EXCP_FP_VXIDI = 0x07, /* FP invalid infinite divide */ 176 POWERPC_EXCP_FP_VXZDZ = 0x08, /* FP invalid zero divide */ 177 POWERPC_EXCP_FP_VXIMZ = 0x09, /* FP invalid infinite * zero */ 178 POWERPC_EXCP_FP_VXVC = 0x0A, /* FP invalid compare */ 179 POWERPC_EXCP_FP_VXSOFT = 0x0B, /* FP invalid operation */ 180 POWERPC_EXCP_FP_VXSQRT = 0x0C, /* FP invalid square root */ 181 POWERPC_EXCP_FP_VXCVI = 0x0D, /* FP invalid integer conversion */ 182 /* Invalid instruction */ 183 POWERPC_EXCP_INVAL = 0x20, 184 POWERPC_EXCP_INVAL_INVAL = 0x01, /* Invalid instruction */ 185 POWERPC_EXCP_INVAL_LSWX = 0x02, /* Invalid lswx instruction */ 186 POWERPC_EXCP_INVAL_SPR = 0x03, /* Invalid SPR access */ 187 POWERPC_EXCP_INVAL_FP = 0x04, /* Unimplemented mandatory fp instr */ 188 /* Privileged instruction */ 189 POWERPC_EXCP_PRIV = 0x30, 190 POWERPC_EXCP_PRIV_OPC = 0x01, /* Privileged operation exception */ 191 POWERPC_EXCP_PRIV_REG = 0x02, /* Privileged register exception */ 192 /* Trap */ 193 POWERPC_EXCP_TRAP = 0x40, 194 }; 195 196 /* Exception model */ 197 typedef enum powerpc_excp_t { 198 POWERPC_EXCP_UNKNOWN = 0, 199 /* Standard PowerPC exception model */ 200 POWERPC_EXCP_STD, 201 /* PowerPC 40x exception model */ 202 POWERPC_EXCP_40x, 203 /* PowerPC 603/604/G2 exception model */ 204 POWERPC_EXCP_6xx, 205 /* PowerPC 7xx exception model */ 206 POWERPC_EXCP_7xx, 207 /* PowerPC 74xx exception model */ 208 POWERPC_EXCP_74xx, 209 /* BookE exception model */ 210 POWERPC_EXCP_BOOKE, 211 /* PowerPC 970 exception model */ 212 POWERPC_EXCP_970, 213 /* POWER7 exception model */ 214 POWERPC_EXCP_POWER7, 215 /* POWER8 exception model */ 216 POWERPC_EXCP_POWER8, 217 /* POWER9 exception model */ 218 POWERPC_EXCP_POWER9, 219 /* POWER10 exception model */ 220 POWERPC_EXCP_POWER10, 221 /* POWER11 exception model */ 222 POWERPC_EXCP_POWER11, 223 } powerpc_excp_t; 224 225 /*****************************************************************************/ 226 /* MMU model */ 227 typedef enum powerpc_mmu_t { 228 POWERPC_MMU_UNKNOWN = 0x00000000, 229 /* Standard 32 bits PowerPC MMU */ 230 POWERPC_MMU_32B = 0x00000001, 231 /* PowerPC 6xx MMU with software TLB */ 232 POWERPC_MMU_SOFT_6xx = 0x00000002, 233 /* 234 * PowerPC 74xx MMU with software TLB (this has been 235 * disabled, see git history for more information. 236 * keywords: tlbld tlbli TLBMISS PTEHI PTELO) 237 */ 238 POWERPC_MMU_SOFT_74xx = 0x00000003, 239 /* PowerPC 4xx MMU with software TLB */ 240 POWERPC_MMU_SOFT_4xx = 0x00000004, 241 /* PowerPC MMU in real mode only */ 242 POWERPC_MMU_REAL = 0x00000006, 243 /* Freescale MPC8xx MMU model */ 244 POWERPC_MMU_MPC8xx = 0x00000007, 245 /* BookE MMU model */ 246 POWERPC_MMU_BOOKE = 0x00000008, 247 /* BookE 2.06 MMU model */ 248 POWERPC_MMU_BOOKE206 = 0x00000009, 249 #define POWERPC_MMU_64 0x00010000 250 /* 64 bits PowerPC MMU */ 251 POWERPC_MMU_64B = POWERPC_MMU_64 | 0x00000001, 252 /* Architecture 2.03 and later (has LPCR) */ 253 POWERPC_MMU_2_03 = POWERPC_MMU_64 | 0x00000002, 254 /* Architecture 2.06 variant */ 255 POWERPC_MMU_2_06 = POWERPC_MMU_64 | 0x00000003, 256 /* Architecture 2.07 variant */ 257 POWERPC_MMU_2_07 = POWERPC_MMU_64 | 0x00000004, 258 /* Architecture 3.00 variant */ 259 POWERPC_MMU_3_00 = POWERPC_MMU_64 | 0x00000005, 260 } powerpc_mmu_t; 261 262 static inline bool mmu_is_64bit(powerpc_mmu_t mmu_model) 263 { 264 return mmu_model & POWERPC_MMU_64; 265 } 266 267 /*****************************************************************************/ 268 /* Input pins model */ 269 typedef enum powerpc_input_t { 270 PPC_FLAGS_INPUT_UNKNOWN = 0, 271 /* PowerPC 6xx bus */ 272 PPC_FLAGS_INPUT_6xx, 273 /* BookE bus */ 274 PPC_FLAGS_INPUT_BookE, 275 /* PowerPC 405 bus */ 276 PPC_FLAGS_INPUT_405, 277 /* PowerPC 970 bus */ 278 PPC_FLAGS_INPUT_970, 279 /* PowerPC POWER7 bus */ 280 PPC_FLAGS_INPUT_POWER7, 281 /* PowerPC POWER9 bus */ 282 PPC_FLAGS_INPUT_POWER9, 283 /* Freescale RCPU bus */ 284 PPC_FLAGS_INPUT_RCPU, 285 } powerpc_input_t; 286 287 #define PPC_INPUT(env) ((env)->bus_model) 288 289 /*****************************************************************************/ 290 typedef struct opc_handler_t opc_handler_t; 291 292 /*****************************************************************************/ 293 /* Types used to describe some PowerPC registers etc. */ 294 typedef struct DisasContext DisasContext; 295 typedef struct ppc_dcr_t ppc_dcr_t; 296 typedef struct ppc_spr_t ppc_spr_t; 297 typedef struct ppc_tb_t ppc_tb_t; 298 typedef union ppc_tlb_t ppc_tlb_t; 299 typedef struct ppc_hash_pte64 ppc_hash_pte64_t; 300 typedef struct PPCHash64Options PPCHash64Options; 301 302 typedef struct CPUArchState CPUPPCState; 303 304 /* SPR access micro-ops generations callbacks */ 305 struct ppc_spr_t { 306 const char *name; 307 target_ulong default_value; 308 #ifndef CONFIG_USER_ONLY 309 unsigned int gdb_id; 310 #endif 311 #ifdef CONFIG_TCG 312 void (*uea_read)(DisasContext *ctx, int gpr_num, int spr_num); 313 void (*uea_write)(DisasContext *ctx, int spr_num, int gpr_num); 314 # ifndef CONFIG_USER_ONLY 315 void (*oea_read)(DisasContext *ctx, int gpr_num, int spr_num); 316 void (*oea_write)(DisasContext *ctx, int spr_num, int gpr_num); 317 void (*hea_read)(DisasContext *ctx, int gpr_num, int spr_num); 318 void (*hea_write)(DisasContext *ctx, int spr_num, int gpr_num); 319 # endif 320 #endif 321 #ifdef CONFIG_KVM 322 /* 323 * We (ab)use the fact that all the SPRs will have ids for the 324 * ONE_REG interface will have KVM_REG_PPC to use 0 as meaning, 325 * don't sync this 326 */ 327 uint64_t one_reg_id; 328 #endif 329 }; 330 331 /* VSX/Altivec registers (128 bits) */ 332 typedef union _ppc_vsr_t { 333 uint8_t u8[16]; 334 uint16_t u16[8]; 335 uint32_t u32[4]; 336 uint64_t u64[2]; 337 int8_t s8[16]; 338 int16_t s16[8]; 339 int32_t s32[4]; 340 int64_t s64[2]; 341 float16 f16[8]; 342 float32 f32[4]; 343 float64 f64[2]; 344 float128 f128; 345 #ifdef CONFIG_INT128 346 __uint128_t u128; 347 #endif 348 Int128 s128; 349 } ppc_vsr_t; 350 351 typedef ppc_vsr_t ppc_avr_t; 352 typedef ppc_vsr_t ppc_fprp_t; 353 typedef ppc_vsr_t ppc_acc_t; 354 355 #if !defined(CONFIG_USER_ONLY) 356 /* Software TLB cache */ 357 typedef struct ppc6xx_tlb_t ppc6xx_tlb_t; 358 struct ppc6xx_tlb_t { 359 target_ulong pte0; 360 target_ulong pte1; 361 target_ulong EPN; 362 }; 363 364 typedef struct ppcemb_tlb_t ppcemb_tlb_t; 365 struct ppcemb_tlb_t { 366 uint64_t RPN; 367 target_ulong EPN; 368 target_ulong PID; 369 target_ulong size; 370 uint32_t prot; 371 uint32_t attr; /* Storage attributes */ 372 }; 373 374 typedef struct ppcmas_tlb_t { 375 uint32_t mas8; 376 uint32_t mas1; 377 uint64_t mas2; 378 uint64_t mas7_3; 379 } ppcmas_tlb_t; 380 381 union ppc_tlb_t { 382 ppc6xx_tlb_t *tlb6; 383 ppcemb_tlb_t *tlbe; 384 ppcmas_tlb_t *tlbm; 385 }; 386 387 /* possible TLB variants */ 388 #define TLB_NONE 0 389 #define TLB_6XX 1 390 #define TLB_EMB 2 391 #define TLB_MAS 3 392 #endif 393 394 typedef struct PPCHash64SegmentPageSizes PPCHash64SegmentPageSizes; 395 396 typedef struct ppc_slb_t ppc_slb_t; 397 struct ppc_slb_t { 398 uint64_t esid; 399 uint64_t vsid; 400 const PPCHash64SegmentPageSizes *sps; 401 }; 402 403 #define MAX_SLB_ENTRIES 64 404 #define SEGMENT_SHIFT_256M 28 405 #define SEGMENT_MASK_256M (~((1ULL << SEGMENT_SHIFT_256M) - 1)) 406 407 #define SEGMENT_SHIFT_1T 40 408 #define SEGMENT_MASK_1T (~((1ULL << SEGMENT_SHIFT_1T) - 1)) 409 410 typedef struct ppc_v3_pate_t { 411 uint64_t dw0; 412 uint64_t dw1; 413 } ppc_v3_pate_t; 414 415 /* PMU related structs and defines */ 416 #define PMU_COUNTERS_NUM 6 417 typedef enum { 418 PMU_EVENT_INVALID = 0, 419 PMU_EVENT_INACTIVE, 420 PMU_EVENT_CYCLES, 421 PMU_EVENT_INSTRUCTIONS, 422 PMU_EVENT_INSN_RUN_LATCH, 423 } PMUEventType; 424 425 /*****************************************************************************/ 426 /* Machine state register bits definition */ 427 #define MSR_SF PPC_BIT_NR(0) /* Sixty-four-bit mode hflags */ 428 #define MSR_TAG PPC_BIT_NR(1) /* Tag-active mode (POWERx ?) */ 429 #define MSR_ISF PPC_BIT_NR(2) /* Sixty-four-bit interrupt mode on 630 */ 430 #define MSR_HV PPC_BIT_NR(3) /* hypervisor state hflags */ 431 #define MSR_TS0 PPC_BIT_NR(29) /* Transactional state, 2 bits (Book3s) */ 432 #define MSR_TS1 PPC_BIT_NR(30) 433 #define MSR_TM PPC_BIT_NR(31) /* Transactional Memory Available (Book3s) */ 434 #define MSR_CM PPC_BIT_NR(32) /* Computation mode for BookE hflags */ 435 #define MSR_ICM PPC_BIT_NR(33) /* Interrupt computation mode for BookE */ 436 #define MSR_GS PPC_BIT_NR(35) /* guest state for BookE */ 437 #define MSR_UCLE PPC_BIT_NR(37) /* User-mode cache lock enable for BookE */ 438 #define MSR_VR PPC_BIT_NR(38) /* altivec available x hflags */ 439 #define MSR_SPE PPC_BIT_NR(38) /* SPE enable for BookE x hflags */ 440 #define MSR_VSX PPC_BIT_NR(40) /* Vector Scalar Extension (>= 2.06)x hflags */ 441 #define MSR_S PPC_BIT_NR(41) /* Secure state */ 442 #define MSR_KEY PPC_BIT_NR(44) /* key bit on 603e */ 443 #define MSR_POW PPC_BIT_NR(45) /* Power management */ 444 #define MSR_WE PPC_BIT_NR(45) /* Wait State Enable on 405 */ 445 #define MSR_TGPR PPC_BIT_NR(46) /* TGPR usage on 602/603 x */ 446 #define MSR_CE PPC_BIT_NR(46) /* Critical int. enable on embedded PPC x */ 447 #define MSR_ILE PPC_BIT_NR(47) /* Interrupt little-endian mode */ 448 #define MSR_EE PPC_BIT_NR(48) /* External interrupt enable */ 449 #define MSR_PR PPC_BIT_NR(49) /* Problem state hflags */ 450 #define MSR_FP PPC_BIT_NR(50) /* Floating point available hflags */ 451 #define MSR_ME PPC_BIT_NR(51) /* Machine check interrupt enable */ 452 #define MSR_FE0 PPC_BIT_NR(52) /* Floating point exception mode 0 */ 453 #define MSR_SE PPC_BIT_NR(53) /* Single-step trace enable x hflags */ 454 #define MSR_DWE PPC_BIT_NR(53) /* Debug wait enable on 405 x */ 455 #define MSR_UBLE PPC_BIT_NR(53) /* User BTB lock enable on e500 x */ 456 #define MSR_BE PPC_BIT_NR(54) /* Branch trace enable x hflags */ 457 #define MSR_DE PPC_BIT_NR(54) /* Debug int. enable on embedded PPC x */ 458 #define MSR_FE1 PPC_BIT_NR(55) /* Floating point exception mode 1 */ 459 #define MSR_AL PPC_BIT_NR(56) /* AL bit on POWER */ 460 #define MSR_EP PPC_BIT_NR(57) /* Exception prefix on 601 */ 461 #define MSR_IR PPC_BIT_NR(58) /* Instruction relocate */ 462 #define MSR_IS PPC_BIT_NR(58) /* Instruction address space (BookE) */ 463 #define MSR_DR PPC_BIT_NR(59) /* Data relocate */ 464 #define MSR_DS PPC_BIT_NR(59) /* Data address space (BookE) */ 465 #define MSR_PE PPC_BIT_NR(60) /* Protection enable on 403 */ 466 #define MSR_PX PPC_BIT_NR(61) /* Protection exclusive on 403 x */ 467 #define MSR_PMM PPC_BIT_NR(61) /* Performance monitor mark on POWER x */ 468 #define MSR_RI PPC_BIT_NR(62) /* Recoverable interrupt 1 */ 469 #define MSR_LE PPC_BIT_NR(63) /* Little-endian mode 1 hflags */ 470 471 FIELD(MSR, SF, MSR_SF, 1) 472 FIELD(MSR, TAG, MSR_TAG, 1) 473 FIELD(MSR, ISF, MSR_ISF, 1) 474 #if defined(TARGET_PPC64) 475 FIELD(MSR, HV, MSR_HV, 1) 476 #define FIELD_EX64_HV(storage) FIELD_EX64(storage, MSR, HV) 477 #else 478 #define FIELD_EX64_HV(storage) 0 479 #endif 480 FIELD(MSR, TS0, MSR_TS0, 1) 481 FIELD(MSR, TS1, MSR_TS1, 1) 482 FIELD(MSR, TS, MSR_TS0, 2) 483 FIELD(MSR, TM, MSR_TM, 1) 484 FIELD(MSR, CM, MSR_CM, 1) 485 FIELD(MSR, ICM, MSR_ICM, 1) 486 FIELD(MSR, GS, MSR_GS, 1) 487 FIELD(MSR, UCLE, MSR_UCLE, 1) 488 FIELD(MSR, VR, MSR_VR, 1) 489 FIELD(MSR, SPE, MSR_SPE, 1) 490 FIELD(MSR, VSX, MSR_VSX, 1) 491 FIELD(MSR, S, MSR_S, 1) 492 FIELD(MSR, KEY, MSR_KEY, 1) 493 FIELD(MSR, POW, MSR_POW, 1) 494 FIELD(MSR, WE, MSR_WE, 1) 495 FIELD(MSR, TGPR, MSR_TGPR, 1) 496 FIELD(MSR, CE, MSR_CE, 1) 497 FIELD(MSR, ILE, MSR_ILE, 1) 498 FIELD(MSR, EE, MSR_EE, 1) 499 FIELD(MSR, PR, MSR_PR, 1) 500 FIELD(MSR, FP, MSR_FP, 1) 501 FIELD(MSR, ME, MSR_ME, 1) 502 FIELD(MSR, FE0, MSR_FE0, 1) 503 FIELD(MSR, SE, MSR_SE, 1) 504 FIELD(MSR, DWE, MSR_DWE, 1) 505 FIELD(MSR, UBLE, MSR_UBLE, 1) 506 FIELD(MSR, BE, MSR_BE, 1) 507 FIELD(MSR, DE, MSR_DE, 1) 508 FIELD(MSR, FE1, MSR_FE1, 1) 509 FIELD(MSR, AL, MSR_AL, 1) 510 FIELD(MSR, EP, MSR_EP, 1) 511 FIELD(MSR, IR, MSR_IR, 1) 512 FIELD(MSR, DR, MSR_DR, 1) 513 FIELD(MSR, IS, MSR_IS, 1) 514 FIELD(MSR, DS, MSR_DS, 1) 515 FIELD(MSR, PE, MSR_PE, 1) 516 FIELD(MSR, PX, MSR_PX, 1) 517 FIELD(MSR, PMM, MSR_PMM, 1) 518 FIELD(MSR, RI, MSR_RI, 1) 519 FIELD(MSR, LE, MSR_LE, 1) 520 521 /* 522 * FE0 and FE1 bits are not side-by-side 523 * so we can't combine them using FIELD() 524 */ 525 #define FIELD_EX64_FE(msr) \ 526 ((FIELD_EX64(msr, MSR, FE0) << 1) | FIELD_EX64(msr, MSR, FE1)) 527 528 /* PMU bits */ 529 #define MMCR0_FC PPC_BIT(32) /* Freeze Counters */ 530 #define MMCR0_PMAO PPC_BIT(56) /* Perf Monitor Alert Occurred */ 531 #define MMCR0_PMAE PPC_BIT(37) /* Perf Monitor Alert Enable */ 532 #define MMCR0_EBE PPC_BIT(43) /* Perf Monitor EBB Enable */ 533 #define MMCR0_FCECE PPC_BIT(38) /* FC on Enabled Cond or Event */ 534 #define MMCR0_PMCC0 PPC_BIT(44) /* PMC Control bit 0 */ 535 #define MMCR0_PMCC1 PPC_BIT(45) /* PMC Control bit 1 */ 536 #define MMCR0_PMCC PPC_BITMASK(44, 45) /* PMC Control */ 537 #define MMCR0_FC14 PPC_BIT(58) /* PMC Freeze Counters 1-4 bit */ 538 #define MMCR0_FC56 PPC_BIT(59) /* PMC Freeze Counters 5-6 bit */ 539 #define MMCR0_PMC1CE PPC_BIT(48) /* MMCR0 PMC1 Condition Enabled */ 540 #define MMCR0_PMCjCE PPC_BIT(49) /* MMCR0 PMCj Condition Enabled */ 541 #define MMCR0_FCP PPC_BIT(34) /* Freeze Counters/BHRB if PR=1 */ 542 #define MMCR0_FCPC PPC_BIT(51) /* Condition for FCP bit */ 543 #define MMCR0_BHRBA_NR PPC_BIT_NR(42) /* BHRB Available */ 544 /* MMCR0 userspace r/w mask */ 545 #define MMCR0_UREG_MASK (MMCR0_FC | MMCR0_PMAO | MMCR0_PMAE) 546 /* MMCR2 userspace r/w mask */ 547 #define MMCR2_FC1P0 PPC_BIT(1) /* MMCR2 FCnP0 for PMC1 */ 548 #define MMCR2_FC2P0 PPC_BIT(10) /* MMCR2 FCnP0 for PMC2 */ 549 #define MMCR2_FC3P0 PPC_BIT(19) /* MMCR2 FCnP0 for PMC3 */ 550 #define MMCR2_FC4P0 PPC_BIT(28) /* MMCR2 FCnP0 for PMC4 */ 551 #define MMCR2_FC5P0 PPC_BIT(37) /* MMCR2 FCnP0 for PMC5 */ 552 #define MMCR2_FC6P0 PPC_BIT(46) /* MMCR2 FCnP0 for PMC6 */ 553 #define MMCR2_UREG_MASK (MMCR2_FC1P0 | MMCR2_FC2P0 | MMCR2_FC3P0 | \ 554 MMCR2_FC4P0 | MMCR2_FC5P0 | MMCR2_FC6P0) 555 556 #define MMCRA_BHRBRD PPC_BIT(26) /* BHRB Recording Disable */ 557 #define MMCRA_IFM_MASK PPC_BITMASK(32, 33) /* BHRB Instruction Filtering */ 558 #define MMCRA_IFM_SHIFT PPC_BIT_NR(33) 559 560 #define MMCR1_EVT_SIZE 8 561 /* extract64() does a right shift before extracting */ 562 #define MMCR1_PMC1SEL_START 32 563 #define MMCR1_PMC1EVT_EXTR (64 - MMCR1_PMC1SEL_START - MMCR1_EVT_SIZE) 564 #define MMCR1_PMC2SEL_START 40 565 #define MMCR1_PMC2EVT_EXTR (64 - MMCR1_PMC2SEL_START - MMCR1_EVT_SIZE) 566 #define MMCR1_PMC3SEL_START 48 567 #define MMCR1_PMC3EVT_EXTR (64 - MMCR1_PMC3SEL_START - MMCR1_EVT_SIZE) 568 #define MMCR1_PMC4SEL_START 56 569 #define MMCR1_PMC4EVT_EXTR (64 - MMCR1_PMC4SEL_START - MMCR1_EVT_SIZE) 570 571 /* PMU uses CTRL_RUN to sample PM_RUN_INST_CMPL */ 572 #define CTRL_RUN PPC_BIT(63) 573 574 /* EBB/BESCR bits */ 575 /* Global Enable */ 576 #define BESCR_GE PPC_BIT(0) 577 /* External Event-based Exception Enable */ 578 #define BESCR_EE PPC_BIT(30) 579 /* Performance Monitor Event-based Exception Enable */ 580 #define BESCR_PME PPC_BIT(31) 581 /* External Event-based Exception Occurred */ 582 #define BESCR_EEO PPC_BIT(62) 583 /* Performance Monitor Event-based Exception Occurred */ 584 #define BESCR_PMEO PPC_BIT(63) 585 #define BESCR_INVALID PPC_BITMASK(32, 33) 586 587 /* LPCR bits */ 588 #define LPCR_VPM0 PPC_BIT(0) 589 #define LPCR_VPM1 PPC_BIT(1) 590 #define LPCR_ISL PPC_BIT(2) 591 #define LPCR_KBV PPC_BIT(3) 592 #define LPCR_DPFD_SHIFT (63 - 11) 593 #define LPCR_DPFD (0x7ull << LPCR_DPFD_SHIFT) 594 #define LPCR_VRMASD_SHIFT (63 - 16) 595 #define LPCR_VRMASD (0x1full << LPCR_VRMASD_SHIFT) 596 /* P9: Power-saving mode Exit Cause Enable (Upper Section) Mask */ 597 #define LPCR_PECE_U_SHIFT (63 - 19) 598 #define LPCR_PECE_U_MASK (0x7ull << LPCR_PECE_U_SHIFT) 599 #define LPCR_HVEE PPC_BIT(17) /* Hypervisor Virt Exit Enable */ 600 #define LPCR_RMLS_SHIFT (63 - 37) /* RMLS (removed in ISA v3.0) */ 601 #define LPCR_RMLS (0xfull << LPCR_RMLS_SHIFT) 602 #define LPCR_HAIL PPC_BIT(37) /* ISA v3.1 HV AIL=3 equivalent */ 603 #define LPCR_ILE PPC_BIT(38) 604 #define LPCR_AIL_SHIFT (63 - 40) /* Alternate interrupt location */ 605 #define LPCR_AIL (3ull << LPCR_AIL_SHIFT) 606 #define LPCR_UPRT PPC_BIT(41) /* Use Process Table */ 607 #define LPCR_EVIRT PPC_BIT(42) /* Enhanced Virtualisation */ 608 #define LPCR_HR PPC_BIT(43) /* Host Radix */ 609 #define LPCR_ONL PPC_BIT(45) 610 #define LPCR_LD PPC_BIT(46) /* Large Decrementer */ 611 #define LPCR_P7_PECE0 PPC_BIT(49) 612 #define LPCR_P7_PECE1 PPC_BIT(50) 613 #define LPCR_P7_PECE2 PPC_BIT(51) 614 #define LPCR_P8_PECE0 PPC_BIT(47) 615 #define LPCR_P8_PECE1 PPC_BIT(48) 616 #define LPCR_P8_PECE2 PPC_BIT(49) 617 #define LPCR_P8_PECE3 PPC_BIT(50) 618 #define LPCR_P8_PECE4 PPC_BIT(51) 619 /* P9: Power-saving mode Exit Cause Enable (Lower Section) Mask */ 620 #define LPCR_PECE_L_SHIFT (63 - 51) 621 #define LPCR_PECE_L_MASK (0x1full << LPCR_PECE_L_SHIFT) 622 #define LPCR_PDEE PPC_BIT(47) /* Privileged Doorbell Exit EN */ 623 #define LPCR_HDEE PPC_BIT(48) /* Hyperv Doorbell Exit Enable */ 624 #define LPCR_EEE PPC_BIT(49) /* External Exit Enable */ 625 #define LPCR_DEE PPC_BIT(50) /* Decrementer Exit Enable */ 626 #define LPCR_OEE PPC_BIT(51) /* Other Exit Enable */ 627 #define LPCR_MER PPC_BIT(52) 628 #define LPCR_GTSE PPC_BIT(53) /* Guest Translation Shootdown */ 629 #define LPCR_TC PPC_BIT(54) 630 #define LPCR_HEIC PPC_BIT(59) /* HV Extern Interrupt Control */ 631 #define LPCR_LPES0 PPC_BIT(60) 632 #define LPCR_LPES1 PPC_BIT(61) 633 #define LPCR_RMI PPC_BIT(62) 634 #define LPCR_HVICE PPC_BIT(62) /* HV Virtualisation Int Enable */ 635 #define LPCR_HDICE PPC_BIT(63) 636 637 /* PSSCR bits */ 638 #define PSSCR_ESL PPC_BIT(42) /* Enable State Loss */ 639 #define PSSCR_EC PPC_BIT(43) /* Exit Criterion */ 640 641 /* HFSCR bits */ 642 #define HFSCR_MSGP PPC_BIT_NR(53) /* Privileged Message Send Facilities */ 643 #define HFSCR_BHRB PPC_BIT_NR(59) /* BHRB Instructions */ 644 #define HFSCR_IC_MSGP 0xA 645 646 #define DBCR0_ICMP (1 << 27) 647 #define DBCR0_BRT (1 << 26) 648 #define DBSR_ICMP (1 << 27) 649 #define DBSR_BRT (1 << 26) 650 651 /* Hypervisor bit is more specific */ 652 #if defined(TARGET_PPC64) 653 #define MSR_HVB (1ULL << MSR_HV) 654 #else 655 #define MSR_HVB (0ULL) 656 #endif 657 658 /* DSISR */ 659 #define DSISR_NOPTE 0x40000000 660 /* Not permitted by access authority of encoded access authority */ 661 #define DSISR_PROTFAULT 0x08000000 662 #define DSISR_ISSTORE 0x02000000 663 /* Not permitted by virtual page class key protection */ 664 #define DSISR_AMR 0x00200000 665 /* Unsupported Radix Tree Configuration */ 666 #define DSISR_R_BADCONFIG 0x00080000 667 #define DSISR_ATOMIC_RC 0x00040000 668 /* Unable to translate address of (guest) pde or process/page table entry */ 669 #define DSISR_PRTABLE_FAULT 0x00020000 670 671 /* SRR1 error code fields */ 672 673 #define SRR1_NOPTE DSISR_NOPTE 674 /* Not permitted due to no-execute or guard bit set */ 675 #define SRR1_NOEXEC_GUARD 0x10000000 676 #define SRR1_PROTFAULT DSISR_PROTFAULT 677 #define SRR1_IAMR DSISR_AMR 678 679 /* SRR1[42:45] wakeup fields for System Reset Interrupt */ 680 681 #define SRR1_WAKEMASK 0x003c0000 /* reason for wakeup */ 682 683 #define SRR1_WAKEHMI 0x00280000 /* Hypervisor maintenance */ 684 #define SRR1_WAKEHVI 0x00240000 /* Hypervisor Virt. Interrupt (P9) */ 685 #define SRR1_WAKEEE 0x00200000 /* External interrupt */ 686 #define SRR1_WAKEDEC 0x00180000 /* Decrementer interrupt */ 687 #define SRR1_WAKEDBELL 0x00140000 /* Privileged doorbell */ 688 #define SRR1_WAKERESET 0x00100000 /* System reset */ 689 #define SRR1_WAKEHDBELL 0x000c0000 /* Hypervisor doorbell */ 690 #define SRR1_WAKESCOM 0x00080000 /* SCOM not in power-saving mode */ 691 692 /* SRR1[46:47] power-saving exit mode */ 693 694 #define SRR1_WAKESTATE 0x00030000 /* Powersave exit mask */ 695 696 #define SRR1_WS_HVLOSS 0x00030000 /* HV resources not maintained */ 697 #define SRR1_WS_GPRLOSS 0x00020000 /* GPRs not maintained */ 698 #define SRR1_WS_NOLOSS 0x00010000 /* All resources maintained */ 699 700 /* Facility Status and Control (FSCR) bits */ 701 #define FSCR_EBB (63 - 56) /* Event-Based Branch Facility */ 702 #define FSCR_TAR (63 - 55) /* Target Address Register */ 703 #define FSCR_SCV (63 - 51) /* System call vectored */ 704 /* Interrupt cause mask and position in FSCR. HFSCR has the same format */ 705 #define FSCR_IC_MASK (0xFFULL) 706 #define FSCR_IC_POS (63 - 7) 707 #define FSCR_IC_DSCR_SPR3 2 708 #define FSCR_IC_PMU 3 709 #define FSCR_IC_BHRB 4 710 #define FSCR_IC_TM 5 711 #define FSCR_IC_EBB 7 712 #define FSCR_IC_TAR 8 713 #define FSCR_IC_SCV 12 714 715 /* Exception state register bits definition */ 716 #define ESR_PIL PPC_BIT(36) /* Illegal Instruction */ 717 #define ESR_PPR PPC_BIT(37) /* Privileged Instruction */ 718 #define ESR_PTR PPC_BIT(38) /* Trap */ 719 #define ESR_FP PPC_BIT(39) /* Floating-Point Operation */ 720 #define ESR_ST PPC_BIT(40) /* Store Operation */ 721 #define ESR_AP PPC_BIT(44) /* Auxiliary Processor Operation */ 722 #define ESR_PUO PPC_BIT(45) /* Unimplemented Operation */ 723 #define ESR_BO PPC_BIT(46) /* Byte Ordering */ 724 #define ESR_PIE PPC_BIT(47) /* Imprecise exception */ 725 #define ESR_DATA PPC_BIT(53) /* Data Access (Embedded page table) */ 726 #define ESR_TLBI PPC_BIT(54) /* TLB Ineligible (Embedded page table) */ 727 #define ESR_PT PPC_BIT(55) /* Page Table (Embedded page table) */ 728 #define ESR_SPV PPC_BIT(56) /* SPE/VMX operation */ 729 #define ESR_EPID PPC_BIT(57) /* External Process ID operation */ 730 #define ESR_VLEMI PPC_BIT(58) /* VLE operation */ 731 #define ESR_MIF PPC_BIT(62) /* Misaligned instruction (VLE) */ 732 733 /* Transaction EXception And Summary Register bits */ 734 #define TEXASR_FAILURE_PERSISTENT (63 - 7) 735 #define TEXASR_DISALLOWED (63 - 8) 736 #define TEXASR_NESTING_OVERFLOW (63 - 9) 737 #define TEXASR_FOOTPRINT_OVERFLOW (63 - 10) 738 #define TEXASR_SELF_INDUCED_CONFLICT (63 - 11) 739 #define TEXASR_NON_TRANSACTIONAL_CONFLICT (63 - 12) 740 #define TEXASR_TRANSACTION_CONFLICT (63 - 13) 741 #define TEXASR_TRANSLATION_INVALIDATION_CONFLICT (63 - 14) 742 #define TEXASR_IMPLEMENTATION_SPECIFIC (63 - 15) 743 #define TEXASR_INSTRUCTION_FETCH_CONFLICT (63 - 16) 744 #define TEXASR_ABORT (63 - 31) 745 #define TEXASR_SUSPENDED (63 - 32) 746 #define TEXASR_PRIVILEGE_HV (63 - 34) 747 #define TEXASR_PRIVILEGE_PR (63 - 35) 748 #define TEXASR_FAILURE_SUMMARY (63 - 36) 749 #define TEXASR_TFIAR_EXACT (63 - 37) 750 #define TEXASR_ROT (63 - 38) 751 #define TEXASR_TRANSACTION_LEVEL (63 - 52) /* 12 bits */ 752 753 enum { 754 POWERPC_FLAG_NONE = 0x00000000, 755 /* Flag for MSR bit 25 signification (VRE/SPE) */ 756 POWERPC_FLAG_SPE = 0x00000001, 757 POWERPC_FLAG_VRE = 0x00000002, 758 /* Flag for MSR bit 17 signification (TGPR/CE) */ 759 POWERPC_FLAG_TGPR = 0x00000004, 760 POWERPC_FLAG_CE = 0x00000008, 761 /* Flag for MSR bit 10 signification (SE/DWE/UBLE) */ 762 POWERPC_FLAG_SE = 0x00000010, 763 POWERPC_FLAG_DWE = 0x00000020, 764 POWERPC_FLAG_UBLE = 0x00000040, 765 /* Flag for MSR bit 9 signification (BE/DE) */ 766 POWERPC_FLAG_BE = 0x00000080, 767 POWERPC_FLAG_DE = 0x00000100, 768 /* Flag for MSR bit 2 signification (PX/PMM) */ 769 POWERPC_FLAG_PX = 0x00000200, 770 POWERPC_FLAG_PMM = 0x00000400, 771 /* Flag for special features */ 772 /* Decrementer clock */ 773 POWERPC_FLAG_BUS_CLK = 0x00020000, 774 /* Has CFAR */ 775 POWERPC_FLAG_CFAR = 0x00040000, 776 /* Has VSX */ 777 POWERPC_FLAG_VSX = 0x00080000, 778 /* Has Transaction Memory (ISA 2.07) */ 779 POWERPC_FLAG_TM = 0x00100000, 780 /* Has SCV (ISA 3.00) */ 781 POWERPC_FLAG_SCV = 0x00200000, 782 /* Has >1 thread per core */ 783 POWERPC_FLAG_SMT = 0x00400000, 784 /* Using "LPAR per core" mode (as opposed to per-thread) */ 785 POWERPC_FLAG_SMT_1LPAR = 0x00800000, 786 /* Has BHRB */ 787 POWERPC_FLAG_BHRB = 0x01000000, 788 }; 789 790 /* 791 * Bits for env->hflags. 792 * 793 * Most of these bits overlap with corresponding bits in MSR, 794 * but some come from other sources. Those that do come from 795 * the MSR are validated in hreg_compute_hflags. 796 */ 797 enum { 798 HFLAGS_LE = 0, /* MSR_LE */ 799 HFLAGS_HV = 1, /* computed from MSR_HV and other state */ 800 HFLAGS_64 = 2, /* computed from MSR_CE and MSR_SF */ 801 HFLAGS_GTSE = 3, /* computed from SPR_LPCR[GTSE] */ 802 HFLAGS_DR = 4, /* MSR_DR */ 803 HFLAGS_HR = 5, /* computed from SPR_LPCR[HR] */ 804 HFLAGS_SPE = 6, /* from MSR_SPE if cpu has SPE; avoid overlap w/ MSR_VR */ 805 HFLAGS_TM = 8, /* computed from MSR_TM */ 806 HFLAGS_BE = 9, /* MSR_BE -- from elsewhere on embedded ppc */ 807 HFLAGS_SE = 10, /* MSR_SE -- from elsewhere on embedded ppc */ 808 HFLAGS_FP = 13, /* MSR_FP */ 809 HFLAGS_PR = 14, /* MSR_PR */ 810 HFLAGS_PMCC0 = 15, /* MMCR0 PMCC bit 0 */ 811 HFLAGS_PMCC1 = 16, /* MMCR0 PMCC bit 1 */ 812 HFLAGS_PMCJCE = 17, /* MMCR0 PMCjCE bit */ 813 HFLAGS_PMC_OTHER = 18, /* PMC other than PMC5-6 is enabled */ 814 HFLAGS_INSN_CNT = 19, /* PMU instruction count enabled */ 815 HFLAGS_BHRB_ENABLE = 20, /* Summary flag for enabling BHRB */ 816 HFLAGS_VSX = 23, /* MSR_VSX if cpu has VSX */ 817 HFLAGS_VR = 25, /* MSR_VR if cpu has VRE */ 818 819 HFLAGS_IMMU_IDX = 26, /* 26..28 -- the composite immu_idx */ 820 HFLAGS_DMMU_IDX = 29, /* 29..31 -- the composite dmmu_idx */ 821 }; 822 823 /*****************************************************************************/ 824 /* Floating point status and control register */ 825 #define FPSCR_DRN2 PPC_BIT_NR(29) /* Decimal Floating-Point rounding ctrl. */ 826 #define FPSCR_DRN1 PPC_BIT_NR(30) /* Decimal Floating-Point rounding ctrl. */ 827 #define FPSCR_DRN0 PPC_BIT_NR(31) /* Decimal Floating-Point rounding ctrl. */ 828 #define FPSCR_FX PPC_BIT_NR(32) /* Floating-point exception summary */ 829 #define FPSCR_FEX PPC_BIT_NR(33) /* Floating-point enabled exception summ.*/ 830 #define FPSCR_VX PPC_BIT_NR(34) /* Floating-point invalid op. excp. summ.*/ 831 #define FPSCR_OX PPC_BIT_NR(35) /* Floating-point overflow exception */ 832 #define FPSCR_UX PPC_BIT_NR(36) /* Floating-point underflow exception */ 833 #define FPSCR_ZX PPC_BIT_NR(37) /* Floating-point zero divide exception */ 834 #define FPSCR_XX PPC_BIT_NR(38) /* Floating-point inexact exception */ 835 #define FPSCR_VXSNAN PPC_BIT_NR(39) /* Floating-point invalid op. excp (sNan)*/ 836 #define FPSCR_VXISI PPC_BIT_NR(40) /* Floating-point invalid op. excp (inf) */ 837 #define FPSCR_VXIDI PPC_BIT_NR(41) /* Floating-point invalid op. excp (inf) */ 838 #define FPSCR_VXZDZ PPC_BIT_NR(42) /* Floating-point invalid op. excp (zero)*/ 839 #define FPSCR_VXIMZ PPC_BIT_NR(43) /* Floating-point invalid op. excp (inf) */ 840 #define FPSCR_VXVC PPC_BIT_NR(44) /* Floating-point invalid op. excp (comp)*/ 841 #define FPSCR_FR PPC_BIT_NR(45) /* Floating-point fraction rounded */ 842 #define FPSCR_FI PPC_BIT_NR(46) /* Floating-point fraction inexact */ 843 #define FPSCR_C PPC_BIT_NR(47) /* Floating-point result class descriptor*/ 844 #define FPSCR_FL PPC_BIT_NR(48) /* Floating-point less than or negative */ 845 #define FPSCR_FG PPC_BIT_NR(49) /* Floating-point greater than or neg. */ 846 #define FPSCR_FE PPC_BIT_NR(50) /* Floating-point equal or zero */ 847 #define FPSCR_FU PPC_BIT_NR(51) /* Floating-point unordered or NaN */ 848 #define FPSCR_FPCC PPC_BIT_NR(51) /* Floating-point condition code */ 849 #define FPSCR_FPRF PPC_BIT_NR(51) /* Floating-point result flags */ 850 #define FPSCR_VXSOFT PPC_BIT_NR(53) /* Floating-point invalid op. excp (soft)*/ 851 #define FPSCR_VXSQRT PPC_BIT_NR(54) /* Floating-point invalid op. excp (sqrt)*/ 852 #define FPSCR_VXCVI PPC_BIT_NR(55) /* Floating-point invalid op. excp (int) */ 853 #define FPSCR_VE PPC_BIT_NR(56) /* Floating-point invalid op. excp enable*/ 854 #define FPSCR_OE PPC_BIT_NR(57) /* Floating-point overflow excp. enable */ 855 #define FPSCR_UE PPC_BIT_NR(58) /* Floating-point underflow excp. enable */ 856 #define FPSCR_ZE PPC_BIT_NR(59) /* Floating-point zero divide excp enable*/ 857 #define FPSCR_XE PPC_BIT_NR(60) /* Floating-point inexact excp. enable */ 858 #define FPSCR_NI PPC_BIT_NR(61) /* Floating-point non-IEEE mode */ 859 #define FPSCR_RN1 PPC_BIT_NR(62) 860 #define FPSCR_RN0 PPC_BIT_NR(63) /* Floating-point rounding control */ 861 /* Invalid operation exception summary */ 862 #define FPSCR_IX ((1 << FPSCR_VXSNAN) | (1 << FPSCR_VXISI) | \ 863 (1 << FPSCR_VXIDI) | (1 << FPSCR_VXZDZ) | \ 864 (1 << FPSCR_VXIMZ) | (1 << FPSCR_VXVC) | \ 865 (1 << FPSCR_VXSOFT) | (1 << FPSCR_VXSQRT) | \ 866 (1 << FPSCR_VXCVI)) 867 868 FIELD(FPSCR, FI, FPSCR_FI, 1) 869 870 #define FP_DRN2 (1ull << FPSCR_DRN2) 871 #define FP_DRN1 (1ull << FPSCR_DRN1) 872 #define FP_DRN0 (1ull << FPSCR_DRN0) 873 #define FP_DRN (FP_DRN2 | FP_DRN1 | FP_DRN0) 874 #define FP_FX (1ull << FPSCR_FX) 875 #define FP_FEX (1ull << FPSCR_FEX) 876 #define FP_VX (1ull << FPSCR_VX) 877 #define FP_OX (1ull << FPSCR_OX) 878 #define FP_UX (1ull << FPSCR_UX) 879 #define FP_ZX (1ull << FPSCR_ZX) 880 #define FP_XX (1ull << FPSCR_XX) 881 #define FP_VXSNAN (1ull << FPSCR_VXSNAN) 882 #define FP_VXISI (1ull << FPSCR_VXISI) 883 #define FP_VXIDI (1ull << FPSCR_VXIDI) 884 #define FP_VXZDZ (1ull << FPSCR_VXZDZ) 885 #define FP_VXIMZ (1ull << FPSCR_VXIMZ) 886 #define FP_VXVC (1ull << FPSCR_VXVC) 887 #define FP_FR (1ull << FPSCR_FR) 888 #define FP_FI (1ull << FPSCR_FI) 889 #define FP_C (1ull << FPSCR_C) 890 #define FP_FL (1ull << FPSCR_FL) 891 #define FP_FG (1ull << FPSCR_FG) 892 #define FP_FE (1ull << FPSCR_FE) 893 #define FP_FU (1ull << FPSCR_FU) 894 #define FP_FPCC (FP_FL | FP_FG | FP_FE | FP_FU) 895 #define FP_FPRF (FP_C | FP_FPCC) 896 #define FP_VXSOFT (1ull << FPSCR_VXSOFT) 897 #define FP_VXSQRT (1ull << FPSCR_VXSQRT) 898 #define FP_VXCVI (1ull << FPSCR_VXCVI) 899 #define FP_VE (1ull << FPSCR_VE) 900 #define FP_OE (1ull << FPSCR_OE) 901 #define FP_UE (1ull << FPSCR_UE) 902 #define FP_ZE (1ull << FPSCR_ZE) 903 #define FP_XE (1ull << FPSCR_XE) 904 #define FP_NI (1ull << FPSCR_NI) 905 #define FP_RN1 (1ull << FPSCR_RN1) 906 #define FP_RN0 (1ull << FPSCR_RN0) 907 #define FP_RN (FP_RN1 | FP_RN0) 908 909 #define FP_ENABLES (FP_VE | FP_OE | FP_UE | FP_ZE | FP_XE) 910 #define FP_STATUS (FP_FR | FP_FI | FP_FPRF) 911 912 /* the exception bits which can be cleared by mcrfs - includes FX */ 913 #define FP_EX_CLEAR_BITS (FP_FX | FP_OX | FP_UX | FP_ZX | \ 914 FP_XX | FP_VXSNAN | FP_VXISI | FP_VXIDI | \ 915 FP_VXZDZ | FP_VXIMZ | FP_VXVC | FP_VXSOFT | \ 916 FP_VXSQRT | FP_VXCVI) 917 918 /* FPSCR bits that can be set by mtfsf, mtfsfi and mtfsb1 */ 919 #define FPSCR_MTFS_MASK (~(MAKE_64BIT_MASK(36, 28) | PPC_BIT(28) | \ 920 FP_FEX | FP_VX | PPC_BIT(52))) 921 922 /*****************************************************************************/ 923 /* Vector status and control register */ 924 #define VSCR_NJ 16 /* Vector non-java */ 925 #define VSCR_SAT 0 /* Vector saturation */ 926 927 /*****************************************************************************/ 928 /* BookE e500 MMU registers */ 929 930 #define MAS0_NV_SHIFT 0 931 #define MAS0_NV_MASK (0xfff << MAS0_NV_SHIFT) 932 933 #define MAS0_WQ_SHIFT 12 934 #define MAS0_WQ_MASK (3 << MAS0_WQ_SHIFT) 935 /* Write TLB entry regardless of reservation */ 936 #define MAS0_WQ_ALWAYS (0 << MAS0_WQ_SHIFT) 937 /* Write TLB entry only already in use */ 938 #define MAS0_WQ_COND (1 << MAS0_WQ_SHIFT) 939 /* Clear TLB entry */ 940 #define MAS0_WQ_CLR_RSRV (2 << MAS0_WQ_SHIFT) 941 942 #define MAS0_HES_SHIFT 14 943 #define MAS0_HES (1 << MAS0_HES_SHIFT) 944 945 #define MAS0_ESEL_SHIFT 16 946 #define MAS0_ESEL_MASK (0xfff << MAS0_ESEL_SHIFT) 947 948 #define MAS0_TLBSEL_SHIFT 28 949 #define MAS0_TLBSEL_MASK (3 << MAS0_TLBSEL_SHIFT) 950 #define MAS0_TLBSEL_TLB0 (0 << MAS0_TLBSEL_SHIFT) 951 #define MAS0_TLBSEL_TLB1 (1 << MAS0_TLBSEL_SHIFT) 952 #define MAS0_TLBSEL_TLB2 (2 << MAS0_TLBSEL_SHIFT) 953 #define MAS0_TLBSEL_TLB3 (3 << MAS0_TLBSEL_SHIFT) 954 955 #define MAS0_ATSEL_SHIFT 31 956 #define MAS0_ATSEL (1 << MAS0_ATSEL_SHIFT) 957 #define MAS0_ATSEL_TLB 0 958 #define MAS0_ATSEL_LRAT MAS0_ATSEL 959 960 #define MAS1_TSIZE_SHIFT 7 961 #define MAS1_TSIZE_MASK (0x1f << MAS1_TSIZE_SHIFT) 962 963 #define MAS1_TS_SHIFT 12 964 #define MAS1_TS (1 << MAS1_TS_SHIFT) 965 966 #define MAS1_IND_SHIFT 13 967 #define MAS1_IND (1 << MAS1_IND_SHIFT) 968 969 #define MAS1_TID_SHIFT 16 970 #define MAS1_TID_MASK (0x3fff << MAS1_TID_SHIFT) 971 972 #define MAS1_IPROT_SHIFT 30 973 #define MAS1_IPROT (1 << MAS1_IPROT_SHIFT) 974 975 #define MAS1_VALID_SHIFT 31 976 #define MAS1_VALID 0x80000000 977 978 #define MAS2_EPN_SHIFT 12 979 #define MAS2_EPN_MASK (~0ULL << MAS2_EPN_SHIFT) 980 981 #define MAS2_ACM_SHIFT 6 982 #define MAS2_ACM (1 << MAS2_ACM_SHIFT) 983 984 #define MAS2_VLE_SHIFT 5 985 #define MAS2_VLE (1 << MAS2_VLE_SHIFT) 986 987 #define MAS2_W_SHIFT 4 988 #define MAS2_W (1 << MAS2_W_SHIFT) 989 990 #define MAS2_I_SHIFT 3 991 #define MAS2_I (1 << MAS2_I_SHIFT) 992 993 #define MAS2_M_SHIFT 2 994 #define MAS2_M (1 << MAS2_M_SHIFT) 995 996 #define MAS2_G_SHIFT 1 997 #define MAS2_G (1 << MAS2_G_SHIFT) 998 999 #define MAS2_E_SHIFT 0 1000 #define MAS2_E (1 << MAS2_E_SHIFT) 1001 1002 #define MAS3_RPN_SHIFT 12 1003 #define MAS3_RPN_MASK (0xfffff << MAS3_RPN_SHIFT) 1004 1005 #define MAS3_U0 0x00000200 1006 #define MAS3_U1 0x00000100 1007 #define MAS3_U2 0x00000080 1008 #define MAS3_U3 0x00000040 1009 #define MAS3_UX 0x00000020 1010 #define MAS3_SX 0x00000010 1011 #define MAS3_UW 0x00000008 1012 #define MAS3_SW 0x00000004 1013 #define MAS3_UR 0x00000002 1014 #define MAS3_SR 0x00000001 1015 #define MAS3_SPSIZE_SHIFT 1 1016 #define MAS3_SPSIZE_MASK (0x3e << MAS3_SPSIZE_SHIFT) 1017 1018 #define MAS4_TLBSELD_SHIFT MAS0_TLBSEL_SHIFT 1019 #define MAS4_TLBSELD_MASK MAS0_TLBSEL_MASK 1020 #define MAS4_TIDSELD_MASK 0x00030000 1021 #define MAS4_TIDSELD_PID0 0x00000000 1022 #define MAS4_TIDSELD_PID1 0x00010000 1023 #define MAS4_TIDSELD_PID2 0x00020000 1024 #define MAS4_TIDSELD_PIDZ 0x00030000 1025 #define MAS4_INDD 0x00008000 /* Default IND */ 1026 #define MAS4_TSIZED_SHIFT MAS1_TSIZE_SHIFT 1027 #define MAS4_TSIZED_MASK MAS1_TSIZE_MASK 1028 #define MAS4_ACMD 0x00000040 1029 #define MAS4_VLED 0x00000020 1030 #define MAS4_WD 0x00000010 1031 #define MAS4_ID 0x00000008 1032 #define MAS4_MD 0x00000004 1033 #define MAS4_GD 0x00000002 1034 #define MAS4_ED 0x00000001 1035 #define MAS4_WIMGED_MASK 0x0000001f /* Default WIMGE */ 1036 #define MAS4_WIMGED_SHIFT 0 1037 1038 #define MAS5_SGS 0x80000000 1039 #define MAS5_SLPID_MASK 0x00000fff 1040 1041 #define MAS6_SPID0 0x3fff0000 1042 #define MAS6_SPID1 0x00007ffe 1043 #define MAS6_ISIZE(x) MAS1_TSIZE(x) 1044 #define MAS6_SAS 0x00000001 1045 #define MAS6_SPID MAS6_SPID0 1046 #define MAS6_SIND 0x00000002 /* Indirect page */ 1047 #define MAS6_SIND_SHIFT 1 1048 #define MAS6_SPID_MASK 0x3fff0000 1049 #define MAS6_SPID_SHIFT 16 1050 #define MAS6_ISIZE_MASK 0x00000f80 1051 #define MAS6_ISIZE_SHIFT 7 1052 1053 #define MAS7_RPN 0xffffffff 1054 1055 #define MAS8_TGS 0x80000000 1056 #define MAS8_VF 0x40000000 1057 #define MAS8_TLBPID 0x00000fff 1058 1059 /* Bit definitions for MMUCFG */ 1060 #define MMUCFG_MAVN 0x00000003 /* MMU Architecture Version Number */ 1061 #define MMUCFG_MAVN_V1 0x00000000 /* v1.0 */ 1062 #define MMUCFG_MAVN_V2 0x00000001 /* v2.0 */ 1063 #define MMUCFG_NTLBS 0x0000000c /* Number of TLBs */ 1064 #define MMUCFG_PIDSIZE 0x000007c0 /* PID Reg Size */ 1065 #define MMUCFG_TWC 0x00008000 /* TLB Write Conditional (v2.0) */ 1066 #define MMUCFG_LRAT 0x00010000 /* LRAT Supported (v2.0) */ 1067 #define MMUCFG_RASIZE 0x00fe0000 /* Real Addr Size */ 1068 #define MMUCFG_LPIDSIZE 0x0f000000 /* LPID Reg Size */ 1069 1070 /* Bit definitions for MMUCSR0 */ 1071 #define MMUCSR0_TLB1FI 0x00000002 /* TLB1 Flash invalidate */ 1072 #define MMUCSR0_TLB0FI 0x00000004 /* TLB0 Flash invalidate */ 1073 #define MMUCSR0_TLB2FI 0x00000040 /* TLB2 Flash invalidate */ 1074 #define MMUCSR0_TLB3FI 0x00000020 /* TLB3 Flash invalidate */ 1075 #define MMUCSR0_TLBFI (MMUCSR0_TLB0FI | MMUCSR0_TLB1FI | \ 1076 MMUCSR0_TLB2FI | MMUCSR0_TLB3FI) 1077 #define MMUCSR0_TLB0PS 0x00000780 /* TLB0 Page Size */ 1078 #define MMUCSR0_TLB1PS 0x00007800 /* TLB1 Page Size */ 1079 #define MMUCSR0_TLB2PS 0x00078000 /* TLB2 Page Size */ 1080 #define MMUCSR0_TLB3PS 0x00780000 /* TLB3 Page Size */ 1081 1082 /* TLBnCFG encoding */ 1083 #define TLBnCFG_N_ENTRY 0x00000fff /* number of entries */ 1084 #define TLBnCFG_HES 0x00002000 /* HW select supported */ 1085 #define TLBnCFG_AVAIL 0x00004000 /* variable page size */ 1086 #define TLBnCFG_IPROT 0x00008000 /* IPROT supported */ 1087 #define TLBnCFG_GTWE 0x00010000 /* Guest can write */ 1088 #define TLBnCFG_IND 0x00020000 /* IND entries supported */ 1089 #define TLBnCFG_PT 0x00040000 /* Can load from page table */ 1090 #define TLBnCFG_MINSIZE 0x00f00000 /* Minimum Page Size (v1.0) */ 1091 #define TLBnCFG_MINSIZE_SHIFT 20 1092 #define TLBnCFG_MAXSIZE 0x000f0000 /* Maximum Page Size (v1.0) */ 1093 #define TLBnCFG_MAXSIZE_SHIFT 16 1094 #define TLBnCFG_ASSOC 0xff000000 /* Associativity */ 1095 #define TLBnCFG_ASSOC_SHIFT 24 1096 1097 /* TLBnPS encoding */ 1098 #define TLBnPS_4K 0x00000004 1099 #define TLBnPS_8K 0x00000008 1100 #define TLBnPS_16K 0x00000010 1101 #define TLBnPS_32K 0x00000020 1102 #define TLBnPS_64K 0x00000040 1103 #define TLBnPS_128K 0x00000080 1104 #define TLBnPS_256K 0x00000100 1105 #define TLBnPS_512K 0x00000200 1106 #define TLBnPS_1M 0x00000400 1107 #define TLBnPS_2M 0x00000800 1108 #define TLBnPS_4M 0x00001000 1109 #define TLBnPS_8M 0x00002000 1110 #define TLBnPS_16M 0x00004000 1111 #define TLBnPS_32M 0x00008000 1112 #define TLBnPS_64M 0x00010000 1113 #define TLBnPS_128M 0x00020000 1114 #define TLBnPS_256M 0x00040000 1115 #define TLBnPS_512M 0x00080000 1116 #define TLBnPS_1G 0x00100000 1117 #define TLBnPS_2G 0x00200000 1118 #define TLBnPS_4G 0x00400000 1119 #define TLBnPS_8G 0x00800000 1120 #define TLBnPS_16G 0x01000000 1121 #define TLBnPS_32G 0x02000000 1122 #define TLBnPS_64G 0x04000000 1123 #define TLBnPS_128G 0x08000000 1124 #define TLBnPS_256G 0x10000000 1125 1126 /* tlbilx action encoding */ 1127 #define TLBILX_T_ALL 0 1128 #define TLBILX_T_TID 1 1129 #define TLBILX_T_FULLMATCH 3 1130 #define TLBILX_T_CLASS0 4 1131 #define TLBILX_T_CLASS1 5 1132 #define TLBILX_T_CLASS2 6 1133 #define TLBILX_T_CLASS3 7 1134 1135 /* BookE 2.06 helper defines */ 1136 1137 #define BOOKE206_FLUSH_TLB0 (1 << 0) 1138 #define BOOKE206_FLUSH_TLB1 (1 << 1) 1139 #define BOOKE206_FLUSH_TLB2 (1 << 2) 1140 #define BOOKE206_FLUSH_TLB3 (1 << 3) 1141 1142 /* number of possible TLBs */ 1143 #define BOOKE206_MAX_TLBN 4 1144 1145 #define EPID_EPID_SHIFT 0x0 1146 #define EPID_EPID 0xFF 1147 #define EPID_ELPID_SHIFT 0x10 1148 #define EPID_ELPID 0x3F0000 1149 #define EPID_EGS 0x20000000 1150 #define EPID_EGS_SHIFT 29 1151 #define EPID_EAS 0x40000000 1152 #define EPID_EAS_SHIFT 30 1153 #define EPID_EPR 0x80000000 1154 #define EPID_EPR_SHIFT 31 1155 /* We don't support EGS and ELPID */ 1156 #define EPID_MASK (EPID_EPID | EPID_EAS | EPID_EPR) 1157 1158 /*****************************************************************************/ 1159 /* Server and Embedded Processor Control */ 1160 1161 #define DBELL_TYPE_SHIFT 27 1162 #define DBELL_TYPE_MASK (0x1f << DBELL_TYPE_SHIFT) 1163 #define DBELL_TYPE_DBELL (0x00 << DBELL_TYPE_SHIFT) 1164 #define DBELL_TYPE_DBELL_CRIT (0x01 << DBELL_TYPE_SHIFT) 1165 #define DBELL_TYPE_G_DBELL (0x02 << DBELL_TYPE_SHIFT) 1166 #define DBELL_TYPE_G_DBELL_CRIT (0x03 << DBELL_TYPE_SHIFT) 1167 #define DBELL_TYPE_G_DBELL_MC (0x04 << DBELL_TYPE_SHIFT) 1168 1169 #define DBELL_TYPE_DBELL_SERVER (0x05 << DBELL_TYPE_SHIFT) 1170 1171 #define DBELL_BRDCAST_MASK PPC_BITMASK(37, 38) 1172 #define DBELL_BRDCAST_SHIFT 25 1173 #define DBELL_BRDCAST_SUBPROC (0x1 << DBELL_BRDCAST_SHIFT) 1174 #define DBELL_BRDCAST_CORE (0x2 << DBELL_BRDCAST_SHIFT) 1175 1176 #define DBELL_LPIDTAG_SHIFT 14 1177 #define DBELL_LPIDTAG_MASK (0xfff << DBELL_LPIDTAG_SHIFT) 1178 #define DBELL_PIRTAG_MASK 0x3fff 1179 1180 #define DBELL_PROCIDTAG_MASK PPC_BITMASK(44, 63) 1181 1182 #define PPC_PAGE_SIZES_MAX_SZ 8 1183 1184 struct ppc_radix_page_info { 1185 uint32_t count; 1186 uint32_t entries[PPC_PAGE_SIZES_MAX_SZ]; 1187 }; 1188 1189 /*****************************************************************************/ 1190 /* Dynamic Execution Control Register */ 1191 1192 #define DEXCR_ASPECT(name, num) \ 1193 FIELD(DEXCR, PNH_##name, PPC_BIT_NR(num), 1) \ 1194 FIELD(DEXCR, PRO_##name, PPC_BIT_NR(num + 32), 1) \ 1195 FIELD(HDEXCR, HNU_##name, PPC_BIT_NR(num), 1) \ 1196 FIELD(HDEXCR, ENF_##name, PPC_BIT_NR(num + 32), 1) \ 1197 1198 DEXCR_ASPECT(SBHE, 0) 1199 DEXCR_ASPECT(IBRTPD, 1) 1200 DEXCR_ASPECT(SRAPD, 4) 1201 DEXCR_ASPECT(NPHIE, 5) 1202 DEXCR_ASPECT(PHIE, 6) 1203 1204 /*****************************************************************************/ 1205 /* The whole PowerPC CPU context */ 1206 1207 /* 1208 * PowerPC needs eight modes for different hypervisor/supervisor/guest 1209 * + real/paged mode combinations. The other two modes are for 1210 * external PID load/store. 1211 */ 1212 #define PPC_TLB_EPID_LOAD 8 1213 #define PPC_TLB_EPID_STORE 9 1214 1215 #define PPC_CPU_OPCODES_LEN 0x40 1216 #define PPC_CPU_INDIRECT_OPCODES_LEN 0x20 1217 1218 #define BHRB_MAX_NUM_ENTRIES_LOG2 (5) 1219 #define BHRB_MAX_NUM_ENTRIES (1 << BHRB_MAX_NUM_ENTRIES_LOG2) 1220 1221 struct CPUArchState { 1222 /* Most commonly used resources during translated code execution first */ 1223 target_ulong gpr[32]; /* general purpose registers */ 1224 target_ulong gprh[32]; /* storage for GPR MSB, used by the SPE extension */ 1225 target_ulong lr; 1226 target_ulong ctr; 1227 uint32_t crf[8]; /* condition register */ 1228 #if defined(TARGET_PPC64) 1229 target_ulong cfar; 1230 #endif 1231 target_ulong xer; /* XER (with SO, OV, CA split out) */ 1232 target_ulong so; 1233 target_ulong ov; 1234 target_ulong ca; 1235 target_ulong ov32; 1236 target_ulong ca32; 1237 1238 target_ulong reserve_addr; /* Reservation address */ 1239 target_ulong reserve_length; /* Reservation larx op size (bytes) */ 1240 target_ulong reserve_val; /* Reservation value */ 1241 #if defined(TARGET_PPC64) 1242 target_ulong reserve_val2; 1243 #endif 1244 1245 /* These are used in supervisor mode only */ 1246 target_ulong msr; /* machine state register */ 1247 target_ulong tgpr[4]; /* temporary general purpose registers, */ 1248 /* used to speed-up TLB assist handlers */ 1249 1250 target_ulong nip; /* next instruction pointer */ 1251 1252 /* when a memory exception occurs, the access type is stored here */ 1253 int access_type; 1254 1255 /* For SMT processors */ 1256 bool has_smt_siblings; 1257 int core_index; 1258 int chip_index; 1259 1260 #if !defined(CONFIG_USER_ONLY) 1261 /* MMU context, only relevant for full system emulation */ 1262 #if defined(TARGET_PPC64) 1263 ppc_slb_t slb[MAX_SLB_ENTRIES]; /* PowerPC 64 SLB area */ 1264 struct CPUBreakpoint *ciabr_breakpoint; 1265 struct CPUWatchpoint *dawr_watchpoint[2]; 1266 #endif 1267 target_ulong sr[32]; /* segment registers */ 1268 uint32_t nb_BATs; /* number of BATs */ 1269 target_ulong DBAT[2][8]; 1270 target_ulong IBAT[2][8]; 1271 /* PowerPC TLB registers (for 4xx, e500 and 60x software driven TLBs) */ 1272 int32_t nb_tlb; /* Total number of TLB */ 1273 int tlb_per_way; /* Speed-up helper: used to avoid divisions at run time */ 1274 int nb_ways; /* Number of ways in the TLB set */ 1275 int last_way; /* Last used way used to allocate TLB in a LRU way */ 1276 int nb_pids; /* Number of available PID registers */ 1277 int tlb_type; /* Type of TLB we're dealing with */ 1278 ppc_tlb_t tlb; /* TLB is optional. Allocate them only if needed */ 1279 #ifdef CONFIG_KVM 1280 bool tlb_dirty; /* Set to non-zero when modifying TLB */ 1281 bool kvm_sw_tlb; /* non-zero if KVM SW TLB API is active */ 1282 #endif /* CONFIG_KVM */ 1283 uint32_t tlb_need_flush; /* Delayed flush needed */ 1284 #define TLB_NEED_LOCAL_FLUSH 0x1 1285 #define TLB_NEED_GLOBAL_FLUSH 0x2 1286 #endif 1287 1288 /* Other registers */ 1289 target_ulong spr[1024]; /* special purpose registers */ 1290 ppc_spr_t spr_cb[1024]; 1291 /* Composite status for PMC[1-6] enabled and counting insns or cycles. */ 1292 uint8_t pmc_ins_cnt; 1293 uint8_t pmc_cyc_cnt; 1294 /* Vector status and control register, minus VSCR_SAT */ 1295 uint32_t vscr; 1296 /* VSX registers (including FP and AVR) */ 1297 ppc_vsr_t vsr[64] QEMU_ALIGNED(16); 1298 /* Non-zero if and only if VSCR_SAT should be set */ 1299 ppc_vsr_t vscr_sat QEMU_ALIGNED(16); 1300 /* SPE registers */ 1301 uint64_t spe_acc; 1302 uint32_t spe_fscr; 1303 /* SPE and Altivec share status as they'll never be used simultaneously */ 1304 float_status vec_status; 1305 float_status fp_status; /* Floating point execution context */ 1306 target_ulong fpscr; /* Floating point status and control register */ 1307 1308 /* Internal devices resources */ 1309 ppc_tb_t *tb_env; /* Time base and decrementer */ 1310 ppc_dcr_t *dcr_env; /* Device control registers */ 1311 1312 int dcache_line_size; 1313 int icache_line_size; 1314 1315 #ifdef TARGET_PPC64 1316 /* Branch History Rolling Buffer (BHRB) resources */ 1317 target_ulong bhrb_num_entries; 1318 intptr_t bhrb_base; 1319 target_ulong bhrb_filter; 1320 target_ulong bhrb_offset; 1321 target_ulong bhrb_offset_mask; 1322 uint64_t bhrb[BHRB_MAX_NUM_ENTRIES]; 1323 #endif 1324 1325 /* These resources are used during exception processing */ 1326 /* CPU model definition */ 1327 target_ulong msr_mask; 1328 powerpc_mmu_t mmu_model; 1329 powerpc_excp_t excp_model; 1330 powerpc_input_t bus_model; 1331 int bfd_mach; 1332 uint32_t flags; 1333 uint64_t insns_flags; 1334 uint64_t insns_flags2; 1335 1336 int error_code; 1337 uint32_t pending_interrupts; 1338 #if !defined(CONFIG_USER_ONLY) 1339 uint64_t excp_stats[POWERPC_EXCP_NB]; 1340 /* 1341 * This is the IRQ controller, which is implementation dependent and only 1342 * relevant when emulating a complete machine. Note that this isn't used 1343 * by recent Book3s compatible CPUs (POWER7 and newer). 1344 */ 1345 uint32_t irq_input_state; 1346 1347 target_ulong excp_vectors[POWERPC_EXCP_NB]; /* Exception vectors */ 1348 target_ulong excp_prefix; 1349 target_ulong ivor_mask; 1350 target_ulong ivpr_mask; 1351 target_ulong hreset_vector; 1352 hwaddr mpic_iack; 1353 bool mpic_proxy; /* true if the external proxy facility mode is enabled */ 1354 bool has_hv_mode; /* set when the processor has an HV mode, thus HV priv */ 1355 /* instructions and SPRs are diallowed if MSR:HV is 0 */ 1356 /* 1357 * On P7/P8/P9, set when in PM state so we need to handle resume in a 1358 * special way (such as routing some resume causes to 0x100, i.e. sreset). 1359 */ 1360 bool resume_as_sreset; 1361 1362 /* 1363 * On powernv, quiesced means the CPU has been stopped using PC direct 1364 * control xscom registers. 1365 * 1366 * On spapr, quiesced means it is in the "RTAS stopped" state. 1367 * 1368 * The core halted/stopped variables aren't sufficient for this, because 1369 * they can be changed with various side-band operations like qmp cont, 1370 * powersave interrupts, etc. 1371 */ 1372 bool quiesced; 1373 #endif 1374 1375 /* These resources are used only in TCG */ 1376 uint32_t hflags; 1377 target_ulong hflags_compat_nmsr; /* for migration compatibility */ 1378 1379 /* Power management */ 1380 int (*check_pow)(CPUPPCState *env); 1381 1382 /* attn instruction enable */ 1383 int (*check_attn)(CPUPPCState *env); 1384 1385 #if !defined(CONFIG_USER_ONLY) 1386 void *load_info; /* holds boot loading state */ 1387 #endif 1388 1389 /* booke timers */ 1390 1391 /* 1392 * Specifies bit locations of the Time Base used to signal a fixed timer 1393 * exception on a transition from 0 to 1 (watchdog or fixed-interval timer) 1394 * 1395 * 0 selects the least significant bit, 63 selects the most significant bit 1396 */ 1397 uint8_t fit_period[4]; 1398 uint8_t wdt_period[4]; 1399 1400 /* Transactional memory state */ 1401 target_ulong tm_gpr[32]; 1402 ppc_avr_t tm_vsr[64]; 1403 uint64_t tm_cr; 1404 uint64_t tm_lr; 1405 uint64_t tm_ctr; 1406 uint64_t tm_fpscr; 1407 uint64_t tm_amr; 1408 uint64_t tm_ppr; 1409 uint64_t tm_vrsave; 1410 uint32_t tm_vscr; 1411 uint64_t tm_dscr; 1412 uint64_t tm_tar; 1413 1414 /* 1415 * Timers used to fire performance monitor alerts 1416 * when counting cycles. 1417 */ 1418 QEMUTimer *pmu_cyc_overflow_timers[PMU_COUNTERS_NUM]; 1419 1420 /* 1421 * PMU base time value used by the PMU to calculate 1422 * running cycles. 1423 */ 1424 uint64_t pmu_base_time; 1425 }; 1426 1427 #define THREAD_SIBLING_FOREACH(cs, cs_sibling) \ 1428 CPU_FOREACH(cs_sibling) \ 1429 if ((POWERPC_CPU(cs)->env.chip_index == \ 1430 POWERPC_CPU(cs_sibling)->env.chip_index) && \ 1431 (POWERPC_CPU(cs)->env.core_index == \ 1432 POWERPC_CPU(cs_sibling)->env.core_index)) 1433 1434 #define SET_FIT_PERIOD(a_, b_, c_, d_) \ 1435 do { \ 1436 env->fit_period[0] = (a_); \ 1437 env->fit_period[1] = (b_); \ 1438 env->fit_period[2] = (c_); \ 1439 env->fit_period[3] = (d_); \ 1440 } while (0) 1441 1442 #define SET_WDT_PERIOD(a_, b_, c_, d_) \ 1443 do { \ 1444 env->wdt_period[0] = (a_); \ 1445 env->wdt_period[1] = (b_); \ 1446 env->wdt_period[2] = (c_); \ 1447 env->wdt_period[3] = (d_); \ 1448 } while (0) 1449 1450 typedef struct PPCVirtualHypervisor PPCVirtualHypervisor; 1451 typedef struct PPCVirtualHypervisorClass PPCVirtualHypervisorClass; 1452 1453 /** 1454 * PowerPCCPU: 1455 * @env: #CPUPPCState 1456 * @vcpu_id: vCPU identifier given to KVM 1457 * @compat_pvr: Current logical PVR, zero if in "raw" mode 1458 * 1459 * A PowerPC CPU. 1460 */ 1461 struct ArchCPU { 1462 CPUState parent_obj; 1463 1464 CPUPPCState env; 1465 1466 int vcpu_id; 1467 uint32_t compat_pvr; 1468 PPCVirtualHypervisor *vhyp; 1469 PPCVirtualHypervisorClass *vhyp_class; 1470 void *machine_data; 1471 int32_t node_id; /* NUMA node this CPU belongs to */ 1472 PPCHash64Options *hash64_opts; 1473 1474 /* Those resources are used only during code translation */ 1475 /* opcode handlers */ 1476 opc_handler_t *opcodes[PPC_CPU_OPCODES_LEN]; 1477 }; 1478 1479 /** 1480 * PowerPCCPUClass: 1481 * @parent_realize: The parent class' realize handler. 1482 * @parent_phases: The parent class' reset phase handlers. 1483 * 1484 * A PowerPC CPU model. 1485 */ 1486 struct PowerPCCPUClass { 1487 CPUClass parent_class; 1488 1489 DeviceRealize parent_realize; 1490 DeviceUnrealize parent_unrealize; 1491 ResettablePhases parent_phases; 1492 void (*parent_parse_features)(const char *type, char *str, Error **errp); 1493 1494 uint32_t pvr; 1495 uint32_t spapr_logical_pvr; 1496 /* 1497 * If @best is false, match if pcc is in the family of pvr 1498 * Else match only if pcc is the best match for pvr in this family. 1499 */ 1500 bool (*pvr_match)(struct PowerPCCPUClass *pcc, uint32_t pvr, bool best); 1501 uint64_t pcr_mask; /* Available bits in PCR register */ 1502 uint64_t pcr_supported; /* Bits for supported PowerISA versions */ 1503 uint32_t svr; 1504 uint64_t insns_flags; 1505 uint64_t insns_flags2; 1506 uint64_t msr_mask; 1507 uint64_t lpcr_mask; /* Available bits in the LPCR */ 1508 uint64_t lpcr_pm; /* Power-saving mode Exit Cause Enable bits */ 1509 powerpc_mmu_t mmu_model; 1510 powerpc_excp_t excp_model; 1511 powerpc_input_t bus_model; 1512 uint32_t flags; 1513 int bfd_mach; 1514 uint32_t l1_dcache_size, l1_icache_size; 1515 #ifndef CONFIG_USER_ONLY 1516 GDBFeature gdb_spr; 1517 #endif 1518 const PPCHash64Options *hash64_opts; 1519 struct ppc_radix_page_info *radix_page_info; 1520 uint32_t lrg_decr_bits; 1521 int n_host_threads; 1522 void (*init_proc)(CPUPPCState *env); 1523 int (*check_pow)(CPUPPCState *env); 1524 int (*check_attn)(CPUPPCState *env); 1525 }; 1526 1527 static inline bool ppc_cpu_core_single_threaded(CPUState *cs) 1528 { 1529 return !POWERPC_CPU(cs)->env.has_smt_siblings; 1530 } 1531 1532 static inline bool ppc_cpu_lpar_single_threaded(CPUState *cs) 1533 { 1534 return !(POWERPC_CPU(cs)->env.flags & POWERPC_FLAG_SMT_1LPAR) || 1535 ppc_cpu_core_single_threaded(cs); 1536 } 1537 1538 ObjectClass *ppc_cpu_class_by_name(const char *name); 1539 PowerPCCPUClass *ppc_cpu_class_by_pvr(uint32_t pvr); 1540 PowerPCCPUClass *ppc_cpu_class_by_pvr_mask(uint32_t pvr); 1541 PowerPCCPUClass *ppc_cpu_get_family_class(PowerPCCPUClass *pcc); 1542 1543 #ifndef CONFIG_USER_ONLY 1544 struct PPCVirtualHypervisorClass { 1545 InterfaceClass parent; 1546 bool (*cpu_in_nested)(PowerPCCPU *cpu); 1547 void (*deliver_hv_excp)(PowerPCCPU *cpu, int excp); 1548 void (*hypercall)(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu); 1549 hwaddr (*hpt_mask)(PPCVirtualHypervisor *vhyp); 1550 const ppc_hash_pte64_t *(*map_hptes)(PPCVirtualHypervisor *vhyp, 1551 hwaddr ptex, int n); 1552 void (*unmap_hptes)(PPCVirtualHypervisor *vhyp, 1553 const ppc_hash_pte64_t *hptes, 1554 hwaddr ptex, int n); 1555 void (*hpte_set_c)(PPCVirtualHypervisor *vhyp, hwaddr ptex, uint64_t pte1); 1556 void (*hpte_set_r)(PPCVirtualHypervisor *vhyp, hwaddr ptex, uint64_t pte1); 1557 bool (*get_pate)(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu, 1558 target_ulong lpid, ppc_v3_pate_t *entry); 1559 target_ulong (*encode_hpt_for_kvm_pr)(PPCVirtualHypervisor *vhyp); 1560 void (*cpu_exec_enter)(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu); 1561 void (*cpu_exec_exit)(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu); 1562 }; 1563 1564 #define TYPE_PPC_VIRTUAL_HYPERVISOR "ppc-virtual-hypervisor" 1565 DECLARE_OBJ_CHECKERS(PPCVirtualHypervisor, PPCVirtualHypervisorClass, 1566 PPC_VIRTUAL_HYPERVISOR, TYPE_PPC_VIRTUAL_HYPERVISOR) 1567 1568 static inline bool vhyp_cpu_in_nested(PowerPCCPU *cpu) 1569 { 1570 return cpu->vhyp_class->cpu_in_nested(cpu); 1571 } 1572 #endif /* CONFIG_USER_ONLY */ 1573 1574 void ppc_cpu_dump_state(CPUState *cpu, FILE *f, int flags); 1575 int ppc_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg); 1576 int ppc_cpu_gdb_read_register_apple(CPUState *cpu, GByteArray *buf, int reg); 1577 int ppc_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); 1578 int ppc_cpu_gdb_write_register_apple(CPUState *cpu, uint8_t *buf, int reg); 1579 #ifndef CONFIG_USER_ONLY 1580 hwaddr ppc_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr); 1581 #endif 1582 int ppc64_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs, 1583 int cpuid, DumpState *s); 1584 int ppc32_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cs, 1585 int cpuid, DumpState *s); 1586 #ifndef CONFIG_USER_ONLY 1587 void ppc_maybe_interrupt(CPUPPCState *env); 1588 void ppc_cpu_do_interrupt(CPUState *cpu); 1589 bool ppc_cpu_exec_interrupt(CPUState *cpu, int int_req); 1590 void ppc_cpu_do_system_reset(CPUState *cs); 1591 void ppc_cpu_do_fwnmi_machine_check(CPUState *cs, target_ulong vector); 1592 extern const VMStateDescription vmstate_ppc_cpu; 1593 #endif 1594 1595 /*****************************************************************************/ 1596 void ppc_translate_init(void); 1597 void ppc_translate_code(CPUState *cs, TranslationBlock *tb, 1598 int *max_insns, vaddr pc, void *host_pc); 1599 1600 #if !defined(CONFIG_USER_ONLY) 1601 void ppc_store_sdr1(CPUPPCState *env, target_ulong value); 1602 void ppc_store_lpcr(PowerPCCPU *cpu, target_ulong val); 1603 void ppc_update_ciabr(CPUPPCState *env); 1604 void ppc_store_ciabr(CPUPPCState *env, target_ulong value); 1605 void ppc_update_daw(CPUPPCState *env, int rid); 1606 void ppc_store_dawr0(CPUPPCState *env, target_ulong value); 1607 void ppc_store_dawrx0(CPUPPCState *env, uint32_t value); 1608 void ppc_store_dawr1(CPUPPCState *env, target_ulong value); 1609 void ppc_store_dawrx1(CPUPPCState *env, uint32_t value); 1610 #endif /* !defined(CONFIG_USER_ONLY) */ 1611 void ppc_store_msr(CPUPPCState *env, target_ulong value); 1612 1613 /* Time-base and decrementer management */ 1614 uint64_t cpu_ppc_load_tbl(CPUPPCState *env); 1615 uint32_t cpu_ppc_load_tbu(CPUPPCState *env); 1616 void cpu_ppc_store_tbu(CPUPPCState *env, uint32_t value); 1617 void cpu_ppc_store_tbl(CPUPPCState *env, uint32_t value); 1618 uint64_t cpu_ppc_load_atbl(CPUPPCState *env); 1619 uint32_t cpu_ppc_load_atbu(CPUPPCState *env); 1620 void cpu_ppc_store_atbl(CPUPPCState *env, uint32_t value); 1621 void cpu_ppc_store_atbu(CPUPPCState *env, uint32_t value); 1622 void cpu_ppc_increase_tb_by_offset(CPUPPCState *env, int64_t offset); 1623 void cpu_ppc_decrease_tb_by_offset(CPUPPCState *env, int64_t offset); 1624 uint64_t cpu_ppc_load_vtb(CPUPPCState *env); 1625 void cpu_ppc_store_vtb(CPUPPCState *env, uint64_t value); 1626 bool ppc_decr_clear_on_delivery(CPUPPCState *env); 1627 target_ulong cpu_ppc_load_decr(CPUPPCState *env); 1628 void cpu_ppc_store_decr(CPUPPCState *env, target_ulong value); 1629 target_ulong cpu_ppc_load_hdecr(CPUPPCState *env); 1630 void cpu_ppc_store_hdecr(CPUPPCState *env, target_ulong value); 1631 void cpu_ppc_store_tbu40(CPUPPCState *env, uint64_t value); 1632 uint64_t cpu_ppc_load_purr(CPUPPCState *env); 1633 void cpu_ppc_store_purr(CPUPPCState *env, uint64_t value); 1634 #if !defined(CONFIG_USER_ONLY) 1635 target_ulong load_40x_pit(CPUPPCState *env); 1636 void store_40x_pit(CPUPPCState *env, target_ulong val); 1637 void store_40x_dbcr0(CPUPPCState *env, uint32_t val); 1638 void store_40x_sler(CPUPPCState *env, uint32_t val); 1639 void store_40x_tcr(CPUPPCState *env, target_ulong val); 1640 void store_40x_tsr(CPUPPCState *env, target_ulong val); 1641 void store_booke_tcr(CPUPPCState *env, target_ulong val); 1642 void store_booke_tsr(CPUPPCState *env, target_ulong val); 1643 void ppc_tlb_invalidate_all(CPUPPCState *env); 1644 void ppc_tlb_invalidate_one(CPUPPCState *env, target_ulong addr); 1645 void cpu_ppc_set_vhyp(PowerPCCPU *cpu, PPCVirtualHypervisor *vhyp); 1646 void cpu_ppc_set_1lpar(PowerPCCPU *cpu); 1647 #endif 1648 1649 void ppc_store_fpscr(CPUPPCState *env, target_ulong val); 1650 void helper_hfscr_facility_check(CPUPPCState *env, uint32_t bit, 1651 const char *caller, uint32_t cause); 1652 1653 static inline uint64_t ppc_dump_gpr(CPUPPCState *env, int gprn) 1654 { 1655 uint64_t gprv; 1656 1657 gprv = env->gpr[gprn]; 1658 if (env->flags & POWERPC_FLAG_SPE) { 1659 /* 1660 * If the CPU implements the SPE extension, we have to get the 1661 * high bits of the GPR from the gprh storage area 1662 */ 1663 gprv &= 0xFFFFFFFFULL; 1664 gprv |= (uint64_t)env->gprh[gprn] << 32; 1665 } 1666 1667 return gprv; 1668 } 1669 1670 /* Device control registers */ 1671 int ppc_dcr_read(ppc_dcr_t *dcr_env, int dcrn, uint32_t *valp); 1672 int ppc_dcr_write(ppc_dcr_t *dcr_env, int dcrn, uint32_t val); 1673 1674 /* MMU modes definitions */ 1675 #define MMU_USER_IDX 0 1676 static inline int ppc_env_mmu_index(CPUPPCState *env, bool ifetch) 1677 { 1678 #ifdef CONFIG_USER_ONLY 1679 return MMU_USER_IDX; 1680 #else 1681 return (env->hflags >> (ifetch ? HFLAGS_IMMU_IDX : HFLAGS_DMMU_IDX)) & 7; 1682 #endif 1683 } 1684 1685 /* Compatibility modes */ 1686 #if defined(TARGET_PPC64) 1687 bool ppc_check_compat(PowerPCCPU *cpu, uint32_t compat_pvr, 1688 uint32_t min_compat_pvr, uint32_t max_compat_pvr); 1689 bool ppc_type_check_compat(const char *cputype, uint32_t compat_pvr, 1690 uint32_t min_compat_pvr, uint32_t max_compat_pvr); 1691 1692 int ppc_set_compat(PowerPCCPU *cpu, uint32_t compat_pvr, Error **errp); 1693 1694 #if !defined(CONFIG_USER_ONLY) 1695 int ppc_set_compat_all(uint32_t compat_pvr, Error **errp); 1696 int ppc_init_compat_all(uint32_t compat_pvr, Error **errp); 1697 #endif 1698 int ppc_compat_max_vthreads(PowerPCCPU *cpu); 1699 void ppc_compat_add_property(Object *obj, const char *name, 1700 uint32_t *compat_pvr, const char *basedesc); 1701 #endif /* defined(TARGET_PPC64) */ 1702 1703 /*****************************************************************************/ 1704 /* CRF definitions */ 1705 #define CRF_LT_BIT 3 1706 #define CRF_GT_BIT 2 1707 #define CRF_EQ_BIT 1 1708 #define CRF_SO_BIT 0 1709 #define CRF_LT (1 << CRF_LT_BIT) 1710 #define CRF_GT (1 << CRF_GT_BIT) 1711 #define CRF_EQ (1 << CRF_EQ_BIT) 1712 #define CRF_SO (1 << CRF_SO_BIT) 1713 /* For SPE extensions */ 1714 #define CRF_CH (1 << CRF_LT_BIT) 1715 #define CRF_CL (1 << CRF_GT_BIT) 1716 #define CRF_CH_OR_CL (1 << CRF_EQ_BIT) 1717 #define CRF_CH_AND_CL (1 << CRF_SO_BIT) 1718 1719 /* XER definitions */ 1720 #define XER_SO 31 1721 #define XER_OV 30 1722 #define XER_CA 29 1723 #define XER_OV32 19 1724 #define XER_CA32 18 1725 #define XER_CMP 8 1726 #define XER_BC 0 1727 #define xer_so (env->so) 1728 #define xer_cmp ((env->xer >> XER_CMP) & 0xFF) 1729 #define xer_bc ((env->xer >> XER_BC) & 0x7F) 1730 1731 /* SPR definitions */ 1732 #define SPR_MQ (0x000) 1733 #define SPR_XER (0x001) 1734 #define SPR_LR (0x008) 1735 #define SPR_CTR (0x009) 1736 #define SPR_UAMR (0x00D) 1737 #define SPR_DSCR (0x011) 1738 #define SPR_DSISR (0x012) 1739 #define SPR_DAR (0x013) 1740 #define SPR_DECR (0x016) 1741 #define SPR_SDR1 (0x019) 1742 #define SPR_SRR0 (0x01A) 1743 #define SPR_SRR1 (0x01B) 1744 #define SPR_CFAR (0x01C) 1745 #define SPR_AMR (0x01D) 1746 #define SPR_ACOP (0x01F) 1747 #define SPR_BOOKE_PID (0x030) 1748 #define SPR_BOOKS_PID (0x030) 1749 #define SPR_BOOKE_DECAR (0x036) 1750 #define SPR_BOOKE_CSRR0 (0x03A) 1751 #define SPR_BOOKE_CSRR1 (0x03B) 1752 #define SPR_BOOKE_DEAR (0x03D) 1753 #define SPR_IAMR (0x03D) 1754 #define SPR_BOOKE_ESR (0x03E) 1755 #define SPR_BOOKE_IVPR (0x03F) 1756 #define SPR_MPC_EIE (0x050) 1757 #define SPR_MPC_EID (0x051) 1758 #define SPR_MPC_NRI (0x052) 1759 #define SPR_TFHAR (0x080) 1760 #define SPR_TFIAR (0x081) 1761 #define SPR_TEXASR (0x082) 1762 #define SPR_TEXASRU (0x083) 1763 #define SPR_UCTRL (0x088) 1764 #define SPR_TIDR (0x090) 1765 #define SPR_MPC_CMPA (0x090) 1766 #define SPR_MPC_CMPB (0x091) 1767 #define SPR_MPC_CMPC (0x092) 1768 #define SPR_MPC_CMPD (0x093) 1769 #define SPR_MPC_ECR (0x094) 1770 #define SPR_MPC_DER (0x095) 1771 #define SPR_MPC_COUNTA (0x096) 1772 #define SPR_MPC_COUNTB (0x097) 1773 #define SPR_CTRL (0x098) 1774 #define SPR_MPC_CMPE (0x098) 1775 #define SPR_MPC_CMPF (0x099) 1776 #define SPR_FSCR (0x099) 1777 #define SPR_MPC_CMPG (0x09A) 1778 #define SPR_MPC_CMPH (0x09B) 1779 #define SPR_MPC_LCTRL1 (0x09C) 1780 #define SPR_MPC_LCTRL2 (0x09D) 1781 #define SPR_UAMOR (0x09D) 1782 #define SPR_MPC_ICTRL (0x09E) 1783 #define SPR_MPC_BAR (0x09F) 1784 #define SPR_PSPB (0x09F) 1785 #define SPR_DPDES (0x0B0) 1786 #define SPR_DAWR0 (0x0B4) 1787 #define SPR_DAWR1 (0x0B5) 1788 #define SPR_RPR (0x0BA) 1789 #define SPR_CIABR (0x0BB) 1790 #define SPR_DAWRX0 (0x0BC) 1791 #define SPR_DAWRX1 (0x0BD) 1792 #define SPR_HFSCR (0x0BE) 1793 #define SPR_VRSAVE (0x100) 1794 #define SPR_USPRG0 (0x100) 1795 #define SPR_USPRG1 (0x101) 1796 #define SPR_USPRG2 (0x102) 1797 #define SPR_USPRG3 (0x103) 1798 #define SPR_USPRG4 (0x104) 1799 #define SPR_USPRG5 (0x105) 1800 #define SPR_USPRG6 (0x106) 1801 #define SPR_USPRG7 (0x107) 1802 #define SPR_TBL (0x10C) 1803 #define SPR_TBU (0x10D) 1804 #define SPR_SPRG0 (0x110) 1805 #define SPR_SPRG1 (0x111) 1806 #define SPR_SPRG2 (0x112) 1807 #define SPR_SPRG3 (0x113) 1808 #define SPR_SPRG4 (0x114) 1809 #define SPR_POWER_SPRC (0x114) 1810 #define SPR_SPRG5 (0x115) 1811 #define SPR_POWER_SPRD (0x115) 1812 #define SPR_SPRG6 (0x116) 1813 #define SPR_SPRG7 (0x117) 1814 #define SPR_ASR (0x118) 1815 #define SPR_EAR (0x11A) 1816 #define SPR_WR_TBL (0x11C) 1817 #define SPR_WR_TBU (0x11D) 1818 #define SPR_TBU40 (0x11E) 1819 #define SPR_SVR (0x11E) 1820 #define SPR_BOOKE_PIR (0x11E) 1821 #define SPR_PVR (0x11F) 1822 #define SPR_HSPRG0 (0x130) 1823 #define SPR_BOOKE_DBSR (0x130) 1824 #define SPR_HSPRG1 (0x131) 1825 #define SPR_HDSISR (0x132) 1826 #define SPR_HDAR (0x133) 1827 #define SPR_BOOKE_EPCR (0x133) 1828 #define SPR_SPURR (0x134) 1829 #define SPR_BOOKE_DBCR0 (0x134) 1830 #define SPR_IBCR (0x135) 1831 #define SPR_PURR (0x135) 1832 #define SPR_BOOKE_DBCR1 (0x135) 1833 #define SPR_DBCR (0x136) 1834 #define SPR_HDEC (0x136) 1835 #define SPR_BOOKE_DBCR2 (0x136) 1836 #define SPR_HIOR (0x137) 1837 #define SPR_MBAR (0x137) 1838 #define SPR_RMOR (0x138) 1839 #define SPR_BOOKE_IAC1 (0x138) 1840 #define SPR_HRMOR (0x139) 1841 #define SPR_BOOKE_IAC2 (0x139) 1842 #define SPR_HSRR0 (0x13A) 1843 #define SPR_BOOKE_IAC3 (0x13A) 1844 #define SPR_HSRR1 (0x13B) 1845 #define SPR_BOOKE_IAC4 (0x13B) 1846 #define SPR_BOOKE_DAC1 (0x13C) 1847 #define SPR_MMCRH (0x13C) 1848 #define SPR_DABR2 (0x13D) 1849 #define SPR_BOOKE_DAC2 (0x13D) 1850 #define SPR_TFMR (0x13D) 1851 #define SPR_BOOKE_DVC1 (0x13E) 1852 #define SPR_LPCR (0x13E) 1853 #define SPR_BOOKE_DVC2 (0x13F) 1854 #define SPR_LPIDR (0x13F) 1855 #define SPR_BOOKE_TSR (0x150) 1856 #define SPR_HMER (0x150) 1857 #define SPR_HMEER (0x151) 1858 #define SPR_PCR (0x152) 1859 #define SPR_HEIR (0x153) 1860 #define SPR_BOOKE_LPIDR (0x152) 1861 #define SPR_BOOKE_TCR (0x154) 1862 #define SPR_BOOKE_TLB0PS (0x158) 1863 #define SPR_BOOKE_TLB1PS (0x159) 1864 #define SPR_BOOKE_TLB2PS (0x15A) 1865 #define SPR_BOOKE_TLB3PS (0x15B) 1866 #define SPR_AMOR (0x15D) 1867 #define SPR_BOOKE_MAS7_MAS3 (0x174) 1868 #define SPR_BOOKE_IVOR0 (0x190) 1869 #define SPR_BOOKE_IVOR1 (0x191) 1870 #define SPR_BOOKE_IVOR2 (0x192) 1871 #define SPR_BOOKE_IVOR3 (0x193) 1872 #define SPR_BOOKE_IVOR4 (0x194) 1873 #define SPR_BOOKE_IVOR5 (0x195) 1874 #define SPR_BOOKE_IVOR6 (0x196) 1875 #define SPR_BOOKE_IVOR7 (0x197) 1876 #define SPR_BOOKE_IVOR8 (0x198) 1877 #define SPR_BOOKE_IVOR9 (0x199) 1878 #define SPR_BOOKE_IVOR10 (0x19A) 1879 #define SPR_BOOKE_IVOR11 (0x19B) 1880 #define SPR_BOOKE_IVOR12 (0x19C) 1881 #define SPR_BOOKE_IVOR13 (0x19D) 1882 #define SPR_BOOKE_IVOR14 (0x19E) 1883 #define SPR_BOOKE_IVOR15 (0x19F) 1884 #define SPR_BOOKE_IVOR38 (0x1B0) 1885 #define SPR_BOOKE_IVOR39 (0x1B1) 1886 #define SPR_BOOKE_IVOR40 (0x1B2) 1887 #define SPR_BOOKE_IVOR41 (0x1B3) 1888 #define SPR_BOOKE_IVOR42 (0x1B4) 1889 #define SPR_BOOKE_GIVOR2 (0x1B8) 1890 #define SPR_BOOKE_GIVOR3 (0x1B9) 1891 #define SPR_BOOKE_GIVOR4 (0x1BA) 1892 #define SPR_BOOKE_GIVOR8 (0x1BB) 1893 #define SPR_BOOKE_GIVOR13 (0x1BC) 1894 #define SPR_BOOKE_GIVOR14 (0x1BD) 1895 #define SPR_TIR (0x1BE) 1896 #define SPR_UHDEXCR (0x1C7) 1897 #define SPR_PTCR (0x1D0) 1898 #define SPR_HASHKEYR (0x1D4) 1899 #define SPR_HASHPKEYR (0x1D5) 1900 #define SPR_HDEXCR (0x1D7) 1901 #define SPR_BOOKE_SPEFSCR (0x200) 1902 #define SPR_Exxx_BBEAR (0x201) 1903 #define SPR_Exxx_BBTAR (0x202) 1904 #define SPR_Exxx_L1CFG0 (0x203) 1905 #define SPR_Exxx_L1CFG1 (0x204) 1906 #define SPR_Exxx_NPIDR (0x205) 1907 #define SPR_ATBL (0x20E) 1908 #define SPR_ATBU (0x20F) 1909 #define SPR_IBAT0U (0x210) 1910 #define SPR_BOOKE_IVOR32 (0x210) 1911 #define SPR_RCPU_MI_GRA (0x210) 1912 #define SPR_IBAT0L (0x211) 1913 #define SPR_BOOKE_IVOR33 (0x211) 1914 #define SPR_IBAT1U (0x212) 1915 #define SPR_BOOKE_IVOR34 (0x212) 1916 #define SPR_IBAT1L (0x213) 1917 #define SPR_BOOKE_IVOR35 (0x213) 1918 #define SPR_IBAT2U (0x214) 1919 #define SPR_BOOKE_IVOR36 (0x214) 1920 #define SPR_IBAT2L (0x215) 1921 #define SPR_BOOKE_IVOR37 (0x215) 1922 #define SPR_IBAT3U (0x216) 1923 #define SPR_IBAT3L (0x217) 1924 #define SPR_DBAT0U (0x218) 1925 #define SPR_RCPU_L2U_GRA (0x218) 1926 #define SPR_DBAT0L (0x219) 1927 #define SPR_DBAT1U (0x21A) 1928 #define SPR_DBAT1L (0x21B) 1929 #define SPR_DBAT2U (0x21C) 1930 #define SPR_DBAT2L (0x21D) 1931 #define SPR_DBAT3U (0x21E) 1932 #define SPR_DBAT3L (0x21F) 1933 #define SPR_IBAT4U (0x230) 1934 #define SPR_RPCU_BBCMCR (0x230) 1935 #define SPR_MPC_IC_CST (0x230) 1936 #define SPR_Exxx_CTXCR (0x230) 1937 #define SPR_IBAT4L (0x231) 1938 #define SPR_MPC_IC_ADR (0x231) 1939 #define SPR_Exxx_DBCR3 (0x231) 1940 #define SPR_IBAT5U (0x232) 1941 #define SPR_MPC_IC_DAT (0x232) 1942 #define SPR_Exxx_DBCNT (0x232) 1943 #define SPR_IBAT5L (0x233) 1944 #define SPR_IBAT6U (0x234) 1945 #define SPR_IBAT6L (0x235) 1946 #define SPR_IBAT7U (0x236) 1947 #define SPR_IBAT7L (0x237) 1948 #define SPR_DBAT4U (0x238) 1949 #define SPR_RCPU_L2U_MCR (0x238) 1950 #define SPR_MPC_DC_CST (0x238) 1951 #define SPR_Exxx_ALTCTXCR (0x238) 1952 #define SPR_DBAT4L (0x239) 1953 #define SPR_MPC_DC_ADR (0x239) 1954 #define SPR_DBAT5U (0x23A) 1955 #define SPR_BOOKE_MCSRR0 (0x23A) 1956 #define SPR_MPC_DC_DAT (0x23A) 1957 #define SPR_DBAT5L (0x23B) 1958 #define SPR_BOOKE_MCSRR1 (0x23B) 1959 #define SPR_DBAT6U (0x23C) 1960 #define SPR_BOOKE_MCSR (0x23C) 1961 #define SPR_DBAT6L (0x23D) 1962 #define SPR_Exxx_MCAR (0x23D) 1963 #define SPR_DBAT7U (0x23E) 1964 #define SPR_BOOKE_DSRR0 (0x23E) 1965 #define SPR_DBAT7L (0x23F) 1966 #define SPR_BOOKE_DSRR1 (0x23F) 1967 #define SPR_BOOKE_SPRG8 (0x25C) 1968 #define SPR_BOOKE_SPRG9 (0x25D) 1969 #define SPR_BOOKE_MAS0 (0x270) 1970 #define SPR_BOOKE_MAS1 (0x271) 1971 #define SPR_BOOKE_MAS2 (0x272) 1972 #define SPR_BOOKE_MAS3 (0x273) 1973 #define SPR_BOOKE_MAS4 (0x274) 1974 #define SPR_BOOKE_MAS5 (0x275) 1975 #define SPR_BOOKE_MAS6 (0x276) 1976 #define SPR_BOOKE_PID1 (0x279) 1977 #define SPR_BOOKE_PID2 (0x27A) 1978 #define SPR_MPC_DPDR (0x280) 1979 #define SPR_MPC_IMMR (0x288) 1980 #define SPR_BOOKE_TLB0CFG (0x2B0) 1981 #define SPR_BOOKE_TLB1CFG (0x2B1) 1982 #define SPR_BOOKE_TLB2CFG (0x2B2) 1983 #define SPR_BOOKE_TLB3CFG (0x2B3) 1984 #define SPR_BOOKE_EPR (0x2BE) 1985 #define SPR_POWER_USIER2 (0x2E0) 1986 #define SPR_POWER_USIER3 (0x2E1) 1987 #define SPR_POWER_UMMCR3 (0x2E2) 1988 #define SPR_POWER_SIER2 (0x2F0) 1989 #define SPR_POWER_SIER3 (0x2F1) 1990 #define SPR_POWER_MMCR3 (0x2F2) 1991 #define SPR_PERF0 (0x300) 1992 #define SPR_RCPU_MI_RBA0 (0x300) 1993 #define SPR_MPC_MI_CTR (0x300) 1994 #define SPR_POWER_USIER (0x300) 1995 #define SPR_PERF1 (0x301) 1996 #define SPR_RCPU_MI_RBA1 (0x301) 1997 #define SPR_POWER_UMMCR2 (0x301) 1998 #define SPR_PERF2 (0x302) 1999 #define SPR_RCPU_MI_RBA2 (0x302) 2000 #define SPR_MPC_MI_AP (0x302) 2001 #define SPR_POWER_UMMCRA (0x302) 2002 #define SPR_PERF3 (0x303) 2003 #define SPR_RCPU_MI_RBA3 (0x303) 2004 #define SPR_MPC_MI_EPN (0x303) 2005 #define SPR_POWER_UPMC1 (0x303) 2006 #define SPR_PERF4 (0x304) 2007 #define SPR_POWER_UPMC2 (0x304) 2008 #define SPR_PERF5 (0x305) 2009 #define SPR_MPC_MI_TWC (0x305) 2010 #define SPR_POWER_UPMC3 (0x305) 2011 #define SPR_PERF6 (0x306) 2012 #define SPR_MPC_MI_RPN (0x306) 2013 #define SPR_POWER_UPMC4 (0x306) 2014 #define SPR_PERF7 (0x307) 2015 #define SPR_POWER_UPMC5 (0x307) 2016 #define SPR_PERF8 (0x308) 2017 #define SPR_RCPU_L2U_RBA0 (0x308) 2018 #define SPR_MPC_MD_CTR (0x308) 2019 #define SPR_POWER_UPMC6 (0x308) 2020 #define SPR_PERF9 (0x309) 2021 #define SPR_RCPU_L2U_RBA1 (0x309) 2022 #define SPR_MPC_MD_CASID (0x309) 2023 #define SPR_970_UPMC7 (0X309) 2024 #define SPR_PERFA (0x30A) 2025 #define SPR_RCPU_L2U_RBA2 (0x30A) 2026 #define SPR_MPC_MD_AP (0x30A) 2027 #define SPR_970_UPMC8 (0X30A) 2028 #define SPR_PERFB (0x30B) 2029 #define SPR_RCPU_L2U_RBA3 (0x30B) 2030 #define SPR_MPC_MD_EPN (0x30B) 2031 #define SPR_POWER_UMMCR0 (0X30B) 2032 #define SPR_PERFC (0x30C) 2033 #define SPR_MPC_MD_TWB (0x30C) 2034 #define SPR_POWER_USIAR (0X30C) 2035 #define SPR_PERFD (0x30D) 2036 #define SPR_MPC_MD_TWC (0x30D) 2037 #define SPR_POWER_USDAR (0X30D) 2038 #define SPR_PERFE (0x30E) 2039 #define SPR_MPC_MD_RPN (0x30E) 2040 #define SPR_POWER_UMMCR1 (0X30E) 2041 #define SPR_PERFF (0x30F) 2042 #define SPR_MPC_MD_TW (0x30F) 2043 #define SPR_UPERF0 (0x310) 2044 #define SPR_POWER_SIER (0x310) 2045 #define SPR_UPERF1 (0x311) 2046 #define SPR_POWER_MMCR2 (0x311) 2047 #define SPR_UPERF2 (0x312) 2048 #define SPR_POWER_MMCRA (0X312) 2049 #define SPR_UPERF3 (0x313) 2050 #define SPR_POWER_PMC1 (0X313) 2051 #define SPR_UPERF4 (0x314) 2052 #define SPR_POWER_PMC2 (0X314) 2053 #define SPR_UPERF5 (0x315) 2054 #define SPR_POWER_PMC3 (0X315) 2055 #define SPR_UPERF6 (0x316) 2056 #define SPR_POWER_PMC4 (0X316) 2057 #define SPR_UPERF7 (0x317) 2058 #define SPR_POWER_PMC5 (0X317) 2059 #define SPR_UPERF8 (0x318) 2060 #define SPR_POWER_PMC6 (0X318) 2061 #define SPR_UPERF9 (0x319) 2062 #define SPR_970_PMC7 (0X319) 2063 #define SPR_UPERFA (0x31A) 2064 #define SPR_970_PMC8 (0X31A) 2065 #define SPR_UPERFB (0x31B) 2066 #define SPR_POWER_MMCR0 (0X31B) 2067 #define SPR_UPERFC (0x31C) 2068 #define SPR_POWER_SIAR (0X31C) 2069 #define SPR_UPERFD (0x31D) 2070 #define SPR_POWER_SDAR (0X31D) 2071 #define SPR_UPERFE (0x31E) 2072 #define SPR_POWER_MMCR1 (0X31E) 2073 #define SPR_UPERFF (0x31F) 2074 #define SPR_RCPU_MI_RA0 (0x320) 2075 #define SPR_MPC_MI_DBCAM (0x320) 2076 #define SPR_BESCRS (0x320) 2077 #define SPR_RCPU_MI_RA1 (0x321) 2078 #define SPR_MPC_MI_DBRAM0 (0x321) 2079 #define SPR_BESCRSU (0x321) 2080 #define SPR_RCPU_MI_RA2 (0x322) 2081 #define SPR_MPC_MI_DBRAM1 (0x322) 2082 #define SPR_BESCRR (0x322) 2083 #define SPR_RCPU_MI_RA3 (0x323) 2084 #define SPR_BESCRRU (0x323) 2085 #define SPR_EBBHR (0x324) 2086 #define SPR_EBBRR (0x325) 2087 #define SPR_BESCR (0x326) 2088 #define SPR_RCPU_L2U_RA0 (0x328) 2089 #define SPR_MPC_MD_DBCAM (0x328) 2090 #define SPR_RCPU_L2U_RA1 (0x329) 2091 #define SPR_MPC_MD_DBRAM0 (0x329) 2092 #define SPR_RCPU_L2U_RA2 (0x32A) 2093 #define SPR_MPC_MD_DBRAM1 (0x32A) 2094 #define SPR_RCPU_L2U_RA3 (0x32B) 2095 #define SPR_UDEXCR (0x32C) 2096 #define SPR_TAR (0x32F) 2097 #define SPR_ASDR (0x330) 2098 #define SPR_DEXCR (0x33C) 2099 #define SPR_IC (0x350) 2100 #define SPR_VTB (0x351) 2101 #define SPR_LDBAR (0x352) 2102 #define SPR_MMCRC (0x353) 2103 #define SPR_PMSR (0x355) 2104 #define SPR_PSSCR (0x357) 2105 #define SPR_440_INV0 (0x370) 2106 #define SPR_440_INV1 (0x371) 2107 #define SPR_TRIG1 (0x371) 2108 #define SPR_440_INV2 (0x372) 2109 #define SPR_TRIG2 (0x372) 2110 #define SPR_440_INV3 (0x373) 2111 #define SPR_PMCR (0x374) 2112 #define SPR_440_ITV0 (0x374) 2113 #define SPR_440_ITV1 (0x375) 2114 #define SPR_RWMR (0x375) 2115 #define SPR_440_ITV2 (0x376) 2116 #define SPR_440_ITV3 (0x377) 2117 #define SPR_440_CCR1 (0x378) 2118 #define SPR_TACR (0x378) 2119 #define SPR_TCSCR (0x379) 2120 #define SPR_CSIGR (0x37a) 2121 #define SPR_DCRIPR (0x37B) 2122 #define SPR_POWER_SPMC1 (0x37C) 2123 #define SPR_POWER_SPMC2 (0x37D) 2124 #define SPR_POWER_MMCRS (0x37E) 2125 #define SPR_WORT (0x37F) 2126 #define SPR_PPR (0x380) 2127 #define SPR_PPR32 (0x382) 2128 #define SPR_750_GQR0 (0x390) 2129 #define SPR_440_DNV0 (0x390) 2130 #define SPR_750_GQR1 (0x391) 2131 #define SPR_440_DNV1 (0x391) 2132 #define SPR_750_GQR2 (0x392) 2133 #define SPR_440_DNV2 (0x392) 2134 #define SPR_750_GQR3 (0x393) 2135 #define SPR_440_DNV3 (0x393) 2136 #define SPR_750_GQR4 (0x394) 2137 #define SPR_440_DTV0 (0x394) 2138 #define SPR_750_GQR5 (0x395) 2139 #define SPR_440_DTV1 (0x395) 2140 #define SPR_750_GQR6 (0x396) 2141 #define SPR_440_DTV2 (0x396) 2142 #define SPR_750_GQR7 (0x397) 2143 #define SPR_440_DTV3 (0x397) 2144 #define SPR_750_THRM4 (0x398) 2145 #define SPR_750CL_HID2 (0x398) 2146 #define SPR_440_DVLIM (0x398) 2147 #define SPR_750_WPAR (0x399) 2148 #define SPR_440_IVLIM (0x399) 2149 #define SPR_TSCR (0x399) 2150 #define SPR_750_DMAU (0x39A) 2151 #define SPR_POWER_TTR (0x39A) 2152 #define SPR_750_DMAL (0x39B) 2153 #define SPR_440_RSTCFG (0x39B) 2154 #define SPR_BOOKE_DCDBTRL (0x39C) 2155 #define SPR_BOOKE_DCDBTRH (0x39D) 2156 #define SPR_BOOKE_ICDBTRL (0x39E) 2157 #define SPR_BOOKE_ICDBTRH (0x39F) 2158 #define SPR_74XX_UMMCR2 (0x3A0) 2159 #define SPR_7XX_UPMC5 (0x3A1) 2160 #define SPR_7XX_UPMC6 (0x3A2) 2161 #define SPR_UBAMR (0x3A7) 2162 #define SPR_7XX_UMMCR0 (0x3A8) 2163 #define SPR_7XX_UPMC1 (0x3A9) 2164 #define SPR_7XX_UPMC2 (0x3AA) 2165 #define SPR_7XX_USIAR (0x3AB) 2166 #define SPR_7XX_UMMCR1 (0x3AC) 2167 #define SPR_7XX_UPMC3 (0x3AD) 2168 #define SPR_7XX_UPMC4 (0x3AE) 2169 #define SPR_USDA (0x3AF) 2170 #define SPR_40x_ZPR (0x3B0) 2171 #define SPR_BOOKE_MAS7 (0x3B0) 2172 #define SPR_74XX_MMCR2 (0x3B0) 2173 #define SPR_7XX_PMC5 (0x3B1) 2174 #define SPR_40x_PID (0x3B1) 2175 #define SPR_7XX_PMC6 (0x3B2) 2176 #define SPR_440_MMUCR (0x3B2) 2177 #define SPR_4xx_CCR0 (0x3B3) 2178 #define SPR_BOOKE_EPLC (0x3B3) 2179 #define SPR_405_IAC3 (0x3B4) 2180 #define SPR_BOOKE_EPSC (0x3B4) 2181 #define SPR_405_IAC4 (0x3B5) 2182 #define SPR_405_DVC1 (0x3B6) 2183 #define SPR_405_DVC2 (0x3B7) 2184 #define SPR_BAMR (0x3B7) 2185 #define SPR_7XX_MMCR0 (0x3B8) 2186 #define SPR_7XX_PMC1 (0x3B9) 2187 #define SPR_40x_SGR (0x3B9) 2188 #define SPR_7XX_PMC2 (0x3BA) 2189 #define SPR_40x_DCWR (0x3BA) 2190 #define SPR_7XX_SIAR (0x3BB) 2191 #define SPR_405_SLER (0x3BB) 2192 #define SPR_7XX_MMCR1 (0x3BC) 2193 #define SPR_405_SU0R (0x3BC) 2194 #define SPR_401_SKR (0x3BC) 2195 #define SPR_7XX_PMC3 (0x3BD) 2196 #define SPR_405_DBCR1 (0x3BD) 2197 #define SPR_7XX_PMC4 (0x3BE) 2198 #define SPR_SDA (0x3BF) 2199 #define SPR_403_VTBL (0x3CC) 2200 #define SPR_403_VTBU (0x3CD) 2201 #define SPR_DMISS (0x3D0) 2202 #define SPR_DCMP (0x3D1) 2203 #define SPR_HASH1 (0x3D2) 2204 #define SPR_HASH2 (0x3D3) 2205 #define SPR_BOOKE_ICDBDR (0x3D3) 2206 #define SPR_TLBMISS (0x3D4) 2207 #define SPR_IMISS (0x3D4) 2208 #define SPR_40x_ESR (0x3D4) 2209 #define SPR_PTEHI (0x3D5) 2210 #define SPR_ICMP (0x3D5) 2211 #define SPR_40x_DEAR (0x3D5) 2212 #define SPR_PTELO (0x3D6) 2213 #define SPR_RPA (0x3D6) 2214 #define SPR_40x_EVPR (0x3D6) 2215 #define SPR_L3PM (0x3D7) 2216 #define SPR_403_CDBCR (0x3D7) 2217 #define SPR_L3ITCR0 (0x3D8) 2218 #define SPR_TCR (0x3D8) 2219 #define SPR_40x_TSR (0x3D8) 2220 #define SPR_IBR (0x3DA) 2221 #define SPR_40x_TCR (0x3DA) 2222 #define SPR_ESASRR (0x3DB) 2223 #define SPR_40x_PIT (0x3DB) 2224 #define SPR_403_TBL (0x3DC) 2225 #define SPR_403_TBU (0x3DD) 2226 #define SPR_SEBR (0x3DE) 2227 #define SPR_40x_SRR2 (0x3DE) 2228 #define SPR_SER (0x3DF) 2229 #define SPR_40x_SRR3 (0x3DF) 2230 #define SPR_L3OHCR (0x3E8) 2231 #define SPR_L3ITCR1 (0x3E9) 2232 #define SPR_L3ITCR2 (0x3EA) 2233 #define SPR_L3ITCR3 (0x3EB) 2234 #define SPR_HID0 (0x3F0) 2235 #define SPR_40x_DBSR (0x3F0) 2236 #define SPR_HID1 (0x3F1) 2237 #define SPR_IABR (0x3F2) 2238 #define SPR_40x_DBCR0 (0x3F2) 2239 #define SPR_Exxx_L1CSR0 (0x3F2) 2240 #define SPR_ICTRL (0x3F3) 2241 #define SPR_HID2 (0x3F3) 2242 #define SPR_750CL_HID4 (0x3F3) 2243 #define SPR_Exxx_L1CSR1 (0x3F3) 2244 #define SPR_440_DBDR (0x3F3) 2245 #define SPR_LDSTDB (0x3F4) 2246 #define SPR_750_TDCL (0x3F4) 2247 #define SPR_40x_IAC1 (0x3F4) 2248 #define SPR_MMUCSR0 (0x3F4) 2249 #define SPR_970_HID4 (0x3F4) 2250 #define SPR_DABR (0x3F5) 2251 #define DABR_MASK (~(target_ulong)0x7) 2252 #define SPR_Exxx_BUCSR (0x3F5) 2253 #define SPR_40x_IAC2 (0x3F5) 2254 #define SPR_40x_DAC1 (0x3F6) 2255 #define SPR_MSSCR0 (0x3F6) 2256 #define SPR_970_HID5 (0x3F6) 2257 #define SPR_MSSSR0 (0x3F7) 2258 #define SPR_MSSCR1 (0x3F7) 2259 #define SPR_DABRX (0x3F7) 2260 #define SPR_40x_DAC2 (0x3F7) 2261 #define SPR_MMUCFG (0x3F7) 2262 #define SPR_LDSTCR (0x3F8) 2263 #define SPR_L2PMCR (0x3F8) 2264 #define SPR_750FX_HID2 (0x3F8) 2265 #define SPR_Exxx_L1FINV0 (0x3F8) 2266 #define SPR_L2CR (0x3F9) 2267 #define SPR_Exxx_L2CSR0 (0x3F9) 2268 #define SPR_L3CR (0x3FA) 2269 #define SPR_750_TDCH (0x3FA) 2270 #define SPR_IABR2 (0x3FA) 2271 #define SPR_40x_DCCR (0x3FA) 2272 #define SPR_ICTC (0x3FB) 2273 #define SPR_40x_ICCR (0x3FB) 2274 #define SPR_THRM1 (0x3FC) 2275 #define SPR_403_PBL1 (0x3FC) 2276 #define SPR_SP (0x3FD) 2277 #define SPR_THRM2 (0x3FD) 2278 #define SPR_403_PBU1 (0x3FD) 2279 #define SPR_604_HID13 (0x3FD) 2280 #define SPR_LT (0x3FE) 2281 #define SPR_THRM3 (0x3FE) 2282 #define SPR_RCPU_FPECR (0x3FE) 2283 #define SPR_403_PBL2 (0x3FE) 2284 #define SPR_PIR (0x3FF) 2285 #define SPR_403_PBU2 (0x3FF) 2286 #define SPR_604_HID15 (0x3FF) 2287 #define SPR_E500_SVR (0x3FF) 2288 2289 /* Disable MAS Interrupt Updates for Hypervisor */ 2290 #define EPCR_DMIUH (1 << 22) 2291 /* Disable Guest TLB Management Instructions */ 2292 #define EPCR_DGTMI (1 << 23) 2293 /* Guest Interrupt Computation Mode */ 2294 #define EPCR_GICM (1 << 24) 2295 /* Interrupt Computation Mode */ 2296 #define EPCR_ICM (1 << 25) 2297 /* Disable Embedded Hypervisor Debug */ 2298 #define EPCR_DUVD (1 << 26) 2299 /* Instruction Storage Interrupt Directed to Guest State */ 2300 #define EPCR_ISIGS (1 << 27) 2301 /* Data Storage Interrupt Directed to Guest State */ 2302 #define EPCR_DSIGS (1 << 28) 2303 /* Instruction TLB Error Interrupt Directed to Guest State */ 2304 #define EPCR_ITLBGS (1 << 29) 2305 /* Data TLB Error Interrupt Directed to Guest State */ 2306 #define EPCR_DTLBGS (1 << 30) 2307 /* External Input Interrupt Directed to Guest State */ 2308 #define EPCR_EXTGS (1 << 31) 2309 2310 #define L1CSR0_CPE 0x00010000 /* Data Cache Parity Enable */ 2311 #define L1CSR0_CUL 0x00000400 /* (D-)Cache Unable to Lock */ 2312 #define L1CSR0_DCLFR 0x00000100 /* D-Cache Lock Flash Reset */ 2313 #define L1CSR0_DCFI 0x00000002 /* Data Cache Flash Invalidate */ 2314 #define L1CSR0_DCE 0x00000001 /* Data Cache Enable */ 2315 2316 #define L1CSR1_CPE 0x00010000 /* Instruction Cache Parity Enable */ 2317 #define L1CSR1_ICUL 0x00000400 /* I-Cache Unable to Lock */ 2318 #define L1CSR1_ICLFR 0x00000100 /* I-Cache Lock Flash Reset */ 2319 #define L1CSR1_ICFI 0x00000002 /* Instruction Cache Flash Invalidate */ 2320 #define L1CSR1_ICE 0x00000001 /* Instruction Cache Enable */ 2321 2322 /* E500 L2CSR0 */ 2323 #define E500_L2CSR0_L2FI (1 << 21) /* L2 cache flash invalidate */ 2324 #define E500_L2CSR0_L2FL (1 << 11) /* L2 cache flush */ 2325 #define E500_L2CSR0_L2LFC (1 << 10) /* L2 cache lock flash clear */ 2326 2327 /* HID0 bits */ 2328 #define HID0_DEEPNAP (1 << 24) /* pre-2.06 */ 2329 #define HID0_DOZE (1 << 23) /* pre-2.06 */ 2330 #define HID0_NAP (1 << 22) /* pre-2.06 */ 2331 #define HID0_HILE PPC_BIT(19) /* POWER8 */ 2332 #define HID0_POWER9_HILE PPC_BIT(4) 2333 #define HID0_ENABLE_ATTN PPC_BIT(31) /* POWER8 */ 2334 #define HID0_POWER9_ENABLE_ATTN PPC_BIT(3) 2335 2336 /*****************************************************************************/ 2337 /* PowerPC Instructions types definitions */ 2338 enum { 2339 PPC_NONE = 0x0000000000000000ULL, 2340 /* PowerPC base instructions set */ 2341 PPC_INSNS_BASE = 0x0000000000000001ULL, 2342 /* integer operations instructions */ 2343 #define PPC_INTEGER PPC_INSNS_BASE 2344 /* flow control instructions */ 2345 #define PPC_FLOW PPC_INSNS_BASE 2346 /* virtual memory instructions */ 2347 #define PPC_MEM PPC_INSNS_BASE 2348 /* ld/st with reservation instructions */ 2349 #define PPC_RES PPC_INSNS_BASE 2350 /* spr/msr access instructions */ 2351 #define PPC_MISC PPC_INSNS_BASE 2352 /* 64 bits PowerPC instruction set */ 2353 PPC_64B = 0x0000000000000020ULL, 2354 /* New 64 bits extensions (PowerPC 2.0x) */ 2355 PPC_64BX = 0x0000000000000040ULL, 2356 /* 64 bits hypervisor extensions */ 2357 PPC_64H = 0x0000000000000080ULL, 2358 /* New wait instruction (PowerPC 2.0x) */ 2359 PPC_WAIT = 0x0000000000000100ULL, 2360 /* Time base mftb instruction */ 2361 PPC_MFTB = 0x0000000000000200ULL, 2362 2363 /* Fixed-point unit extensions */ 2364 /* isel instruction */ 2365 PPC_ISEL = 0x0000000000000800ULL, 2366 /* popcntb instruction */ 2367 PPC_POPCNTB = 0x0000000000001000ULL, 2368 /* string load / store */ 2369 PPC_STRING = 0x0000000000002000ULL, 2370 /* real mode cache inhibited load / store */ 2371 PPC_CILDST = 0x0000000000004000ULL, 2372 2373 /* Floating-point unit extensions */ 2374 /* Optional floating point instructions */ 2375 PPC_FLOAT = 0x0000000000010000ULL, 2376 /* New floating-point extensions (PowerPC 2.0x) */ 2377 PPC_FLOAT_EXT = 0x0000000000020000ULL, 2378 PPC_FLOAT_FSQRT = 0x0000000000040000ULL, 2379 PPC_FLOAT_FRES = 0x0000000000080000ULL, 2380 PPC_FLOAT_FRSQRTE = 0x0000000000100000ULL, 2381 PPC_FLOAT_FRSQRTES = 0x0000000000200000ULL, 2382 PPC_FLOAT_FSEL = 0x0000000000400000ULL, 2383 PPC_FLOAT_STFIWX = 0x0000000000800000ULL, 2384 2385 /* Vector/SIMD extensions */ 2386 /* Altivec support */ 2387 PPC_ALTIVEC = 0x0000000001000000ULL, 2388 /* PowerPC 2.03 SPE extension */ 2389 PPC_SPE = 0x0000000002000000ULL, 2390 /* PowerPC 2.03 SPE single-precision floating-point extension */ 2391 PPC_SPE_SINGLE = 0x0000000004000000ULL, 2392 /* PowerPC 2.03 SPE double-precision floating-point extension */ 2393 PPC_SPE_DOUBLE = 0x0000000008000000ULL, 2394 2395 /* Optional memory control instructions */ 2396 PPC_MEM_TLBIA = 0x0000000010000000ULL, 2397 PPC_MEM_TLBIE = 0x0000000020000000ULL, 2398 PPC_MEM_TLBSYNC = 0x0000000040000000ULL, 2399 /* sync instruction */ 2400 PPC_MEM_SYNC = 0x0000000080000000ULL, 2401 /* eieio instruction */ 2402 PPC_MEM_EIEIO = 0x0000000100000000ULL, 2403 2404 /* Cache control instructions */ 2405 PPC_CACHE = 0x0000000200000000ULL, 2406 /* icbi instruction */ 2407 PPC_CACHE_ICBI = 0x0000000400000000ULL, 2408 /* dcbz instruction */ 2409 PPC_CACHE_DCBZ = 0x0000000800000000ULL, 2410 /* dcba instruction */ 2411 PPC_CACHE_DCBA = 0x0000002000000000ULL, 2412 /* Freescale cache locking instructions */ 2413 PPC_CACHE_LOCK = 0x0000004000000000ULL, 2414 2415 /* MMU related extensions */ 2416 /* external control instructions */ 2417 PPC_EXTERN = 0x0000010000000000ULL, 2418 /* segment register access instructions */ 2419 PPC_SEGMENT = 0x0000020000000000ULL, 2420 /* PowerPC 6xx TLB management instructions */ 2421 PPC_6xx_TLB = 0x0000040000000000ULL, 2422 /* PowerPC 40x TLB management instructions */ 2423 PPC_40x_TLB = 0x0000100000000000ULL, 2424 /* segment register access instructions for PowerPC 64 "bridge" */ 2425 PPC_SEGMENT_64B = 0x0000200000000000ULL, 2426 /* SLB management */ 2427 PPC_SLBI = 0x0000400000000000ULL, 2428 2429 /* Embedded PowerPC dedicated instructions */ 2430 PPC_WRTEE = 0x0001000000000000ULL, 2431 /* PowerPC 40x exception model */ 2432 PPC_40x_EXCP = 0x0002000000000000ULL, 2433 /* PowerPC 405 Mac instructions */ 2434 PPC_405_MAC = 0x0004000000000000ULL, 2435 /* PowerPC 440 specific instructions */ 2436 PPC_440_SPEC = 0x0008000000000000ULL, 2437 /* BookE (embedded) PowerPC specification */ 2438 PPC_BOOKE = 0x0010000000000000ULL, 2439 /* mfapidi instruction */ 2440 PPC_MFAPIDI = 0x0020000000000000ULL, 2441 /* tlbiva instruction */ 2442 PPC_TLBIVA = 0x0040000000000000ULL, 2443 /* tlbivax instruction */ 2444 PPC_TLBIVAX = 0x0080000000000000ULL, 2445 /* PowerPC 4xx dedicated instructions */ 2446 PPC_4xx_COMMON = 0x0100000000000000ULL, 2447 /* PowerPC 40x ibct instructions */ 2448 PPC_40x_ICBT = 0x0200000000000000ULL, 2449 /* rfmci is not implemented in all BookE PowerPC */ 2450 PPC_RFMCI = 0x0400000000000000ULL, 2451 /* rfdi instruction */ 2452 PPC_RFDI = 0x0800000000000000ULL, 2453 /* DCR accesses */ 2454 PPC_DCR = 0x1000000000000000ULL, 2455 /* DCR extended accesse */ 2456 PPC_DCRX = 0x2000000000000000ULL, 2457 /* popcntw and popcntd instructions */ 2458 PPC_POPCNTWD = 0x8000000000000000ULL, 2459 2460 #define PPC_TCG_INSNS (PPC_INSNS_BASE | PPC_64B \ 2461 | PPC_64BX | PPC_64H | PPC_WAIT | PPC_MFTB \ 2462 | PPC_ISEL | PPC_POPCNTB \ 2463 | PPC_STRING | PPC_FLOAT | PPC_FLOAT_EXT \ 2464 | PPC_FLOAT_FSQRT | PPC_FLOAT_FRES \ 2465 | PPC_FLOAT_FRSQRTE | PPC_FLOAT_FRSQRTES \ 2466 | PPC_FLOAT_FSEL | PPC_FLOAT_STFIWX \ 2467 | PPC_ALTIVEC | PPC_SPE | PPC_SPE_SINGLE \ 2468 | PPC_SPE_DOUBLE | PPC_MEM_TLBIA \ 2469 | PPC_MEM_TLBIE | PPC_MEM_TLBSYNC \ 2470 | PPC_MEM_SYNC | PPC_MEM_EIEIO \ 2471 | PPC_CACHE | PPC_CACHE_ICBI \ 2472 | PPC_CACHE_DCBZ \ 2473 | PPC_CACHE_DCBA | PPC_CACHE_LOCK \ 2474 | PPC_EXTERN | PPC_SEGMENT | PPC_6xx_TLB \ 2475 | PPC_40x_TLB | PPC_SEGMENT_64B \ 2476 | PPC_SLBI | PPC_WRTEE | PPC_40x_EXCP \ 2477 | PPC_405_MAC | PPC_440_SPEC | PPC_BOOKE \ 2478 | PPC_MFAPIDI | PPC_TLBIVA | PPC_TLBIVAX \ 2479 | PPC_4xx_COMMON | PPC_40x_ICBT | PPC_RFMCI \ 2480 | PPC_RFDI | PPC_DCR | PPC_DCRX | PPC_POPCNTWD \ 2481 | PPC_CILDST) 2482 2483 /* extended type values */ 2484 2485 /* BookE 2.06 PowerPC specification */ 2486 PPC2_BOOKE206 = 0x0000000000000001ULL, 2487 /* VSX (extensions to Altivec / VMX) */ 2488 PPC2_VSX = 0x0000000000000002ULL, 2489 /* Decimal Floating Point (DFP) */ 2490 PPC2_DFP = 0x0000000000000004ULL, 2491 /* Embedded.Processor Control */ 2492 PPC2_PRCNTL = 0x0000000000000008ULL, 2493 /* Byte-reversed, indexed, double-word load and store */ 2494 PPC2_DBRX = 0x0000000000000010ULL, 2495 /* Book I 2.05 PowerPC specification */ 2496 PPC2_ISA205 = 0x0000000000000020ULL, 2497 /* VSX additions in ISA 2.07 */ 2498 PPC2_VSX207 = 0x0000000000000040ULL, 2499 /* ISA 2.06B bpermd */ 2500 PPC2_PERM_ISA206 = 0x0000000000000080ULL, 2501 /* ISA 2.06B divide extended variants */ 2502 PPC2_DIVE_ISA206 = 0x0000000000000100ULL, 2503 /* ISA 2.06B larx/stcx. instructions */ 2504 PPC2_ATOMIC_ISA206 = 0x0000000000000200ULL, 2505 /* ISA 2.06B floating point integer conversion */ 2506 PPC2_FP_CVT_ISA206 = 0x0000000000000400ULL, 2507 /* ISA 2.06B floating point test instructions */ 2508 PPC2_FP_TST_ISA206 = 0x0000000000000800ULL, 2509 /* ISA 2.07 bctar instruction */ 2510 PPC2_BCTAR_ISA207 = 0x0000000000001000ULL, 2511 /* ISA 2.07 load/store quadword */ 2512 PPC2_LSQ_ISA207 = 0x0000000000002000ULL, 2513 /* ISA 2.07 Altivec */ 2514 PPC2_ALTIVEC_207 = 0x0000000000004000ULL, 2515 /* PowerISA 2.07 Book3s specification */ 2516 PPC2_ISA207S = 0x0000000000008000ULL, 2517 /* Double precision floating point conversion for signed integer 64 */ 2518 PPC2_FP_CVT_S64 = 0x0000000000010000ULL, 2519 /* Transactional Memory (ISA 2.07, Book II) */ 2520 PPC2_TM = 0x0000000000020000ULL, 2521 /* Server PM instructgions (ISA 2.06, Book III) */ 2522 PPC2_PM_ISA206 = 0x0000000000040000ULL, 2523 /* POWER ISA 3.0 */ 2524 PPC2_ISA300 = 0x0000000000080000ULL, 2525 /* POWER ISA 3.1 */ 2526 PPC2_ISA310 = 0x0000000000100000ULL, 2527 /* lwsync instruction */ 2528 PPC2_MEM_LWSYNC = 0x0000000000200000ULL, 2529 /* ISA 2.06 BCD assist instructions */ 2530 PPC2_BCDA_ISA206 = 0x0000000000400000ULL, 2531 2532 #define PPC_TCG_INSNS2 (PPC2_BOOKE206 | PPC2_VSX | PPC2_PRCNTL | PPC2_DBRX | \ 2533 PPC2_ISA205 | PPC2_VSX207 | PPC2_PERM_ISA206 | \ 2534 PPC2_DIVE_ISA206 | PPC2_ATOMIC_ISA206 | \ 2535 PPC2_FP_CVT_ISA206 | PPC2_FP_TST_ISA206 | \ 2536 PPC2_BCTAR_ISA207 | PPC2_LSQ_ISA207 | \ 2537 PPC2_ALTIVEC_207 | PPC2_ISA207S | PPC2_DFP | \ 2538 PPC2_FP_CVT_S64 | PPC2_TM | PPC2_PM_ISA206 | \ 2539 PPC2_ISA300 | PPC2_ISA310 | PPC2_MEM_LWSYNC | \ 2540 PPC2_BCDA_ISA206) 2541 }; 2542 2543 /*****************************************************************************/ 2544 /* 2545 * Memory access type : 2546 * may be needed for precise access rights control and precise exceptions. 2547 */ 2548 enum { 2549 /* Type of instruction that generated the access */ 2550 ACCESS_CODE = 0x10, /* Code fetch access */ 2551 ACCESS_INT = 0x20, /* Integer load/store access */ 2552 ACCESS_FLOAT = 0x30, /* floating point load/store access */ 2553 ACCESS_RES = 0x40, /* load/store with reservation */ 2554 ACCESS_EXT = 0x50, /* external access */ 2555 ACCESS_CACHE = 0x60, /* Cache manipulation */ 2556 }; 2557 2558 /* 2559 * Hardware interrupt sources: 2560 * all those exception can be raised simulteaneously 2561 */ 2562 /* Input pins definitions */ 2563 enum { 2564 /* 6xx bus input pins */ 2565 PPC6xx_INPUT_HRESET = 0, 2566 PPC6xx_INPUT_SRESET = 1, 2567 PPC6xx_INPUT_CKSTP_IN = 2, 2568 PPC6xx_INPUT_MCP = 3, 2569 PPC6xx_INPUT_SMI = 4, 2570 PPC6xx_INPUT_INT = 5, 2571 PPC6xx_INPUT_TBEN = 6, 2572 PPC6xx_INPUT_WAKEUP = 7, 2573 PPC6xx_INPUT_NB, 2574 }; 2575 2576 enum { 2577 /* Embedded PowerPC input pins */ 2578 PPCBookE_INPUT_HRESET = 0, 2579 PPCBookE_INPUT_SRESET = 1, 2580 PPCBookE_INPUT_CKSTP_IN = 2, 2581 PPCBookE_INPUT_MCP = 3, 2582 PPCBookE_INPUT_SMI = 4, 2583 PPCBookE_INPUT_INT = 5, 2584 PPCBookE_INPUT_CINT = 6, 2585 PPCBookE_INPUT_NB, 2586 }; 2587 2588 enum { 2589 /* PowerPC E500 input pins */ 2590 PPCE500_INPUT_RESET_CORE = 0, 2591 PPCE500_INPUT_MCK = 1, 2592 PPCE500_INPUT_CINT = 3, 2593 PPCE500_INPUT_INT = 4, 2594 PPCE500_INPUT_DEBUG = 6, 2595 PPCE500_INPUT_NB, 2596 }; 2597 2598 enum { 2599 /* PowerPC 40x input pins */ 2600 PPC40x_INPUT_RESET_CORE = 0, 2601 PPC40x_INPUT_RESET_CHIP = 1, 2602 PPC40x_INPUT_RESET_SYS = 2, 2603 PPC40x_INPUT_CINT = 3, 2604 PPC40x_INPUT_INT = 4, 2605 PPC40x_INPUT_HALT = 5, 2606 PPC40x_INPUT_DEBUG = 6, 2607 PPC40x_INPUT_NB, 2608 }; 2609 2610 enum { 2611 /* RCPU input pins */ 2612 PPCRCPU_INPUT_PORESET = 0, 2613 PPCRCPU_INPUT_HRESET = 1, 2614 PPCRCPU_INPUT_SRESET = 2, 2615 PPCRCPU_INPUT_IRQ0 = 3, 2616 PPCRCPU_INPUT_IRQ1 = 4, 2617 PPCRCPU_INPUT_IRQ2 = 5, 2618 PPCRCPU_INPUT_IRQ3 = 6, 2619 PPCRCPU_INPUT_IRQ4 = 7, 2620 PPCRCPU_INPUT_IRQ5 = 8, 2621 PPCRCPU_INPUT_IRQ6 = 9, 2622 PPCRCPU_INPUT_IRQ7 = 10, 2623 PPCRCPU_INPUT_NB, 2624 }; 2625 2626 #if defined(TARGET_PPC64) 2627 enum { 2628 /* PowerPC 970 input pins */ 2629 PPC970_INPUT_HRESET = 0, 2630 PPC970_INPUT_SRESET = 1, 2631 PPC970_INPUT_CKSTP = 2, 2632 PPC970_INPUT_TBEN = 3, 2633 PPC970_INPUT_MCP = 4, 2634 PPC970_INPUT_INT = 5, 2635 PPC970_INPUT_THINT = 6, 2636 PPC970_INPUT_NB, 2637 }; 2638 2639 enum { 2640 /* POWER7 input pins */ 2641 POWER7_INPUT_INT = 0, 2642 /* 2643 * POWER7 probably has other inputs, but we don't care about them 2644 * for any existing machine. We can wire these up when we need 2645 * them 2646 */ 2647 POWER7_INPUT_NB, 2648 }; 2649 2650 enum { 2651 /* POWER9 input pins */ 2652 POWER9_INPUT_INT = 0, 2653 POWER9_INPUT_HINT = 1, 2654 POWER9_INPUT_NB, 2655 }; 2656 #endif 2657 2658 /* Hardware exceptions definitions */ 2659 enum { 2660 /* External hardware exception sources */ 2661 PPC_INTERRUPT_RESET = 0x00001, /* Reset exception */ 2662 PPC_INTERRUPT_WAKEUP = 0x00002, /* Wakeup exception */ 2663 PPC_INTERRUPT_MCK = 0x00004, /* Machine check exception */ 2664 PPC_INTERRUPT_EXT = 0x00008, /* External interrupt */ 2665 PPC_INTERRUPT_SMI = 0x00010, /* System management interrupt */ 2666 PPC_INTERRUPT_CEXT = 0x00020, /* Critical external interrupt */ 2667 PPC_INTERRUPT_DEBUG = 0x00040, /* External debug exception */ 2668 PPC_INTERRUPT_THERM = 0x00080, /* Thermal exception */ 2669 /* Internal hardware exception sources */ 2670 PPC_INTERRUPT_DECR = 0x00100, /* Decrementer exception */ 2671 PPC_INTERRUPT_HDECR = 0x00200, /* Hypervisor decrementer exception */ 2672 PPC_INTERRUPT_PIT = 0x00400, /* Programmable interval timer int. */ 2673 PPC_INTERRUPT_FIT = 0x00800, /* Fixed interval timer interrupt */ 2674 PPC_INTERRUPT_WDT = 0x01000, /* Watchdog timer interrupt */ 2675 PPC_INTERRUPT_CDOORBELL = 0x02000, /* Critical doorbell interrupt */ 2676 PPC_INTERRUPT_DOORBELL = 0x04000, /* Doorbell interrupt */ 2677 PPC_INTERRUPT_PERFM = 0x08000, /* Performance monitor interrupt */ 2678 PPC_INTERRUPT_HMI = 0x10000, /* Hypervisor Maintenance interrupt */ 2679 PPC_INTERRUPT_HDOORBELL = 0x20000, /* Hypervisor Doorbell interrupt */ 2680 PPC_INTERRUPT_HVIRT = 0x40000, /* Hypervisor virtualization interrupt */ 2681 PPC_INTERRUPT_EBB = 0x80000, /* Event-based Branch exception */ 2682 }; 2683 2684 /* Processor Compatibility mask (PCR) */ 2685 enum { 2686 PCR_COMPAT_2_05 = PPC_BIT(62), 2687 PCR_COMPAT_2_06 = PPC_BIT(61), 2688 PCR_COMPAT_2_07 = PPC_BIT(60), 2689 PCR_COMPAT_3_00 = PPC_BIT(59), 2690 PCR_COMPAT_3_10 = PPC_BIT(58), 2691 PCR_VEC_DIS = PPC_BIT(0), /* Vec. disable (bit NA since POWER8) */ 2692 PCR_VSX_DIS = PPC_BIT(1), /* VSX disable (bit NA since POWER8) */ 2693 PCR_TM_DIS = PPC_BIT(2), /* Trans. memory disable (POWER8) */ 2694 }; 2695 2696 /* HMER/HMEER */ 2697 enum { 2698 HMER_MALFUNCTION_ALERT = PPC_BIT(0), 2699 HMER_PROC_RECV_DONE = PPC_BIT(2), 2700 HMER_PROC_RECV_ERROR_MASKED = PPC_BIT(3), 2701 HMER_TFAC_ERROR = PPC_BIT(4), 2702 HMER_TFMR_PARITY_ERROR = PPC_BIT(5), 2703 HMER_XSCOM_FAIL = PPC_BIT(8), 2704 HMER_XSCOM_DONE = PPC_BIT(9), 2705 HMER_PROC_RECV_AGAIN = PPC_BIT(11), 2706 HMER_WARN_RISE = PPC_BIT(14), 2707 HMER_WARN_FALL = PPC_BIT(15), 2708 HMER_SCOM_FIR_HMI = PPC_BIT(16), 2709 HMER_TRIG_FIR_HMI = PPC_BIT(17), 2710 HMER_HYP_RESOURCE_ERR = PPC_BIT(20), 2711 HMER_XSCOM_STATUS_MASK = PPC_BITMASK(21, 23), 2712 }; 2713 2714 /* TFMR */ 2715 enum { 2716 TFMR_CONTROL_MASK = PPC_BITMASK(0, 24), 2717 TFMR_MASK_HMI = PPC_BIT(10), 2718 TFMR_TB_ECLIPZ = PPC_BIT(14), 2719 TFMR_LOAD_TOD_MOD = PPC_BIT(16), 2720 TFMR_MOVE_CHIP_TOD_TO_TB = PPC_BIT(18), 2721 TFMR_CLEAR_TB_ERRORS = PPC_BIT(24), 2722 TFMR_STATUS_MASK = PPC_BITMASK(25, 63), 2723 TFMR_TBST_ENCODED = PPC_BITMASK(28, 31), /* TBST = TB State */ 2724 TFMR_TBST_LAST = PPC_BITMASK(32, 35), /* Previous TBST */ 2725 TFMR_TB_ENABLED = PPC_BIT(40), 2726 TFMR_TB_VALID = PPC_BIT(41), 2727 TFMR_TB_SYNC_OCCURED = PPC_BIT(42), 2728 TFMR_FIRMWARE_CONTROL_ERROR = PPC_BIT(46), 2729 }; 2730 2731 /* TFMR TBST (Time Base State Machine). */ 2732 enum { 2733 TBST_RESET = 0x0, 2734 TBST_SEND_TOD_MOD = 0x1, 2735 TBST_NOT_SET = 0x2, 2736 TBST_SYNC_WAIT = 0x6, 2737 TBST_GET_TOD = 0x7, 2738 TBST_TB_RUNNING = 0x8, 2739 TBST_TB_ERROR = 0x9, 2740 }; 2741 2742 /*****************************************************************************/ 2743 2744 #define is_isa300(ctx) (!!(ctx->insns_flags2 & PPC2_ISA300)) 2745 target_ulong cpu_read_xer(const CPUPPCState *env); 2746 void cpu_write_xer(CPUPPCState *env, target_ulong xer); 2747 2748 /* 2749 * All 64-bit server processors compliant with arch 2.x, ie. 970 and newer, 2750 * have PPC_SEGMENT_64B. 2751 */ 2752 #define is_book3s_arch2x(ctx) (!!((ctx)->insns_flags & PPC_SEGMENT_64B)) 2753 2754 #ifdef CONFIG_DEBUG_TCG 2755 void cpu_get_tb_cpu_state(CPUPPCState *env, vaddr *pc, 2756 uint64_t *cs_base, uint32_t *flags); 2757 #else 2758 static inline void cpu_get_tb_cpu_state(CPUPPCState *env, vaddr *pc, 2759 uint64_t *cs_base, uint32_t *flags) 2760 { 2761 *pc = env->nip; 2762 *cs_base = 0; 2763 *flags = env->hflags; 2764 } 2765 #endif 2766 2767 G_NORETURN void raise_exception_err_ra(CPUPPCState *env, uint32_t exception, 2768 uint32_t error_code, uintptr_t raddr); 2769 2770 /* PERFM EBB helper*/ 2771 #if defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY) 2772 void raise_ebb_perfm_exception(CPUPPCState *env); 2773 #endif 2774 2775 #if !defined(CONFIG_USER_ONLY) 2776 static inline int booke206_tlbm_id(CPUPPCState *env, ppcmas_tlb_t *tlbm) 2777 { 2778 uintptr_t tlbml = (uintptr_t)tlbm; 2779 uintptr_t tlbl = (uintptr_t)env->tlb.tlbm; 2780 2781 return (tlbml - tlbl) / sizeof(env->tlb.tlbm[0]); 2782 } 2783 2784 static inline int booke206_tlb_size(CPUPPCState *env, int tlbn) 2785 { 2786 uint32_t tlbncfg = env->spr[SPR_BOOKE_TLB0CFG + tlbn]; 2787 int r = tlbncfg & TLBnCFG_N_ENTRY; 2788 return r; 2789 } 2790 2791 static inline int booke206_tlb_ways(CPUPPCState *env, int tlbn) 2792 { 2793 uint32_t tlbncfg = env->spr[SPR_BOOKE_TLB0CFG + tlbn]; 2794 int r = tlbncfg >> TLBnCFG_ASSOC_SHIFT; 2795 return r; 2796 } 2797 2798 static inline int booke206_tlbm_to_tlbn(CPUPPCState *env, ppcmas_tlb_t *tlbm) 2799 { 2800 int id = booke206_tlbm_id(env, tlbm); 2801 int end = 0; 2802 int i; 2803 2804 for (i = 0; i < BOOKE206_MAX_TLBN; i++) { 2805 end += booke206_tlb_size(env, i); 2806 if (id < end) { 2807 return i; 2808 } 2809 } 2810 2811 cpu_abort(env_cpu(env), "Unknown TLBe: %d\n", id); 2812 return 0; 2813 } 2814 2815 static inline int booke206_tlbm_to_way(CPUPPCState *env, ppcmas_tlb_t *tlb) 2816 { 2817 int tlbn = booke206_tlbm_to_tlbn(env, tlb); 2818 int tlbid = booke206_tlbm_id(env, tlb); 2819 return tlbid & (booke206_tlb_ways(env, tlbn) - 1); 2820 } 2821 2822 static inline ppcmas_tlb_t *booke206_get_tlbm(CPUPPCState *env, const int tlbn, 2823 target_ulong ea, int way) 2824 { 2825 int r; 2826 uint32_t ways = booke206_tlb_ways(env, tlbn); 2827 int ways_bits = ctz32(ways); 2828 int tlb_bits = ctz32(booke206_tlb_size(env, tlbn)); 2829 int i; 2830 2831 way &= ways - 1; 2832 ea >>= MAS2_EPN_SHIFT; 2833 ea &= (1 << (tlb_bits - ways_bits)) - 1; 2834 r = (ea << ways_bits) | way; 2835 2836 if (r >= booke206_tlb_size(env, tlbn)) { 2837 return NULL; 2838 } 2839 2840 /* bump up to tlbn index */ 2841 for (i = 0; i < tlbn; i++) { 2842 r += booke206_tlb_size(env, i); 2843 } 2844 2845 return &env->tlb.tlbm[r]; 2846 } 2847 2848 /* returns bitmap of supported page sizes for a given TLB */ 2849 static inline uint32_t booke206_tlbnps(CPUPPCState *env, const int tlbn) 2850 { 2851 uint32_t ret = 0; 2852 2853 if ((env->spr[SPR_MMUCFG] & MMUCFG_MAVN) == MMUCFG_MAVN_V2) { 2854 /* MAV2 */ 2855 ret = env->spr[SPR_BOOKE_TLB0PS + tlbn]; 2856 } else { 2857 uint32_t tlbncfg = env->spr[SPR_BOOKE_TLB0CFG + tlbn]; 2858 uint32_t min = (tlbncfg & TLBnCFG_MINSIZE) >> TLBnCFG_MINSIZE_SHIFT; 2859 uint32_t max = (tlbncfg & TLBnCFG_MAXSIZE) >> TLBnCFG_MAXSIZE_SHIFT; 2860 int i; 2861 for (i = min; i <= max; i++) { 2862 ret |= (1 << (i << 1)); 2863 } 2864 } 2865 2866 return ret; 2867 } 2868 2869 static inline void booke206_fixed_size_tlbn(CPUPPCState *env, const int tlbn, 2870 ppcmas_tlb_t *tlb) 2871 { 2872 uint8_t i; 2873 int32_t tsize = -1; 2874 2875 for (i = 0; i < 32; i++) { 2876 if ((env->spr[SPR_BOOKE_TLB0PS + tlbn]) & (1ULL << i)) { 2877 if (tsize == -1) { 2878 tsize = i; 2879 } else { 2880 return; 2881 } 2882 } 2883 } 2884 2885 /* TLBnPS unimplemented? Odd.. */ 2886 assert(tsize != -1); 2887 tlb->mas1 &= ~MAS1_TSIZE_MASK; 2888 tlb->mas1 |= ((uint32_t)tsize) << MAS1_TSIZE_SHIFT; 2889 } 2890 2891 static inline bool ppc_is_split_tlb(PowerPCCPU *cpu) 2892 { 2893 return cpu->env.tlb_type == TLB_6XX; 2894 } 2895 #endif 2896 2897 static inline bool msr_is_64bit(CPUPPCState *env, target_ulong msr) 2898 { 2899 if (env->mmu_model == POWERPC_MMU_BOOKE206) { 2900 return msr & (1ULL << MSR_CM); 2901 } 2902 2903 return msr & (1ULL << MSR_SF); 2904 } 2905 2906 /** 2907 * Check whether register rx is in the range between start and 2908 * start + nregs (as needed by the LSWX and LSWI instructions) 2909 */ 2910 static inline bool lsw_reg_in_range(int start, int nregs, int rx) 2911 { 2912 return (start + nregs <= 32 && rx >= start && rx < start + nregs) || 2913 (start + nregs > 32 && (rx >= start || rx < start + nregs - 32)); 2914 } 2915 2916 /* Accessors for FP, VMX and VSX registers */ 2917 #if HOST_BIG_ENDIAN 2918 #define VsrB(i) u8[i] 2919 #define VsrSB(i) s8[i] 2920 #define VsrH(i) u16[i] 2921 #define VsrSH(i) s16[i] 2922 #define VsrW(i) u32[i] 2923 #define VsrSW(i) s32[i] 2924 #define VsrD(i) u64[i] 2925 #define VsrSD(i) s64[i] 2926 #define VsrHF(i) f16[i] 2927 #define VsrSF(i) f32[i] 2928 #define VsrDF(i) f64[i] 2929 #else 2930 #define VsrB(i) u8[15 - (i)] 2931 #define VsrSB(i) s8[15 - (i)] 2932 #define VsrH(i) u16[7 - (i)] 2933 #define VsrSH(i) s16[7 - (i)] 2934 #define VsrW(i) u32[3 - (i)] 2935 #define VsrSW(i) s32[3 - (i)] 2936 #define VsrD(i) u64[1 - (i)] 2937 #define VsrSD(i) s64[1 - (i)] 2938 #define VsrHF(i) f16[7 - (i)] 2939 #define VsrSF(i) f32[3 - (i)] 2940 #define VsrDF(i) f64[1 - (i)] 2941 #endif 2942 2943 static inline int vsr64_offset(int i, bool high) 2944 { 2945 return offsetof(CPUPPCState, vsr[i].VsrD(high ? 0 : 1)); 2946 } 2947 2948 static inline int vsr_full_offset(int i) 2949 { 2950 return offsetof(CPUPPCState, vsr[i].u64[0]); 2951 } 2952 2953 static inline int acc_full_offset(int i) 2954 { 2955 return vsr_full_offset(i * 4); 2956 } 2957 2958 static inline int fpr_offset(int i) 2959 { 2960 return vsr64_offset(i, true); 2961 } 2962 2963 static inline uint64_t *cpu_fpr_ptr(CPUPPCState *env, int i) 2964 { 2965 return (uint64_t *)((uintptr_t)env + fpr_offset(i)); 2966 } 2967 2968 static inline uint64_t *cpu_vsrl_ptr(CPUPPCState *env, int i) 2969 { 2970 return (uint64_t *)((uintptr_t)env + vsr64_offset(i, false)); 2971 } 2972 2973 static inline long avr64_offset(int i, bool high) 2974 { 2975 return vsr64_offset(i + 32, high); 2976 } 2977 2978 static inline int avr_full_offset(int i) 2979 { 2980 return vsr_full_offset(i + 32); 2981 } 2982 2983 static inline ppc_avr_t *cpu_avr_ptr(CPUPPCState *env, int i) 2984 { 2985 return (ppc_avr_t *)((uintptr_t)env + avr_full_offset(i)); 2986 } 2987 2988 static inline bool ppc_has_spr(PowerPCCPU *cpu, int spr) 2989 { 2990 /* We can test whether the SPR is defined by checking for a valid name */ 2991 return cpu->env.spr_cb[spr].name != NULL; 2992 } 2993 2994 #if !defined(CONFIG_USER_ONLY) 2995 /* Sort out endianness of interrupt. Depends on the CPU, HV mode, etc. */ 2996 static inline bool ppc_interrupts_little_endian(PowerPCCPU *cpu, bool hv) 2997 { 2998 PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu); 2999 CPUPPCState *env = &cpu->env; 3000 bool ile; 3001 3002 if (hv && env->has_hv_mode) { 3003 if (is_isa300(pcc)) { 3004 ile = !!(env->spr[SPR_HID0] & HID0_POWER9_HILE); 3005 } else { 3006 ile = !!(env->spr[SPR_HID0] & HID0_HILE); 3007 } 3008 3009 } else if (pcc->lpcr_mask & LPCR_ILE) { 3010 ile = !!(env->spr[SPR_LPCR] & LPCR_ILE); 3011 } else { 3012 ile = FIELD_EX64(env->msr, MSR, ILE); 3013 } 3014 3015 return ile; 3016 } 3017 #endif 3018 3019 void dump_mmu(CPUPPCState *env); 3020 3021 void ppc_maybe_bswap_register(CPUPPCState *env, uint8_t *mem_buf, int len); 3022 void ppc_store_vscr(CPUPPCState *env, uint32_t vscr); 3023 uint32_t ppc_get_vscr(CPUPPCState *env); 3024 void ppc_set_cr(CPUPPCState *env, uint64_t cr); 3025 uint64_t ppc_get_cr(const CPUPPCState *env); 3026 3027 /*****************************************************************************/ 3028 /* Power management enable checks */ 3029 static inline int check_pow_none(CPUPPCState *env) 3030 { 3031 return 0; 3032 } 3033 3034 static inline int check_pow_nocheck(CPUPPCState *env) 3035 { 3036 return 1; 3037 } 3038 3039 /* attn enable check */ 3040 static inline int check_attn_none(CPUPPCState *env) 3041 { 3042 return 0; 3043 } 3044 3045 /*****************************************************************************/ 3046 /* PowerPC implementations definitions */ 3047 3048 #define POWERPC_FAMILY(_name) \ 3049 static void \ 3050 glue(glue(ppc_, _name), _cpu_family_class_init)(ObjectClass *, \ 3051 const void *); \ 3052 \ 3053 static const TypeInfo \ 3054 glue(glue(ppc_, _name), _cpu_family_type_info) = { \ 3055 .name = stringify(_name) "-family-" TYPE_POWERPC_CPU, \ 3056 .parent = TYPE_POWERPC_CPU, \ 3057 .abstract = true, \ 3058 .class_init = glue(glue(ppc_, _name), _cpu_family_class_init), \ 3059 }; \ 3060 \ 3061 static void glue(glue(ppc_, _name), _cpu_family_register_types)(void) \ 3062 { \ 3063 type_register_static( \ 3064 &glue(glue(ppc_, _name), _cpu_family_type_info)); \ 3065 } \ 3066 \ 3067 type_init(glue(glue(ppc_, _name), _cpu_family_register_types)) \ 3068 \ 3069 static void glue(glue(ppc_, _name), _cpu_family_class_init) 3070 3071 3072 #endif /* PPC_CPU_H */ 3073