1e67db06eSJia Liu /* 2e67db06eSJia Liu * OpenRISC interrupt. 3e67db06eSJia Liu * 4e67db06eSJia Liu * Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com> 5e67db06eSJia Liu * 6e67db06eSJia Liu * This library is free software; you can redistribute it and/or 7e67db06eSJia Liu * modify it under the terms of the GNU Lesser General Public 8e67db06eSJia Liu * License as published by the Free Software Foundation; either 9e67db06eSJia Liu * version 2 of the License, or (at your option) any later version. 10e67db06eSJia Liu * 11e67db06eSJia Liu * This library is distributed in the hope that it will be useful, 12e67db06eSJia Liu * but WITHOUT ANY WARRANTY; without even the implied warranty of 13e67db06eSJia Liu * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14e67db06eSJia Liu * Lesser General Public License for more details. 15e67db06eSJia Liu * 16e67db06eSJia Liu * You should have received a copy of the GNU Lesser General Public 17e67db06eSJia Liu * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18e67db06eSJia Liu */ 19e67db06eSJia Liu 20ed2decc6SPeter Maydell #include "qemu/osdep.h" 21e67db06eSJia Liu #include "cpu.h" 2263c91552SPaolo Bonzini #include "exec/exec-all.h" 23e67db06eSJia Liu #include "qemu-common.h" 24022c62cbSPaolo Bonzini #include "exec/gdbstub.h" 251de7afc9SPaolo Bonzini #include "qemu/host-utils.h" 26e67db06eSJia Liu #ifndef CONFIG_USER_ONLY 27e67db06eSJia Liu #include "hw/loader.h" 28e67db06eSJia Liu #endif 29e67db06eSJia Liu 3097a8ea5aSAndreas Färber void openrisc_cpu_do_interrupt(CPUState *cs) 31e67db06eSJia Liu { 3227103424SAndreas Färber #ifndef CONFIG_USER_ONLY 3397a8ea5aSAndreas Färber OpenRISCCPU *cpu = OPENRISC_CPU(cs); 3497a8ea5aSAndreas Färber CPUOpenRISCState *env = &cpu->env; 35ae52bd96SSebastian Macke 36ae52bd96SSebastian Macke env->epcr = env->pc; 37a01deb36SRichard Henderson if (env->dflag) { 38a01deb36SRichard Henderson env->dflag = 0; 39b6a71ef7SJia Liu env->sr |= SR_DSX; 40ae52bd96SSebastian Macke env->epcr -= 4; 41c56e3b86SStafford Horne } else { 42c56e3b86SStafford Horne env->sr &= ~SR_DSX; 43b6a71ef7SJia Liu } 4427103424SAndreas Färber if (cs->exception_index == EXCP_SYSCALL) { 45ae52bd96SSebastian Macke env->epcr += 4; 46b6a71ef7SJia Liu } 47c56e3b86SStafford Horne /* When we have an illegal instruction the error effective address 48c56e3b86SStafford Horne shall be set to the illegal instruction address. */ 49c56e3b86SStafford Horne if (cs->exception_index == EXCP_ILLEGAL) { 50c56e3b86SStafford Horne env->eear = env->pc; 51c56e3b86SStafford Horne } 52b6a71ef7SJia Liu 53b6a71ef7SJia Liu /* For machine-state changed between user-mode and supervisor mode, 54b6a71ef7SJia Liu we need flush TLB when we enter&exit EXCP. */ 55d10eb08fSAlex Bennée tlb_flush(cs); 56b6a71ef7SJia Liu 5784775c43SRichard Henderson env->esr = cpu_get_sr(env); 58b6a71ef7SJia Liu env->sr &= ~SR_DME; 59b6a71ef7SJia Liu env->sr &= ~SR_IME; 60b6a71ef7SJia Liu env->sr |= SR_SM; 61b6a71ef7SJia Liu env->sr &= ~SR_IEE; 62b6a71ef7SJia Liu env->sr &= ~SR_TEE; 63*f4d1414aSStafford Horne env->pmr &= ~PMR_DME; 64*f4d1414aSStafford Horne env->pmr &= ~PMR_SME; 65b6a71ef7SJia Liu env->tlb->cpu_openrisc_map_address_data = &cpu_openrisc_get_phys_nommu; 66b6a71ef7SJia Liu env->tlb->cpu_openrisc_map_address_code = &cpu_openrisc_get_phys_nommu; 67930c3d00SRichard Henderson env->lock_addr = -1; 68b6a71ef7SJia Liu 6927103424SAndreas Färber if (cs->exception_index > 0 && cs->exception_index < EXCP_NR) { 70356a2db3STim 'mithro' Ansell hwaddr vect_pc = cs->exception_index << 8; 71356a2db3STim 'mithro' Ansell if (env->cpucfgr & CPUCFGR_EVBARP) { 72356a2db3STim 'mithro' Ansell vect_pc |= env->evbar; 73356a2db3STim 'mithro' Ansell } 743fee028dSTim 'mithro' Ansell if (env->sr & SR_EPH) { 753fee028dSTim 'mithro' Ansell vect_pc |= 0xf0000000; 763fee028dSTim 'mithro' Ansell } 77356a2db3STim 'mithro' Ansell env->pc = vect_pc; 78b6a71ef7SJia Liu } else { 79a47dddd7SAndreas Färber cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index); 80b6a71ef7SJia Liu } 81b6a71ef7SJia Liu #endif 82b6a71ef7SJia Liu 8327103424SAndreas Färber cs->exception_index = -1; 84e67db06eSJia Liu } 85fbb96c4bSRichard Henderson 86fbb96c4bSRichard Henderson bool openrisc_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 87fbb96c4bSRichard Henderson { 88fbb96c4bSRichard Henderson OpenRISCCPU *cpu = OPENRISC_CPU(cs); 89fbb96c4bSRichard Henderson CPUOpenRISCState *env = &cpu->env; 90fbb96c4bSRichard Henderson int idx = -1; 91fbb96c4bSRichard Henderson 92fbb96c4bSRichard Henderson if ((interrupt_request & CPU_INTERRUPT_HARD) && (env->sr & SR_IEE)) { 93fbb96c4bSRichard Henderson idx = EXCP_INT; 94fbb96c4bSRichard Henderson } 95fbb96c4bSRichard Henderson if ((interrupt_request & CPU_INTERRUPT_TIMER) && (env->sr & SR_TEE)) { 96fbb96c4bSRichard Henderson idx = EXCP_TICK; 97fbb96c4bSRichard Henderson } 98fbb96c4bSRichard Henderson if (idx >= 0) { 99fbb96c4bSRichard Henderson cs->exception_index = idx; 100fbb96c4bSRichard Henderson openrisc_cpu_do_interrupt(cs); 101fbb96c4bSRichard Henderson return true; 102fbb96c4bSRichard Henderson } 103fbb96c4bSRichard Henderson return false; 104fbb96c4bSRichard Henderson } 105