xref: /qemu/target/openrisc/interrupt.c (revision ed2decc6a5f2c9d92fc356ffcc9a038d52d15d4e)
1e67db06eSJia Liu /*
2e67db06eSJia Liu  * OpenRISC interrupt.
3e67db06eSJia Liu  *
4e67db06eSJia Liu  * Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com>
5e67db06eSJia Liu  *
6e67db06eSJia Liu  * This library is free software; you can redistribute it and/or
7e67db06eSJia Liu  * modify it under the terms of the GNU Lesser General Public
8e67db06eSJia Liu  * License as published by the Free Software Foundation; either
9e67db06eSJia Liu  * version 2 of the License, or (at your option) any later version.
10e67db06eSJia Liu  *
11e67db06eSJia Liu  * This library is distributed in the hope that it will be useful,
12e67db06eSJia Liu  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13e67db06eSJia Liu  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14e67db06eSJia Liu  * Lesser General Public License for more details.
15e67db06eSJia Liu  *
16e67db06eSJia Liu  * You should have received a copy of the GNU Lesser General Public
17e67db06eSJia Liu  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18e67db06eSJia Liu  */
19e67db06eSJia Liu 
20ed2decc6SPeter Maydell #include "qemu/osdep.h"
21e67db06eSJia Liu #include "cpu.h"
22e67db06eSJia Liu #include "qemu-common.h"
23022c62cbSPaolo Bonzini #include "exec/gdbstub.h"
241de7afc9SPaolo Bonzini #include "qemu/host-utils.h"
25e67db06eSJia Liu #ifndef CONFIG_USER_ONLY
26e67db06eSJia Liu #include "hw/loader.h"
27e67db06eSJia Liu #endif
28e67db06eSJia Liu 
2997a8ea5aSAndreas Färber void openrisc_cpu_do_interrupt(CPUState *cs)
30e67db06eSJia Liu {
3127103424SAndreas Färber #ifndef CONFIG_USER_ONLY
3297a8ea5aSAndreas Färber     OpenRISCCPU *cpu = OPENRISC_CPU(cs);
3397a8ea5aSAndreas Färber     CPUOpenRISCState *env = &cpu->env;
34ae52bd96SSebastian Macke 
35ae52bd96SSebastian Macke     env->epcr = env->pc;
36ae52bd96SSebastian Macke     if (env->flags & D_FLAG) {
37b6a71ef7SJia Liu         env->flags &= ~D_FLAG;
38b6a71ef7SJia Liu         env->sr |= SR_DSX;
39ae52bd96SSebastian Macke         env->epcr -= 4;
40b6a71ef7SJia Liu     }
4127103424SAndreas Färber     if (cs->exception_index == EXCP_SYSCALL) {
42ae52bd96SSebastian Macke         env->epcr += 4;
43b6a71ef7SJia Liu     }
44b6a71ef7SJia Liu 
45b6a71ef7SJia Liu     /* For machine-state changed between user-mode and supervisor mode,
46b6a71ef7SJia Liu        we need flush TLB when we enter&exit EXCP.  */
4700c8cb0aSAndreas Färber     tlb_flush(cs, 1);
48b6a71ef7SJia Liu 
49b6a71ef7SJia Liu     env->esr = env->sr;
50b6a71ef7SJia Liu     env->sr &= ~SR_DME;
51b6a71ef7SJia Liu     env->sr &= ~SR_IME;
52b6a71ef7SJia Liu     env->sr |= SR_SM;
53b6a71ef7SJia Liu     env->sr &= ~SR_IEE;
54b6a71ef7SJia Liu     env->sr &= ~SR_TEE;
55b6a71ef7SJia Liu     env->tlb->cpu_openrisc_map_address_data = &cpu_openrisc_get_phys_nommu;
56b6a71ef7SJia Liu     env->tlb->cpu_openrisc_map_address_code = &cpu_openrisc_get_phys_nommu;
57b6a71ef7SJia Liu 
5827103424SAndreas Färber     if (cs->exception_index > 0 && cs->exception_index < EXCP_NR) {
5927103424SAndreas Färber         env->pc = (cs->exception_index << 8);
60b6a71ef7SJia Liu     } else {
61a47dddd7SAndreas Färber         cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index);
62b6a71ef7SJia Liu     }
63b6a71ef7SJia Liu #endif
64b6a71ef7SJia Liu 
6527103424SAndreas Färber     cs->exception_index = -1;
66e67db06eSJia Liu }
67fbb96c4bSRichard Henderson 
68fbb96c4bSRichard Henderson bool openrisc_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
69fbb96c4bSRichard Henderson {
70fbb96c4bSRichard Henderson     OpenRISCCPU *cpu = OPENRISC_CPU(cs);
71fbb96c4bSRichard Henderson     CPUOpenRISCState *env = &cpu->env;
72fbb96c4bSRichard Henderson     int idx = -1;
73fbb96c4bSRichard Henderson 
74fbb96c4bSRichard Henderson     if ((interrupt_request & CPU_INTERRUPT_HARD) && (env->sr & SR_IEE)) {
75fbb96c4bSRichard Henderson         idx = EXCP_INT;
76fbb96c4bSRichard Henderson     }
77fbb96c4bSRichard Henderson     if ((interrupt_request & CPU_INTERRUPT_TIMER) && (env->sr & SR_TEE)) {
78fbb96c4bSRichard Henderson         idx = EXCP_TICK;
79fbb96c4bSRichard Henderson     }
80fbb96c4bSRichard Henderson     if (idx >= 0) {
81fbb96c4bSRichard Henderson         cs->exception_index = idx;
82fbb96c4bSRichard Henderson         openrisc_cpu_do_interrupt(cs);
83fbb96c4bSRichard Henderson         return true;
84fbb96c4bSRichard Henderson     }
85fbb96c4bSRichard Henderson     return false;
86fbb96c4bSRichard Henderson }
87