xref: /qemu/target/openrisc/interrupt.c (revision 9f6e8afad7b7bd03de6474ea871fcb724630cc0b)
1e67db06eSJia Liu /*
2e67db06eSJia Liu  * OpenRISC interrupt.
3e67db06eSJia Liu  *
4e67db06eSJia Liu  * Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com>
5e67db06eSJia Liu  *
6e67db06eSJia Liu  * This library is free software; you can redistribute it and/or
7e67db06eSJia Liu  * modify it under the terms of the GNU Lesser General Public
8e67db06eSJia Liu  * License as published by the Free Software Foundation; either
9e67db06eSJia Liu  * version 2 of the License, or (at your option) any later version.
10e67db06eSJia Liu  *
11e67db06eSJia Liu  * This library is distributed in the hope that it will be useful,
12e67db06eSJia Liu  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13e67db06eSJia Liu  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14e67db06eSJia Liu  * Lesser General Public License for more details.
15e67db06eSJia Liu  *
16e67db06eSJia Liu  * You should have received a copy of the GNU Lesser General Public
17e67db06eSJia Liu  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18e67db06eSJia Liu  */
19e67db06eSJia Liu 
20ed2decc6SPeter Maydell #include "qemu/osdep.h"
21e67db06eSJia Liu #include "cpu.h"
2263c91552SPaolo Bonzini #include "exec/exec-all.h"
23e67db06eSJia Liu #include "qemu-common.h"
24022c62cbSPaolo Bonzini #include "exec/gdbstub.h"
251de7afc9SPaolo Bonzini #include "qemu/host-utils.h"
26e67db06eSJia Liu #ifndef CONFIG_USER_ONLY
27e67db06eSJia Liu #include "hw/loader.h"
28e67db06eSJia Liu #endif
29e67db06eSJia Liu 
3097a8ea5aSAndreas Färber void openrisc_cpu_do_interrupt(CPUState *cs)
31e67db06eSJia Liu {
3227103424SAndreas Färber #ifndef CONFIG_USER_ONLY
3397a8ea5aSAndreas Färber     OpenRISCCPU *cpu = OPENRISC_CPU(cs);
3497a8ea5aSAndreas Färber     CPUOpenRISCState *env = &cpu->env;
35378cd36fSRichard Henderson     int exception = cs->exception_index;
36ae52bd96SSebastian Macke 
37ae52bd96SSebastian Macke     env->epcr = env->pc;
38378cd36fSRichard Henderson     if (exception == EXCP_SYSCALL) {
39ae52bd96SSebastian Macke         env->epcr += 4;
40b6a71ef7SJia Liu     }
41c56e3b86SStafford Horne     /* When we have an illegal instruction the error effective address
42c56e3b86SStafford Horne        shall be set to the illegal instruction address.  */
43378cd36fSRichard Henderson     if (exception == EXCP_ILLEGAL) {
44c56e3b86SStafford Horne         env->eear = env->pc;
45c56e3b86SStafford Horne     }
46b6a71ef7SJia Liu 
47*9f6e8afaSStafford Horne     /* During exceptions esr is populared with the pre-exception sr.  */
4884775c43SRichard Henderson     env->esr = cpu_get_sr(env);
49*9f6e8afaSStafford Horne     /* In parallel sr is updated to disable mmu, interrupts, timers and
50*9f6e8afaSStafford Horne        set the delay slot exception flag.  */
51b6a71ef7SJia Liu     env->sr &= ~SR_DME;
52b6a71ef7SJia Liu     env->sr &= ~SR_IME;
53b6a71ef7SJia Liu     env->sr |= SR_SM;
54b6a71ef7SJia Liu     env->sr &= ~SR_IEE;
55b6a71ef7SJia Liu     env->sr &= ~SR_TEE;
56f4d1414aSStafford Horne     env->pmr &= ~PMR_DME;
57f4d1414aSStafford Horne     env->pmr &= ~PMR_SME;
58930c3d00SRichard Henderson     env->lock_addr = -1;
59b6a71ef7SJia Liu 
60*9f6e8afaSStafford Horne     /* Set/clear dsx to indicate if we are in a delay slot exception.  */
61*9f6e8afaSStafford Horne     if (env->dflag) {
62*9f6e8afaSStafford Horne         env->dflag = 0;
63*9f6e8afaSStafford Horne         env->sr |= SR_DSX;
64*9f6e8afaSStafford Horne         env->epcr -= 4;
65*9f6e8afaSStafford Horne     } else {
66*9f6e8afaSStafford Horne         env->sr &= ~SR_DSX;
67*9f6e8afaSStafford Horne     }
68*9f6e8afaSStafford Horne 
69378cd36fSRichard Henderson     if (exception > 0 && exception < EXCP_NR) {
70378cd36fSRichard Henderson         static const char * const int_name[EXCP_NR] = {
71378cd36fSRichard Henderson             [EXCP_RESET]    = "RESET",
72378cd36fSRichard Henderson             [EXCP_BUSERR]   = "BUSERR (bus error)",
73378cd36fSRichard Henderson             [EXCP_DPF]      = "DFP (data protection fault)",
74378cd36fSRichard Henderson             [EXCP_IPF]      = "IPF (code protection fault)",
75378cd36fSRichard Henderson             [EXCP_TICK]     = "TICK (timer interrupt)",
76378cd36fSRichard Henderson             [EXCP_ALIGN]    = "ALIGN",
77378cd36fSRichard Henderson             [EXCP_ILLEGAL]  = "ILLEGAL",
78378cd36fSRichard Henderson             [EXCP_INT]      = "INT (device interrupt)",
79378cd36fSRichard Henderson             [EXCP_DTLBMISS] = "DTLBMISS (data tlb miss)",
80378cd36fSRichard Henderson             [EXCP_ITLBMISS] = "ITLBMISS (code tlb miss)",
81378cd36fSRichard Henderson             [EXCP_RANGE]    = "RANGE",
82378cd36fSRichard Henderson             [EXCP_SYSCALL]  = "SYSCALL",
83378cd36fSRichard Henderson             [EXCP_FPE]      = "FPE",
84378cd36fSRichard Henderson             [EXCP_TRAP]     = "TRAP",
85378cd36fSRichard Henderson         };
86378cd36fSRichard Henderson 
87378cd36fSRichard Henderson         qemu_log_mask(CPU_LOG_INT, "INT: %s\n", int_name[exception]);
88378cd36fSRichard Henderson 
89378cd36fSRichard Henderson         hwaddr vect_pc = exception << 8;
90356a2db3STim 'mithro' Ansell         if (env->cpucfgr & CPUCFGR_EVBARP) {
91356a2db3STim 'mithro' Ansell             vect_pc |= env->evbar;
92356a2db3STim 'mithro' Ansell         }
933fee028dSTim 'mithro' Ansell         if (env->sr & SR_EPH) {
943fee028dSTim 'mithro' Ansell             vect_pc |= 0xf0000000;
953fee028dSTim 'mithro' Ansell         }
96356a2db3STim 'mithro' Ansell         env->pc = vect_pc;
97b6a71ef7SJia Liu     } else {
98378cd36fSRichard Henderson         cpu_abort(cs, "Unhandled exception 0x%x\n", exception);
99b6a71ef7SJia Liu     }
100b6a71ef7SJia Liu #endif
101b6a71ef7SJia Liu 
10227103424SAndreas Färber     cs->exception_index = -1;
103e67db06eSJia Liu }
104fbb96c4bSRichard Henderson 
105fbb96c4bSRichard Henderson bool openrisc_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
106fbb96c4bSRichard Henderson {
107fbb96c4bSRichard Henderson     OpenRISCCPU *cpu = OPENRISC_CPU(cs);
108fbb96c4bSRichard Henderson     CPUOpenRISCState *env = &cpu->env;
109fbb96c4bSRichard Henderson     int idx = -1;
110fbb96c4bSRichard Henderson 
111fbb96c4bSRichard Henderson     if ((interrupt_request & CPU_INTERRUPT_HARD) && (env->sr & SR_IEE)) {
112fbb96c4bSRichard Henderson         idx = EXCP_INT;
113fbb96c4bSRichard Henderson     }
114fbb96c4bSRichard Henderson     if ((interrupt_request & CPU_INTERRUPT_TIMER) && (env->sr & SR_TEE)) {
115fbb96c4bSRichard Henderson         idx = EXCP_TICK;
116fbb96c4bSRichard Henderson     }
117fbb96c4bSRichard Henderson     if (idx >= 0) {
118fbb96c4bSRichard Henderson         cs->exception_index = idx;
119fbb96c4bSRichard Henderson         openrisc_cpu_do_interrupt(cs);
120fbb96c4bSRichard Henderson         return true;
121fbb96c4bSRichard Henderson     }
122fbb96c4bSRichard Henderson     return false;
123fbb96c4bSRichard Henderson }
124